i82365_isasubr.c revision 1.29 1 1.29 lukem /* $NetBSD: i82365_isasubr.c,v 1.29 2001/11/13 08:01:15 lukem Exp $ */
2 1.1 sommerfe
3 1.1 sommerfe /*
4 1.5 chopps * Copyright (c) 2000 Christian E. Hopps. All rights reserved.
5 1.1 sommerfe * Copyright (c) 1998 Bill Sommerfeld. All rights reserved.
6 1.1 sommerfe * Copyright (c) 1997 Marc Horowitz. All rights reserved.
7 1.1 sommerfe *
8 1.1 sommerfe * Redistribution and use in source and binary forms, with or without
9 1.1 sommerfe * modification, are permitted provided that the following conditions
10 1.1 sommerfe * are met:
11 1.1 sommerfe * 1. Redistributions of source code must retain the above copyright
12 1.1 sommerfe * notice, this list of conditions and the following disclaimer.
13 1.1 sommerfe * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 sommerfe * notice, this list of conditions and the following disclaimer in the
15 1.1 sommerfe * documentation and/or other materials provided with the distribution.
16 1.1 sommerfe * 3. All advertising materials mentioning features or use of this software
17 1.1 sommerfe * must display the following acknowledgement:
18 1.1 sommerfe * This product includes software developed by Marc Horowitz.
19 1.1 sommerfe * 4. The name of the author may not be used to endorse or promote products
20 1.1 sommerfe * derived from this software without specific prior written permission.
21 1.1 sommerfe *
22 1.1 sommerfe * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 sommerfe * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 sommerfe * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 sommerfe * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 sommerfe * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 sommerfe * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 sommerfe * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 sommerfe * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 sommerfe * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 sommerfe * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 sommerfe */
33 1.1 sommerfe
34 1.29 lukem #include <sys/cdefs.h>
35 1.29 lukem __KERNEL_RCSID(0, "$NetBSD: i82365_isasubr.c,v 1.29 2001/11/13 08:01:15 lukem Exp $");
36 1.29 lukem
37 1.29 lukem #define PCICISADEBUG
38 1.1 sommerfe
39 1.1 sommerfe #include <sys/types.h>
40 1.1 sommerfe #include <sys/param.h>
41 1.1 sommerfe #include <sys/systm.h>
42 1.1 sommerfe #include <sys/device.h>
43 1.1 sommerfe #include <sys/extent.h>
44 1.1 sommerfe #include <sys/malloc.h>
45 1.1 sommerfe
46 1.1 sommerfe #include <machine/bus.h>
47 1.1 sommerfe #include <machine/intr.h>
48 1.1 sommerfe
49 1.1 sommerfe #include <dev/isa/isareg.h>
50 1.1 sommerfe #include <dev/isa/isavar.h>
51 1.1 sommerfe
52 1.1 sommerfe #include <dev/pcmcia/pcmciareg.h>
53 1.1 sommerfe #include <dev/pcmcia/pcmciavar.h>
54 1.1 sommerfe #include <dev/pcmcia/pcmciachip.h>
55 1.1 sommerfe
56 1.1 sommerfe #include <dev/ic/i82365reg.h>
57 1.1 sommerfe #include <dev/ic/i82365var.h>
58 1.1 sommerfe #include <dev/isa/i82365_isavar.h>
59 1.1 sommerfe
60 1.1 sommerfe /*****************************************************************************
61 1.1 sommerfe * Configurable parameters.
62 1.1 sommerfe *****************************************************************************/
63 1.1 sommerfe
64 1.1 sommerfe #include "opt_pcic_isa_alloc_iobase.h"
65 1.1 sommerfe #include "opt_pcic_isa_alloc_iosize.h"
66 1.1 sommerfe #include "opt_pcic_isa_intr_alloc_mask.h"
67 1.1 sommerfe
68 1.1 sommerfe /*
69 1.1 sommerfe * Default I/O allocation range. If both are set to non-zero, these
70 1.1 sommerfe * values will be used instead. Otherwise, the code attempts to probe
71 1.1 sommerfe * the bus width. Systems with 10 address bits should use 0x300 and 0xff.
72 1.1 sommerfe * Systems with 12 address bits (most) should use 0x400 and 0xbff.
73 1.1 sommerfe */
74 1.1 sommerfe
75 1.1 sommerfe #ifndef PCIC_ISA_ALLOC_IOBASE
76 1.1 sommerfe #define PCIC_ISA_ALLOC_IOBASE 0
77 1.1 sommerfe #endif
78 1.1 sommerfe
79 1.1 sommerfe #ifndef PCIC_ISA_ALLOC_IOSIZE
80 1.1 sommerfe #define PCIC_ISA_ALLOC_IOSIZE 0
81 1.1 sommerfe #endif
82 1.1 sommerfe
83 1.1 sommerfe int pcic_isa_alloc_iobase = PCIC_ISA_ALLOC_IOBASE;
84 1.1 sommerfe int pcic_isa_alloc_iosize = PCIC_ISA_ALLOC_IOSIZE;
85 1.1 sommerfe
86 1.1 sommerfe
87 1.1 sommerfe /*
88 1.1 sommerfe * Default IRQ allocation bitmask. This defines the range of allowable
89 1.1 sommerfe * IRQs for PCMCIA slots. Useful if order of probing would screw up other
90 1.1 sommerfe * devices, or if PCIC hardware/cards have trouble with certain interrupt
91 1.1 sommerfe * lines.
92 1.1 sommerfe */
93 1.1 sommerfe
94 1.1 sommerfe #ifndef PCIC_ISA_INTR_ALLOC_MASK
95 1.6 chopps #define PCIC_ISA_INTR_ALLOC_MASK 0xffff
96 1.1 sommerfe #endif
97 1.1 sommerfe
98 1.1 sommerfe int pcic_isa_intr_alloc_mask = PCIC_ISA_INTR_ALLOC_MASK;
99 1.1 sommerfe
100 1.20 enami #ifndef PCIC_IRQ_PROBE
101 1.24 matt #ifdef hpcmips
102 1.20 enami /*
103 1.20 enami * The irq probing doesn't work with current vrisab implementation.
104 1.20 enami * The irq is just an key to find matching GPIO port to use and is fixed.
105 1.20 enami */
106 1.20 enami #define PCIC_IRQ_PROBE 0
107 1.7 enami #else
108 1.20 enami #define PCIC_IRQ_PROBE 1
109 1.7 enami #endif
110 1.7 enami #endif
111 1.7 enami
112 1.20 enami int pcic_irq_probe = PCIC_IRQ_PROBE;
113 1.7 enami
114 1.1 sommerfe /*****************************************************************************
115 1.1 sommerfe * End of configurable parameters.
116 1.1 sommerfe *****************************************************************************/
117 1.1 sommerfe
118 1.1 sommerfe #ifdef PCICISADEBUG
119 1.5 chopps int pcicsubr_debug = 0;
120 1.5 chopps #define DPRINTF(arg) do { if (pcicsubr_debug) printf arg ; } while (0)
121 1.1 sommerfe #else
122 1.1 sommerfe #define DPRINTF(arg)
123 1.1 sommerfe #endif
124 1.1 sommerfe
125 1.5 chopps /*
126 1.5 chopps * count the interrupt if we have a status set
127 1.5 chopps * just use socket 0
128 1.5 chopps */
129 1.5 chopps
130 1.5 chopps void pcic_isa_probe_interrupts __P((struct pcic_softc *, struct pcic_handle *));
131 1.5 chopps static int pcic_isa_count_intr __P((void *));
132 1.5 chopps
133 1.5 chopps static int
134 1.5 chopps pcic_isa_count_intr(arg)
135 1.5 chopps void *arg;
136 1.5 chopps {
137 1.5 chopps struct pcic_softc *sc;
138 1.15 thorpej struct pcic_isa_softc *isc;
139 1.5 chopps struct pcic_handle *h;
140 1.5 chopps int cscreg;
141 1.5 chopps
142 1.5 chopps h = arg;
143 1.5 chopps sc = (struct pcic_softc *)h->ph_parent;
144 1.15 thorpej isc = (struct pcic_isa_softc *)h->ph_parent;
145 1.5 chopps
146 1.5 chopps cscreg = pcic_read(h, PCIC_CSC);
147 1.5 chopps if (cscreg & PCIC_CSC_CD) {
148 1.5 chopps if ((++sc->intr_detect % 20) == 0)
149 1.5 chopps printf(".");
150 1.5 chopps else
151 1.5 chopps DPRINTF(("."));
152 1.5 chopps return (1);
153 1.5 chopps }
154 1.5 chopps
155 1.12 chopps /*
156 1.12 chopps * make sure we don't get stuck in a loop due to
157 1.12 chopps * unhandled level interupts
158 1.12 chopps */
159 1.12 chopps if (++sc->intr_false > 40) {
160 1.18 mycroft isa_intr_disestablish(isc->sc_ic, sc->ih);
161 1.18 mycroft sc->ih = 0;
162 1.18 mycroft
163 1.14 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
164 1.14 mycroft delay(10);
165 1.12 chopps }
166 1.14 mycroft
167 1.5 chopps #ifdef PCICISADEBUG
168 1.5 chopps if (cscreg)
169 1.5 chopps DPRINTF(("o"));
170 1.5 chopps else
171 1.5 chopps DPRINTF(("X"));
172 1.5 chopps #endif
173 1.5 chopps return (cscreg ? 1 : 0);
174 1.5 chopps }
175 1.5 chopps
176 1.5 chopps /*
177 1.5 chopps * use soft interrupt card detect to find out which irqs are available
178 1.5 chopps * for this controller
179 1.5 chopps */
180 1.5 chopps void
181 1.5 chopps pcic_isa_probe_interrupts(sc, h)
182 1.5 chopps struct pcic_softc *sc;
183 1.5 chopps struct pcic_handle *h;
184 1.5 chopps {
185 1.15 thorpej struct pcic_isa_softc *isc = (void *) sc;
186 1.5 chopps isa_chipset_tag_t ic;
187 1.5 chopps int i, j, mask, irq;
188 1.5 chopps int cd, cscintr, intr, csc;
189 1.5 chopps
190 1.15 thorpej ic = isc->sc_ic;
191 1.5 chopps
192 1.5 chopps printf("%s: controller %d detecting irqs with mask 0x%04x:",
193 1.5 chopps sc->dev.dv_xname, h->chip, sc->intr_mask[h->chip]);
194 1.5 chopps DPRINTF(("\n"));
195 1.5 chopps
196 1.5 chopps /* clear any current interrupt */
197 1.5 chopps pcic_read(h, PCIC_CSC);
198 1.5 chopps
199 1.11 mycroft /* first disable the status irq, card detect is enabled later */
200 1.5 chopps pcic_write(h, PCIC_CSC_INTR, 0);
201 1.5 chopps
202 1.5 chopps /* steer the interrupt to isa and disable ring and interrupt */
203 1.5 chopps intr = pcic_read(h, PCIC_INTR);
204 1.12 chopps DPRINTF(("pcic: old intr 0x%x\n", intr));
205 1.5 chopps intr &= ~(PCIC_INTR_RI_ENABLE | PCIC_INTR_ENABLE | PCIC_INTR_IRQ_MASK);
206 1.5 chopps pcic_write(h, PCIC_INTR, intr);
207 1.5 chopps
208 1.12 chopps
209 1.5 chopps /* clear any current interrupt */
210 1.5 chopps pcic_read(h, PCIC_CSC);
211 1.5 chopps
212 1.5 chopps cd = pcic_read(h, PCIC_CARD_DETECT);
213 1.5 chopps cd |= PCIC_CARD_DETECT_SW_INTR;
214 1.11 mycroft
215 1.5 chopps mask = 0;
216 1.5 chopps for (i = 0; i < 16; i++) {
217 1.5 chopps /* honor configured limitations */
218 1.5 chopps if ((sc->intr_mask[h->chip] & (1 << i)) == 0)
219 1.5 chopps continue;
220 1.5 chopps
221 1.5 chopps DPRINTF(("probing irq %d: ", i));
222 1.5 chopps
223 1.5 chopps /* ask for a pulse interrupt so we don't share */
224 1.5 chopps if (isa_intr_alloc(ic, (1 << i), IST_PULSE, &irq)) {
225 1.5 chopps DPRINTF(("currently allocated\n"));
226 1.5 chopps continue;
227 1.5 chopps }
228 1.5 chopps
229 1.11 mycroft cscintr = PCIC_CSC_INTR_CD_ENABLE;
230 1.5 chopps cscintr |= (irq << PCIC_CSC_INTR_IRQ_SHIFT);
231 1.5 chopps pcic_write(h, PCIC_CSC_INTR, cscintr);
232 1.13 mycroft delay(10);
233 1.5 chopps
234 1.18 mycroft /* Clear any pending interrupt. */
235 1.18 mycroft (void) pcic_read(h, PCIC_CSC);
236 1.18 mycroft
237 1.26 mycroft if ((sc->ih = isa_intr_establish(ic, irq, IST_EDGE, IPL_TTY,
238 1.18 mycroft pcic_isa_count_intr, h)) == NULL)
239 1.18 mycroft panic("cant get interrupt");
240 1.18 mycroft
241 1.5 chopps /* interrupt 40 times */
242 1.5 chopps sc->intr_detect = 0;
243 1.12 chopps for (j = 0; j < 40 && sc->ih; j++) {
244 1.12 chopps sc->intr_false = 0;
245 1.5 chopps pcic_write(h, PCIC_CARD_DETECT, cd);
246 1.5 chopps delay(100);
247 1.5 chopps csc = pcic_read(h, PCIC_CSC);
248 1.5 chopps DPRINTF(("%s", csc ? "-" : ""));
249 1.5 chopps }
250 1.5 chopps DPRINTF((" total %d\n", sc->intr_detect));
251 1.5 chopps /* allow for misses */
252 1.5 chopps if (sc->intr_detect > 37 && sc->intr_detect <= 40) {
253 1.5 chopps printf("%d", i);
254 1.5 chopps DPRINTF((" succeded\n"));
255 1.5 chopps mask |= (1 << i);
256 1.5 chopps }
257 1.13 mycroft
258 1.14 mycroft if (sc->ih) {
259 1.18 mycroft isa_intr_disestablish(ic, sc->ih);
260 1.18 mycroft sc->ih = 0;
261 1.18 mycroft
262 1.14 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
263 1.14 mycroft delay(10);
264 1.14 mycroft }
265 1.5 chopps }
266 1.5 chopps sc->intr_mask[h->chip] = mask;
267 1.11 mycroft
268 1.25 thorpej printf("%s\n", sc->intr_mask[h->chip] ? "" : " none");
269 1.5 chopps }
270 1.5 chopps
271 1.5 chopps /*
272 1.5 chopps * called with interrupts enabled, light up the irqs to find out
273 1.5 chopps * which irq lines are actually hooked up to our pcic
274 1.5 chopps */
275 1.5 chopps void
276 1.5 chopps pcic_isa_config_interrupts(self)
277 1.5 chopps struct device *self;
278 1.5 chopps {
279 1.5 chopps struct pcic_softc *sc;
280 1.15 thorpej struct pcic_isa_softc *isc;
281 1.5 chopps struct pcic_handle *h;
282 1.5 chopps isa_chipset_tag_t ic;
283 1.5 chopps int s, i, chipmask, chipuniq;
284 1.5 chopps
285 1.15 thorpej sc = (struct pcic_softc *) self;
286 1.15 thorpej isc = (struct pcic_isa_softc *) self;
287 1.15 thorpej ic = isc->sc_ic;
288 1.5 chopps
289 1.5 chopps /* probe each controller */
290 1.5 chopps chipmask = 0xffff;
291 1.5 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
292 1.5 chopps if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
293 1.5 chopps h = &sc->handle[i];
294 1.5 chopps else if (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP)
295 1.5 chopps h = &sc->handle[i + 1];
296 1.5 chopps else
297 1.5 chopps continue;
298 1.5 chopps
299 1.5 chopps sc->intr_mask[h->chip] =
300 1.5 chopps PCIC_INTR_IRQ_VALIDMASK & pcic_isa_intr_alloc_mask;
301 1.5 chopps
302 1.5 chopps /* the cirrus chips lack support for the soft interrupt */
303 1.20 enami if (pcic_irq_probe != 0 &&
304 1.7 enami h->vendor != PCIC_VENDOR_CIRRUS_PD6710 &&
305 1.5 chopps h->vendor != PCIC_VENDOR_CIRRUS_PD672X)
306 1.5 chopps pcic_isa_probe_interrupts(sc, h);
307 1.5 chopps
308 1.5 chopps chipmask &= sc->intr_mask[h->chip];
309 1.5 chopps }
310 1.5 chopps /* now see if there is at least one irq per chip not shared by all */
311 1.5 chopps chipuniq = 1;
312 1.5 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
313 1.5 chopps if ((sc->handle[i].flags & PCIC_FLAG_SOCKETP) == 0 &&
314 1.5 chopps (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP) == 0)
315 1.5 chopps continue;
316 1.5 chopps if ((sc->intr_mask[i / 2] & ~chipmask) == 0) {
317 1.5 chopps chipuniq = 0;
318 1.5 chopps break;
319 1.5 chopps }
320 1.5 chopps }
321 1.5 chopps /*
322 1.5 chopps * the rest of the following code used to run at config time with
323 1.5 chopps * no interrupts and gets unhappy if this is violated so...
324 1.5 chopps */
325 1.5 chopps s = splhigh();
326 1.5 chopps
327 1.5 chopps /*
328 1.5 chopps * allocate our irq. it will be used by both controllers. I could
329 1.5 chopps * use two different interrupts, but interrupts are relatively
330 1.5 chopps * scarce, shareable, and for PCIC controllers, very infrequent.
331 1.5 chopps */
332 1.17 mycroft if ((self->dv_cfdata->cf_flags & 1) == 0) {
333 1.28 thorpej if (sc->irq != ISACF_IRQ_DEFAULT) {
334 1.17 mycroft if ((chipmask & (1 << sc->irq)) == 0)
335 1.17 mycroft printf("%s: warning: configured irq %d not "
336 1.17 mycroft "detected as available\n",
337 1.17 mycroft sc->dev.dv_xname, sc->irq);
338 1.17 mycroft } else if (chipmask == 0 ||
339 1.26 mycroft isa_intr_alloc(ic, chipmask, IST_EDGE, &sc->irq)) {
340 1.17 mycroft printf("%s: no available irq; ", sc->dev.dv_xname);
341 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
342 1.17 mycroft } else if ((chipmask & ~(1 << sc->irq)) == 0 && chipuniq == 0) {
343 1.17 mycroft printf("%s: can't share irq with cards; ",
344 1.17 mycroft sc->dev.dv_xname);
345 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
346 1.17 mycroft }
347 1.17 mycroft } else {
348 1.17 mycroft printf("%s: ", sc->dev.dv_xname);
349 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
350 1.5 chopps }
351 1.17 mycroft
352 1.28 thorpej if (sc->irq != ISACF_IRQ_DEFAULT) {
353 1.26 mycroft sc->ih = isa_intr_establish(ic, sc->irq, IST_EDGE, IPL_TTY,
354 1.5 chopps pcic_intr, sc);
355 1.5 chopps if (sc->ih == NULL) {
356 1.5 chopps printf("%s: can't establish interrupt",
357 1.5 chopps sc->dev.dv_xname);
358 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
359 1.5 chopps }
360 1.5 chopps }
361 1.28 thorpej if (sc->irq == ISACF_IRQ_DEFAULT)
362 1.17 mycroft printf("polling for socket events\n");
363 1.11 mycroft else
364 1.11 mycroft printf("%s: using irq %d for socket events\n", sc->dev.dv_xname,
365 1.11 mycroft sc->irq);
366 1.5 chopps
367 1.5 chopps pcic_attach_sockets_finish(sc);
368 1.5 chopps
369 1.5 chopps splx(s);
370 1.5 chopps }
371 1.5 chopps
372 1.5 chopps /*
373 1.5 chopps * XXX This routine does not deal with the aliasing issue that its
374 1.5 chopps * trying to.
375 1.5 chopps *
376 1.5 chopps * Any isa device may be decoding only 10 bits of address including
377 1.5 chopps * the pcic. This routine only detects if the pcic is doing 10 bits.
378 1.5 chopps *
379 1.5 chopps * What should be done is detect the pcic's idea of the bus width,
380 1.5 chopps * and then within those limits allocate a sparse map, where the
381 1.5 chopps * each sub region is offset by 0x400.
382 1.5 chopps */
383 1.1 sommerfe void pcic_isa_bus_width_probe (sc, iot, ioh, base, length)
384 1.1 sommerfe struct pcic_softc *sc;
385 1.1 sommerfe bus_space_tag_t iot;
386 1.1 sommerfe bus_space_handle_t ioh;
387 1.1 sommerfe bus_addr_t base;
388 1.1 sommerfe u_int32_t length;
389 1.1 sommerfe {
390 1.1 sommerfe bus_space_handle_t ioh_high;
391 1.1 sommerfe int i, iobuswidth, tmp1, tmp2;
392 1.1 sommerfe
393 1.1 sommerfe /*
394 1.1 sommerfe * figure out how wide the isa bus is. Do this by checking if the
395 1.1 sommerfe * pcic controller is mirrored 0x400 above where we expect it to be.
396 1.1 sommerfe */
397 1.1 sommerfe
398 1.1 sommerfe iobuswidth = 12;
399 1.1 sommerfe
400 1.1 sommerfe /* Map i/o space. */
401 1.1 sommerfe if (bus_space_map(iot, base + 0x400, length, 0, &ioh_high)) {
402 1.1 sommerfe printf("%s: can't map high i/o space\n", sc->dev.dv_xname);
403 1.1 sommerfe return;
404 1.1 sommerfe }
405 1.1 sommerfe
406 1.1 sommerfe for (i = 0; i < PCIC_NSLOTS; i++) {
407 1.1 sommerfe if (sc->handle[i].flags & PCIC_FLAG_SOCKETP) {
408 1.1 sommerfe /*
409 1.1 sommerfe * read the ident flags from the normal space and
410 1.1 sommerfe * from the mirror, and compare them
411 1.1 sommerfe */
412 1.1 sommerfe
413 1.1 sommerfe bus_space_write_1(iot, ioh, PCIC_REG_INDEX,
414 1.1 sommerfe sc->handle[i].sock + PCIC_IDENT);
415 1.1 sommerfe tmp1 = bus_space_read_1(iot, ioh, PCIC_REG_DATA);
416 1.1 sommerfe
417 1.1 sommerfe bus_space_write_1(iot, ioh_high, PCIC_REG_INDEX,
418 1.1 sommerfe sc->handle[i].sock + PCIC_IDENT);
419 1.1 sommerfe tmp2 = bus_space_read_1(iot, ioh_high, PCIC_REG_DATA);
420 1.1 sommerfe
421 1.1 sommerfe if (tmp1 == tmp2)
422 1.1 sommerfe iobuswidth = 10;
423 1.1 sommerfe }
424 1.1 sommerfe }
425 1.1 sommerfe
426 1.1 sommerfe bus_space_free(iot, ioh_high, length);
427 1.1 sommerfe
428 1.1 sommerfe /*
429 1.1 sommerfe * XXX some hardware doesn't seem to grok addresses in 0x400 range--
430 1.1 sommerfe * apparently missing a bit or more of address lines. (e.g.
431 1.1 sommerfe * CIRRUS_PD672X with Linksys EthernetCard ne2000 clone in TI
432 1.1 sommerfe * TravelMate 5000--not clear which is at fault)
433 1.1 sommerfe *
434 1.1 sommerfe * Add a kludge to detect 10 bit wide buses and deal with them,
435 1.1 sommerfe * and also a config file option to override the probe.
436 1.1 sommerfe */
437 1.1 sommerfe
438 1.1 sommerfe if (iobuswidth == 10) {
439 1.1 sommerfe sc->iobase = 0x300;
440 1.1 sommerfe sc->iosize = 0x0ff;
441 1.1 sommerfe } else {
442 1.1 sommerfe sc->iobase = 0x400;
443 1.1 sommerfe sc->iosize = 0xbff;
444 1.1 sommerfe }
445 1.1 sommerfe
446 1.1 sommerfe DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx (probed)\n",
447 1.1 sommerfe sc->dev.dv_xname, (long) sc->iobase,
448 1.1 sommerfe
449 1.1 sommerfe (long) sc->iobase + sc->iosize));
450 1.1 sommerfe
451 1.1 sommerfe if (pcic_isa_alloc_iobase && pcic_isa_alloc_iosize) {
452 1.1 sommerfe sc->iobase = pcic_isa_alloc_iobase;
453 1.1 sommerfe sc->iosize = pcic_isa_alloc_iosize;
454 1.1 sommerfe
455 1.1 sommerfe DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx "
456 1.1 sommerfe "(config override)\n", sc->dev.dv_xname, (long) sc->iobase,
457 1.1 sommerfe (long) sc->iobase + sc->iosize));
458 1.1 sommerfe }
459 1.1 sommerfe }
460 1.1 sommerfe
461 1.1 sommerfe void *
462 1.1 sommerfe pcic_isa_chip_intr_establish(pch, pf, ipl, fct, arg)
463 1.1 sommerfe pcmcia_chipset_handle_t pch;
464 1.1 sommerfe struct pcmcia_function *pf;
465 1.1 sommerfe int ipl;
466 1.1 sommerfe int (*fct) __P((void *));
467 1.1 sommerfe void *arg;
468 1.1 sommerfe {
469 1.1 sommerfe struct pcic_handle *h = (struct pcic_handle *) pch;
470 1.4 haya struct pcic_softc *sc = (struct pcic_softc *)(h->ph_parent);
471 1.15 thorpej struct pcic_isa_softc *isc = (struct pcic_isa_softc *)(h->ph_parent);
472 1.15 thorpej isa_chipset_tag_t ic = isc->sc_ic;
473 1.1 sommerfe int irq, ist;
474 1.1 sommerfe void *ih;
475 1.1 sommerfe int reg;
476 1.1 sommerfe
477 1.27 mycroft /*
478 1.27 mycroft * PLEASE NOTE:
479 1.27 mycroft * The IRQLEVEL bit has no bearing on what happens on the host side of
480 1.27 mycroft * the PCMCIA controller. ISA interrupts are defined to be edge-
481 1.27 mycroft * triggered, and as this attachment is for ISA devices, the interrupt
482 1.27 mycroft * *must* be configured for edge-trigger. If you think you should
483 1.27 mycroft * change this to use IST_LEVEL, you are *wrong*. You should figure
484 1.27 mycroft * out what your real problem is and leave this code alone rather than
485 1.27 mycroft * breaking everyone else's systems. - mycroft
486 1.27 mycroft */
487 1.1 sommerfe if (pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)
488 1.27 mycroft ist = IST_EDGE; /* SEE COMMENT ABOVE */
489 1.1 sommerfe else if (pf->cfe->flags & PCMCIA_CFE_IRQPULSE)
490 1.27 mycroft ist = IST_PULSE; /* SEE COMMENT ABOVE */
491 1.1 sommerfe else
492 1.27 mycroft ist = IST_EDGE; /* SEE COMMENT ABOVE */
493 1.1 sommerfe
494 1.5 chopps if (isa_intr_alloc(ic, sc->intr_mask[h->chip], ist, &irq))
495 1.1 sommerfe return (NULL);
496 1.1 sommerfe
497 1.1 sommerfe h->ih_irq = irq;
498 1.10 chopps if (h->flags & PCIC_FLAG_ENABLED) {
499 1.10 chopps reg = pcic_read(h, PCIC_INTR);
500 1.10 chopps reg &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
501 1.19 mycroft pcic_write(h, PCIC_INTR, reg | irq);
502 1.10 chopps }
503 1.1 sommerfe
504 1.19 mycroft if ((ih = isa_intr_establish(ic, irq, ist, ipl, fct, arg)) == NULL)
505 1.19 mycroft return (NULL);
506 1.19 mycroft
507 1.1 sommerfe printf("%s: card irq %d\n", h->pcmcia->dv_xname, irq);
508 1.1 sommerfe
509 1.1 sommerfe return (ih);
510 1.1 sommerfe }
511 1.1 sommerfe
512 1.1 sommerfe void
513 1.1 sommerfe pcic_isa_chip_intr_disestablish(pch, ih)
514 1.1 sommerfe pcmcia_chipset_handle_t pch;
515 1.1 sommerfe void *ih;
516 1.1 sommerfe {
517 1.1 sommerfe struct pcic_handle *h = (struct pcic_handle *) pch;
518 1.15 thorpej struct pcic_isa_softc *isc = (struct pcic_isa_softc *)(h->ph_parent);
519 1.15 thorpej isa_chipset_tag_t ic = isc->sc_ic;
520 1.1 sommerfe int reg;
521 1.1 sommerfe
522 1.19 mycroft isa_intr_disestablish(ic, ih);
523 1.19 mycroft
524 1.1 sommerfe h->ih_irq = 0;
525 1.10 chopps if (h->flags & PCIC_FLAG_ENABLED) {
526 1.10 chopps reg = pcic_read(h, PCIC_INTR);
527 1.10 chopps reg &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
528 1.10 chopps pcic_write(h, PCIC_INTR, reg);
529 1.10 chopps }
530 1.1 sommerfe }
531