i82365_isasubr.c revision 1.31 1 1.31 wiz /* $NetBSD: i82365_isasubr.c,v 1.31 2003/01/06 13:05:13 wiz Exp $ */
2 1.1 sommerfe
3 1.1 sommerfe /*
4 1.5 chopps * Copyright (c) 2000 Christian E. Hopps. All rights reserved.
5 1.1 sommerfe * Copyright (c) 1998 Bill Sommerfeld. All rights reserved.
6 1.1 sommerfe * Copyright (c) 1997 Marc Horowitz. All rights reserved.
7 1.1 sommerfe *
8 1.1 sommerfe * Redistribution and use in source and binary forms, with or without
9 1.1 sommerfe * modification, are permitted provided that the following conditions
10 1.1 sommerfe * are met:
11 1.1 sommerfe * 1. Redistributions of source code must retain the above copyright
12 1.1 sommerfe * notice, this list of conditions and the following disclaimer.
13 1.1 sommerfe * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 sommerfe * notice, this list of conditions and the following disclaimer in the
15 1.1 sommerfe * documentation and/or other materials provided with the distribution.
16 1.1 sommerfe * 3. All advertising materials mentioning features or use of this software
17 1.1 sommerfe * must display the following acknowledgement:
18 1.1 sommerfe * This product includes software developed by Marc Horowitz.
19 1.1 sommerfe * 4. The name of the author may not be used to endorse or promote products
20 1.1 sommerfe * derived from this software without specific prior written permission.
21 1.1 sommerfe *
22 1.1 sommerfe * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 sommerfe * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 sommerfe * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 sommerfe * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 sommerfe * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 sommerfe * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 sommerfe * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 sommerfe * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 sommerfe * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 sommerfe * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 sommerfe */
33 1.1 sommerfe
34 1.29 lukem #include <sys/cdefs.h>
35 1.31 wiz __KERNEL_RCSID(0, "$NetBSD: i82365_isasubr.c,v 1.31 2003/01/06 13:05:13 wiz Exp $");
36 1.29 lukem
37 1.29 lukem #define PCICISADEBUG
38 1.1 sommerfe
39 1.1 sommerfe #include <sys/param.h>
40 1.1 sommerfe #include <sys/systm.h>
41 1.1 sommerfe #include <sys/device.h>
42 1.1 sommerfe #include <sys/extent.h>
43 1.1 sommerfe #include <sys/malloc.h>
44 1.1 sommerfe
45 1.1 sommerfe #include <machine/bus.h>
46 1.1 sommerfe #include <machine/intr.h>
47 1.1 sommerfe
48 1.1 sommerfe #include <dev/isa/isareg.h>
49 1.1 sommerfe #include <dev/isa/isavar.h>
50 1.1 sommerfe
51 1.1 sommerfe #include <dev/pcmcia/pcmciareg.h>
52 1.1 sommerfe #include <dev/pcmcia/pcmciavar.h>
53 1.1 sommerfe #include <dev/pcmcia/pcmciachip.h>
54 1.1 sommerfe
55 1.1 sommerfe #include <dev/ic/i82365reg.h>
56 1.1 sommerfe #include <dev/ic/i82365var.h>
57 1.1 sommerfe #include <dev/isa/i82365_isavar.h>
58 1.1 sommerfe
59 1.1 sommerfe /*****************************************************************************
60 1.1 sommerfe * Configurable parameters.
61 1.1 sommerfe *****************************************************************************/
62 1.1 sommerfe
63 1.1 sommerfe #include "opt_pcic_isa_alloc_iobase.h"
64 1.1 sommerfe #include "opt_pcic_isa_alloc_iosize.h"
65 1.1 sommerfe #include "opt_pcic_isa_intr_alloc_mask.h"
66 1.1 sommerfe
67 1.1 sommerfe /*
68 1.1 sommerfe * Default I/O allocation range. If both are set to non-zero, these
69 1.1 sommerfe * values will be used instead. Otherwise, the code attempts to probe
70 1.1 sommerfe * the bus width. Systems with 10 address bits should use 0x300 and 0xff.
71 1.1 sommerfe * Systems with 12 address bits (most) should use 0x400 and 0xbff.
72 1.1 sommerfe */
73 1.1 sommerfe
74 1.1 sommerfe #ifndef PCIC_ISA_ALLOC_IOBASE
75 1.1 sommerfe #define PCIC_ISA_ALLOC_IOBASE 0
76 1.1 sommerfe #endif
77 1.1 sommerfe
78 1.1 sommerfe #ifndef PCIC_ISA_ALLOC_IOSIZE
79 1.1 sommerfe #define PCIC_ISA_ALLOC_IOSIZE 0
80 1.1 sommerfe #endif
81 1.1 sommerfe
82 1.1 sommerfe int pcic_isa_alloc_iobase = PCIC_ISA_ALLOC_IOBASE;
83 1.1 sommerfe int pcic_isa_alloc_iosize = PCIC_ISA_ALLOC_IOSIZE;
84 1.1 sommerfe
85 1.1 sommerfe
86 1.1 sommerfe /*
87 1.1 sommerfe * Default IRQ allocation bitmask. This defines the range of allowable
88 1.1 sommerfe * IRQs for PCMCIA slots. Useful if order of probing would screw up other
89 1.1 sommerfe * devices, or if PCIC hardware/cards have trouble with certain interrupt
90 1.1 sommerfe * lines.
91 1.1 sommerfe */
92 1.1 sommerfe
93 1.1 sommerfe #ifndef PCIC_ISA_INTR_ALLOC_MASK
94 1.6 chopps #define PCIC_ISA_INTR_ALLOC_MASK 0xffff
95 1.1 sommerfe #endif
96 1.1 sommerfe
97 1.1 sommerfe int pcic_isa_intr_alloc_mask = PCIC_ISA_INTR_ALLOC_MASK;
98 1.1 sommerfe
99 1.20 enami #ifndef PCIC_IRQ_PROBE
100 1.24 matt #ifdef hpcmips
101 1.20 enami /*
102 1.20 enami * The irq probing doesn't work with current vrisab implementation.
103 1.20 enami * The irq is just an key to find matching GPIO port to use and is fixed.
104 1.20 enami */
105 1.20 enami #define PCIC_IRQ_PROBE 0
106 1.7 enami #else
107 1.20 enami #define PCIC_IRQ_PROBE 1
108 1.7 enami #endif
109 1.7 enami #endif
110 1.7 enami
111 1.20 enami int pcic_irq_probe = PCIC_IRQ_PROBE;
112 1.7 enami
113 1.1 sommerfe /*****************************************************************************
114 1.1 sommerfe * End of configurable parameters.
115 1.1 sommerfe *****************************************************************************/
116 1.1 sommerfe
117 1.1 sommerfe #ifdef PCICISADEBUG
118 1.5 chopps int pcicsubr_debug = 0;
119 1.5 chopps #define DPRINTF(arg) do { if (pcicsubr_debug) printf arg ; } while (0)
120 1.1 sommerfe #else
121 1.1 sommerfe #define DPRINTF(arg)
122 1.1 sommerfe #endif
123 1.1 sommerfe
124 1.5 chopps /*
125 1.5 chopps * count the interrupt if we have a status set
126 1.5 chopps * just use socket 0
127 1.5 chopps */
128 1.5 chopps
129 1.5 chopps void pcic_isa_probe_interrupts __P((struct pcic_softc *, struct pcic_handle *));
130 1.5 chopps static int pcic_isa_count_intr __P((void *));
131 1.5 chopps
132 1.5 chopps static int
133 1.5 chopps pcic_isa_count_intr(arg)
134 1.5 chopps void *arg;
135 1.5 chopps {
136 1.5 chopps struct pcic_softc *sc;
137 1.15 thorpej struct pcic_isa_softc *isc;
138 1.5 chopps struct pcic_handle *h;
139 1.5 chopps int cscreg;
140 1.5 chopps
141 1.5 chopps h = arg;
142 1.5 chopps sc = (struct pcic_softc *)h->ph_parent;
143 1.15 thorpej isc = (struct pcic_isa_softc *)h->ph_parent;
144 1.5 chopps
145 1.5 chopps cscreg = pcic_read(h, PCIC_CSC);
146 1.5 chopps if (cscreg & PCIC_CSC_CD) {
147 1.5 chopps if ((++sc->intr_detect % 20) == 0)
148 1.5 chopps printf(".");
149 1.5 chopps else
150 1.5 chopps DPRINTF(("."));
151 1.5 chopps return (1);
152 1.5 chopps }
153 1.5 chopps
154 1.12 chopps /*
155 1.12 chopps * make sure we don't get stuck in a loop due to
156 1.31 wiz * unhandled level interrupts
157 1.12 chopps */
158 1.12 chopps if (++sc->intr_false > 40) {
159 1.18 mycroft isa_intr_disestablish(isc->sc_ic, sc->ih);
160 1.18 mycroft sc->ih = 0;
161 1.18 mycroft
162 1.14 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
163 1.14 mycroft delay(10);
164 1.12 chopps }
165 1.14 mycroft
166 1.5 chopps #ifdef PCICISADEBUG
167 1.5 chopps if (cscreg)
168 1.5 chopps DPRINTF(("o"));
169 1.5 chopps else
170 1.5 chopps DPRINTF(("X"));
171 1.5 chopps #endif
172 1.5 chopps return (cscreg ? 1 : 0);
173 1.5 chopps }
174 1.5 chopps
175 1.5 chopps /*
176 1.5 chopps * use soft interrupt card detect to find out which irqs are available
177 1.5 chopps * for this controller
178 1.5 chopps */
179 1.5 chopps void
180 1.5 chopps pcic_isa_probe_interrupts(sc, h)
181 1.5 chopps struct pcic_softc *sc;
182 1.5 chopps struct pcic_handle *h;
183 1.5 chopps {
184 1.15 thorpej struct pcic_isa_softc *isc = (void *) sc;
185 1.5 chopps isa_chipset_tag_t ic;
186 1.5 chopps int i, j, mask, irq;
187 1.5 chopps int cd, cscintr, intr, csc;
188 1.5 chopps
189 1.15 thorpej ic = isc->sc_ic;
190 1.5 chopps
191 1.5 chopps printf("%s: controller %d detecting irqs with mask 0x%04x:",
192 1.5 chopps sc->dev.dv_xname, h->chip, sc->intr_mask[h->chip]);
193 1.5 chopps DPRINTF(("\n"));
194 1.5 chopps
195 1.5 chopps /* clear any current interrupt */
196 1.5 chopps pcic_read(h, PCIC_CSC);
197 1.5 chopps
198 1.11 mycroft /* first disable the status irq, card detect is enabled later */
199 1.5 chopps pcic_write(h, PCIC_CSC_INTR, 0);
200 1.5 chopps
201 1.5 chopps /* steer the interrupt to isa and disable ring and interrupt */
202 1.5 chopps intr = pcic_read(h, PCIC_INTR);
203 1.12 chopps DPRINTF(("pcic: old intr 0x%x\n", intr));
204 1.5 chopps intr &= ~(PCIC_INTR_RI_ENABLE | PCIC_INTR_ENABLE | PCIC_INTR_IRQ_MASK);
205 1.5 chopps pcic_write(h, PCIC_INTR, intr);
206 1.5 chopps
207 1.12 chopps
208 1.5 chopps /* clear any current interrupt */
209 1.5 chopps pcic_read(h, PCIC_CSC);
210 1.5 chopps
211 1.5 chopps cd = pcic_read(h, PCIC_CARD_DETECT);
212 1.5 chopps cd |= PCIC_CARD_DETECT_SW_INTR;
213 1.11 mycroft
214 1.5 chopps mask = 0;
215 1.5 chopps for (i = 0; i < 16; i++) {
216 1.5 chopps /* honor configured limitations */
217 1.5 chopps if ((sc->intr_mask[h->chip] & (1 << i)) == 0)
218 1.5 chopps continue;
219 1.5 chopps
220 1.5 chopps DPRINTF(("probing irq %d: ", i));
221 1.5 chopps
222 1.5 chopps /* ask for a pulse interrupt so we don't share */
223 1.5 chopps if (isa_intr_alloc(ic, (1 << i), IST_PULSE, &irq)) {
224 1.5 chopps DPRINTF(("currently allocated\n"));
225 1.5 chopps continue;
226 1.5 chopps }
227 1.5 chopps
228 1.11 mycroft cscintr = PCIC_CSC_INTR_CD_ENABLE;
229 1.5 chopps cscintr |= (irq << PCIC_CSC_INTR_IRQ_SHIFT);
230 1.5 chopps pcic_write(h, PCIC_CSC_INTR, cscintr);
231 1.13 mycroft delay(10);
232 1.5 chopps
233 1.18 mycroft /* Clear any pending interrupt. */
234 1.18 mycroft (void) pcic_read(h, PCIC_CSC);
235 1.18 mycroft
236 1.26 mycroft if ((sc->ih = isa_intr_establish(ic, irq, IST_EDGE, IPL_TTY,
237 1.18 mycroft pcic_isa_count_intr, h)) == NULL)
238 1.18 mycroft panic("cant get interrupt");
239 1.18 mycroft
240 1.5 chopps /* interrupt 40 times */
241 1.5 chopps sc->intr_detect = 0;
242 1.12 chopps for (j = 0; j < 40 && sc->ih; j++) {
243 1.12 chopps sc->intr_false = 0;
244 1.5 chopps pcic_write(h, PCIC_CARD_DETECT, cd);
245 1.5 chopps delay(100);
246 1.5 chopps csc = pcic_read(h, PCIC_CSC);
247 1.5 chopps DPRINTF(("%s", csc ? "-" : ""));
248 1.5 chopps }
249 1.5 chopps DPRINTF((" total %d\n", sc->intr_detect));
250 1.5 chopps /* allow for misses */
251 1.5 chopps if (sc->intr_detect > 37 && sc->intr_detect <= 40) {
252 1.5 chopps printf("%d", i);
253 1.5 chopps DPRINTF((" succeded\n"));
254 1.5 chopps mask |= (1 << i);
255 1.5 chopps }
256 1.13 mycroft
257 1.14 mycroft if (sc->ih) {
258 1.18 mycroft isa_intr_disestablish(ic, sc->ih);
259 1.18 mycroft sc->ih = 0;
260 1.18 mycroft
261 1.14 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
262 1.14 mycroft delay(10);
263 1.14 mycroft }
264 1.5 chopps }
265 1.5 chopps sc->intr_mask[h->chip] = mask;
266 1.11 mycroft
267 1.25 thorpej printf("%s\n", sc->intr_mask[h->chip] ? "" : " none");
268 1.5 chopps }
269 1.5 chopps
270 1.5 chopps /*
271 1.5 chopps * called with interrupts enabled, light up the irqs to find out
272 1.5 chopps * which irq lines are actually hooked up to our pcic
273 1.5 chopps */
274 1.5 chopps void
275 1.5 chopps pcic_isa_config_interrupts(self)
276 1.5 chopps struct device *self;
277 1.5 chopps {
278 1.5 chopps struct pcic_softc *sc;
279 1.15 thorpej struct pcic_isa_softc *isc;
280 1.5 chopps struct pcic_handle *h;
281 1.5 chopps isa_chipset_tag_t ic;
282 1.5 chopps int s, i, chipmask, chipuniq;
283 1.5 chopps
284 1.15 thorpej sc = (struct pcic_softc *) self;
285 1.15 thorpej isc = (struct pcic_isa_softc *) self;
286 1.15 thorpej ic = isc->sc_ic;
287 1.5 chopps
288 1.5 chopps /* probe each controller */
289 1.5 chopps chipmask = 0xffff;
290 1.5 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
291 1.5 chopps if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
292 1.5 chopps h = &sc->handle[i];
293 1.5 chopps else if (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP)
294 1.5 chopps h = &sc->handle[i + 1];
295 1.5 chopps else
296 1.5 chopps continue;
297 1.5 chopps
298 1.5 chopps sc->intr_mask[h->chip] =
299 1.5 chopps PCIC_INTR_IRQ_VALIDMASK & pcic_isa_intr_alloc_mask;
300 1.5 chopps
301 1.5 chopps /* the cirrus chips lack support for the soft interrupt */
302 1.20 enami if (pcic_irq_probe != 0 &&
303 1.7 enami h->vendor != PCIC_VENDOR_CIRRUS_PD6710 &&
304 1.5 chopps h->vendor != PCIC_VENDOR_CIRRUS_PD672X)
305 1.5 chopps pcic_isa_probe_interrupts(sc, h);
306 1.5 chopps
307 1.5 chopps chipmask &= sc->intr_mask[h->chip];
308 1.5 chopps }
309 1.5 chopps /* now see if there is at least one irq per chip not shared by all */
310 1.5 chopps chipuniq = 1;
311 1.5 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
312 1.5 chopps if ((sc->handle[i].flags & PCIC_FLAG_SOCKETP) == 0 &&
313 1.5 chopps (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP) == 0)
314 1.5 chopps continue;
315 1.5 chopps if ((sc->intr_mask[i / 2] & ~chipmask) == 0) {
316 1.5 chopps chipuniq = 0;
317 1.5 chopps break;
318 1.5 chopps }
319 1.5 chopps }
320 1.5 chopps /*
321 1.5 chopps * the rest of the following code used to run at config time with
322 1.5 chopps * no interrupts and gets unhappy if this is violated so...
323 1.5 chopps */
324 1.5 chopps s = splhigh();
325 1.5 chopps
326 1.5 chopps /*
327 1.5 chopps * allocate our irq. it will be used by both controllers. I could
328 1.5 chopps * use two different interrupts, but interrupts are relatively
329 1.5 chopps * scarce, shareable, and for PCIC controllers, very infrequent.
330 1.5 chopps */
331 1.17 mycroft if ((self->dv_cfdata->cf_flags & 1) == 0) {
332 1.28 thorpej if (sc->irq != ISACF_IRQ_DEFAULT) {
333 1.17 mycroft if ((chipmask & (1 << sc->irq)) == 0)
334 1.17 mycroft printf("%s: warning: configured irq %d not "
335 1.17 mycroft "detected as available\n",
336 1.17 mycroft sc->dev.dv_xname, sc->irq);
337 1.17 mycroft } else if (chipmask == 0 ||
338 1.26 mycroft isa_intr_alloc(ic, chipmask, IST_EDGE, &sc->irq)) {
339 1.17 mycroft printf("%s: no available irq; ", sc->dev.dv_xname);
340 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
341 1.17 mycroft } else if ((chipmask & ~(1 << sc->irq)) == 0 && chipuniq == 0) {
342 1.17 mycroft printf("%s: can't share irq with cards; ",
343 1.17 mycroft sc->dev.dv_xname);
344 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
345 1.17 mycroft }
346 1.17 mycroft } else {
347 1.17 mycroft printf("%s: ", sc->dev.dv_xname);
348 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
349 1.5 chopps }
350 1.17 mycroft
351 1.28 thorpej if (sc->irq != ISACF_IRQ_DEFAULT) {
352 1.26 mycroft sc->ih = isa_intr_establish(ic, sc->irq, IST_EDGE, IPL_TTY,
353 1.5 chopps pcic_intr, sc);
354 1.5 chopps if (sc->ih == NULL) {
355 1.5 chopps printf("%s: can't establish interrupt",
356 1.5 chopps sc->dev.dv_xname);
357 1.28 thorpej sc->irq = ISACF_IRQ_DEFAULT;
358 1.5 chopps }
359 1.5 chopps }
360 1.28 thorpej if (sc->irq == ISACF_IRQ_DEFAULT)
361 1.17 mycroft printf("polling for socket events\n");
362 1.11 mycroft else
363 1.11 mycroft printf("%s: using irq %d for socket events\n", sc->dev.dv_xname,
364 1.11 mycroft sc->irq);
365 1.5 chopps
366 1.5 chopps pcic_attach_sockets_finish(sc);
367 1.5 chopps
368 1.5 chopps splx(s);
369 1.5 chopps }
370 1.5 chopps
371 1.5 chopps /*
372 1.5 chopps * XXX This routine does not deal with the aliasing issue that its
373 1.5 chopps * trying to.
374 1.5 chopps *
375 1.5 chopps * Any isa device may be decoding only 10 bits of address including
376 1.5 chopps * the pcic. This routine only detects if the pcic is doing 10 bits.
377 1.5 chopps *
378 1.5 chopps * What should be done is detect the pcic's idea of the bus width,
379 1.5 chopps * and then within those limits allocate a sparse map, where the
380 1.5 chopps * each sub region is offset by 0x400.
381 1.5 chopps */
382 1.1 sommerfe void pcic_isa_bus_width_probe (sc, iot, ioh, base, length)
383 1.1 sommerfe struct pcic_softc *sc;
384 1.1 sommerfe bus_space_tag_t iot;
385 1.1 sommerfe bus_space_handle_t ioh;
386 1.1 sommerfe bus_addr_t base;
387 1.1 sommerfe u_int32_t length;
388 1.1 sommerfe {
389 1.1 sommerfe bus_space_handle_t ioh_high;
390 1.1 sommerfe int i, iobuswidth, tmp1, tmp2;
391 1.1 sommerfe
392 1.1 sommerfe /*
393 1.1 sommerfe * figure out how wide the isa bus is. Do this by checking if the
394 1.1 sommerfe * pcic controller is mirrored 0x400 above where we expect it to be.
395 1.1 sommerfe */
396 1.1 sommerfe
397 1.1 sommerfe iobuswidth = 12;
398 1.1 sommerfe
399 1.1 sommerfe /* Map i/o space. */
400 1.1 sommerfe if (bus_space_map(iot, base + 0x400, length, 0, &ioh_high)) {
401 1.1 sommerfe printf("%s: can't map high i/o space\n", sc->dev.dv_xname);
402 1.1 sommerfe return;
403 1.1 sommerfe }
404 1.1 sommerfe
405 1.1 sommerfe for (i = 0; i < PCIC_NSLOTS; i++) {
406 1.1 sommerfe if (sc->handle[i].flags & PCIC_FLAG_SOCKETP) {
407 1.1 sommerfe /*
408 1.1 sommerfe * read the ident flags from the normal space and
409 1.1 sommerfe * from the mirror, and compare them
410 1.1 sommerfe */
411 1.1 sommerfe
412 1.1 sommerfe bus_space_write_1(iot, ioh, PCIC_REG_INDEX,
413 1.1 sommerfe sc->handle[i].sock + PCIC_IDENT);
414 1.1 sommerfe tmp1 = bus_space_read_1(iot, ioh, PCIC_REG_DATA);
415 1.1 sommerfe
416 1.1 sommerfe bus_space_write_1(iot, ioh_high, PCIC_REG_INDEX,
417 1.1 sommerfe sc->handle[i].sock + PCIC_IDENT);
418 1.1 sommerfe tmp2 = bus_space_read_1(iot, ioh_high, PCIC_REG_DATA);
419 1.1 sommerfe
420 1.1 sommerfe if (tmp1 == tmp2)
421 1.1 sommerfe iobuswidth = 10;
422 1.1 sommerfe }
423 1.1 sommerfe }
424 1.1 sommerfe
425 1.1 sommerfe bus_space_free(iot, ioh_high, length);
426 1.1 sommerfe
427 1.1 sommerfe /*
428 1.1 sommerfe * XXX some hardware doesn't seem to grok addresses in 0x400 range--
429 1.1 sommerfe * apparently missing a bit or more of address lines. (e.g.
430 1.1 sommerfe * CIRRUS_PD672X with Linksys EthernetCard ne2000 clone in TI
431 1.1 sommerfe * TravelMate 5000--not clear which is at fault)
432 1.1 sommerfe *
433 1.1 sommerfe * Add a kludge to detect 10 bit wide buses and deal with them,
434 1.1 sommerfe * and also a config file option to override the probe.
435 1.1 sommerfe */
436 1.1 sommerfe
437 1.1 sommerfe if (iobuswidth == 10) {
438 1.1 sommerfe sc->iobase = 0x300;
439 1.1 sommerfe sc->iosize = 0x0ff;
440 1.1 sommerfe } else {
441 1.1 sommerfe sc->iobase = 0x400;
442 1.1 sommerfe sc->iosize = 0xbff;
443 1.1 sommerfe }
444 1.1 sommerfe
445 1.1 sommerfe DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx (probed)\n",
446 1.1 sommerfe sc->dev.dv_xname, (long) sc->iobase,
447 1.1 sommerfe
448 1.1 sommerfe (long) sc->iobase + sc->iosize));
449 1.1 sommerfe
450 1.1 sommerfe if (pcic_isa_alloc_iobase && pcic_isa_alloc_iosize) {
451 1.1 sommerfe sc->iobase = pcic_isa_alloc_iobase;
452 1.1 sommerfe sc->iosize = pcic_isa_alloc_iosize;
453 1.1 sommerfe
454 1.1 sommerfe DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx "
455 1.1 sommerfe "(config override)\n", sc->dev.dv_xname, (long) sc->iobase,
456 1.1 sommerfe (long) sc->iobase + sc->iosize));
457 1.1 sommerfe }
458 1.1 sommerfe }
459 1.1 sommerfe
460 1.1 sommerfe void *
461 1.1 sommerfe pcic_isa_chip_intr_establish(pch, pf, ipl, fct, arg)
462 1.1 sommerfe pcmcia_chipset_handle_t pch;
463 1.1 sommerfe struct pcmcia_function *pf;
464 1.1 sommerfe int ipl;
465 1.1 sommerfe int (*fct) __P((void *));
466 1.1 sommerfe void *arg;
467 1.1 sommerfe {
468 1.1 sommerfe struct pcic_handle *h = (struct pcic_handle *) pch;
469 1.4 haya struct pcic_softc *sc = (struct pcic_softc *)(h->ph_parent);
470 1.15 thorpej struct pcic_isa_softc *isc = (struct pcic_isa_softc *)(h->ph_parent);
471 1.15 thorpej isa_chipset_tag_t ic = isc->sc_ic;
472 1.1 sommerfe int irq, ist;
473 1.1 sommerfe void *ih;
474 1.1 sommerfe int reg;
475 1.1 sommerfe
476 1.27 mycroft /*
477 1.27 mycroft * PLEASE NOTE:
478 1.27 mycroft * The IRQLEVEL bit has no bearing on what happens on the host side of
479 1.27 mycroft * the PCMCIA controller. ISA interrupts are defined to be edge-
480 1.27 mycroft * triggered, and as this attachment is for ISA devices, the interrupt
481 1.27 mycroft * *must* be configured for edge-trigger. If you think you should
482 1.27 mycroft * change this to use IST_LEVEL, you are *wrong*. You should figure
483 1.27 mycroft * out what your real problem is and leave this code alone rather than
484 1.27 mycroft * breaking everyone else's systems. - mycroft
485 1.27 mycroft */
486 1.1 sommerfe if (pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)
487 1.27 mycroft ist = IST_EDGE; /* SEE COMMENT ABOVE */
488 1.1 sommerfe else if (pf->cfe->flags & PCMCIA_CFE_IRQPULSE)
489 1.27 mycroft ist = IST_PULSE; /* SEE COMMENT ABOVE */
490 1.1 sommerfe else
491 1.27 mycroft ist = IST_EDGE; /* SEE COMMENT ABOVE */
492 1.1 sommerfe
493 1.5 chopps if (isa_intr_alloc(ic, sc->intr_mask[h->chip], ist, &irq))
494 1.1 sommerfe return (NULL);
495 1.1 sommerfe
496 1.1 sommerfe h->ih_irq = irq;
497 1.10 chopps if (h->flags & PCIC_FLAG_ENABLED) {
498 1.10 chopps reg = pcic_read(h, PCIC_INTR);
499 1.10 chopps reg &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
500 1.19 mycroft pcic_write(h, PCIC_INTR, reg | irq);
501 1.10 chopps }
502 1.1 sommerfe
503 1.19 mycroft if ((ih = isa_intr_establish(ic, irq, ist, ipl, fct, arg)) == NULL)
504 1.19 mycroft return (NULL);
505 1.19 mycroft
506 1.1 sommerfe printf("%s: card irq %d\n", h->pcmcia->dv_xname, irq);
507 1.1 sommerfe
508 1.1 sommerfe return (ih);
509 1.1 sommerfe }
510 1.1 sommerfe
511 1.1 sommerfe void
512 1.1 sommerfe pcic_isa_chip_intr_disestablish(pch, ih)
513 1.1 sommerfe pcmcia_chipset_handle_t pch;
514 1.1 sommerfe void *ih;
515 1.1 sommerfe {
516 1.1 sommerfe struct pcic_handle *h = (struct pcic_handle *) pch;
517 1.15 thorpej struct pcic_isa_softc *isc = (struct pcic_isa_softc *)(h->ph_parent);
518 1.15 thorpej isa_chipset_tag_t ic = isc->sc_ic;
519 1.1 sommerfe int reg;
520 1.1 sommerfe
521 1.19 mycroft isa_intr_disestablish(ic, ih);
522 1.19 mycroft
523 1.1 sommerfe h->ih_irq = 0;
524 1.10 chopps if (h->flags & PCIC_FLAG_ENABLED) {
525 1.10 chopps reg = pcic_read(h, PCIC_INTR);
526 1.10 chopps reg &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
527 1.10 chopps pcic_write(h, PCIC_INTR, reg);
528 1.10 chopps }
529 1.1 sommerfe }
530