Home | History | Annotate | Line # | Download | only in isa
i82365_isasubr.c revision 1.47.18.1
      1  1.47.18.1       tls /*	$NetBSD: i82365_isasubr.c,v 1.47.18.1 2012/11/20 03:02:10 tls Exp $	*/
      2        1.1  sommerfe 
      3        1.1  sommerfe /*
      4        1.5    chopps  * Copyright (c) 2000 Christian E. Hopps.  All rights reserved.
      5        1.1  sommerfe  * Copyright (c) 1998 Bill Sommerfeld.  All rights reserved.
      6        1.1  sommerfe  * Copyright (c) 1997 Marc Horowitz.  All rights reserved.
      7        1.1  sommerfe  *
      8        1.1  sommerfe  * Redistribution and use in source and binary forms, with or without
      9        1.1  sommerfe  * modification, are permitted provided that the following conditions
     10        1.1  sommerfe  * are met:
     11        1.1  sommerfe  * 1. Redistributions of source code must retain the above copyright
     12        1.1  sommerfe  *    notice, this list of conditions and the following disclaimer.
     13        1.1  sommerfe  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1  sommerfe  *    notice, this list of conditions and the following disclaimer in the
     15        1.1  sommerfe  *    documentation and/or other materials provided with the distribution.
     16        1.1  sommerfe  * 3. All advertising materials mentioning features or use of this software
     17        1.1  sommerfe  *    must display the following acknowledgement:
     18        1.1  sommerfe  *	This product includes software developed by Marc Horowitz.
     19        1.1  sommerfe  * 4. The name of the author may not be used to endorse or promote products
     20        1.1  sommerfe  *    derived from this software without specific prior written permission.
     21        1.1  sommerfe  *
     22        1.1  sommerfe  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.1  sommerfe  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.1  sommerfe  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.1  sommerfe  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.1  sommerfe  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.1  sommerfe  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.1  sommerfe  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.1  sommerfe  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.1  sommerfe  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.1  sommerfe  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.1  sommerfe  */
     33        1.1  sommerfe 
     34       1.29     lukem #include <sys/cdefs.h>
     35  1.47.18.1       tls __KERNEL_RCSID(0, "$NetBSD: i82365_isasubr.c,v 1.47.18.1 2012/11/20 03:02:10 tls Exp $");
     36       1.29     lukem 
     37       1.29     lukem #define	PCICISADEBUG
     38        1.1  sommerfe 
     39        1.1  sommerfe #include <sys/param.h>
     40        1.1  sommerfe #include <sys/systm.h>
     41        1.1  sommerfe #include <sys/device.h>
     42        1.1  sommerfe #include <sys/extent.h>
     43        1.1  sommerfe #include <sys/malloc.h>
     44        1.1  sommerfe 
     45       1.39        ad #include <sys/bus.h>
     46       1.39        ad #include <sys/intr.h>
     47        1.1  sommerfe 
     48        1.1  sommerfe #include <dev/isa/isareg.h>
     49        1.1  sommerfe #include <dev/isa/isavar.h>
     50        1.1  sommerfe 
     51        1.1  sommerfe #include <dev/pcmcia/pcmciareg.h>
     52        1.1  sommerfe #include <dev/pcmcia/pcmciavar.h>
     53        1.1  sommerfe #include <dev/pcmcia/pcmciachip.h>
     54        1.1  sommerfe 
     55        1.1  sommerfe #include <dev/ic/i82365reg.h>
     56        1.1  sommerfe #include <dev/ic/i82365var.h>
     57        1.1  sommerfe #include <dev/isa/i82365_isavar.h>
     58        1.1  sommerfe 
     59        1.1  sommerfe /*****************************************************************************
     60        1.1  sommerfe  * Configurable parameters.
     61        1.1  sommerfe  *****************************************************************************/
     62        1.1  sommerfe 
     63        1.1  sommerfe #include "opt_pcic_isa_alloc_iobase.h"
     64        1.1  sommerfe #include "opt_pcic_isa_alloc_iosize.h"
     65        1.1  sommerfe #include "opt_pcic_isa_intr_alloc_mask.h"
     66        1.1  sommerfe 
     67        1.1  sommerfe /*
     68        1.1  sommerfe  * Default I/O allocation range.  If both are set to non-zero, these
     69        1.1  sommerfe  * values will be used instead.  Otherwise, the code attempts to probe
     70        1.1  sommerfe  * the bus width.  Systems with 10 address bits should use 0x300 and 0xff.
     71        1.1  sommerfe  * Systems with 12 address bits (most) should use 0x400 and 0xbff.
     72        1.1  sommerfe  */
     73        1.1  sommerfe 
     74        1.1  sommerfe #ifndef PCIC_ISA_ALLOC_IOBASE
     75        1.1  sommerfe #define	PCIC_ISA_ALLOC_IOBASE		0
     76        1.1  sommerfe #endif
     77        1.1  sommerfe 
     78        1.1  sommerfe #ifndef PCIC_ISA_ALLOC_IOSIZE
     79        1.1  sommerfe #define	PCIC_ISA_ALLOC_IOSIZE		0
     80        1.1  sommerfe #endif
     81        1.1  sommerfe 
     82        1.1  sommerfe int	pcic_isa_alloc_iobase = PCIC_ISA_ALLOC_IOBASE;
     83        1.1  sommerfe int	pcic_isa_alloc_iosize = PCIC_ISA_ALLOC_IOSIZE;
     84        1.1  sommerfe 
     85        1.1  sommerfe 
     86        1.1  sommerfe /*
     87        1.1  sommerfe  * Default IRQ allocation bitmask.  This defines the range of allowable
     88        1.1  sommerfe  * IRQs for PCMCIA slots.  Useful if order of probing would screw up other
     89        1.1  sommerfe  * devices, or if PCIC hardware/cards have trouble with certain interrupt
     90        1.1  sommerfe  * lines.
     91        1.1  sommerfe  */
     92        1.1  sommerfe 
     93        1.1  sommerfe #ifndef PCIC_ISA_INTR_ALLOC_MASK
     94        1.6    chopps #define	PCIC_ISA_INTR_ALLOC_MASK	0xffff
     95        1.1  sommerfe #endif
     96        1.1  sommerfe 
     97        1.1  sommerfe int	pcic_isa_intr_alloc_mask = PCIC_ISA_INTR_ALLOC_MASK;
     98        1.1  sommerfe 
     99       1.20     enami #ifndef	PCIC_IRQ_PROBE
    100       1.24      matt #ifdef hpcmips
    101       1.20     enami /*
    102       1.20     enami  * The irq probing doesn't work with current vrisab implementation.
    103       1.20     enami  * The irq is just an key to find matching GPIO port to use and is fixed.
    104       1.20     enami  */
    105       1.20     enami #define	PCIC_IRQ_PROBE	0
    106        1.7     enami #else
    107       1.20     enami #define	PCIC_IRQ_PROBE	1
    108        1.7     enami #endif
    109        1.7     enami #endif
    110        1.7     enami 
    111       1.20     enami int	pcic_irq_probe = PCIC_IRQ_PROBE;
    112        1.7     enami 
    113        1.1  sommerfe /*****************************************************************************
    114        1.1  sommerfe  * End of configurable parameters.
    115        1.1  sommerfe  *****************************************************************************/
    116        1.1  sommerfe 
    117        1.1  sommerfe #ifdef PCICISADEBUG
    118        1.5    chopps int	pcicsubr_debug = 0;
    119        1.5    chopps #define	DPRINTF(arg) do { if (pcicsubr_debug) printf arg ; } while (0)
    120        1.1  sommerfe #else
    121        1.1  sommerfe #define	DPRINTF(arg)
    122        1.1  sommerfe #endif
    123        1.1  sommerfe 
    124        1.5    chopps /*
    125        1.5    chopps  * count the interrupt if we have a status set
    126        1.5    chopps  * just use socket 0
    127        1.5    chopps  */
    128        1.5    chopps 
    129       1.44   tsutsui void pcic_isa_probe_interrupts(struct pcic_isa_softc *, struct pcic_handle *);
    130       1.35     perry static int pcic_isa_count_intr(void *);
    131        1.5    chopps 
    132        1.5    chopps static int
    133       1.41       dsl pcic_isa_count_intr(void *arg)
    134        1.5    chopps {
    135        1.5    chopps 	struct pcic_softc *sc;
    136       1.15   thorpej 	struct pcic_isa_softc *isc;
    137        1.5    chopps 	struct pcic_handle *h;
    138        1.5    chopps 	int cscreg;
    139        1.5    chopps 
    140        1.5    chopps 	h = arg;
    141       1.44   tsutsui 	isc = device_private(h->ph_parent);
    142       1.44   tsutsui 	sc = &isc->sc_pcic;
    143        1.5    chopps 
    144        1.5    chopps 	cscreg = pcic_read(h, PCIC_CSC);
    145        1.5    chopps 	if (cscreg & PCIC_CSC_CD) {
    146        1.5    chopps 		if ((++sc->intr_detect % 20) == 0)
    147        1.5    chopps 			printf(".");
    148        1.5    chopps 		else
    149        1.5    chopps 			DPRINTF(("."));
    150       1.45   tsutsui 		return 1;
    151        1.5    chopps 	}
    152        1.5    chopps 
    153       1.12    chopps 	/*
    154       1.12    chopps 	 * make sure we don't get stuck in a loop due to
    155       1.31       wiz 	 * unhandled level interrupts
    156       1.12    chopps 	 */
    157       1.12    chopps 	if (++sc->intr_false > 40) {
    158       1.14   mycroft 		pcic_write(h, PCIC_CSC_INTR, 0);
    159       1.14   mycroft 		delay(10);
    160       1.12    chopps 	}
    161       1.14   mycroft 
    162        1.5    chopps #ifdef PCICISADEBUG
    163        1.5    chopps 	if (cscreg)
    164        1.5    chopps 		DPRINTF(("o"));
    165        1.5    chopps 	else
    166        1.5    chopps 		DPRINTF(("X"));
    167        1.5    chopps #endif
    168       1.45   tsutsui 	return cscreg ? 1 : 0;
    169        1.5    chopps }
    170        1.5    chopps 
    171        1.5    chopps /*
    172        1.5    chopps  * use soft interrupt card detect to find out which irqs are available
    173        1.5    chopps  * for this controller
    174        1.5    chopps  */
    175        1.5    chopps void
    176       1.44   tsutsui pcic_isa_probe_interrupts(struct pcic_isa_softc *isc, struct pcic_handle *h)
    177        1.5    chopps {
    178       1.44   tsutsui 	struct pcic_softc *sc = &isc->sc_pcic;
    179        1.5    chopps 	isa_chipset_tag_t ic;
    180        1.5    chopps 	int i, j, mask, irq;
    181        1.5    chopps 	int cd, cscintr, intr, csc;
    182        1.5    chopps 
    183       1.15   thorpej 	ic = isc->sc_ic;
    184        1.5    chopps 
    185        1.5    chopps 	printf("%s: controller %d detecting irqs with mask 0x%04x:",
    186  1.47.18.1       tls 	    device_xname(sc->dev), h->chip, sc->intr_mask[h->chip]);
    187        1.5    chopps 	DPRINTF(("\n"));
    188        1.5    chopps 
    189        1.5    chopps 	/* clear any current interrupt */
    190        1.5    chopps 	pcic_read(h, PCIC_CSC);
    191        1.5    chopps 
    192       1.11   mycroft 	/* first disable the status irq, card detect is enabled later */
    193        1.5    chopps 	pcic_write(h, PCIC_CSC_INTR, 0);
    194        1.5    chopps 
    195        1.5    chopps 	/* steer the interrupt to isa and disable ring and interrupt */
    196        1.5    chopps 	intr = pcic_read(h, PCIC_INTR);
    197       1.12    chopps 	DPRINTF(("pcic: old intr 0x%x\n", intr));
    198        1.5    chopps 	intr &= ~(PCIC_INTR_RI_ENABLE | PCIC_INTR_ENABLE | PCIC_INTR_IRQ_MASK);
    199        1.5    chopps 	pcic_write(h, PCIC_INTR, intr);
    200        1.5    chopps 
    201       1.12    chopps 
    202        1.5    chopps 	/* clear any current interrupt */
    203        1.5    chopps 	pcic_read(h, PCIC_CSC);
    204        1.5    chopps 
    205        1.5    chopps 	cd = pcic_read(h, PCIC_CARD_DETECT);
    206        1.5    chopps 	cd |= PCIC_CARD_DETECT_SW_INTR;
    207       1.11   mycroft 
    208        1.5    chopps 	mask = 0;
    209        1.5    chopps 	for (i = 0; i < 16; i++) {
    210        1.5    chopps 		/* honor configured limitations */
    211        1.5    chopps 		if ((sc->intr_mask[h->chip] & (1 << i)) == 0)
    212        1.5    chopps 			continue;
    213        1.5    chopps 
    214        1.5    chopps 		DPRINTF(("probing irq %d: ", i));
    215        1.5    chopps 
    216        1.5    chopps 		/* ask for a pulse interrupt so we don't share */
    217        1.5    chopps 		if (isa_intr_alloc(ic, (1 << i), IST_PULSE, &irq)) {
    218        1.5    chopps 			DPRINTF(("currently allocated\n"));
    219        1.5    chopps 			continue;
    220        1.5    chopps 		}
    221        1.5    chopps 
    222       1.11   mycroft 		cscintr = PCIC_CSC_INTR_CD_ENABLE;
    223        1.5    chopps 		cscintr |= (irq << PCIC_CSC_INTR_IRQ_SHIFT);
    224        1.5    chopps 		pcic_write(h, PCIC_CSC_INTR, cscintr);
    225       1.13   mycroft 		delay(10);
    226        1.5    chopps 
    227       1.18   mycroft 		/* Clear any pending interrupt. */
    228       1.18   mycroft 		(void) pcic_read(h, PCIC_CSC);
    229       1.18   mycroft 
    230       1.26   mycroft 		if ((sc->ih = isa_intr_establish(ic, irq, IST_EDGE, IPL_TTY,
    231       1.18   mycroft 		    pcic_isa_count_intr, h)) == NULL)
    232       1.18   mycroft 			panic("cant get interrupt");
    233       1.18   mycroft 
    234        1.5    chopps 		/* interrupt 40 times */
    235        1.5    chopps 		sc->intr_detect = 0;
    236       1.12    chopps 		for (j = 0; j < 40 && sc->ih; j++) {
    237       1.12    chopps 			sc->intr_false = 0;
    238        1.5    chopps 			pcic_write(h, PCIC_CARD_DETECT, cd);
    239        1.5    chopps 			delay(100);
    240        1.5    chopps 			csc = pcic_read(h, PCIC_CSC);
    241        1.5    chopps 			DPRINTF(("%s", csc ? "-" : ""));
    242        1.5    chopps 		}
    243        1.5    chopps 		DPRINTF((" total %d\n", sc->intr_detect));
    244        1.5    chopps 		/* allow for misses */
    245        1.5    chopps 		if (sc->intr_detect > 37 && sc->intr_detect <= 40) {
    246        1.5    chopps 			printf("%d", i);
    247        1.5    chopps 			DPRINTF((" succeded\n"));
    248        1.5    chopps 			mask |= (1 << i);
    249        1.5    chopps 		}
    250       1.13   mycroft 
    251       1.46    dyoung 		if (sc->ih != NULL) {
    252       1.18   mycroft 			isa_intr_disestablish(ic, sc->ih);
    253       1.46    dyoung 			sc->ih = NULL;
    254       1.18   mycroft 
    255       1.14   mycroft 			pcic_write(h, PCIC_CSC_INTR, 0);
    256       1.14   mycroft 			delay(10);
    257       1.14   mycroft 		}
    258        1.5    chopps 	}
    259        1.5    chopps 	sc->intr_mask[h->chip] = mask;
    260       1.11   mycroft 
    261       1.25   thorpej 	printf("%s\n", sc->intr_mask[h->chip] ? "" : " none");
    262        1.5    chopps }
    263        1.5    chopps 
    264        1.5    chopps /*
    265        1.5    chopps  * called with interrupts enabled, light up the irqs to find out
    266        1.5    chopps  * which irq lines are actually hooked up to our pcic
    267        1.5    chopps  */
    268        1.5    chopps void
    269       1.43    cegger pcic_isa_config_interrupts(device_t self)
    270        1.5    chopps {
    271        1.5    chopps 	struct pcic_softc *sc;
    272       1.15   thorpej 	struct pcic_isa_softc *isc;
    273        1.5    chopps 	struct pcic_handle *h;
    274        1.5    chopps 	isa_chipset_tag_t ic;
    275        1.5    chopps 	int s, i, chipmask, chipuniq;
    276        1.5    chopps 
    277       1.44   tsutsui 	isc = device_private(self);
    278       1.44   tsutsui 	sc = &isc->sc_pcic;
    279       1.15   thorpej 	ic = isc->sc_ic;
    280        1.5    chopps 
    281        1.5    chopps 	/* probe each controller */
    282        1.5    chopps 	chipmask = 0xffff;
    283        1.5    chopps 	for (i = 0; i < PCIC_NSLOTS; i += 2) {
    284        1.5    chopps 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    285        1.5    chopps 			h = &sc->handle[i];
    286        1.5    chopps 		else if (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP)
    287        1.5    chopps 			h = &sc->handle[i + 1];
    288        1.5    chopps 		else
    289        1.5    chopps 			continue;
    290        1.5    chopps 
    291        1.5    chopps 		sc->intr_mask[h->chip] =
    292        1.5    chopps 		    PCIC_INTR_IRQ_VALIDMASK & pcic_isa_intr_alloc_mask;
    293        1.5    chopps 
    294        1.5    chopps 		/* the cirrus chips lack support for the soft interrupt */
    295       1.20     enami 		if (pcic_irq_probe != 0 &&
    296       1.33   mycroft 		    h->vendor != PCIC_VENDOR_CIRRUS_PD67XX)
    297       1.44   tsutsui 			pcic_isa_probe_interrupts(isc, h);
    298        1.5    chopps 
    299        1.5    chopps 		chipmask &= sc->intr_mask[h->chip];
    300        1.5    chopps 	}
    301        1.5    chopps 	/* now see if there is at least one irq per chip not shared by all */
    302        1.5    chopps 	chipuniq = 1;
    303        1.5    chopps 	for (i = 0; i < PCIC_NSLOTS; i += 2) {
    304        1.5    chopps 		if ((sc->handle[i].flags & PCIC_FLAG_SOCKETP) == 0 &&
    305        1.5    chopps 		    (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP) == 0)
    306        1.5    chopps 			continue;
    307        1.5    chopps 		if ((sc->intr_mask[i / 2] & ~chipmask) == 0) {
    308        1.5    chopps 			chipuniq = 0;
    309        1.5    chopps 			break;
    310        1.5    chopps 		}
    311        1.5    chopps 	}
    312        1.5    chopps 	/*
    313        1.5    chopps 	 * the rest of the following code used to run at config time with
    314        1.5    chopps 	 * no interrupts and gets unhappy if this is violated so...
    315        1.5    chopps 	 */
    316        1.5    chopps 	s = splhigh();
    317        1.5    chopps 
    318        1.5    chopps 	/*
    319        1.5    chopps 	 * allocate our irq.  it will be used by both controllers.  I could
    320        1.5    chopps 	 * use two different interrupts, but interrupts are relatively
    321        1.5    chopps 	 * scarce, shareable, and for PCIC controllers, very infrequent.
    322        1.5    chopps 	 */
    323       1.38   thorpej 	if ((device_cfdata(self)->cf_flags & 1) == 0) {
    324       1.34  drochner 		if (sc->irq != ISA_UNKNOWN_IRQ) {
    325       1.17   mycroft 			if ((chipmask & (1 << sc->irq)) == 0)
    326       1.17   mycroft 				printf("%s: warning: configured irq %d not "
    327       1.17   mycroft 				    "detected as available\n",
    328       1.44   tsutsui 				    device_xname(self), sc->irq);
    329       1.17   mycroft 		} else if (chipmask == 0 ||
    330       1.26   mycroft 		    isa_intr_alloc(ic, chipmask, IST_EDGE, &sc->irq)) {
    331       1.44   tsutsui 			aprint_error_dev(self, "no available irq; ");
    332       1.34  drochner 			sc->irq = ISA_UNKNOWN_IRQ;
    333       1.17   mycroft 		} else if ((chipmask & ~(1 << sc->irq)) == 0 && chipuniq == 0) {
    334       1.44   tsutsui 			aprint_error_dev(self, "can't share irq with cards; ");
    335       1.34  drochner 			sc->irq = ISA_UNKNOWN_IRQ;
    336       1.17   mycroft 		}
    337       1.17   mycroft 	} else {
    338       1.44   tsutsui 		printf("%s: ", device_xname(self));
    339       1.34  drochner 		sc->irq = ISA_UNKNOWN_IRQ;
    340        1.5    chopps 	}
    341       1.17   mycroft 
    342       1.34  drochner 	if (sc->irq != ISA_UNKNOWN_IRQ) {
    343       1.26   mycroft 		sc->ih = isa_intr_establish(ic, sc->irq, IST_EDGE, IPL_TTY,
    344        1.5    chopps 		    pcic_intr, sc);
    345        1.5    chopps 		if (sc->ih == NULL) {
    346       1.44   tsutsui 			aprint_error_dev(self, "can't establish interrupt");
    347       1.34  drochner 			sc->irq = ISA_UNKNOWN_IRQ;
    348        1.5    chopps 		}
    349        1.5    chopps 	}
    350       1.34  drochner 	if (sc->irq == ISA_UNKNOWN_IRQ)
    351       1.17   mycroft 		printf("polling for socket events\n");
    352       1.11   mycroft 	else
    353       1.44   tsutsui 		printf("%s: using irq %d for socket events\n",
    354       1.44   tsutsui 		    device_xname(self), sc->irq);
    355        1.5    chopps 
    356        1.5    chopps 	pcic_attach_sockets_finish(sc);
    357        1.5    chopps 
    358        1.5    chopps 	splx(s);
    359        1.5    chopps }
    360        1.5    chopps 
    361        1.5    chopps /*
    362        1.5    chopps  * XXX This routine does not deal with the aliasing issue that its
    363        1.5    chopps  * trying to.
    364        1.5    chopps  *
    365        1.5    chopps  * Any isa device may be decoding only 10 bits of address including
    366        1.5    chopps  * the pcic.  This routine only detects if the pcic is doing 10 bits.
    367        1.5    chopps  *
    368        1.5    chopps  * What should be done is detect the pcic's idea of the bus width,
    369        1.5    chopps  * and then within those limits allocate a sparse map, where the
    370        1.5    chopps  * each sub region is offset by 0x400.
    371        1.5    chopps  */
    372       1.42    cegger void pcic_isa_bus_width_probe(struct pcic_softc *sc, bus_space_tag_t iot,
    373       1.45   tsutsui     bus_space_handle_t ioh, bus_addr_t base, uint32_t length)
    374        1.1  sommerfe {
    375        1.1  sommerfe 	bus_space_handle_t ioh_high;
    376        1.1  sommerfe 	int i, iobuswidth, tmp1, tmp2;
    377        1.1  sommerfe 
    378        1.1  sommerfe 	/*
    379        1.1  sommerfe 	 * figure out how wide the isa bus is.  Do this by checking if the
    380        1.1  sommerfe 	 * pcic controller is mirrored 0x400 above where we expect it to be.
    381        1.1  sommerfe 	 */
    382        1.1  sommerfe 
    383        1.1  sommerfe 	iobuswidth = 12;
    384        1.1  sommerfe 
    385        1.1  sommerfe 	/* Map i/o space. */
    386        1.1  sommerfe 	if (bus_space_map(iot, base + 0x400, length, 0, &ioh_high)) {
    387  1.47.18.1       tls 		aprint_error_dev(sc->dev, "can't map high i/o space\n");
    388        1.1  sommerfe 		return;
    389        1.1  sommerfe 	}
    390        1.1  sommerfe 
    391        1.1  sommerfe 	for (i = 0; i < PCIC_NSLOTS; i++) {
    392        1.1  sommerfe 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP) {
    393        1.1  sommerfe 			/*
    394        1.1  sommerfe 			 * read the ident flags from the normal space and
    395        1.1  sommerfe 			 * from the mirror, and compare them
    396        1.1  sommerfe 			 */
    397        1.1  sommerfe 
    398        1.1  sommerfe 			bus_space_write_1(iot, ioh, PCIC_REG_INDEX,
    399        1.1  sommerfe 			    sc->handle[i].sock + PCIC_IDENT);
    400        1.1  sommerfe 			tmp1 = bus_space_read_1(iot, ioh, PCIC_REG_DATA);
    401        1.1  sommerfe 
    402        1.1  sommerfe 			bus_space_write_1(iot, ioh_high, PCIC_REG_INDEX,
    403        1.1  sommerfe 			    sc->handle[i].sock + PCIC_IDENT);
    404        1.1  sommerfe 			tmp2 = bus_space_read_1(iot, ioh_high, PCIC_REG_DATA);
    405        1.1  sommerfe 
    406        1.1  sommerfe 			if (tmp1 == tmp2)
    407        1.1  sommerfe 				iobuswidth = 10;
    408        1.1  sommerfe 		}
    409        1.1  sommerfe 	}
    410        1.1  sommerfe 
    411        1.1  sommerfe 	bus_space_free(iot, ioh_high, length);
    412        1.1  sommerfe 
    413        1.1  sommerfe 	/*
    414        1.1  sommerfe 	 * XXX some hardware doesn't seem to grok addresses in 0x400 range--
    415        1.1  sommerfe 	 * apparently missing a bit or more of address lines. (e.g.
    416        1.1  sommerfe 	 * CIRRUS_PD672X with Linksys EthernetCard ne2000 clone in TI
    417        1.1  sommerfe 	 * TravelMate 5000--not clear which is at fault)
    418       1.36     perry 	 *
    419        1.1  sommerfe 	 * Add a kludge to detect 10 bit wide buses and deal with them,
    420        1.1  sommerfe 	 * and also a config file option to override the probe.
    421        1.1  sommerfe 	 */
    422        1.1  sommerfe 
    423        1.1  sommerfe 	if (iobuswidth == 10) {
    424        1.1  sommerfe 		sc->iobase = 0x300;
    425        1.1  sommerfe 		sc->iosize = 0x0ff;
    426        1.1  sommerfe 	} else {
    427        1.1  sommerfe 		sc->iobase = 0x400;
    428        1.1  sommerfe 		sc->iosize = 0xbff;
    429        1.1  sommerfe 	}
    430        1.1  sommerfe 
    431        1.1  sommerfe 	DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx (probed)\n",
    432  1.47.18.1       tls 	    device_xname(sc->dev), (long) sc->iobase,
    433       1.47       jym 	    (long)(sc->iobase + sc->iosize)));
    434        1.1  sommerfe 
    435        1.1  sommerfe 	if (pcic_isa_alloc_iobase && pcic_isa_alloc_iosize) {
    436        1.1  sommerfe 		sc->iobase = pcic_isa_alloc_iobase;
    437        1.1  sommerfe 		sc->iosize = pcic_isa_alloc_iosize;
    438        1.1  sommerfe 
    439        1.1  sommerfe 		DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx "
    440  1.47.18.1       tls 		    "(config override)\n", device_xname(sc->dev),
    441       1.47       jym 		    (long) sc->iobase, (long)(sc->iobase + sc->iosize)));
    442        1.1  sommerfe 	}
    443        1.1  sommerfe }
    444        1.1  sommerfe 
    445        1.1  sommerfe void *
    446       1.42    cegger pcic_isa_chip_intr_establish(pcmcia_chipset_handle_t pch,
    447       1.45   tsutsui     struct pcmcia_function *pf, int ipl, int (*fct)(void *), void *arg)
    448        1.1  sommerfe {
    449        1.1  sommerfe 	struct pcic_handle *h = (struct pcic_handle *) pch;
    450       1.44   tsutsui 	struct pcic_isa_softc *isc = device_private(h->ph_parent);
    451       1.44   tsutsui 	struct pcic_softc *sc = &isc->sc_pcic;
    452       1.15   thorpej 	isa_chipset_tag_t ic = isc->sc_ic;
    453        1.1  sommerfe 	int irq, ist;
    454        1.1  sommerfe 	void *ih;
    455        1.1  sommerfe 	int reg;
    456        1.1  sommerfe 
    457       1.27   mycroft 	/*
    458       1.27   mycroft 	 * PLEASE NOTE:
    459       1.27   mycroft 	 * The IRQLEVEL bit has no bearing on what happens on the host side of
    460       1.27   mycroft 	 * the PCMCIA controller.  ISA interrupts are defined to be edge-
    461       1.27   mycroft 	 * triggered, and as this attachment is for ISA devices, the interrupt
    462       1.27   mycroft 	 * *must* be configured for edge-trigger.  If you think you should
    463       1.27   mycroft 	 * change this to use IST_LEVEL, you are *wrong*.  You should figure
    464       1.27   mycroft 	 * out what your real problem is and leave this code alone rather than
    465       1.27   mycroft 	 * breaking everyone else's systems.  - mycroft
    466       1.27   mycroft 	 */
    467        1.1  sommerfe 	if (pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)
    468       1.27   mycroft 		ist = IST_EDGE;		/* SEE COMMENT ABOVE */
    469        1.1  sommerfe 	else if (pf->cfe->flags & PCMCIA_CFE_IRQPULSE)
    470       1.27   mycroft 		ist = IST_PULSE;	/* SEE COMMENT ABOVE */
    471        1.1  sommerfe 	else
    472       1.27   mycroft 		ist = IST_EDGE;		/* SEE COMMENT ABOVE */
    473        1.1  sommerfe 
    474        1.5    chopps 	if (isa_intr_alloc(ic, sc->intr_mask[h->chip], ist, &irq))
    475       1.45   tsutsui 		return NULL;
    476        1.1  sommerfe 
    477        1.1  sommerfe 	h->ih_irq = irq;
    478       1.10    chopps 	if (h->flags & PCIC_FLAG_ENABLED) {
    479       1.10    chopps 		reg = pcic_read(h, PCIC_INTR);
    480       1.32   mycroft 		reg &= ~PCIC_INTR_IRQ_MASK;
    481       1.19   mycroft 		pcic_write(h, PCIC_INTR, reg | irq);
    482       1.10    chopps 	}
    483        1.1  sommerfe 
    484       1.19   mycroft 	if ((ih = isa_intr_establish(ic, irq, ist, ipl, fct, arg)) == NULL)
    485       1.45   tsutsui 		return NULL;
    486       1.19   mycroft 
    487       1.40    cegger 	printf("%s: card irq %d\n", device_xname(h->pcmcia), irq);
    488        1.1  sommerfe 
    489       1.45   tsutsui 	return ih;
    490        1.1  sommerfe }
    491        1.1  sommerfe 
    492       1.36     perry void
    493       1.41       dsl pcic_isa_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    494        1.1  sommerfe {
    495        1.1  sommerfe 	struct pcic_handle *h = (struct pcic_handle *) pch;
    496       1.44   tsutsui 	struct pcic_isa_softc *isc = device_private(h->ph_parent);
    497       1.15   thorpej 	isa_chipset_tag_t ic = isc->sc_ic;
    498        1.1  sommerfe 	int reg;
    499        1.1  sommerfe 
    500       1.19   mycroft 	isa_intr_disestablish(ic, ih);
    501       1.19   mycroft 
    502        1.1  sommerfe 	h->ih_irq = 0;
    503       1.10    chopps 	if (h->flags & PCIC_FLAG_ENABLED) {
    504       1.10    chopps 		reg = pcic_read(h, PCIC_INTR);
    505       1.32   mycroft 		reg &= ~PCIC_INTR_IRQ_MASK;
    506       1.10    chopps 		pcic_write(h, PCIC_INTR, reg);
    507       1.10    chopps 	}
    508        1.1  sommerfe }
    509