memc.c revision 1.5 1 1.5 perry /* $NetBSD: memc.c,v 1.5 2005/02/27 00:27:32 perry Exp $ */
2 1.1 scw
3 1.1 scw /*-
4 1.1 scw * Copyright (c) 2000, 2002 The NetBSD Foundation, Inc.
5 1.1 scw * All rights reserved.
6 1.1 scw *
7 1.1 scw * This code is derived from software contributed to The NetBSD Foundation
8 1.1 scw * by Steve C. Woodford.
9 1.1 scw *
10 1.1 scw * Redistribution and use in source and binary forms, with or without
11 1.1 scw * modification, are permitted provided that the following conditions
12 1.1 scw * are met:
13 1.1 scw * 1. Redistributions of source code must retain the above copyright
14 1.1 scw * notice, this list of conditions and the following disclaimer.
15 1.1 scw * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 scw * notice, this list of conditions and the following disclaimer in the
17 1.1 scw * documentation and/or other materials provided with the distribution.
18 1.1 scw * 3. All advertising materials mentioning features or use of this software
19 1.1 scw * must display the following acknowledgement:
20 1.1 scw * This product includes software developed by the NetBSD
21 1.1 scw * Foundation, Inc. and its contributors.
22 1.1 scw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 scw * contributors may be used to endorse or promote products derived
24 1.1 scw * from this software without specific prior written permission.
25 1.1 scw *
26 1.1 scw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 scw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 scw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 scw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 scw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 scw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 scw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 scw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 scw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 scw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 scw * POSSIBILITY OF SUCH DAMAGE.
37 1.1 scw */
38 1.1 scw
39 1.1 scw /*
40 1.1 scw * Support for the MEMECC and MEMC40 memory controllers on MVME68K
41 1.1 scw * and MVME88K boards.
42 1.1 scw */
43 1.2 lukem
44 1.2 lukem #include <sys/cdefs.h>
45 1.5 perry __KERNEL_RCSID(0, "$NetBSD: memc.c,v 1.5 2005/02/27 00:27:32 perry Exp $");
46 1.1 scw
47 1.1 scw #include <sys/param.h>
48 1.1 scw #include <sys/kernel.h>
49 1.1 scw #include <sys/systm.h>
50 1.1 scw #include <sys/device.h>
51 1.1 scw #include <sys/malloc.h>
52 1.1 scw
53 1.1 scw #include <machine/cpu.h>
54 1.1 scw #include <machine/bus.h>
55 1.1 scw
56 1.1 scw #include <dev/mvme/memcvar.h>
57 1.1 scw #include <dev/mvme/memcreg.h>
58 1.1 scw #include <dev/mvme/pcctwovar.h>
59 1.1 scw #include <dev/mvme/pcctworeg.h>
60 1.1 scw
61 1.1 scw #include <dev/vme/vmevar.h>
62 1.1 scw #include <dev/mvme/mvmebus.h>
63 1.1 scw #include <dev/mvme/vme_twovar.h>
64 1.1 scw #include <dev/mvme/vme_tworeg.h>
65 1.1 scw
66 1.1 scw
67 1.1 scw static struct memc_softc *memc_softcs[MEMC_NDEVS];
68 1.1 scw static int memc_softc_count;
69 1.1 scw
70 1.1 scw static void memc040_attach(struct memc_softc *);
71 1.1 scw static void memecc_attach(struct memc_softc *);
72 1.1 scw static void memc_hook_error_intr(struct memc_softc *, int (*)(void *));
73 1.1 scw
74 1.1 scw static int memecc_err_intr(void *);
75 1.1 scw static void memecc_log_error(struct memc_softc *, u_int8_t, int, int);
76 1.1 scw
77 1.1 scw #define MEMECC_SCRUBBER_PERIOD 86400 /* ~24 hours */
78 1.1 scw
79 1.1 scw /*
80 1.1 scw * The following stuff is used to decode the ECC syndrome code so
81 1.1 scw * that we can figure out exactly which address/bit needed to be
82 1.1 scw * corrected.
83 1.1 scw */
84 1.1 scw #define MEMECC_SYN_BIT_MASK 0x0fu
85 1.1 scw #define MEMECC_SYN_BANK_A (0x00u << 4)
86 1.1 scw #define MEMECC_SYN_BANK_B (0x01u << 4)
87 1.1 scw #define MEMECC_SYN_BANK_C (0x02u << 4)
88 1.1 scw #define MEMECC_SYN_BANK_D (0x03u << 4)
89 1.1 scw #define MEMECC_SYN_BANK_SHIFT 4
90 1.1 scw #define MEMECC_SYN_BANK_MASK 0x03u
91 1.1 scw #define MEMECC_SYN_CHECKBIT_ERR 0x80u
92 1.1 scw #define MEMECC_SYN_INVALID 0xffu
93 1.1 scw
94 1.1 scw static u_int8_t memc_syn_decode[256] = {
95 1.1 scw MEMECC_SYN_INVALID, /* 0x00 */
96 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 0, /* 0x01: Checkbit 0 */
97 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 1, /* 0x02: Checkbit 1 */
98 1.1 scw MEMECC_SYN_INVALID, /* 0x03 */
99 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 2, /* 0x04: Checkbit 2 */
100 1.1 scw MEMECC_SYN_INVALID, /* 0x05 */
101 1.1 scw MEMECC_SYN_INVALID, /* 0x06 */
102 1.1 scw MEMECC_SYN_BANK_C | 10, /* 0x07: Bank C 10/26 */
103 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 3, /* 0x08: Checkbit 3 */
104 1.1 scw MEMECC_SYN_INVALID, /* 0x09 */
105 1.1 scw MEMECC_SYN_INVALID, /* 0x0a */
106 1.1 scw MEMECC_SYN_BANK_C | 13, /* 0x0b: Bank C 13/29 */
107 1.1 scw MEMECC_SYN_INVALID, /* 0x0c */
108 1.1 scw MEMECC_SYN_BANK_D | 1, /* 0x0d: Bank D 1/17 */
109 1.1 scw MEMECC_SYN_BANK_D | 2, /* 0x0e: Bank D 2/18 */
110 1.1 scw MEMECC_SYN_INVALID, /* 0x0f */
111 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 4, /* 0x10: Checkbit 4 */
112 1.1 scw MEMECC_SYN_INVALID, /* 0x11 */
113 1.1 scw MEMECC_SYN_INVALID, /* 0x12 */
114 1.1 scw MEMECC_SYN_BANK_C | 14, /* 0x13: Bank C 14/30 */
115 1.1 scw MEMECC_SYN_INVALID, /* 0x14 */
116 1.1 scw MEMECC_SYN_BANK_D | 4, /* 0x15: Bank D 4/20 */
117 1.1 scw MEMECC_SYN_BANK_D | 5, /* 0x16: Bank D 5/21 */
118 1.1 scw MEMECC_SYN_INVALID, /* 0x17 */
119 1.1 scw MEMECC_SYN_INVALID, /* 0x18 */
120 1.1 scw MEMECC_SYN_BANK_D | 8, /* 0x19: Bank D 8/24 */
121 1.1 scw MEMECC_SYN_BANK_D | 9, /* 0x1a: Bank D 9/25 */
122 1.1 scw MEMECC_SYN_INVALID, /* 0x1b */
123 1.1 scw MEMECC_SYN_BANK_D | 10, /* 0x1c: Bank D 10/26 */
124 1.1 scw MEMECC_SYN_INVALID, /* 0x1d */
125 1.1 scw MEMECC_SYN_INVALID, /* 0x1e */
126 1.1 scw MEMECC_SYN_INVALID, /* 0x1f */
127 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 5, /* 0x20: Checkbit 5 */
128 1.1 scw MEMECC_SYN_INVALID, /* 0x21 */
129 1.1 scw MEMECC_SYN_INVALID, /* 0x22 */
130 1.1 scw MEMECC_SYN_BANK_C | 0, /* 0x23: Bank C 0/16 */
131 1.1 scw MEMECC_SYN_INVALID, /* 0x24 */
132 1.1 scw MEMECC_SYN_BANK_D | 7, /* 0x25: Bank D 7/23 */
133 1.1 scw MEMECC_SYN_BANK_D | 6, /* 0x26: Bank D 6/22 */
134 1.1 scw MEMECC_SYN_INVALID, /* 0x27 */
135 1.1 scw MEMECC_SYN_INVALID, /* 0x28 */
136 1.1 scw MEMECC_SYN_BANK_A | 15, /* 0x29: Bank A 15/31 */
137 1.1 scw MEMECC_SYN_BANK_D | 12, /* 0x2a: Bank D 12/28 */
138 1.1 scw MEMECC_SYN_INVALID, /* 0x2b */
139 1.1 scw MEMECC_SYN_BANK_D | 13, /* 0x2c: Bank D 13/29 */
140 1.1 scw MEMECC_SYN_INVALID, /* 0x2d */
141 1.1 scw MEMECC_SYN_INVALID, /* 0x2e */
142 1.1 scw MEMECC_SYN_INVALID, /* 0x2f */
143 1.1 scw MEMECC_SYN_INVALID, /* 0x30 */
144 1.1 scw MEMECC_SYN_BANK_A | 14, /* 0x31: Bank A 14/30 */
145 1.1 scw MEMECC_SYN_BANK_A | 0, /* 0x32: Bank A 0/16 */
146 1.1 scw MEMECC_SYN_INVALID, /* 0x33 */
147 1.1 scw MEMECC_SYN_BANK_A | 1, /* 0x34: Bank A 1/17 */
148 1.1 scw MEMECC_SYN_INVALID, /* 0x35 */
149 1.1 scw MEMECC_SYN_INVALID, /* 0x36 */
150 1.1 scw MEMECC_SYN_INVALID, /* 0x37 */
151 1.1 scw MEMECC_SYN_BANK_A | 2, /* 0x38: Bank A 2/18 */
152 1.1 scw MEMECC_SYN_INVALID, /* 0x39 */
153 1.1 scw MEMECC_SYN_INVALID, /* 0x3a */
154 1.1 scw MEMECC_SYN_INVALID, /* 0x3b */
155 1.1 scw MEMECC_SYN_INVALID, /* 0x3c */
156 1.1 scw MEMECC_SYN_BANK_C | 3, /* 0x3d: Bank C 3/19 */
157 1.1 scw MEMECC_SYN_INVALID, /* 0x3e */
158 1.1 scw MEMECC_SYN_INVALID, /* 0x3f */
159 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 6, /* 0x40: Checkbit 6 */
160 1.1 scw MEMECC_SYN_INVALID, /* 0x41 */
161 1.1 scw MEMECC_SYN_INVALID, /* 0x42 */
162 1.1 scw MEMECC_SYN_BANK_C | 1, /* 0x43: Bank C 1/17 */
163 1.1 scw MEMECC_SYN_INVALID, /* 0x44 */
164 1.1 scw MEMECC_SYN_BANK_C | 4, /* 0x45: Bank C 4/20 */
165 1.1 scw MEMECC_SYN_BANK_C | 8, /* 0x46: Bank C 8/24 */
166 1.1 scw MEMECC_SYN_INVALID, /* 0x47 */
167 1.1 scw MEMECC_SYN_INVALID, /* 0x48 */
168 1.1 scw MEMECC_SYN_BANK_C | 7, /* 0x49: Bank C 7/23 */
169 1.1 scw MEMECC_SYN_BANK_D | 15, /* 0x4a: Bank D 15/31 */
170 1.1 scw MEMECC_SYN_INVALID, /* 0x4b */
171 1.1 scw MEMECC_SYN_BANK_D | 14, /* 0x4c: Bank D 14/30 */
172 1.1 scw MEMECC_SYN_INVALID, /* 0x4d */
173 1.1 scw MEMECC_SYN_INVALID, /* 0x4e */
174 1.1 scw MEMECC_SYN_BANK_B | 3, /* 0x4f: Bank B 3/19 */
175 1.1 scw MEMECC_SYN_INVALID, /* 0x50 */
176 1.1 scw MEMECC_SYN_BANK_B | 4, /* 0x51: Bank B 4/20 */
177 1.1 scw MEMECC_SYN_BANK_B | 7, /* 0x52: Bank B 7/23 */
178 1.1 scw MEMECC_SYN_INVALID, /* 0x53 */
179 1.1 scw MEMECC_SYN_BANK_A | 4, /* 0x54: Bank A 4/20 */
180 1.1 scw MEMECC_SYN_INVALID, /* 0x55 */
181 1.1 scw MEMECC_SYN_INVALID, /* 0x56 */
182 1.1 scw MEMECC_SYN_INVALID, /* 0x57 */
183 1.1 scw MEMECC_SYN_BANK_A | 5, /* 0x58: Bank A 5/21 */
184 1.1 scw MEMECC_SYN_INVALID, /* 0x59 */
185 1.1 scw MEMECC_SYN_INVALID, /* 0x5a */
186 1.1 scw MEMECC_SYN_INVALID, /* 0x5b */
187 1.1 scw MEMECC_SYN_INVALID, /* 0x5c */
188 1.1 scw MEMECC_SYN_INVALID, /* 0x5d */
189 1.1 scw MEMECC_SYN_INVALID, /* 0x5e */
190 1.1 scw MEMECC_SYN_INVALID, /* 0x5f */
191 1.1 scw MEMECC_SYN_INVALID, /* 0x60 */
192 1.1 scw MEMECC_SYN_BANK_B | 5, /* 0x61: Bank B 5/21 */
193 1.1 scw MEMECC_SYN_BANK_B | 6, /* 0x62: Bank B 6/22 */
194 1.1 scw MEMECC_SYN_INVALID, /* 0x63 */
195 1.1 scw MEMECC_SYN_BANK_A | 8, /* 0x64: Bank A 8/24 */
196 1.1 scw MEMECC_SYN_INVALID, /* 0x65 */
197 1.1 scw MEMECC_SYN_INVALID, /* 0x66 */
198 1.1 scw MEMECC_SYN_INVALID, /* 0x67 */
199 1.1 scw MEMECC_SYN_BANK_A | 9, /* 0x68: Bank A 9/25 */
200 1.1 scw MEMECC_SYN_INVALID, /* 0x69 */
201 1.1 scw MEMECC_SYN_INVALID, /* 0x6a */
202 1.1 scw MEMECC_SYN_INVALID, /* 0x6b */
203 1.1 scw MEMECC_SYN_INVALID, /* 0x6c */
204 1.1 scw MEMECC_SYN_INVALID, /* 0x6d */
205 1.1 scw MEMECC_SYN_INVALID, /* 0x6e */
206 1.1 scw MEMECC_SYN_INVALID, /* 0x6f */
207 1.1 scw MEMECC_SYN_BANK_A | 10, /* 0x70: Bank A 10/26 */
208 1.1 scw MEMECC_SYN_INVALID, /* 0x71 */
209 1.1 scw MEMECC_SYN_INVALID, /* 0x72 */
210 1.1 scw MEMECC_SYN_INVALID, /* 0x73 */
211 1.1 scw MEMECC_SYN_INVALID, /* 0x74 */
212 1.1 scw MEMECC_SYN_INVALID, /* 0x75 */
213 1.1 scw MEMECC_SYN_INVALID, /* 0x76 */
214 1.1 scw MEMECC_SYN_INVALID, /* 0x77 */
215 1.1 scw MEMECC_SYN_INVALID, /* 0x78 */
216 1.1 scw MEMECC_SYN_INVALID, /* 0x79 */
217 1.1 scw MEMECC_SYN_BANK_C | 11, /* 0x7a: Bank C 11/27 */
218 1.1 scw MEMECC_SYN_INVALID, /* 0x7b */
219 1.1 scw MEMECC_SYN_INVALID, /* 0x7c */
220 1.1 scw MEMECC_SYN_INVALID, /* 0x7d */
221 1.1 scw MEMECC_SYN_INVALID, /* 0x7e */
222 1.1 scw MEMECC_SYN_INVALID, /* 0x7f */
223 1.1 scw MEMECC_SYN_CHECKBIT_ERR | 7, /* 0x80: Checkbit 7 */
224 1.1 scw MEMECC_SYN_INVALID, /* 0x81 */
225 1.1 scw MEMECC_SYN_INVALID, /* 0x82 */
226 1.1 scw MEMECC_SYN_BANK_C | 2, /* 0x83: Bank C 2/18 */
227 1.1 scw MEMECC_SYN_INVALID, /* 0x84 */
228 1.1 scw MEMECC_SYN_BANK_C | 5, /* 0x85: Bank C 5/21 */
229 1.1 scw MEMECC_SYN_BANK_C | 9, /* 0x86: Bank C 9/25 */
230 1.1 scw MEMECC_SYN_INVALID, /* 0x87 */
231 1.1 scw MEMECC_SYN_INVALID, /* 0x88 */
232 1.1 scw MEMECC_SYN_BANK_C | 6, /* 0x89: Bank C 6/22 */
233 1.1 scw MEMECC_SYN_BANK_C | 12, /* 0x8a: Bank C 12/28 */
234 1.1 scw MEMECC_SYN_INVALID, /* 0x8b */
235 1.1 scw MEMECC_SYN_BANK_D | 0, /* 0x8c: Bank D 0/16 */
236 1.1 scw MEMECC_SYN_INVALID, /* 0x8d */
237 1.1 scw MEMECC_SYN_INVALID, /* 0x8e */
238 1.1 scw MEMECC_SYN_INVALID, /* 0x8f */
239 1.1 scw MEMECC_SYN_INVALID, /* 0x90 */
240 1.1 scw MEMECC_SYN_BANK_B | 8, /* 0x91: Bank B 8/24 */
241 1.1 scw MEMECC_SYN_BANK_C | 15, /* 0x92: Bank C 15/31 */
242 1.1 scw MEMECC_SYN_INVALID, /* 0x93 */
243 1.1 scw MEMECC_SYN_BANK_A | 7, /* 0x94: Bank A 7/23 */
244 1.1 scw MEMECC_SYN_INVALID, /* 0x95 */
245 1.1 scw MEMECC_SYN_INVALID, /* 0x96 */
246 1.1 scw MEMECC_SYN_INVALID, /* 0x97 */
247 1.1 scw MEMECC_SYN_BANK_A | 6, /* 0x98: Bank A 6/22 */
248 1.1 scw MEMECC_SYN_INVALID, /* 0x99 */
249 1.1 scw MEMECC_SYN_INVALID, /* 0x9a */
250 1.1 scw MEMECC_SYN_INVALID, /* 0x9b */
251 1.1 scw MEMECC_SYN_INVALID, /* 0x9c */
252 1.1 scw MEMECC_SYN_INVALID, /* 0x9d */
253 1.1 scw MEMECC_SYN_BANK_B | 11, /* 0x9e: Bank B 11/27 */
254 1.1 scw MEMECC_SYN_INVALID, /* 0x9f */
255 1.1 scw MEMECC_SYN_INVALID, /* 0xa0 */
256 1.1 scw MEMECC_SYN_BANK_B | 9, /* 0xa1: Bank B 9/25 */
257 1.1 scw MEMECC_SYN_BANK_B | 12, /* 0xa2: Bank B 12/28 */
258 1.1 scw MEMECC_SYN_INVALID, /* 0xa3 */
259 1.1 scw MEMECC_SYN_BANK_B | 15, /* 0xa4: Bank B 15/31 */
260 1.1 scw MEMECC_SYN_INVALID, /* 0xa5 */
261 1.1 scw MEMECC_SYN_INVALID, /* 0xa6 */
262 1.1 scw MEMECC_SYN_BANK_A | 11, /* 0xa7: Bank A 11/27 */
263 1.1 scw MEMECC_SYN_BANK_A | 12, /* 0xa8: Bank A 12/28 */
264 1.1 scw MEMECC_SYN_INVALID, /* 0xa9 */
265 1.1 scw MEMECC_SYN_INVALID, /* 0xaa */
266 1.1 scw MEMECC_SYN_INVALID, /* 0xab */
267 1.1 scw MEMECC_SYN_INVALID, /* 0xac */
268 1.1 scw MEMECC_SYN_INVALID, /* 0xad */
269 1.1 scw MEMECC_SYN_INVALID, /* 0xae */
270 1.1 scw MEMECC_SYN_INVALID, /* 0xaf */
271 1.1 scw MEMECC_SYN_BANK_A | 13, /* 0xb0: Bank A 13/29 */
272 1.1 scw MEMECC_SYN_INVALID, /* 0xb1 */
273 1.1 scw MEMECC_SYN_INVALID, /* 0xb2 */
274 1.1 scw MEMECC_SYN_INVALID, /* 0xb3 */
275 1.1 scw MEMECC_SYN_INVALID, /* 0xb4 */
276 1.1 scw MEMECC_SYN_INVALID, /* 0xb5 */
277 1.1 scw MEMECC_SYN_INVALID, /* 0xb6 */
278 1.1 scw MEMECC_SYN_INVALID, /* 0xb7 */
279 1.1 scw MEMECC_SYN_INVALID, /* 0xb8 */
280 1.1 scw MEMECC_SYN_INVALID, /* 0xb9 */
281 1.1 scw MEMECC_SYN_INVALID, /* 0xba */
282 1.1 scw MEMECC_SYN_INVALID, /* 0xbb */
283 1.1 scw MEMECC_SYN_INVALID, /* 0xbc */
284 1.1 scw MEMECC_SYN_INVALID, /* 0xbd */
285 1.1 scw MEMECC_SYN_INVALID, /* 0xbe */
286 1.1 scw MEMECC_SYN_INVALID, /* 0xbf */
287 1.1 scw MEMECC_SYN_INVALID, /* 0xc0 */
288 1.1 scw MEMECC_SYN_BANK_B | 10, /* 0xc1: Bank B 10/26 */
289 1.1 scw MEMECC_SYN_BANK_B | 13, /* 0xc2: Bank B 13/29 */
290 1.1 scw MEMECC_SYN_INVALID, /* 0xc3 */
291 1.1 scw MEMECC_SYN_BANK_B | 14, /* 0xc4: Bank B 14/30 */
292 1.1 scw MEMECC_SYN_INVALID, /* 0xc5 */
293 1.1 scw MEMECC_SYN_INVALID, /* 0xc6 */
294 1.1 scw MEMECC_SYN_INVALID, /* 0xc7 */
295 1.1 scw MEMECC_SYN_BANK_B | 0, /* 0xc8: Bank B 0/16 */
296 1.1 scw MEMECC_SYN_INVALID, /* 0xc9 */
297 1.1 scw MEMECC_SYN_INVALID, /* 0xca */
298 1.1 scw MEMECC_SYN_INVALID, /* 0xcb */
299 1.1 scw MEMECC_SYN_INVALID, /* 0xcc */
300 1.1 scw MEMECC_SYN_INVALID, /* 0xcd */
301 1.1 scw MEMECC_SYN_INVALID, /* 0xce */
302 1.1 scw MEMECC_SYN_INVALID, /* 0xcf */
303 1.1 scw MEMECC_SYN_BANK_B | 1, /* 0xd0: Bank B 1/17 */
304 1.1 scw MEMECC_SYN_INVALID, /* 0xd1 */
305 1.1 scw MEMECC_SYN_INVALID, /* 0xd2 */
306 1.1 scw MEMECC_SYN_BANK_A | 3, /* 0xd3: Bank A 3/19 */
307 1.1 scw MEMECC_SYN_INVALID, /* 0xd4 */
308 1.1 scw MEMECC_SYN_INVALID, /* 0xd5 */
309 1.1 scw MEMECC_SYN_INVALID, /* 0xd6 */
310 1.1 scw MEMECC_SYN_INVALID, /* 0xd7 */
311 1.1 scw MEMECC_SYN_INVALID, /* 0xd8 */
312 1.1 scw MEMECC_SYN_INVALID, /* 0xd9 */
313 1.1 scw MEMECC_SYN_INVALID, /* 0xda */
314 1.1 scw MEMECC_SYN_INVALID, /* 0xdb */
315 1.1 scw MEMECC_SYN_INVALID, /* 0xdc */
316 1.1 scw MEMECC_SYN_INVALID, /* 0xdd */
317 1.1 scw MEMECC_SYN_INVALID, /* 0xde */
318 1.1 scw MEMECC_SYN_INVALID, /* 0xdf */
319 1.1 scw MEMECC_SYN_BANK_B | 2, /* 0xe0: Bank B 2/18 */
320 1.1 scw MEMECC_SYN_INVALID, /* 0xe1 */
321 1.1 scw MEMECC_SYN_INVALID, /* 0xe2 */
322 1.1 scw MEMECC_SYN_INVALID, /* 0xe3 */
323 1.1 scw MEMECC_SYN_INVALID, /* 0xe4 */
324 1.1 scw MEMECC_SYN_INVALID, /* 0xe5 */
325 1.1 scw MEMECC_SYN_INVALID, /* 0xe6 */
326 1.1 scw MEMECC_SYN_INVALID, /* 0xe7 */
327 1.1 scw MEMECC_SYN_INVALID, /* 0xe8 */
328 1.1 scw MEMECC_SYN_BANK_D | 11, /* 0xe9: Bank D 11/27 */
329 1.1 scw MEMECC_SYN_INVALID, /* 0xea */
330 1.1 scw MEMECC_SYN_INVALID, /* 0xeb */
331 1.1 scw MEMECC_SYN_INVALID, /* 0xec */
332 1.1 scw MEMECC_SYN_INVALID, /* 0xed */
333 1.1 scw MEMECC_SYN_INVALID, /* 0xee */
334 1.1 scw MEMECC_SYN_INVALID, /* 0xef */
335 1.1 scw MEMECC_SYN_INVALID, /* 0xf0 */
336 1.1 scw MEMECC_SYN_INVALID, /* 0xf1 */
337 1.1 scw MEMECC_SYN_INVALID, /* 0xf2 */
338 1.1 scw MEMECC_SYN_INVALID, /* 0xf3 */
339 1.1 scw MEMECC_SYN_BANK_D | 3, /* 0xf4: Bank D 3/19 */
340 1.1 scw MEMECC_SYN_INVALID, /* 0xf5 */
341 1.1 scw MEMECC_SYN_INVALID, /* 0xf6 */
342 1.1 scw MEMECC_SYN_INVALID, /* 0xf7 */
343 1.1 scw MEMECC_SYN_INVALID, /* 0xf8 */
344 1.1 scw MEMECC_SYN_INVALID, /* 0xf9 */
345 1.1 scw MEMECC_SYN_INVALID, /* 0xfa */
346 1.1 scw MEMECC_SYN_INVALID, /* 0xfb */
347 1.1 scw MEMECC_SYN_INVALID, /* 0xfc */
348 1.1 scw MEMECC_SYN_INVALID, /* 0xfd */
349 1.1 scw MEMECC_SYN_INVALID, /* 0xfe */
350 1.1 scw MEMECC_SYN_INVALID /* 0xff */
351 1.1 scw };
352 1.1 scw
353 1.1 scw
354 1.1 scw /* ARGSUSED */
355 1.1 scw void
356 1.1 scw memc_init(sc)
357 1.1 scw struct memc_softc *sc;
358 1.1 scw {
359 1.1 scw u_int8_t chipid;
360 1.1 scw u_int8_t memcfg;
361 1.1 scw
362 1.1 scw if (memc_softc_count == MEMC_NDEVS)
363 1.1 scw panic("memc_attach: too many memc devices!");
364 1.1 scw
365 1.1 scw memc_softcs[memc_softc_count++] = sc;
366 1.1 scw
367 1.1 scw chipid = memc_reg_read(sc, MEMC_REG_CHIP_ID);
368 1.1 scw memcfg = memc_reg_read(sc, MEMC_REG_MEMORY_CONFIG);
369 1.1 scw
370 1.1 scw printf(": %dMB %s Memory Controller Chip (Rev %d)\n",
371 1.1 scw MEMC_MEMORY_CONFIG_2_MB(memcfg),
372 1.1 scw (chipid == MEMC_CHIP_ID_MEMC040) ? "Parity" : "ECC",
373 1.1 scw memc_reg_read(sc, MEMC_REG_CHIP_REVISION));
374 1.1 scw
375 1.1 scw printf("%s: Base Address: 0x%x, ", sc->sc_dev.dv_xname,
376 1.1 scw MEMC_BASE_ADDRESS(memc_reg_read(sc, MEMC_REG_BASE_ADDRESS_HI),
377 1.1 scw memc_reg_read(sc, MEMC_REG_BASE_ADDRESS_LO)));
378 1.1 scw
379 1.1 scw printf("Fast RAM Read %sabled\n", (memc_reg_read(sc,
380 1.1 scw MEMC_REG_MEMORY_CONFIG) & MEMC_MEMORY_CONFIG_FSTRD) ?
381 1.1 scw "En" : "Dis");
382 1.1 scw
383 1.1 scw switch (chipid) {
384 1.1 scw case MEMC_CHIP_ID_MEMC040:
385 1.1 scw memc040_attach(sc);
386 1.1 scw break;
387 1.1 scw case MEMC_CHIP_ID_MEMECC:
388 1.1 scw memecc_attach(sc);
389 1.1 scw break;
390 1.1 scw }
391 1.1 scw }
392 1.1 scw
393 1.1 scw static void
394 1.1 scw memc040_attach(struct memc_softc *sc)
395 1.1 scw {
396 1.1 scw
397 1.1 scw /* XXX: TBD */
398 1.1 scw }
399 1.1 scw
400 1.1 scw static void
401 1.1 scw memecc_attach(struct memc_softc *sc)
402 1.1 scw {
403 1.1 scw u_int8_t rv;
404 1.1 scw
405 1.1 scw /*
406 1.1 scw * First, disable bus-error and interrupts on ECC errors.
407 1.1 scw * Also switch off SWAIT to enhance performance.
408 1.1 scw */
409 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_DRAM_CONTROL);
410 1.1 scw rv &= ~(MEMECC_DRAM_CONTROL_NCEBEN |
411 1.1 scw MEMECC_DRAM_CONTROL_NCEIEN |
412 1.5 perry MEMECC_DRAM_CONTROL_SWAIT);
413 1.1 scw rv |= MEMECC_DRAM_CONTROL_RAMEN;
414 1.1 scw memc_reg_write(sc, MEMECC_REG_DRAM_CONTROL, rv);
415 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_SCRUB_CONTROL);
416 1.1 scw rv &= ~(MEMECC_SCRUB_CONTROL_SCRBEN | MEMECC_SCRUB_CONTROL_SBEIEN);
417 1.1 scw memc_reg_write(sc, MEMECC_REG_SCRUB_CONTROL, rv);
418 1.1 scw
419 1.1 scw /*
420 1.1 scw * Ensure error correction is enabled
421 1.1 scw */
422 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_DATA_CONTROL);
423 1.1 scw rv &= ~MEMECC_DATA_CONTROL_DERC;
424 1.1 scw memc_reg_write(sc, MEMECC_REG_DATA_CONTROL, rv);
425 1.1 scw
426 1.1 scw /*
427 1.1 scw * Clear any error currently in the logs
428 1.1 scw */
429 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_ERROR_LOGGER);
430 1.1 scw #ifdef DIAGNOSTIC
431 1.1 scw if ((rv & MEMECC_ERROR_LOGGER_MASK) != 0)
432 1.1 scw memecc_log_error(sc, rv, 0, 0);
433 1.1 scw #endif
434 1.1 scw memc_reg_write(sc, MEMECC_REG_ERROR_LOGGER,
435 1.1 scw MEMECC_ERROR_LOGGER_ERRLOG);
436 1.1 scw
437 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_ERROR_LOGGER + 2);
438 1.1 scw #ifdef DIAGNOSTIC
439 1.1 scw if ((rv & MEMECC_ERROR_LOGGER_MASK) != 0)
440 1.1 scw memecc_log_error(sc, rv, 2, 0);
441 1.1 scw #endif
442 1.1 scw memc_reg_write(sc, MEMECC_REG_ERROR_LOGGER + 2,
443 1.1 scw MEMECC_ERROR_LOGGER_ERRLOG);
444 1.1 scw
445 1.1 scw /*
446 1.1 scw * Now hook the ECC error interrupt
447 1.1 scw */
448 1.1 scw if (memc_softc_count == 1)
449 1.1 scw memc_hook_error_intr(sc, memecc_err_intr);
450 1.1 scw
451 1.1 scw /*
452 1.1 scw * Enable bus-error and interrupt on uncorrectable ECC
453 1.1 scw */
454 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_DRAM_CONTROL);
455 1.1 scw rv |= MEMECC_DRAM_CONTROL_NCEBEN | MEMECC_DRAM_CONTROL_NCEIEN;
456 1.1 scw memc_reg_write(sc, MEMECC_REG_DRAM_CONTROL, rv);
457 1.1 scw
458 1.1 scw /*
459 1.1 scw * Set up the scrubber to run roughly once every 24 hours
460 1.1 scw * with minimal impact on the local bus. With these on/off
461 1.1 scw * time settings, a scrub of a 32MB DRAM board will take
462 1.1 scw * roughly half a minute.
463 1.1 scw */
464 1.1 scw memc_reg_write(sc, MEMECC_REG_SCRUB_PERIOD_HI,
465 1.1 scw MEMECC_SCRUB_PERIOD_HI(MEMECC_SCRUBBER_PERIOD));
466 1.1 scw memc_reg_write(sc, MEMECC_REG_SCRUB_PERIOD_LO,
467 1.1 scw MEMECC_SCRUB_PERIOD_LO(MEMECC_SCRUBBER_PERIOD));
468 1.1 scw memc_reg_write(sc, MEMECC_REG_SCRUB_TIME_ONOFF,
469 1.1 scw MEMECC_SCRUB_TIME_ON_1 | MEMECC_SCRUB_TIME_OFF_16);
470 1.1 scw
471 1.1 scw /*
472 1.1 scw * Start the scrubber, and enable interrupts on Correctable errors
473 1.1 scw */
474 1.1 scw memc_reg_write(sc, MEMECC_REG_SCRUB_CONTROL,
475 1.1 scw memc_reg_read(sc, MEMECC_REG_SCRUB_CONTROL) |
476 1.1 scw MEMECC_SCRUB_CONTROL_SCRBEN | MEMECC_SCRUB_CONTROL_SBEIEN);
477 1.1 scw
478 1.1 scw printf("%s: Logging ECC errors at ipl %d\n", sc->sc_dev.dv_xname,
479 1.1 scw MEMC_IRQ_LEVEL);
480 1.1 scw }
481 1.1 scw
482 1.1 scw static void
483 1.1 scw memc_hook_error_intr(struct memc_softc *sc, int (*func)(void *))
484 1.1 scw {
485 1.1 scw
486 1.1 scw #if 0
487 1.1 scw evcnt_attach_dynamic(&sc->sc_evcnt, EVCNT_TYPE_INTR,
488 1.1 scw (*sc->sc_isrevcnt)(sc->sc_isrcookie, MEMC_IRQ_LEVEL),
489 1.1 scw "memory", "ecc errors");
490 1.1 scw #endif
491 1.1 scw
492 1.1 scw /*
493 1.1 scw * On boards without a VMEChip2, the interrupt is routed
494 1.1 scw * via the MCChip (mvme162/mvme172).
495 1.1 scw */
496 1.1 scw if (vmetwo_not_present)
497 1.1 scw pcctwointr_establish(MCCHIPV_PARITY_ERR, func, MEMC_IRQ_LEVEL,
498 1.1 scw sc, &sc->sc_evcnt);
499 1.1 scw else
500 1.1 scw vmetwo_local_intr_establish(MEMC_IRQ_LEVEL,
501 1.1 scw VME2_VEC_PARITY_ERROR, func, sc, &sc->sc_evcnt);
502 1.1 scw }
503 1.1 scw
504 1.1 scw /* ARGSUSED */
505 1.1 scw static int
506 1.1 scw memecc_err_intr(void *arg)
507 1.1 scw {
508 1.1 scw struct memc_softc *sc;
509 1.1 scw u_int8_t rv;
510 1.1 scw int i, j, cnt = 0;
511 1.1 scw
512 1.1 scw /*
513 1.1 scw * For each memory controller we found ...
514 1.1 scw */
515 1.1 scw for (i = 0; i < memc_softc_count; i++) {
516 1.1 scw sc = memc_softcs[i];
517 1.1 scw
518 1.1 scw /*
519 1.1 scw * There are two error loggers per controller, the registers of
520 1.1 scw * the 2nd are offset from the 1st by 2 bytes.
521 1.1 scw */
522 1.1 scw for (j = 0; j <= 2; j += 2) {
523 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_ERROR_LOGGER + j);
524 1.1 scw if ((rv & MEMECC_ERROR_LOGGER_MASK) != 0) {
525 1.1 scw memecc_log_error(sc, rv, j, 1);
526 1.1 scw memc_reg_write(sc, MEMECC_REG_ERROR_LOGGER + j,
527 1.1 scw MEMECC_ERROR_LOGGER_ERRLOG);
528 1.1 scw cnt++;
529 1.1 scw }
530 1.1 scw }
531 1.1 scw }
532 1.1 scw
533 1.1 scw return (cnt);
534 1.1 scw }
535 1.1 scw
536 1.1 scw /*
537 1.1 scw * Log an ECC error to the console.
538 1.1 scw * Note: Since this usually runs at an elevated ipl (above clock), we
539 1.1 scw * should probably schedule a soft interrupt to log the error details.
540 1.1 scw * (But only for errors where we would not normally panic.)
541 1.1 scw */
542 1.1 scw static void
543 1.1 scw memecc_log_error(struct memc_softc *sc, u_int8_t errlog, int off, int mbepanic)
544 1.1 scw {
545 1.1 scw u_int32_t addr;
546 1.1 scw u_int8_t rv, syndrome;
547 1.1 scw const char *bm = "CPU";
548 1.1 scw const char *rdwr;
549 1.1 scw const char *etype;
550 1.1 scw char syntext[32];
551 1.1 scw
552 1.1 scw /*
553 1.1 scw * Get the address associated with the error.
554 1.1 scw */
555 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_ERROR_ADDRESS_HIHI + off);
556 1.1 scw addr = (u_int32_t)rv;
557 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_ERROR_ADDRESS_HI + off);
558 1.1 scw addr = (addr << 8) | (u_int32_t)rv;
559 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_ERROR_ADDRESS_MID + off);
560 1.1 scw addr = (addr << 8) | (u_int32_t)rv;
561 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_ERROR_ADDRESS_LO + off);
562 1.1 scw addr = (addr << 8) | (u_int32_t)rv;
563 1.1 scw
564 1.1 scw /*
565 1.1 scw * And the Syndrome bits
566 1.1 scw */
567 1.1 scw syndrome = memc_reg_read(sc, MEMECC_REG_ERROR_SYNDROME + off);
568 1.1 scw
569 1.1 scw rdwr = ((errlog & MEMECC_ERROR_LOGGER_ERD) != 0) ? " read" : " write";
570 1.1 scw
571 1.1 scw if ((errlog & MEMECC_ERROR_LOGGER_EALT) != 0)
572 1.1 scw bm = "Peripheral Device";
573 1.1 scw else
574 1.1 scw if ((errlog & MEMECC_ERROR_LOGGER_ESCRB) != 0) {
575 1.1 scw bm = "Scrubber";
576 1.1 scw rdwr = "";
577 1.1 scw }
578 1.1 scw
579 1.1 scw if ((errlog & MEMECC_ERROR_LOGGER_SBE) != 0) {
580 1.1 scw int syncode, bank, bitnum;
581 1.1 scw
582 1.1 scw etype = "Correctable";
583 1.1 scw syncode = memc_syn_decode[syndrome];
584 1.1 scw bitnum = (syncode & MEMECC_SYN_BIT_MASK) + (off ? 16 : 0);
585 1.1 scw bank = (syncode >> MEMECC_SYN_BANK_SHIFT) &MEMECC_SYN_BANK_MASK;
586 1.1 scw
587 1.1 scw if (syncode == MEMECC_SYN_INVALID)
588 1.1 scw strcpy(syntext, "Invalid!");
589 1.1 scw else
590 1.1 scw if ((syncode & MEMECC_SYN_CHECKBIT_ERR) != 0)
591 1.3 itojun snprintf(syntext, sizeof(syntext),
592 1.3 itojun "Checkbit#%d", bitnum);
593 1.1 scw else {
594 1.1 scw addr |= (u_int32_t) (bank << 2);
595 1.3 itojun snprintf(syntext, sizeof(syntext),
596 1.3 itojun "DRAM Bank %c, Bit#%d", 'A' + bank, bitnum);
597 1.1 scw }
598 1.1 scw } else if ((errlog & MEMECC_ERROR_LOGGER_MBE) != 0)
599 1.1 scw etype = "Uncorrectable";
600 1.1 scw else
601 1.1 scw etype = "Spurious";
602 1.1 scw
603 1.1 scw printf("%s: %s error on %s%s access to 0x%08x.\n",
604 1.1 scw sc->sc_dev.dv_xname, etype, bm, rdwr, addr);
605 1.1 scw
606 1.1 scw if ((errlog & MEMECC_ERROR_LOGGER_SBE) != 0)
607 1.1 scw printf("%s: ECC Syndrome 0x%02x (%s)\n", sc->sc_dev.dv_xname,
608 1.1 scw syndrome, syntext);
609 1.1 scw
610 1.1 scw /*
611 1.1 scw * If an uncorrectable error was detected by an alternate
612 1.1 scw * bus master or the scrubber, panic immediately.
613 1.1 scw * We can't rely on the contents of memory at this point.
614 1.1 scw *
615 1.1 scw * Uncorrectable errors detected when the CPU was accessing
616 1.1 scw * DRAM will cause the CPU to take a bus error trap. Depending
617 1.1 scw * on whether the error was in kernel or user mode, the system
618 1.1 scw * with either panic or kill the affected process. Basically,
619 1.1 scw * we don't have to deal with it here.
620 1.1 scw *
621 1.1 scw * XXX: I'm not sure whether it's our responsibility to
622 1.1 scw * perform some dummy writes to the offending address in this
623 1.1 scw * case to re-generate a good ECC. Note that we'd have to write
624 1.1 scw * an entire block of 4 words since we can only narrow down the
625 1.1 scw * faulty address for correctable errors...
626 1.1 scw */
627 1.1 scw if (mbepanic && (errlog & MEMECC_ERROR_LOGGER_MBE) &&
628 1.1 scw (errlog & (MEMECC_ERROR_LOGGER_ESCRB|MEMECC_ERROR_LOGGER_EALT))) {
629 1.1 scw /*
630 1.4 wiz * Ensure we don't get a Bus Error while panicking...
631 1.1 scw */
632 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_DRAM_CONTROL + off);
633 1.1 scw rv &= ~(MEMECC_DRAM_CONTROL_NCEBEN |
634 1.1 scw MEMECC_DRAM_CONTROL_NCEIEN);
635 1.1 scw memc_reg_write(sc, MEMECC_REG_DRAM_CONTROL + off, rv);
636 1.1 scw rv = memc_reg_read(sc, MEMECC_REG_SCRUB_CONTROL + off);
637 1.1 scw rv &= ~(MEMECC_SCRUB_CONTROL_SBEIEN |
638 1.1 scw MEMECC_SCRUB_CONTROL_SCRBEN);
639 1.1 scw memc_reg_write(sc, MEMECC_REG_SCRUB_CONTROL + off, rv);
640 1.1 scw
641 1.1 scw panic("%s: Halting system to preserve data integrity.",
642 1.1 scw sc->sc_dev.dv_xname);
643 1.1 scw }
644 1.1 scw }
645