nvmm_x86.c revision 1.18 1 1.18 maxv /* $NetBSD: nvmm_x86.c,v 1.18 2020/09/05 07:45:44 maxv Exp $ */
2 1.1 maxv
3 1.1 maxv /*
4 1.17 maxv * Copyright (c) 2018-2020 Maxime Villard, m00nbsd.net
5 1.1 maxv * All rights reserved.
6 1.1 maxv *
7 1.17 maxv * This code is part of the NVMM hypervisor.
8 1.1 maxv *
9 1.1 maxv * Redistribution and use in source and binary forms, with or without
10 1.1 maxv * modification, are permitted provided that the following conditions
11 1.1 maxv * are met:
12 1.1 maxv * 1. Redistributions of source code must retain the above copyright
13 1.1 maxv * notice, this list of conditions and the following disclaimer.
14 1.1 maxv * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 maxv * notice, this list of conditions and the following disclaimer in the
16 1.1 maxv * documentation and/or other materials provided with the distribution.
17 1.1 maxv *
18 1.17 maxv * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.17 maxv * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.17 maxv * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.17 maxv * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.17 maxv * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.17 maxv * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.17 maxv * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.17 maxv * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.17 maxv * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.17 maxv * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.17 maxv * SUCH DAMAGE.
29 1.1 maxv */
30 1.1 maxv
31 1.1 maxv #include <sys/cdefs.h>
32 1.18 maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86.c,v 1.18 2020/09/05 07:45:44 maxv Exp $");
33 1.1 maxv
34 1.1 maxv #include <sys/param.h>
35 1.1 maxv #include <sys/systm.h>
36 1.1 maxv #include <sys/kernel.h>
37 1.1 maxv #include <sys/cpu.h>
38 1.1 maxv
39 1.1 maxv #include <uvm/uvm.h>
40 1.1 maxv #include <uvm/uvm_page.h>
41 1.1 maxv
42 1.1 maxv #include <x86/cputypes.h>
43 1.1 maxv #include <x86/specialreg.h>
44 1.1 maxv #include <x86/pmap.h>
45 1.1 maxv
46 1.1 maxv #include <dev/nvmm/nvmm.h>
47 1.1 maxv #include <dev/nvmm/nvmm_internal.h>
48 1.1 maxv #include <dev/nvmm/x86/nvmm_x86.h>
49 1.1 maxv
50 1.1 maxv /*
51 1.1 maxv * Code shared between x86-SVM and x86-VMX.
52 1.1 maxv */
53 1.1 maxv
54 1.1 maxv const struct nvmm_x64_state nvmm_x86_reset_state = {
55 1.1 maxv .segs = {
56 1.2 maxv [NVMM_X64_SEG_ES] = {
57 1.2 maxv .selector = 0x0000,
58 1.2 maxv .base = 0x00000000,
59 1.2 maxv .limit = 0xFFFF,
60 1.2 maxv .attrib = {
61 1.2 maxv .type = 3,
62 1.2 maxv .s = 1,
63 1.2 maxv .p = 1,
64 1.2 maxv }
65 1.2 maxv },
66 1.1 maxv [NVMM_X64_SEG_CS] = {
67 1.1 maxv .selector = 0xF000,
68 1.1 maxv .base = 0xFFFF0000,
69 1.1 maxv .limit = 0xFFFF,
70 1.1 maxv .attrib = {
71 1.2 maxv .type = 3,
72 1.2 maxv .s = 1,
73 1.1 maxv .p = 1,
74 1.1 maxv }
75 1.1 maxv },
76 1.2 maxv [NVMM_X64_SEG_SS] = {
77 1.1 maxv .selector = 0x0000,
78 1.1 maxv .base = 0x00000000,
79 1.1 maxv .limit = 0xFFFF,
80 1.1 maxv .attrib = {
81 1.2 maxv .type = 3,
82 1.2 maxv .s = 1,
83 1.1 maxv .p = 1,
84 1.1 maxv }
85 1.1 maxv },
86 1.2 maxv [NVMM_X64_SEG_DS] = {
87 1.1 maxv .selector = 0x0000,
88 1.1 maxv .base = 0x00000000,
89 1.1 maxv .limit = 0xFFFF,
90 1.1 maxv .attrib = {
91 1.2 maxv .type = 3,
92 1.2 maxv .s = 1,
93 1.1 maxv .p = 1,
94 1.1 maxv }
95 1.1 maxv },
96 1.1 maxv [NVMM_X64_SEG_FS] = {
97 1.1 maxv .selector = 0x0000,
98 1.1 maxv .base = 0x00000000,
99 1.1 maxv .limit = 0xFFFF,
100 1.1 maxv .attrib = {
101 1.2 maxv .type = 3,
102 1.2 maxv .s = 1,
103 1.1 maxv .p = 1,
104 1.1 maxv }
105 1.1 maxv },
106 1.1 maxv [NVMM_X64_SEG_GS] = {
107 1.1 maxv .selector = 0x0000,
108 1.1 maxv .base = 0x00000000,
109 1.1 maxv .limit = 0xFFFF,
110 1.1 maxv .attrib = {
111 1.2 maxv .type = 3,
112 1.2 maxv .s = 1,
113 1.1 maxv .p = 1,
114 1.1 maxv }
115 1.1 maxv },
116 1.1 maxv [NVMM_X64_SEG_GDT] = {
117 1.1 maxv .selector = 0x0000,
118 1.1 maxv .base = 0x00000000,
119 1.1 maxv .limit = 0xFFFF,
120 1.1 maxv .attrib = {
121 1.2 maxv .type = 2,
122 1.2 maxv .s = 1,
123 1.1 maxv .p = 1,
124 1.1 maxv }
125 1.1 maxv },
126 1.1 maxv [NVMM_X64_SEG_IDT] = {
127 1.1 maxv .selector = 0x0000,
128 1.1 maxv .base = 0x00000000,
129 1.1 maxv .limit = 0xFFFF,
130 1.1 maxv .attrib = {
131 1.2 maxv .type = 2,
132 1.2 maxv .s = 1,
133 1.1 maxv .p = 1,
134 1.1 maxv }
135 1.1 maxv },
136 1.1 maxv [NVMM_X64_SEG_LDT] = {
137 1.1 maxv .selector = 0x0000,
138 1.1 maxv .base = 0x00000000,
139 1.1 maxv .limit = 0xFFFF,
140 1.1 maxv .attrib = {
141 1.1 maxv .type = SDT_SYSLDT,
142 1.2 maxv .s = 0,
143 1.1 maxv .p = 1,
144 1.1 maxv }
145 1.1 maxv },
146 1.1 maxv [NVMM_X64_SEG_TR] = {
147 1.1 maxv .selector = 0x0000,
148 1.1 maxv .base = 0x00000000,
149 1.1 maxv .limit = 0xFFFF,
150 1.1 maxv .attrib = {
151 1.1 maxv .type = SDT_SYS286BSY,
152 1.2 maxv .s = 0,
153 1.1 maxv .p = 1,
154 1.1 maxv }
155 1.1 maxv },
156 1.1 maxv },
157 1.1 maxv
158 1.1 maxv .gprs = {
159 1.1 maxv [NVMM_X64_GPR_RAX] = 0x00000000,
160 1.1 maxv [NVMM_X64_GPR_RCX] = 0x00000000,
161 1.1 maxv [NVMM_X64_GPR_RDX] = 0x00000600,
162 1.1 maxv [NVMM_X64_GPR_RBX] = 0x00000000,
163 1.1 maxv [NVMM_X64_GPR_RSP] = 0x00000000,
164 1.1 maxv [NVMM_X64_GPR_RBP] = 0x00000000,
165 1.1 maxv [NVMM_X64_GPR_RSI] = 0x00000000,
166 1.1 maxv [NVMM_X64_GPR_RDI] = 0x00000000,
167 1.1 maxv [NVMM_X64_GPR_R8] = 0x00000000,
168 1.1 maxv [NVMM_X64_GPR_R9] = 0x00000000,
169 1.1 maxv [NVMM_X64_GPR_R10] = 0x00000000,
170 1.1 maxv [NVMM_X64_GPR_R11] = 0x00000000,
171 1.1 maxv [NVMM_X64_GPR_R12] = 0x00000000,
172 1.1 maxv [NVMM_X64_GPR_R13] = 0x00000000,
173 1.1 maxv [NVMM_X64_GPR_R14] = 0x00000000,
174 1.1 maxv [NVMM_X64_GPR_R15] = 0x00000000,
175 1.1 maxv [NVMM_X64_GPR_RIP] = 0x0000FFF0,
176 1.1 maxv [NVMM_X64_GPR_RFLAGS] = 0x00000002,
177 1.1 maxv },
178 1.1 maxv
179 1.1 maxv .crs = {
180 1.1 maxv [NVMM_X64_CR_CR0] = 0x60000010,
181 1.1 maxv [NVMM_X64_CR_CR2] = 0x00000000,
182 1.1 maxv [NVMM_X64_CR_CR3] = 0x00000000,
183 1.1 maxv [NVMM_X64_CR_CR4] = 0x00000000,
184 1.1 maxv [NVMM_X64_CR_CR8] = 0x00000000,
185 1.1 maxv [NVMM_X64_CR_XCR0] = 0x00000001,
186 1.1 maxv },
187 1.1 maxv
188 1.1 maxv .drs = {
189 1.1 maxv [NVMM_X64_DR_DR0] = 0x00000000,
190 1.1 maxv [NVMM_X64_DR_DR1] = 0x00000000,
191 1.1 maxv [NVMM_X64_DR_DR2] = 0x00000000,
192 1.1 maxv [NVMM_X64_DR_DR3] = 0x00000000,
193 1.1 maxv [NVMM_X64_DR_DR6] = 0xFFFF0FF0,
194 1.1 maxv [NVMM_X64_DR_DR7] = 0x00000400,
195 1.1 maxv },
196 1.1 maxv
197 1.1 maxv .msrs = {
198 1.1 maxv [NVMM_X64_MSR_EFER] = 0x00000000,
199 1.1 maxv [NVMM_X64_MSR_STAR] = 0x00000000,
200 1.1 maxv [NVMM_X64_MSR_LSTAR] = 0x00000000,
201 1.1 maxv [NVMM_X64_MSR_CSTAR] = 0x00000000,
202 1.1 maxv [NVMM_X64_MSR_SFMASK] = 0x00000000,
203 1.1 maxv [NVMM_X64_MSR_KERNELGSBASE] = 0x00000000,
204 1.1 maxv [NVMM_X64_MSR_SYSENTER_CS] = 0x00000000,
205 1.1 maxv [NVMM_X64_MSR_SYSENTER_ESP] = 0x00000000,
206 1.1 maxv [NVMM_X64_MSR_SYSENTER_EIP] = 0x00000000,
207 1.1 maxv [NVMM_X64_MSR_PAT] =
208 1.1 maxv PATENTRY(0, PAT_WB) | PATENTRY(1, PAT_WT) |
209 1.1 maxv PATENTRY(2, PAT_UCMINUS) | PATENTRY(3, PAT_UC) |
210 1.1 maxv PATENTRY(4, PAT_WB) | PATENTRY(5, PAT_WT) |
211 1.1 maxv PATENTRY(6, PAT_UCMINUS) | PATENTRY(7, PAT_UC),
212 1.4 maxv [NVMM_X64_MSR_TSC] = 0,
213 1.1 maxv },
214 1.1 maxv
215 1.6 maxv .intr = {
216 1.6 maxv .int_shadow = 0,
217 1.6 maxv .int_window_exiting = 0,
218 1.6 maxv .nmi_window_exiting = 0,
219 1.6 maxv .evt_pending = 0,
220 1.1 maxv },
221 1.1 maxv
222 1.1 maxv .fpu = {
223 1.1 maxv .fx_cw = 0x0040,
224 1.1 maxv .fx_sw = 0x0000,
225 1.1 maxv .fx_tw = 0x55,
226 1.1 maxv .fx_zero = 0x55,
227 1.1 maxv .fx_mxcsr = 0x1F80,
228 1.1 maxv }
229 1.1 maxv };
230 1.3 maxv
231 1.3 maxv const struct nvmm_x86_cpuid_mask nvmm_cpuid_00000001 = {
232 1.3 maxv .eax = ~0,
233 1.3 maxv .ebx = ~0,
234 1.3 maxv .ecx =
235 1.10 maxv CPUID2_SSE3 |
236 1.18 maxv CPUID2_PCLMULQDQ |
237 1.16 maxv /* CPUID2_DTES64 excluded */
238 1.10 maxv /* CPUID2_MONITOR excluded */
239 1.16 maxv /* CPUID2_DS_CPL excluded */
240 1.10 maxv /* CPUID2_VMX excluded */
241 1.10 maxv /* CPUID2_SMX excluded */
242 1.10 maxv /* CPUID2_EST excluded */
243 1.10 maxv /* CPUID2_TM2 excluded */
244 1.10 maxv CPUID2_SSSE3 |
245 1.18 maxv /* CPUID2_CNXTID excluded */
246 1.16 maxv /* CPUID2_SDBG excluded */
247 1.10 maxv CPUID2_FMA |
248 1.10 maxv CPUID2_CX16 |
249 1.18 maxv /* CPUID2_XTPR excluded */
250 1.10 maxv /* CPUID2_PDCM excluded */
251 1.10 maxv /* CPUID2_PCID excluded, but re-included in VMX */
252 1.10 maxv /* CPUID2_DCA excluded */
253 1.10 maxv CPUID2_SSE41 |
254 1.10 maxv CPUID2_SSE42 |
255 1.10 maxv /* CPUID2_X2APIC excluded */
256 1.10 maxv CPUID2_MOVBE |
257 1.10 maxv CPUID2_POPCNT |
258 1.10 maxv /* CPUID2_DEADLINE excluded */
259 1.18 maxv CPUID2_AESNI |
260 1.10 maxv CPUID2_XSAVE |
261 1.10 maxv CPUID2_OSXSAVE |
262 1.10 maxv /* CPUID2_AVX excluded */
263 1.10 maxv CPUID2_F16C |
264 1.9 maxv CPUID2_RDRAND,
265 1.10 maxv /* CPUID2_RAZ excluded */
266 1.3 maxv .edx =
267 1.10 maxv CPUID_FPU |
268 1.10 maxv CPUID_VME |
269 1.10 maxv CPUID_DE |
270 1.10 maxv CPUID_PSE |
271 1.10 maxv CPUID_TSC |
272 1.10 maxv CPUID_MSR |
273 1.10 maxv CPUID_PAE |
274 1.10 maxv /* CPUID_MCE excluded */
275 1.10 maxv CPUID_CX8 |
276 1.10 maxv CPUID_APIC |
277 1.10 maxv CPUID_SEP |
278 1.10 maxv /* CPUID_MTRR excluded */
279 1.10 maxv CPUID_PGE |
280 1.10 maxv /* CPUID_MCA excluded */
281 1.10 maxv CPUID_CMOV |
282 1.10 maxv CPUID_PAT |
283 1.10 maxv CPUID_PSE36 |
284 1.18 maxv /* CPUID_PSN excluded */
285 1.18 maxv CPUID_CLFSH |
286 1.10 maxv /* CPUID_DS excluded */
287 1.10 maxv /* CPUID_ACPI excluded */
288 1.10 maxv CPUID_MMX |
289 1.10 maxv CPUID_FXSR |
290 1.10 maxv CPUID_SSE |
291 1.10 maxv CPUID_SSE2 |
292 1.10 maxv CPUID_SS |
293 1.10 maxv CPUID_HTT |
294 1.10 maxv /* CPUID_TM excluded */
295 1.18 maxv CPUID_PBE
296 1.3 maxv };
297 1.3 maxv
298 1.3 maxv const struct nvmm_x86_cpuid_mask nvmm_cpuid_00000007 = {
299 1.3 maxv .eax = ~0,
300 1.3 maxv .ebx =
301 1.3 maxv CPUID_SEF_FSGSBASE |
302 1.10 maxv /* CPUID_SEF_TSC_ADJUST excluded */
303 1.11 maxv /* CPUID_SEF_SGX excluded */
304 1.10 maxv CPUID_SEF_BMI1 |
305 1.11 maxv /* CPUID_SEF_HLE excluded */
306 1.10 maxv /* CPUID_SEF_AVX2 excluded */
307 1.10 maxv CPUID_SEF_FDPEXONLY |
308 1.10 maxv CPUID_SEF_SMEP |
309 1.10 maxv CPUID_SEF_BMI2 |
310 1.10 maxv CPUID_SEF_ERMS |
311 1.10 maxv /* CPUID_SEF_INVPCID excluded, but re-included in VMX */
312 1.11 maxv /* CPUID_SEF_RTM excluded */
313 1.10 maxv /* CPUID_SEF_QM excluded */
314 1.10 maxv CPUID_SEF_FPUCSDS |
315 1.10 maxv /* CPUID_SEF_MPX excluded */
316 1.10 maxv CPUID_SEF_PQE |
317 1.10 maxv /* CPUID_SEF_AVX512F excluded */
318 1.10 maxv /* CPUID_SEF_AVX512DQ excluded */
319 1.10 maxv CPUID_SEF_RDSEED |
320 1.10 maxv CPUID_SEF_ADX |
321 1.10 maxv CPUID_SEF_SMAP |
322 1.10 maxv /* CPUID_SEF_AVX512_IFMA excluded */
323 1.10 maxv CPUID_SEF_CLFLUSHOPT |
324 1.9 maxv CPUID_SEF_CLWB,
325 1.10 maxv /* CPUID_SEF_PT excluded */
326 1.10 maxv /* CPUID_SEF_AVX512PF excluded */
327 1.10 maxv /* CPUID_SEF_AVX512ER excluded */
328 1.10 maxv /* CPUID_SEF_AVX512CD excluded */
329 1.10 maxv /* CPUID_SEF_SHA excluded */
330 1.10 maxv /* CPUID_SEF_AVX512BW excluded */
331 1.10 maxv /* CPUID_SEF_AVX512VL excluded */
332 1.3 maxv .ecx =
333 1.10 maxv CPUID_SEF_PREFETCHWT1 |
334 1.10 maxv /* CPUID_SEF_AVX512_VBMI excluded */
335 1.10 maxv CPUID_SEF_UMIP |
336 1.11 maxv /* CPUID_SEF_PKU excluded */
337 1.12 maxv /* CPUID_SEF_OSPKE excluded */
338 1.11 maxv /* CPUID_SEF_WAITPKG excluded */
339 1.10 maxv /* CPUID_SEF_AVX512_VBMI2 excluded */
340 1.10 maxv /* CPUID_SEF_CET_SS excluded */
341 1.10 maxv CPUID_SEF_GFNI |
342 1.10 maxv CPUID_SEF_VAES |
343 1.10 maxv CPUID_SEF_VPCLMULQDQ |
344 1.10 maxv /* CPUID_SEF_AVX512_VNNI excluded */
345 1.10 maxv /* CPUID_SEF_AVX512_BITALG excluded */
346 1.10 maxv /* CPUID_SEF_AVX512_VPOPCNTDQ excluded */
347 1.10 maxv /* CPUID_SEF_MAWAU excluded */
348 1.10 maxv /* CPUID_SEF_RDPID excluded */
349 1.10 maxv CPUID_SEF_CLDEMOTE |
350 1.10 maxv CPUID_SEF_MOVDIRI |
351 1.11 maxv CPUID_SEF_MOVDIR64B,
352 1.11 maxv /* CPUID_SEF_SGXLC excluded */
353 1.10 maxv /* CPUID_SEF_PKS excluded */
354 1.3 maxv .edx =
355 1.10 maxv /* CPUID_SEF_AVX512_4VNNIW excluded */
356 1.10 maxv /* CPUID_SEF_AVX512_4FMAPS excluded */
357 1.11 maxv CPUID_SEF_FSREP_MOV |
358 1.10 maxv /* CPUID_SEF_AVX512_VP2INTERSECT excluded */
359 1.10 maxv /* CPUID_SEF_SRBDS_CTRL excluded */
360 1.10 maxv CPUID_SEF_MD_CLEAR |
361 1.10 maxv /* CPUID_SEF_TSX_FORCE_ABORT excluded */
362 1.13 maxv CPUID_SEF_SERIALIZE |
363 1.10 maxv /* CPUID_SEF_HYBRID excluded */
364 1.10 maxv /* CPUID_SEF_TSXLDTRK excluded */
365 1.10 maxv /* CPUID_SEF_CET_IBT excluded */
366 1.10 maxv /* CPUID_SEF_IBRS excluded */
367 1.10 maxv /* CPUID_SEF_STIBP excluded */
368 1.10 maxv /* CPUID_SEF_L1D_FLUSH excluded */
369 1.10 maxv CPUID_SEF_ARCH_CAP
370 1.10 maxv /* CPUID_SEF_CORE_CAP excluded */
371 1.10 maxv /* CPUID_SEF_SSBD excluded */
372 1.3 maxv };
373 1.3 maxv
374 1.3 maxv const struct nvmm_x86_cpuid_mask nvmm_cpuid_80000001 = {
375 1.3 maxv .eax = ~0,
376 1.3 maxv .ebx = ~0,
377 1.3 maxv .ecx =
378 1.10 maxv CPUID_LAHF |
379 1.10 maxv CPUID_CMPLEGACY |
380 1.10 maxv /* CPUID_SVM excluded */
381 1.10 maxv /* CPUID_EAPIC excluded */
382 1.10 maxv CPUID_ALTMOVCR0 |
383 1.18 maxv CPUID_ABM |
384 1.10 maxv CPUID_SSE4A |
385 1.10 maxv CPUID_MISALIGNSSE |
386 1.10 maxv CPUID_3DNOWPF |
387 1.10 maxv /* CPUID_OSVW excluded */
388 1.15 maxv /* CPUID_IBS excluded */
389 1.10 maxv CPUID_XOP |
390 1.11 maxv /* CPUID_SKINIT excluded */
391 1.15 maxv /* CPUID_WDT excluded */
392 1.15 maxv /* CPUID_LWP excluded */
393 1.10 maxv CPUID_FMA4 |
394 1.10 maxv CPUID_TCE |
395 1.15 maxv /* CPUID_NODEID excluded */
396 1.10 maxv CPUID_TBM |
397 1.15 maxv CPUID_TOPOEXT,
398 1.15 maxv /* CPUID_PCEC excluded */
399 1.15 maxv /* CPUID_PCENB excluded */
400 1.15 maxv /* CPUID_SPM excluded */
401 1.15 maxv /* CPUID_DBE excluded */
402 1.15 maxv /* CPUID_PTSC excluded */
403 1.15 maxv /* CPUID_L2IPERFC excluded */
404 1.10 maxv /* CPUID_MWAITX excluded */
405 1.3 maxv .edx =
406 1.10 maxv CPUID_SYSCALL |
407 1.10 maxv CPUID_MPC |
408 1.10 maxv CPUID_XD |
409 1.10 maxv CPUID_MMXX |
410 1.10 maxv CPUID_MMX |
411 1.10 maxv CPUID_FXSR |
412 1.10 maxv CPUID_FFXSR |
413 1.18 maxv CPUID_PAGE1GB |
414 1.10 maxv /* CPUID_RDTSCP excluded */
415 1.10 maxv CPUID_EM64T |
416 1.10 maxv CPUID_3DNOW2 |
417 1.3 maxv CPUID_3DNOW
418 1.3 maxv };
419 1.5 maxv
420 1.14 maxv const struct nvmm_x86_cpuid_mask nvmm_cpuid_80000007 = {
421 1.14 maxv .eax = 0,
422 1.14 maxv .ebx = 0,
423 1.14 maxv .ecx = 0,
424 1.14 maxv .edx = CPUID_APM_ITSC
425 1.14 maxv };
426 1.14 maxv
427 1.14 maxv const struct nvmm_x86_cpuid_mask nvmm_cpuid_80000008 = {
428 1.14 maxv .eax = ~0,
429 1.14 maxv .ebx =
430 1.14 maxv CPUID_CAPEX_CLZERO |
431 1.14 maxv /* CPUID_CAPEX_IRPERF excluded */
432 1.14 maxv CPUID_CAPEX_XSAVEERPTR |
433 1.14 maxv /* CPUID_CAPEX_RDPRU excluded */
434 1.14 maxv /* CPUID_CAPEX_MCOMMIT excluded */
435 1.14 maxv CPUID_CAPEX_WBNOINVD,
436 1.14 maxv .ecx = ~0, /* TODO? */
437 1.14 maxv .edx = 0
438 1.14 maxv };
439 1.14 maxv
440 1.5 maxv bool
441 1.5 maxv nvmm_x86_pat_validate(uint64_t val)
442 1.5 maxv {
443 1.5 maxv uint8_t *pat = (uint8_t *)&val;
444 1.5 maxv size_t i;
445 1.5 maxv
446 1.5 maxv for (i = 0; i < 8; i++) {
447 1.5 maxv if (__predict_false(pat[i] & ~__BITS(2,0)))
448 1.5 maxv return false;
449 1.5 maxv if (__predict_false(pat[i] == 2 || pat[i] == 3))
450 1.5 maxv return false;
451 1.5 maxv }
452 1.5 maxv
453 1.5 maxv return true;
454 1.5 maxv }
455