Home | History | Annotate | Line # | Download | only in pci
ahcisata_pci.c revision 1.23.2.1
      1  1.23.2.1    jruoho /*	$NetBSD: ahcisata_pci.c,v 1.23.2.1 2011/06/06 09:08:09 jruoho Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 2006 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18       1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  *
     26       1.1    bouyer  */
     27       1.1    bouyer 
     28       1.1    bouyer #include <sys/cdefs.h>
     29  1.23.2.1    jruoho __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.23.2.1 2011/06/06 09:08:09 jruoho Exp $");
     30       1.1    bouyer 
     31       1.1    bouyer #include <sys/types.h>
     32       1.1    bouyer #include <sys/malloc.h>
     33       1.1    bouyer #include <sys/param.h>
     34       1.1    bouyer #include <sys/kernel.h>
     35       1.1    bouyer #include <sys/systm.h>
     36       1.1    bouyer #include <sys/disklabel.h>
     37       1.2  jmcneill #include <sys/pmf.h>
     38       1.1    bouyer 
     39       1.1    bouyer #include <dev/pci/pcivar.h>
     40       1.1    bouyer #include <dev/pci/pcidevs.h>
     41       1.1    bouyer #include <dev/pci/pciidereg.h>
     42       1.1    bouyer #include <dev/pci/pciidevar.h>
     43       1.1    bouyer #include <dev/ic/ahcisatavar.h>
     44       1.1    bouyer 
     45      1.20  jakllsch struct ahci_pci_quirk {
     46      1.20  jakllsch 	pci_vendor_id_t  vendor;	/* Vendor ID */
     47      1.20  jakllsch 	pci_product_id_t product;	/* Product ID */
     48      1.20  jakllsch 	int              quirks;	/* quirks; see below */
     49      1.20  jakllsch };
     50      1.20  jakllsch 
     51      1.20  jakllsch #define AHCI_PCI_QUIRK_FORCE	__BIT(0)	/* force attach */
     52      1.21  jakllsch #define AHCI_PCI_QUIRK_BAD64	__BIT(1)	/* broken 64-bit DMA */
     53      1.12     dillo 
     54      1.20  jakllsch static const struct ahci_pci_quirk ahci_pci_quirks[] = {
     55      1.12     dillo 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
     56      1.12     dillo 	    AHCI_PCI_QUIRK_FORCE },
     57      1.14  dholland 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
     58      1.14  dholland 	    AHCI_PCI_QUIRK_FORCE },
     59      1.14  dholland 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
     60      1.14  dholland 	    AHCI_PCI_QUIRK_FORCE },
     61      1.14  dholland 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
     62      1.14  dholland 	    AHCI_PCI_QUIRK_FORCE },
     63      1.12     dillo 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
     64      1.12     dillo 	    AHCI_PCI_QUIRK_FORCE },
     65      1.13      tron 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
     66      1.13      tron 	    AHCI_PCI_QUIRK_FORCE },
     67      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1,
     68      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     69      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2,
     70      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     71      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3,
     72      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     73      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4,
     74      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     75      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5,
     76      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     77      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6,
     78      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     79      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7,
     80      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     81      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8,
     82      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     83      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9,
     84      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     85      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10,
     86      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     87      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11,
     88      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     89      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12,
     90      1.22  jmcneill 	    AHCI_PCI_QUIRK_FORCE },
     91  1.23.2.1    jruoho 	{ PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M5288,
     92  1.23.2.1    jruoho 	    AHCI_PCI_QUIRK_FORCE },
     93      1.15    cegger 	{ PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
     94      1.15    cegger 	    AHCI_PCI_QUIRK_FORCE },
     95      1.21  jakllsch 	/* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */
     96      1.21  jakllsch 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1,
     97      1.21  jakllsch 	    AHCI_PCI_QUIRK_BAD64 },
     98      1.12     dillo };
     99      1.12     dillo 
    100       1.2  jmcneill struct ahci_pci_softc {
    101       1.9      cube 	struct ahci_softc ah_sc;
    102       1.2  jmcneill 	pci_chipset_tag_t sc_pc;
    103       1.2  jmcneill 	pcitag_t sc_pcitag;
    104      1.20  jakllsch 	void * sc_ih;
    105       1.2  jmcneill };
    106       1.2  jmcneill 
    107      1.20  jakllsch static bool ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t, int);
    108       1.9      cube static int  ahci_pci_match(device_t, cfdata_t, void *);
    109       1.9      cube static void ahci_pci_attach(device_t, device_t, void *);
    110      1.20  jakllsch static int  ahci_pci_detach(device_t, int);
    111      1.19    dyoung static bool ahci_pci_resume(device_t, const pmf_qual_t *);
    112       1.2  jmcneill 
    113       1.1    bouyer 
    114       1.9      cube CFATTACH_DECL_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
    115      1.20  jakllsch     ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL);
    116      1.20  jakllsch 
    117      1.20  jakllsch static bool
    118      1.20  jakllsch ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product, int quirk)
    119      1.20  jakllsch {
    120      1.20  jakllsch 	int i;
    121      1.20  jakllsch 
    122      1.20  jakllsch 	for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
    123      1.20  jakllsch 		if (vendor == ahci_pci_quirks[i].vendor &&
    124      1.20  jakllsch 		    product == ahci_pci_quirks[i].product)
    125      1.20  jakllsch 			return (ahci_pci_quirks[i].quirks & quirk) != 0;
    126      1.20  jakllsch 	return false;
    127      1.20  jakllsch }
    128       1.1    bouyer 
    129       1.1    bouyer static int
    130       1.9      cube ahci_pci_match(device_t parent, cfdata_t match, void *aux)
    131       1.1    bouyer {
    132       1.1    bouyer 	struct pci_attach_args *pa = aux;
    133       1.1    bouyer 	bus_space_tag_t regt;
    134       1.1    bouyer 	bus_space_handle_t regh;
    135       1.1    bouyer 	bus_size_t size;
    136       1.1    bouyer 	int ret = 0;
    137      1.20  jakllsch 	bool force;
    138      1.12     dillo 
    139      1.20  jakllsch 	force = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
    140      1.20  jakllsch 				   PCI_PRODUCT(pa->pa_id),
    141      1.20  jakllsch 				   AHCI_PCI_QUIRK_FORCE);
    142       1.1    bouyer 
    143      1.12     dillo 	/* if wrong class and not forced by quirks, don't match */
    144      1.12     dillo 	if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
    145      1.12     dillo 	    ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
    146      1.12     dillo 	     PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
    147      1.12     dillo 	     PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
    148      1.20  jakllsch 	    (force == false))
    149      1.12     dillo 		return 0;
    150      1.12     dillo 
    151      1.12     dillo 	if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
    152      1.12     dillo 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    153      1.12     dillo 	    &regt, &regh, NULL, &size) != 0)
    154      1.12     dillo 		return 0;
    155      1.12     dillo 
    156      1.12     dillo 	if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
    157       1.3   xtraeme 	     PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
    158      1.20  jakllsch 	    (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) ||
    159      1.20  jakllsch 	    (force == true))
    160      1.12     dillo 		ret = 3;
    161       1.1    bouyer 
    162      1.12     dillo 	bus_space_unmap(regt, regh, size);
    163       1.5   jnemeth 	return ret;
    164       1.1    bouyer }
    165       1.1    bouyer 
    166       1.1    bouyer static void
    167       1.9      cube ahci_pci_attach(device_t parent, device_t self, void *aux)
    168       1.1    bouyer {
    169       1.1    bouyer 	struct pci_attach_args *pa = aux;
    170       1.9      cube 	struct ahci_pci_softc *psc = device_private(self);
    171       1.2  jmcneill 	struct ahci_softc *sc = &psc->ah_sc;
    172       1.1    bouyer 	char devinfo[256];
    173       1.1    bouyer 	const char *intrstr;
    174      1.21  jakllsch 	bool ahci_cap_64bit;
    175      1.21  jakllsch 	bool ahci_bad_64bit;
    176       1.1    bouyer 	pci_intr_handle_t intrhandle;
    177       1.1    bouyer 
    178      1.11      cube 	sc->sc_atac.atac_dev = self;
    179      1.10      cube 
    180       1.1    bouyer 	if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
    181       1.1    bouyer 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    182      1.20  jakllsch 	    &sc->sc_ahcit, &sc->sc_ahcih, NULL, &sc->sc_ahcis) != 0) {
    183       1.9      cube 		aprint_error_dev(self, "can't map ahci registers\n");
    184       1.1    bouyer 		return;
    185       1.1    bouyer 	}
    186       1.2  jmcneill 	psc->sc_pc = pa->pa_pc;
    187       1.2  jmcneill 	psc->sc_pcitag = pa->pa_tag;
    188       1.2  jmcneill 
    189       1.1    bouyer 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    190       1.1    bouyer 	aprint_naive(": AHCI disk controller\n");
    191       1.1    bouyer 	aprint_normal(": %s\n", devinfo);
    192       1.1    bouyer 
    193       1.1    bouyer 	if (pci_intr_map(pa, &intrhandle) != 0) {
    194      1.20  jakllsch 		aprint_error_dev(self, "couldn't map interrupt\n");
    195       1.1    bouyer 		return;
    196       1.1    bouyer 	}
    197       1.1    bouyer 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    198      1.20  jakllsch 	psc->sc_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO, ahci_intr, sc);
    199      1.20  jakllsch 	if (psc->sc_ih == NULL) {
    200      1.20  jakllsch 		aprint_error_dev(self, "couldn't establish interrupt\n");
    201       1.1    bouyer 		return;
    202       1.1    bouyer 	}
    203      1.20  jakllsch 	aprint_normal_dev(self, "interrupting at %s\n",
    204       1.1    bouyer 	    intrstr ? intrstr : "unknown interrupt");
    205      1.21  jakllsch 
    206       1.1    bouyer 	sc->sc_dmat = pa->pa_dmat;
    207       1.3   xtraeme 
    208      1.21  jakllsch 	ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0;
    209      1.21  jakllsch 	ahci_bad_64bit = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
    210      1.21  jakllsch 					    PCI_PRODUCT(pa->pa_id),
    211      1.21  jakllsch 					    AHCI_PCI_QUIRK_BAD64);
    212      1.21  jakllsch 
    213      1.21  jakllsch 	if (pci_dma64_available(pa) && ahci_cap_64bit) {
    214      1.21  jakllsch 		if (!ahci_bad_64bit)
    215      1.21  jakllsch 			sc->sc_dmat = pa->pa_dmat64;
    216      1.21  jakllsch 		aprint_verbose_dev(self, "64-bit DMA%s\n",
    217      1.21  jakllsch 		    (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : "");
    218      1.21  jakllsch 	}
    219      1.21  jakllsch 
    220       1.6   mlelstv 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
    221       1.7   mlelstv 		AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
    222       1.3   xtraeme 		sc->sc_atac_capflags = ATAC_CAP_RAID;
    223       1.6   mlelstv 	} else {
    224       1.7   mlelstv 		AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
    225       1.6   mlelstv 	}
    226       1.3   xtraeme 
    227       1.1    bouyer 	ahci_attach(sc);
    228       1.2  jmcneill 
    229       1.2  jmcneill 	if (!pmf_device_register(self, NULL, ahci_pci_resume))
    230       1.2  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    231       1.2  jmcneill }
    232       1.2  jmcneill 
    233      1.20  jakllsch static int
    234      1.20  jakllsch ahci_pci_detach(device_t dv, int flags)
    235      1.20  jakllsch {
    236      1.20  jakllsch 	struct ahci_pci_softc *psc;
    237      1.20  jakllsch 	struct ahci_softc *sc;
    238      1.20  jakllsch 	int rv;
    239      1.20  jakllsch 
    240      1.20  jakllsch 	psc = device_private(dv);
    241      1.20  jakllsch 	sc = &psc->ah_sc;
    242      1.20  jakllsch 
    243      1.20  jakllsch 	if ((rv = ahci_detach(sc, flags)))
    244      1.20  jakllsch 		return rv;
    245      1.20  jakllsch 
    246  1.23.2.1    jruoho 	pmf_device_deregister(dv);
    247  1.23.2.1    jruoho 
    248      1.20  jakllsch 	if (psc->sc_ih != NULL)
    249      1.20  jakllsch 		pci_intr_disestablish(psc->sc_pc, psc->sc_ih);
    250      1.20  jakllsch 
    251      1.20  jakllsch 	bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
    252      1.20  jakllsch 
    253      1.20  jakllsch 	return 0;
    254      1.20  jakllsch }
    255      1.20  jakllsch 
    256       1.2  jmcneill static bool
    257      1.19    dyoung ahci_pci_resume(device_t dv, const pmf_qual_t *qual)
    258       1.2  jmcneill {
    259       1.2  jmcneill 	struct ahci_pci_softc *psc = device_private(dv);
    260       1.2  jmcneill 	struct ahci_softc *sc = &psc->ah_sc;
    261       1.2  jmcneill 	int s;
    262       1.2  jmcneill 
    263       1.2  jmcneill 	s = splbio();
    264      1.20  jakllsch 	ahci_resume(sc);
    265       1.2  jmcneill 	splx(s);
    266       1.2  jmcneill 
    267       1.2  jmcneill 	return true;
    268       1.1    bouyer }
    269