ahcisata_pci.c revision 1.3 1 1.3 xtraeme /* $NetBSD: ahcisata_pci.c,v 1.3 2008/02/11 08:23:48 xtraeme Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2006 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer *
31 1.1 bouyer */
32 1.1 bouyer
33 1.1 bouyer #include <sys/cdefs.h>
34 1.3 xtraeme __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.3 2008/02/11 08:23:48 xtraeme Exp $");
35 1.1 bouyer
36 1.1 bouyer #include <sys/types.h>
37 1.1 bouyer #include <sys/malloc.h>
38 1.1 bouyer #include <sys/param.h>
39 1.1 bouyer #include <sys/kernel.h>
40 1.1 bouyer #include <sys/systm.h>
41 1.1 bouyer #include <sys/disklabel.h>
42 1.2 jmcneill #include <sys/pmf.h>
43 1.1 bouyer
44 1.1 bouyer #include <uvm/uvm_extern.h>
45 1.1 bouyer
46 1.1 bouyer #include <dev/pci/pcivar.h>
47 1.1 bouyer #include <dev/pci/pcidevs.h>
48 1.1 bouyer #include <dev/pci/pciidereg.h>
49 1.1 bouyer #include <dev/pci/pciidevar.h>
50 1.1 bouyer #include <dev/ic/ahcisatavar.h>
51 1.1 bouyer
52 1.2 jmcneill struct ahci_pci_softc {
53 1.2 jmcneill struct ahci_softc ah_sc; /* must come first, struct device */
54 1.2 jmcneill pci_chipset_tag_t sc_pc;
55 1.2 jmcneill pcitag_t sc_pcitag;
56 1.2 jmcneill };
57 1.2 jmcneill
58 1.2 jmcneill
59 1.1 bouyer static int ahci_pci_match(struct device *, struct cfdata *, void *);
60 1.1 bouyer static void ahci_pci_attach(struct device *, struct device *, void *);
61 1.2 jmcneill static bool ahci_pci_resume(device_t);
62 1.2 jmcneill
63 1.1 bouyer
64 1.2 jmcneill CFATTACH_DECL(ahcisata_pci, sizeof(struct ahci_pci_softc),
65 1.1 bouyer ahci_pci_match, ahci_pci_attach, NULL, NULL);
66 1.1 bouyer
67 1.1 bouyer static int
68 1.1 bouyer ahci_pci_match(struct device *parent, struct cfdata *match,
69 1.1 bouyer void *aux)
70 1.1 bouyer {
71 1.1 bouyer struct pci_attach_args *pa = aux;
72 1.1 bouyer bus_space_tag_t regt;
73 1.1 bouyer bus_space_handle_t regh;
74 1.1 bouyer bus_size_t size;
75 1.1 bouyer int ret = 0;
76 1.1 bouyer
77 1.1 bouyer if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
78 1.3 xtraeme ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
79 1.3 xtraeme PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
80 1.3 xtraeme PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)) {
81 1.1 bouyer /* check if the chip is in ahci mode */
82 1.1 bouyer if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
83 1.1 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
84 1.1 bouyer ®t, ®h, NULL, &size) != 0)
85 1.1 bouyer return (0);
86 1.1 bouyer if (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE)
87 1.1 bouyer ret = 3;
88 1.1 bouyer bus_space_unmap(regt, regh, size);
89 1.1 bouyer return (3);
90 1.1 bouyer }
91 1.1 bouyer
92 1.1 bouyer return (ret);
93 1.1 bouyer }
94 1.1 bouyer
95 1.1 bouyer static void
96 1.1 bouyer ahci_pci_attach(struct device *parent, struct device *self, void *aux)
97 1.1 bouyer {
98 1.1 bouyer struct pci_attach_args *pa = aux;
99 1.2 jmcneill struct ahci_pci_softc *psc = (struct ahci_pci_softc *)self;
100 1.2 jmcneill struct ahci_softc *sc = &psc->ah_sc;
101 1.1 bouyer bus_size_t size;
102 1.1 bouyer char devinfo[256];
103 1.1 bouyer const char *intrstr;
104 1.1 bouyer pci_intr_handle_t intrhandle;
105 1.1 bouyer void *ih;
106 1.1 bouyer
107 1.1 bouyer if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
108 1.1 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
109 1.1 bouyer &sc->sc_ahcit, &sc->sc_ahcih, NULL, &size) != 0) {
110 1.1 bouyer aprint_error("%s: can't map ahci registers\n", AHCINAME(sc));
111 1.1 bouyer return;
112 1.1 bouyer }
113 1.2 jmcneill psc->sc_pc = pa->pa_pc;
114 1.2 jmcneill psc->sc_pcitag = pa->pa_tag;
115 1.2 jmcneill
116 1.1 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
117 1.1 bouyer aprint_naive(": AHCI disk controller\n");
118 1.1 bouyer aprint_normal(": %s\n", devinfo);
119 1.1 bouyer
120 1.1 bouyer if (pci_intr_map(pa, &intrhandle) != 0) {
121 1.1 bouyer aprint_error("%s: couldn't map interrupt\n", AHCINAME(sc));
122 1.1 bouyer return;
123 1.1 bouyer }
124 1.1 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
125 1.1 bouyer ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO, ahci_intr, sc);
126 1.1 bouyer if (ih == NULL) {
127 1.1 bouyer aprint_error("%s: couldn't establish interrupt", AHCINAME(sc));
128 1.1 bouyer return;
129 1.1 bouyer }
130 1.1 bouyer aprint_normal("%s: interrupting at %s\n", AHCINAME(sc),
131 1.1 bouyer intrstr ? intrstr : "unknown interrupt");
132 1.1 bouyer sc->sc_dmat = pa->pa_dmat;
133 1.3 xtraeme
134 1.3 xtraeme if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
135 1.3 xtraeme sc->sc_atac_capflags = ATAC_CAP_RAID;
136 1.3 xtraeme
137 1.1 bouyer ahci_attach(sc);
138 1.2 jmcneill
139 1.2 jmcneill if (!pmf_device_register(self, NULL, ahci_pci_resume))
140 1.2 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
141 1.2 jmcneill }
142 1.2 jmcneill
143 1.2 jmcneill static bool
144 1.2 jmcneill ahci_pci_resume(device_t dv)
145 1.2 jmcneill {
146 1.2 jmcneill struct ahci_pci_softc *psc = device_private(dv);
147 1.2 jmcneill struct ahci_softc *sc = &psc->ah_sc;
148 1.2 jmcneill int s;
149 1.2 jmcneill
150 1.2 jmcneill s = splbio();
151 1.2 jmcneill ahci_reset(sc);
152 1.2 jmcneill ahci_setup_ports(sc);
153 1.2 jmcneill ahci_reprobe_drives(sc);
154 1.2 jmcneill ahci_enable_intrs(sc);
155 1.2 jmcneill splx(s);
156 1.2 jmcneill
157 1.2 jmcneill return true;
158 1.1 bouyer }
159