ahcisata_pci.c revision 1.38.16.1 1 1.38.16.1 christos /* $NetBSD: ahcisata_pci.c,v 1.38.16.1 2019/06/10 22:07:15 christos Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2006 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer *
15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 bouyer *
26 1.1 bouyer */
27 1.1 bouyer
28 1.1 bouyer #include <sys/cdefs.h>
29 1.38.16.1 christos __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.38.16.1 2019/06/10 22:07:15 christos Exp $");
30 1.38.16.1 christos
31 1.38.16.1 christos #ifdef _KERNEL_OPT
32 1.38.16.1 christos #include "opt_ahcisata_pci.h"
33 1.38.16.1 christos #endif
34 1.38.16.1 christos
35 1.38.16.1 christos #ifdef _KERNEL_OPT
36 1.38.16.1 christos #include "opt_ahcisata_pci.h"
37 1.38.16.1 christos #endif
38 1.1 bouyer
39 1.1 bouyer #include <sys/types.h>
40 1.38.16.1 christos #include <sys/kmem.h>
41 1.1 bouyer #include <sys/param.h>
42 1.1 bouyer #include <sys/kernel.h>
43 1.1 bouyer #include <sys/systm.h>
44 1.1 bouyer #include <sys/disklabel.h>
45 1.2 jmcneill #include <sys/pmf.h>
46 1.1 bouyer
47 1.1 bouyer #include <dev/pci/pcivar.h>
48 1.1 bouyer #include <dev/pci/pcidevs.h>
49 1.1 bouyer #include <dev/pci/pciidereg.h>
50 1.1 bouyer #include <dev/pci/pciidevar.h>
51 1.1 bouyer #include <dev/ic/ahcisatavar.h>
52 1.1 bouyer
53 1.38.16.1 christos struct ahci_pci_quirk {
54 1.20 jakllsch pci_vendor_id_t vendor; /* Vendor ID */
55 1.20 jakllsch pci_product_id_t product; /* Product ID */
56 1.30 bouyer int quirks; /* quirks; same as sc_ahci_quirks */
57 1.20 jakllsch };
58 1.20 jakllsch
59 1.20 jakllsch static const struct ahci_pci_quirk ahci_pci_quirks[] = {
60 1.12 dillo { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
61 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
62 1.14 dholland { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
63 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
64 1.14 dholland { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
65 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
66 1.14 dholland { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
67 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
68 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_1,
69 1.28 bouyer AHCI_QUIRK_BADPMP },
70 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_2,
71 1.28 bouyer AHCI_QUIRK_BADPMP },
72 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_3,
73 1.28 bouyer AHCI_QUIRK_BADPMP },
74 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_4,
75 1.28 bouyer AHCI_QUIRK_BADPMP },
76 1.12 dillo { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
77 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
78 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA2,
79 1.28 bouyer AHCI_QUIRK_BADPMP },
80 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA3,
81 1.28 bouyer AHCI_QUIRK_BADPMP },
82 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA4,
83 1.28 bouyer AHCI_QUIRK_BADPMP },
84 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_1,
85 1.28 bouyer AHCI_QUIRK_BADPMP },
86 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_2,
87 1.28 bouyer AHCI_QUIRK_BADPMP },
88 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_3,
89 1.28 bouyer AHCI_QUIRK_BADPMP },
90 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_4,
91 1.28 bouyer AHCI_QUIRK_BADPMP },
92 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_5,
93 1.28 bouyer AHCI_QUIRK_BADPMP },
94 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_6,
95 1.28 bouyer AHCI_QUIRK_BADPMP },
96 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_7,
97 1.28 bouyer AHCI_QUIRK_BADPMP },
98 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_8,
99 1.28 bouyer AHCI_QUIRK_BADPMP },
100 1.13 tron { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
101 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
102 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_2,
103 1.28 bouyer AHCI_QUIRK_BADPMP },
104 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_3,
105 1.28 bouyer AHCI_QUIRK_BADPMP },
106 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_4,
107 1.28 bouyer AHCI_QUIRK_BADPMP },
108 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_5,
109 1.28 bouyer AHCI_QUIRK_BADPMP },
110 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_6,
111 1.28 bouyer AHCI_QUIRK_BADPMP },
112 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_7,
113 1.28 bouyer AHCI_QUIRK_BADPMP },
114 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_8,
115 1.28 bouyer AHCI_QUIRK_BADPMP },
116 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_9,
117 1.28 bouyer AHCI_QUIRK_BADPMP },
118 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_10,
119 1.28 bouyer AHCI_QUIRK_BADPMP },
120 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_11,
121 1.28 bouyer AHCI_QUIRK_BADPMP },
122 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_12,
123 1.28 bouyer AHCI_QUIRK_BADPMP },
124 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1,
125 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
126 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2,
127 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
128 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3,
129 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
130 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4,
131 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
132 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5,
133 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
134 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6,
135 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
136 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7,
137 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
138 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8,
139 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
140 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9,
141 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
142 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10,
143 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
144 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11,
145 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
146 1.22 jmcneill { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12,
147 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
148 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_1,
149 1.28 bouyer AHCI_QUIRK_BADPMP },
150 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_2,
151 1.28 bouyer AHCI_QUIRK_BADPMP },
152 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_3,
153 1.28 bouyer AHCI_QUIRK_BADPMP },
154 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_4,
155 1.28 bouyer AHCI_QUIRK_BADPMP },
156 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_5,
157 1.28 bouyer AHCI_QUIRK_BADPMP },
158 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_6,
159 1.28 bouyer AHCI_QUIRK_BADPMP },
160 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_7,
161 1.28 bouyer AHCI_QUIRK_BADPMP },
162 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_8,
163 1.28 bouyer AHCI_QUIRK_BADPMP },
164 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_9,
165 1.28 bouyer AHCI_QUIRK_BADPMP },
166 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_10,
167 1.28 bouyer AHCI_QUIRK_BADPMP },
168 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_11,
169 1.28 bouyer AHCI_QUIRK_BADPMP },
170 1.28 bouyer { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_12,
171 1.28 bouyer AHCI_QUIRK_BADPMP },
172 1.25 matt { PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M5288,
173 1.25 matt AHCI_PCI_QUIRK_FORCE },
174 1.15 cegger { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
175 1.28 bouyer AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
176 1.28 bouyer { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6145,
177 1.28 bouyer AHCI_QUIRK_BADPMP },
178 1.35 msaitoh { PCI_VENDOR_MARVELL2, PCI_PRODUCT_MARVELL2_88SE91XX,
179 1.26 jakllsch AHCI_PCI_QUIRK_FORCE },
180 1.21 jakllsch /* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */
181 1.21 jakllsch { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1,
182 1.38.16.1 christos AHCI_PCI_QUIRK_BAD64 | AHCI_QUIRK_BADPMP },
183 1.28 bouyer { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI,
184 1.38.16.1 christos AHCI_QUIRK_BADPMP },
185 1.28 bouyer { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID,
186 1.38.16.1 christos AHCI_QUIRK_BADPMP },
187 1.28 bouyer { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID5,
188 1.38.16.1 christos AHCI_QUIRK_BADPMP },
189 1.37 msaitoh { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI2,
190 1.38.16.1 christos AHCI_QUIRK_BADPMP },
191 1.37 msaitoh { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_STORAGE,
192 1.38.16.1 christos AHCI_QUIRK_BADPMP },
193 1.28 bouyer { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8237R_SATA,
194 1.28 bouyer AHCI_QUIRK_BADPMP },
195 1.28 bouyer { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8251_SATA,
196 1.28 bouyer AHCI_QUIRK_BADPMP },
197 1.31 matt { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_01,
198 1.31 matt AHCI_PCI_QUIRK_FORCE },
199 1.31 matt { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_02,
200 1.31 matt AHCI_PCI_QUIRK_FORCE },
201 1.31 matt { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_11,
202 1.31 matt AHCI_PCI_QUIRK_FORCE },
203 1.31 matt { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_12,
204 1.31 matt AHCI_PCI_QUIRK_FORCE },
205 1.38.16.1 christos { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_HUDSON_SATA,
206 1.38.16.1 christos AHCI_PCI_QUIRK_FORCE },
207 1.38.16.1 christos { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JI_SATA_AHCI,
208 1.38.16.1 christos AHCI_QUIRK_BADPMP },
209 1.38.16.1 christos { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_HUDSON_SATA_AHCI,
210 1.38.16.1 christos AHCI_QUIRK_BADPMP },
211 1.12 dillo };
212 1.12 dillo
213 1.2 jmcneill struct ahci_pci_softc {
214 1.9 cube struct ahci_softc ah_sc;
215 1.2 jmcneill pci_chipset_tag_t sc_pc;
216 1.2 jmcneill pcitag_t sc_pcitag;
217 1.38.16.1 christos pci_intr_handle_t *sc_pihp;
218 1.38.16.1 christos int sc_nintr;
219 1.38.16.1 christos void **sc_ih;
220 1.2 jmcneill };
221 1.2 jmcneill
222 1.28 bouyer static int ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t);
223 1.9 cube static int ahci_pci_match(device_t, cfdata_t, void *);
224 1.9 cube static void ahci_pci_attach(device_t, device_t, void *);
225 1.20 jakllsch static int ahci_pci_detach(device_t, int);
226 1.38.16.1 christos static void ahci_pci_childdetached(device_t, device_t);
227 1.19 dyoung static bool ahci_pci_resume(device_t, const pmf_qual_t *);
228 1.2 jmcneill
229 1.1 bouyer
230 1.38.16.1 christos CFATTACH_DECL3_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
231 1.38.16.1 christos ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL,
232 1.38.16.1 christos NULL, ahci_pci_childdetached, DVF_DETACH_SHUTDOWN);
233 1.38.16.1 christos
234 1.38.16.1 christos #define AHCI_PCI_ABAR_CAVIUM 0x10
235 1.20 jakllsch
236 1.28 bouyer static int
237 1.28 bouyer ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product)
238 1.20 jakllsch {
239 1.20 jakllsch int i;
240 1.20 jakllsch
241 1.20 jakllsch for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
242 1.20 jakllsch if (vendor == ahci_pci_quirks[i].vendor &&
243 1.20 jakllsch product == ahci_pci_quirks[i].product)
244 1.28 bouyer return ahci_pci_quirks[i].quirks;
245 1.28 bouyer return 0;
246 1.20 jakllsch }
247 1.1 bouyer
248 1.1 bouyer static int
249 1.38.16.1 christos ahci_pci_abar(struct pci_attach_args *pa)
250 1.38.16.1 christos {
251 1.38.16.1 christos if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CAVIUM) {
252 1.38.16.1 christos if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_AHCI ||
253 1.38.16.1 christos PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_RAID) {
254 1.38.16.1 christos return AHCI_PCI_ABAR_CAVIUM;
255 1.38.16.1 christos }
256 1.38.16.1 christos }
257 1.38.16.1 christos
258 1.38.16.1 christos return AHCI_PCI_ABAR;
259 1.38.16.1 christos }
260 1.38.16.1 christos
261 1.38.16.1 christos
262 1.38.16.1 christos static int
263 1.9 cube ahci_pci_match(device_t parent, cfdata_t match, void *aux)
264 1.1 bouyer {
265 1.1 bouyer struct pci_attach_args *pa = aux;
266 1.1 bouyer bus_space_tag_t regt;
267 1.1 bouyer bus_space_handle_t regh;
268 1.1 bouyer bus_size_t size;
269 1.1 bouyer int ret = 0;
270 1.20 jakllsch bool force;
271 1.12 dillo
272 1.28 bouyer force = ((ahci_pci_has_quirk( PCI_VENDOR(pa->pa_id),
273 1.28 bouyer PCI_PRODUCT(pa->pa_id)) & AHCI_PCI_QUIRK_FORCE) != 0);
274 1.1 bouyer
275 1.12 dillo /* if wrong class and not forced by quirks, don't match */
276 1.12 dillo if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
277 1.12 dillo ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
278 1.12 dillo PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
279 1.12 dillo PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
280 1.20 jakllsch (force == false))
281 1.12 dillo return 0;
282 1.12 dillo
283 1.38.16.1 christos int bar = ahci_pci_abar(pa);
284 1.38.16.1 christos pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar);
285 1.38.16.1 christos if (pci_mapreg_map(pa, bar, memtype, 0, ®t, ®h, NULL, &size) != 0)
286 1.12 dillo return 0;
287 1.12 dillo
288 1.12 dillo if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
289 1.3 xtraeme PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
290 1.20 jakllsch (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) ||
291 1.20 jakllsch (force == true))
292 1.12 dillo ret = 3;
293 1.1 bouyer
294 1.12 dillo bus_space_unmap(regt, regh, size);
295 1.5 jnemeth return ret;
296 1.1 bouyer }
297 1.1 bouyer
298 1.38.16.1 christos static int
299 1.38.16.1 christos ahci_pci_intr_establish(struct ahci_softc *sc, int port)
300 1.38.16.1 christos {
301 1.38.16.1 christos struct ahci_pci_softc *psc = (struct ahci_pci_softc *)sc;
302 1.38.16.1 christos device_t self = sc->sc_atac.atac_dev;
303 1.38.16.1 christos char intrbuf[PCI_INTRSTR_LEN];
304 1.38.16.1 christos char intr_xname[INTRDEVNAMEBUF];
305 1.38.16.1 christos const char *intrstr;
306 1.38.16.1 christos int vec;
307 1.38.16.1 christos int (*intr_handler)(void *);
308 1.38.16.1 christos void *intr_arg;
309 1.38.16.1 christos
310 1.38.16.1 christos KASSERT(psc->sc_pihp != NULL);
311 1.38.16.1 christos KASSERT(psc->sc_nintr > 0);
312 1.38.16.1 christos
313 1.38.16.1 christos snprintf(intr_xname, sizeof(intr_xname), "%s", device_xname(self));
314 1.38.16.1 christos
315 1.38.16.1 christos if (psc->sc_nintr == 1 || sc->sc_ghc_mrsm) {
316 1.38.16.1 christos /* Only one interrupt, established on vector 0 */
317 1.38.16.1 christos intr_handler = ahci_intr;
318 1.38.16.1 christos intr_arg = sc;
319 1.38.16.1 christos vec = 0;
320 1.38.16.1 christos
321 1.38.16.1 christos if (psc->sc_ih[vec] != NULL) {
322 1.38.16.1 christos /* Already established, nothing more to do */
323 1.38.16.1 christos goto out;
324 1.38.16.1 christos }
325 1.38.16.1 christos
326 1.38.16.1 christos } else {
327 1.38.16.1 christos /*
328 1.38.16.1 christos * Theoretically AHCI device can have less MSI/MSI-X vectors
329 1.38.16.1 christos * than supported ports. Hardware is allowed to revert
330 1.38.16.1 christos * to single message MSI, but not required to do so.
331 1.38.16.1 christos * So handle the case when it did not revert to single MSI.
332 1.38.16.1 christos * In this case last available interrupt vector is used
333 1.38.16.1 christos * for port == max vector, and all further ports.
334 1.38.16.1 christos * This last vector must use the general interrupt handler,
335 1.38.16.1 christos * since it needs to be able to handle several ports.
336 1.38.16.1 christos * NOTE: such case was never actually observed yet
337 1.38.16.1 christos */
338 1.38.16.1 christos if (sc->sc_atac.atac_nchannels > psc->sc_nintr
339 1.38.16.1 christos && port >= (psc->sc_nintr - 1)) {
340 1.38.16.1 christos intr_handler = ahci_intr;
341 1.38.16.1 christos intr_arg = sc;
342 1.38.16.1 christos vec = psc->sc_nintr - 1;
343 1.38.16.1 christos
344 1.38.16.1 christos if (psc->sc_ih[vec] != NULL) {
345 1.38.16.1 christos /* Already established, nothing more to do */
346 1.38.16.1 christos goto out;
347 1.38.16.1 christos }
348 1.38.16.1 christos
349 1.38.16.1 christos if (port == vec) {
350 1.38.16.1 christos /* Print error once */
351 1.38.16.1 christos aprint_error_dev(self,
352 1.38.16.1 christos "port %d independant interrupt vector not "
353 1.38.16.1 christos "available, sharing with further ports",
354 1.38.16.1 christos port);
355 1.38.16.1 christos }
356 1.38.16.1 christos } else {
357 1.38.16.1 christos /* Vector according to port */
358 1.38.16.1 christos KASSERT(port < psc->sc_nintr);
359 1.38.16.1 christos KASSERT(psc->sc_ih[port] == NULL);
360 1.38.16.1 christos intr_handler = ahci_intr_port;
361 1.38.16.1 christos intr_arg = &sc->sc_channels[port];
362 1.38.16.1 christos vec = port;
363 1.38.16.1 christos
364 1.38.16.1 christos snprintf(intr_xname, sizeof(intr_xname), "%s port%d",
365 1.38.16.1 christos device_xname(self), port);
366 1.38.16.1 christos }
367 1.38.16.1 christos }
368 1.38.16.1 christos
369 1.38.16.1 christos intrstr = pci_intr_string(psc->sc_pc, psc->sc_pihp[vec], intrbuf,
370 1.38.16.1 christos sizeof(intrbuf));
371 1.38.16.1 christos psc->sc_ih[vec] = pci_intr_establish_xname(psc->sc_pc,
372 1.38.16.1 christos psc->sc_pihp[vec], IPL_BIO, intr_handler, intr_arg, intr_xname);
373 1.38.16.1 christos if (psc->sc_ih == NULL) {
374 1.38.16.1 christos aprint_error_dev(self, "couldn't establish interrupt");
375 1.38.16.1 christos if (intrstr != NULL)
376 1.38.16.1 christos aprint_error(" at %s", intrstr);
377 1.38.16.1 christos aprint_error("\n");
378 1.38.16.1 christos goto fail;
379 1.38.16.1 christos }
380 1.38.16.1 christos aprint_normal_dev(self, "interrupting at %s\n", intrstr);
381 1.38.16.1 christos
382 1.38.16.1 christos out:
383 1.38.16.1 christos return 0;
384 1.38.16.1 christos
385 1.38.16.1 christos fail:
386 1.38.16.1 christos return EAGAIN;
387 1.38.16.1 christos }
388 1.38.16.1 christos
389 1.1 bouyer static void
390 1.9 cube ahci_pci_attach(device_t parent, device_t self, void *aux)
391 1.1 bouyer {
392 1.1 bouyer struct pci_attach_args *pa = aux;
393 1.9 cube struct ahci_pci_softc *psc = device_private(self);
394 1.2 jmcneill struct ahci_softc *sc = &psc->ah_sc;
395 1.21 jakllsch bool ahci_cap_64bit;
396 1.21 jakllsch bool ahci_bad_64bit;
397 1.1 bouyer
398 1.11 cube sc->sc_atac.atac_dev = self;
399 1.10 cube
400 1.38.16.1 christos int bar = ahci_pci_abar(pa);
401 1.38.16.1 christos pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar);
402 1.38.16.1 christos if (pci_mapreg_map(pa, bar, memtype, 0, &sc->sc_ahcit, &sc->sc_ahcih,
403 1.38.16.1 christos NULL, &sc->sc_ahcis) != 0) {
404 1.9 cube aprint_error_dev(self, "can't map ahci registers\n");
405 1.1 bouyer return;
406 1.1 bouyer }
407 1.2 jmcneill psc->sc_pc = pa->pa_pc;
408 1.2 jmcneill psc->sc_pcitag = pa->pa_tag;
409 1.2 jmcneill
410 1.27 drochner pci_aprint_devinfo(pa, "AHCI disk controller");
411 1.38.16.1 christos
412 1.38.16.1 christos int counts[PCI_INTR_TYPE_SIZE] = {
413 1.38.16.1 christos [PCI_INTR_TYPE_INTX] = 1,
414 1.38.16.1 christos [PCI_INTR_TYPE_MSI] = 1,
415 1.38.16.1 christos [PCI_INTR_TYPE_MSIX] = -1,
416 1.38.16.1 christos };
417 1.38.16.1 christos
418 1.38.16.1 christos /* Allocate and establish the interrupt. */
419 1.38.16.1 christos if (pci_intr_alloc(pa, &psc->sc_pihp, counts, PCI_INTR_TYPE_MSIX)) {
420 1.38.16.1 christos aprint_error_dev(self, "can't allocate handler\n");
421 1.38.16.1 christos goto fail;
422 1.1 bouyer }
423 1.38.16.1 christos
424 1.38.16.1 christos psc->sc_nintr = counts[pci_intr_type(pa->pa_pc, psc->sc_pihp[0])];
425 1.38.16.1 christos psc->sc_ih = kmem_zalloc(sizeof(void *) * psc->sc_nintr, KM_SLEEP);
426 1.38.16.1 christos sc->sc_intr_establish = ahci_pci_intr_establish;
427 1.21 jakllsch
428 1.1 bouyer sc->sc_dmat = pa->pa_dmat;
429 1.3 xtraeme
430 1.30 bouyer sc->sc_ahci_quirks = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
431 1.28 bouyer PCI_PRODUCT(pa->pa_id));
432 1.28 bouyer
433 1.21 jakllsch ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0;
434 1.30 bouyer ahci_bad_64bit = ((sc->sc_ahci_quirks & AHCI_PCI_QUIRK_BAD64) != 0);
435 1.21 jakllsch
436 1.21 jakllsch if (pci_dma64_available(pa) && ahci_cap_64bit) {
437 1.21 jakllsch if (!ahci_bad_64bit)
438 1.21 jakllsch sc->sc_dmat = pa->pa_dmat64;
439 1.21 jakllsch aprint_verbose_dev(self, "64-bit DMA%s\n",
440 1.21 jakllsch (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : "");
441 1.21 jakllsch }
442 1.21 jakllsch
443 1.6 mlelstv if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
444 1.7 mlelstv AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
445 1.3 xtraeme sc->sc_atac_capflags = ATAC_CAP_RAID;
446 1.6 mlelstv } else {
447 1.7 mlelstv AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
448 1.6 mlelstv }
449 1.3 xtraeme
450 1.1 bouyer ahci_attach(sc);
451 1.2 jmcneill
452 1.2 jmcneill if (!pmf_device_register(self, NULL, ahci_pci_resume))
453 1.2 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
454 1.38.16.1 christos
455 1.38.16.1 christos return;
456 1.38.16.1 christos fail:
457 1.38.16.1 christos if (psc->sc_pihp != NULL) {
458 1.38.16.1 christos pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr);
459 1.38.16.1 christos psc->sc_pihp = NULL;
460 1.38.16.1 christos }
461 1.38.16.1 christos if (sc->sc_ahcis) {
462 1.38.16.1 christos bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
463 1.38.16.1 christos sc->sc_ahcis = 0;
464 1.38.16.1 christos }
465 1.38.16.1 christos
466 1.38.16.1 christos return;
467 1.38.16.1 christos
468 1.38.16.1 christos }
469 1.38.16.1 christos
470 1.38.16.1 christos static void
471 1.38.16.1 christos ahci_pci_childdetached(device_t dv, device_t child)
472 1.38.16.1 christos {
473 1.38.16.1 christos struct ahci_pci_softc *psc = device_private(dv);
474 1.38.16.1 christos struct ahci_softc *sc = &psc->ah_sc;
475 1.38.16.1 christos
476 1.38.16.1 christos ahci_childdetached(sc, child);
477 1.2 jmcneill }
478 1.2 jmcneill
479 1.20 jakllsch static int
480 1.20 jakllsch ahci_pci_detach(device_t dv, int flags)
481 1.20 jakllsch {
482 1.20 jakllsch struct ahci_pci_softc *psc;
483 1.20 jakllsch struct ahci_softc *sc;
484 1.20 jakllsch int rv;
485 1.20 jakllsch
486 1.20 jakllsch psc = device_private(dv);
487 1.20 jakllsch sc = &psc->ah_sc;
488 1.20 jakllsch
489 1.20 jakllsch if ((rv = ahci_detach(sc, flags)))
490 1.20 jakllsch return rv;
491 1.20 jakllsch
492 1.24 dyoung pmf_device_deregister(dv);
493 1.24 dyoung
494 1.38.16.1 christos if (psc->sc_ih != NULL) {
495 1.38.16.1 christos for (int intr = 0; intr < psc->sc_nintr; intr++) {
496 1.38.16.1 christos if (psc->sc_ih[intr] != NULL) {
497 1.38.16.1 christos pci_intr_disestablish(psc->sc_pc,
498 1.38.16.1 christos psc->sc_ih[intr]);
499 1.38.16.1 christos psc->sc_ih[intr] = NULL;
500 1.38.16.1 christos }
501 1.38.16.1 christos }
502 1.38.16.1 christos
503 1.38.16.1 christos kmem_free(psc->sc_ih, sizeof(void *) * psc->sc_nintr);
504 1.38.16.1 christos psc->sc_ih = NULL;
505 1.38.16.1 christos }
506 1.38.16.1 christos
507 1.38.16.1 christos if (psc->sc_pihp != NULL) {
508 1.38.16.1 christos pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr);
509 1.38.16.1 christos psc->sc_pihp = NULL;
510 1.38.16.1 christos }
511 1.20 jakllsch
512 1.20 jakllsch bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
513 1.20 jakllsch
514 1.20 jakllsch return 0;
515 1.20 jakllsch }
516 1.20 jakllsch
517 1.2 jmcneill static bool
518 1.19 dyoung ahci_pci_resume(device_t dv, const pmf_qual_t *qual)
519 1.2 jmcneill {
520 1.2 jmcneill struct ahci_pci_softc *psc = device_private(dv);
521 1.2 jmcneill struct ahci_softc *sc = &psc->ah_sc;
522 1.2 jmcneill int s;
523 1.2 jmcneill
524 1.2 jmcneill s = splbio();
525 1.20 jakllsch ahci_resume(sc);
526 1.2 jmcneill splx(s);
527 1.2 jmcneill
528 1.2 jmcneill return true;
529 1.1 bouyer }
530