Home | History | Annotate | Line # | Download | only in pci
ahcisata_pci.c revision 1.68.2.2
      1  1.68.2.2    martin /*	$NetBSD: ahcisata_pci.c,v 1.68.2.2 2023/09/11 14:39:21 martin Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 2006 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18       1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  *
     26       1.1    bouyer  */
     27       1.1    bouyer 
     28       1.1    bouyer #include <sys/cdefs.h>
     29  1.68.2.2    martin __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.68.2.2 2023/09/11 14:39:21 martin Exp $");
     30      1.44     skrll 
     31      1.44     skrll #ifdef _KERNEL_OPT
     32      1.44     skrll #include "opt_ahcisata_pci.h"
     33      1.44     skrll #endif
     34       1.1    bouyer 
     35       1.1    bouyer #include <sys/types.h>
     36      1.50  jdolecek #include <sys/kmem.h>
     37       1.1    bouyer #include <sys/param.h>
     38       1.1    bouyer #include <sys/kernel.h>
     39       1.1    bouyer #include <sys/systm.h>
     40       1.1    bouyer #include <sys/disklabel.h>
     41       1.2  jmcneill #include <sys/pmf.h>
     42       1.1    bouyer 
     43       1.1    bouyer #include <dev/pci/pcivar.h>
     44       1.1    bouyer #include <dev/pci/pcidevs.h>
     45       1.1    bouyer #include <dev/pci/pciidereg.h>
     46       1.1    bouyer #include <dev/pci/pciidevar.h>
     47       1.1    bouyer #include <dev/ic/ahcisatavar.h>
     48       1.1    bouyer 
     49      1.43     skrll struct ahci_pci_quirk {
     50      1.20  jakllsch 	pci_vendor_id_t  vendor;	/* Vendor ID */
     51      1.20  jakllsch 	pci_product_id_t product;	/* Product ID */
     52      1.30    bouyer 	int              quirks;	/* quirks; same as sc_ahci_quirks */
     53      1.20  jakllsch };
     54      1.20  jakllsch 
     55      1.20  jakllsch static const struct ahci_pci_quirk ahci_pci_quirks[] = {
     56      1.12     dillo 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
     57      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     58      1.14  dholland 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
     59      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     60      1.14  dholland 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
     61      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     62      1.14  dholland 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
     63      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     64      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_1,
     65      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
     66      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_2,
     67      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
     68      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_3,
     69      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
     70      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_4,
     71      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
     72      1.12     dillo 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
     73      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     74      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA2,
     75      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
     76      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA3,
     77      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
     78      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA4,
     79      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     80      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_1,
     81      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     82      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_2,
     83      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     84      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_3,
     85      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     86      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_4,
     87      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     88      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_5,
     89      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     90      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_6,
     91      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     92      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_7,
     93      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     94      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_8,
     95      1.28    bouyer 	     AHCI_QUIRK_BADPMP },
     96      1.13      tron 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
     97      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     98      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_2,
     99      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    100      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_3,
    101      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    102      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_4,
    103      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    104      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_5,
    105      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    106      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_6,
    107      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    108      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_7,
    109      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    110      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_8,
    111      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    112      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_9,
    113      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    114      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_10,
    115      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    116      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_11,
    117      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    118      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_12,
    119      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    120      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1,
    121      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    122      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2,
    123      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    124      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3,
    125      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    126      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4,
    127      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    128      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5,
    129      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    130      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6,
    131      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    132      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7,
    133      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    134      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8,
    135      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    136      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9,
    137      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    138      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10,
    139      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    140      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11,
    141      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    142      1.22  jmcneill 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12,
    143      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    144      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_1,
    145      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    146      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_2,
    147      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    148      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_3,
    149      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    150      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_4,
    151      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    152      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_5,
    153      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    154      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_6,
    155      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    156      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_7,
    157      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    158      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_8,
    159      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    160      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_9,
    161      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    162      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_10,
    163      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    164      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_11,
    165      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    166      1.28    bouyer 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_12,
    167      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    168      1.25      matt 	{ PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M5288,
    169      1.25      matt 	    AHCI_PCI_QUIRK_FORCE },
    170      1.15    cegger 	{ PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
    171      1.28    bouyer 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    172      1.28    bouyer 	{ PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6145,
    173      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    174      1.35   msaitoh 	{ PCI_VENDOR_MARVELL2, PCI_PRODUCT_MARVELL2_88SE91XX,
    175      1.26  jakllsch 	    AHCI_PCI_QUIRK_FORCE },
    176      1.21  jakllsch 	/* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */
    177      1.21  jakllsch 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1,
    178      1.57    simonb 	    AHCI_PCI_QUIRK_BAD64 | AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ },
    179      1.28    bouyer 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI,
    180      1.57    simonb 	    AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ },
    181      1.28    bouyer 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID,
    182      1.57    simonb 	    AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ },
    183      1.28    bouyer 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID5,
    184      1.57    simonb 	    AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ },
    185      1.37   msaitoh 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI2,
    186      1.57    simonb 	    AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ },
    187      1.37   msaitoh 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_STORAGE,
    188      1.57    simonb 	    AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ },
    189      1.28    bouyer 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8237R_SATA,
    190      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    191      1.28    bouyer 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8251_SATA,
    192      1.28    bouyer 	    AHCI_QUIRK_BADPMP },
    193      1.31      matt 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_01,
    194      1.31      matt 	    AHCI_PCI_QUIRK_FORCE },
    195      1.31      matt 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_02,
    196      1.31      matt 	    AHCI_PCI_QUIRK_FORCE },
    197      1.31      matt 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_11,
    198      1.31      matt 	    AHCI_PCI_QUIRK_FORCE },
    199      1.31      matt 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_12,
    200  1.68.2.2    martin 	    AHCI_PCI_QUIRK_FORCE },
    201      1.47  jdolecek 	{ PCI_VENDOR_AMD, PCI_PRODUCT_AMD_HUDSON_SATA,
    202      1.47  jdolecek 	    AHCI_PCI_QUIRK_FORCE },
    203      1.59       rin 	{ PCI_VENDOR_AMD, PCI_PRODUCT_AMD_HUDSON_SATA_AHCI,
    204      1.59       rin 	    AHCI_QUIRK_BADPMP },
    205      1.54  jdolecek 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JI_SATA_AHCI,
    206      1.52  jdolecek 	    AHCI_QUIRK_BADPMP },
    207      1.12     dillo };
    208      1.12     dillo 
    209       1.2  jmcneill struct ahci_pci_softc {
    210       1.9      cube 	struct ahci_softc ah_sc;
    211       1.2  jmcneill 	pci_chipset_tag_t sc_pc;
    212       1.2  jmcneill 	pcitag_t sc_pcitag;
    213      1.39  jdolecek 	pci_intr_handle_t *sc_pihp;
    214      1.50  jdolecek 	int sc_nintr;
    215      1.50  jdolecek 	void **sc_ih;
    216       1.2  jmcneill };
    217       1.2  jmcneill 
    218      1.28    bouyer static int  ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t);
    219       1.9      cube static int  ahci_pci_match(device_t, cfdata_t, void *);
    220       1.9      cube static void ahci_pci_attach(device_t, device_t, void *);
    221      1.20  jakllsch static int  ahci_pci_detach(device_t, int);
    222      1.41  jdolecek static void ahci_pci_childdetached(device_t, device_t);
    223      1.19    dyoung static bool ahci_pci_resume(device_t, const pmf_qual_t *);
    224       1.2  jmcneill 
    225       1.1    bouyer 
    226      1.41  jdolecek CFATTACH_DECL3_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
    227      1.41  jdolecek     ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL,
    228      1.41  jdolecek     NULL, ahci_pci_childdetached, DVF_DETACH_SHUTDOWN);
    229      1.20  jakllsch 
    230      1.46     skrll #define	AHCI_PCI_ABAR_CAVIUM	0x10
    231      1.46     skrll 
    232      1.28    bouyer static int
    233      1.28    bouyer ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product)
    234      1.20  jakllsch {
    235      1.20  jakllsch 	int i;
    236      1.20  jakllsch 
    237      1.20  jakllsch 	for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
    238      1.20  jakllsch 		if (vendor == ahci_pci_quirks[i].vendor &&
    239      1.20  jakllsch 		    product == ahci_pci_quirks[i].product)
    240      1.28    bouyer 			return ahci_pci_quirks[i].quirks;
    241      1.28    bouyer 	return 0;
    242      1.20  jakllsch }
    243       1.1    bouyer 
    244       1.1    bouyer static int
    245      1.46     skrll ahci_pci_abar(struct pci_attach_args *pa)
    246      1.46     skrll {
    247      1.46     skrll 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CAVIUM) {
    248      1.46     skrll 		if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_AHCI ||
    249      1.46     skrll 		    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_RAID) {
    250      1.46     skrll 			return AHCI_PCI_ABAR_CAVIUM;
    251      1.46     skrll 		}
    252      1.46     skrll 	}
    253      1.46     skrll 
    254      1.46     skrll 	return AHCI_PCI_ABAR;
    255      1.46     skrll }
    256      1.46     skrll 
    257      1.46     skrll 
    258      1.46     skrll static int
    259       1.9      cube ahci_pci_match(device_t parent, cfdata_t match, void *aux)
    260       1.1    bouyer {
    261       1.1    bouyer 	struct pci_attach_args *pa = aux;
    262       1.1    bouyer 	bus_space_tag_t regt;
    263       1.1    bouyer 	bus_space_handle_t regh;
    264       1.1    bouyer 	bus_size_t size;
    265       1.1    bouyer 	int ret = 0;
    266      1.20  jakllsch 	bool force;
    267      1.12     dillo 
    268      1.28    bouyer 	force = ((ahci_pci_has_quirk( PCI_VENDOR(pa->pa_id),
    269      1.28    bouyer 	    PCI_PRODUCT(pa->pa_id)) & AHCI_PCI_QUIRK_FORCE) != 0);
    270       1.1    bouyer 
    271      1.12     dillo 	/* if wrong class and not forced by quirks, don't match */
    272      1.12     dillo 	if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
    273      1.12     dillo 	    ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
    274      1.12     dillo 	     PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
    275      1.12     dillo 	     PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
    276      1.20  jakllsch 	    (force == false))
    277      1.12     dillo 		return 0;
    278      1.12     dillo 
    279      1.46     skrll 	int bar = ahci_pci_abar(pa);
    280      1.46     skrll 	pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar);
    281      1.46     skrll 	if (pci_mapreg_map(pa, bar, memtype, 0, &regt, &regh, NULL, &size) != 0)
    282      1.12     dillo 		return 0;
    283      1.12     dillo 
    284      1.12     dillo 	if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
    285       1.3   xtraeme 	     PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
    286      1.20  jakllsch 	    (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) ||
    287      1.20  jakllsch 	    (force == true))
    288      1.12     dillo 		ret = 3;
    289       1.1    bouyer 
    290      1.12     dillo 	bus_space_unmap(regt, regh, size);
    291       1.5   jnemeth 	return ret;
    292       1.1    bouyer }
    293       1.1    bouyer 
    294      1.50  jdolecek static int
    295      1.50  jdolecek ahci_pci_intr_establish(struct ahci_softc *sc, int port)
    296      1.50  jdolecek {
    297      1.50  jdolecek 	struct ahci_pci_softc *psc = (struct ahci_pci_softc *)sc;
    298      1.50  jdolecek 	device_t self = sc->sc_atac.atac_dev;
    299      1.50  jdolecek 	char intrbuf[PCI_INTRSTR_LEN];
    300      1.50  jdolecek 	char intr_xname[INTRDEVNAMEBUF];
    301      1.50  jdolecek 	const char *intrstr;
    302      1.50  jdolecek 	int vec;
    303      1.50  jdolecek 	int (*intr_handler)(void *);
    304      1.50  jdolecek 	void *intr_arg;
    305      1.50  jdolecek 
    306      1.50  jdolecek 	KASSERT(psc->sc_pihp != NULL);
    307      1.50  jdolecek 	KASSERT(psc->sc_nintr > 0);
    308      1.50  jdolecek 
    309      1.50  jdolecek 	snprintf(intr_xname, sizeof(intr_xname), "%s", device_xname(self));
    310      1.50  jdolecek 
    311      1.50  jdolecek 	if (psc->sc_nintr == 1 || sc->sc_ghc_mrsm) {
    312      1.50  jdolecek 		/* Only one interrupt, established on vector 0 */
    313      1.50  jdolecek 		intr_handler = ahci_intr;
    314      1.50  jdolecek 		intr_arg = sc;
    315      1.50  jdolecek 		vec = 0;
    316      1.50  jdolecek 
    317      1.50  jdolecek 		if (psc->sc_ih[vec] != NULL) {
    318      1.50  jdolecek 			/* Already established, nothing more to do */
    319      1.50  jdolecek 			goto out;
    320      1.50  jdolecek 		}
    321      1.50  jdolecek 
    322      1.50  jdolecek 	} else {
    323      1.50  jdolecek 		/*
    324      1.50  jdolecek 		 * Theoretically AHCI device can have less MSI/MSI-X vectors
    325      1.50  jdolecek 		 * than supported ports. Hardware is allowed to revert
    326      1.50  jdolecek 		 * to single message MSI, but not required to do so.
    327      1.50  jdolecek 		 * So handle the case when it did not revert to single MSI.
    328      1.50  jdolecek 		 * In this case last available interrupt vector is used
    329      1.50  jdolecek 		 * for port == max vector, and all further ports.
    330      1.50  jdolecek 		 * This last vector must use the general interrupt handler,
    331      1.50  jdolecek 		 * since it needs to be able to handle several ports.
    332      1.50  jdolecek 		 * NOTE: such case was never actually observed yet
    333      1.50  jdolecek 		 */
    334      1.50  jdolecek 		if (sc->sc_atac.atac_nchannels > psc->sc_nintr
    335      1.50  jdolecek 		    && port >= (psc->sc_nintr - 1)) {
    336      1.50  jdolecek 			intr_handler = ahci_intr;
    337      1.50  jdolecek 			intr_arg = sc;
    338      1.50  jdolecek 			vec = psc->sc_nintr - 1;
    339      1.50  jdolecek 
    340      1.50  jdolecek 			if (psc->sc_ih[vec] != NULL) {
    341      1.50  jdolecek 				/* Already established, nothing more to do */
    342      1.50  jdolecek 				goto out;
    343      1.50  jdolecek 			}
    344      1.50  jdolecek 
    345      1.50  jdolecek 			if (port == vec) {
    346      1.50  jdolecek 				/* Print error once */
    347      1.50  jdolecek 				aprint_error_dev(self,
    348      1.65    andvar 				    "port %d independent interrupt vector not "
    349      1.50  jdolecek 				    "available, sharing with further ports",
    350      1.50  jdolecek 				    port);
    351      1.50  jdolecek 			}
    352      1.50  jdolecek 		} else {
    353      1.50  jdolecek 			/* Vector according to port */
    354      1.50  jdolecek 			KASSERT(port < psc->sc_nintr);
    355      1.50  jdolecek 			KASSERT(psc->sc_ih[port] == NULL);
    356      1.50  jdolecek 			intr_handler = ahci_intr_port;
    357      1.50  jdolecek 			intr_arg = &sc->sc_channels[port];
    358      1.50  jdolecek 			vec = port;
    359      1.50  jdolecek 
    360      1.50  jdolecek 			snprintf(intr_xname, sizeof(intr_xname), "%s port%d",
    361      1.50  jdolecek 			    device_xname(self), port);
    362      1.50  jdolecek 		}
    363      1.50  jdolecek 	}
    364      1.50  jdolecek 
    365      1.50  jdolecek 	intrstr = pci_intr_string(psc->sc_pc, psc->sc_pihp[vec], intrbuf,
    366      1.50  jdolecek 	    sizeof(intrbuf));
    367      1.50  jdolecek 	psc->sc_ih[vec] = pci_intr_establish_xname(psc->sc_pc,
    368      1.50  jdolecek 	    psc->sc_pihp[vec], IPL_BIO, intr_handler, intr_arg, intr_xname);
    369      1.60     skrll 	if (psc->sc_ih[vec] == NULL) {
    370      1.50  jdolecek 		aprint_error_dev(self, "couldn't establish interrupt");
    371      1.50  jdolecek 		if (intrstr != NULL)
    372      1.50  jdolecek 			aprint_error(" at %s", intrstr);
    373      1.50  jdolecek 		aprint_error("\n");
    374      1.50  jdolecek 		goto fail;
    375      1.50  jdolecek 	}
    376      1.50  jdolecek 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    377      1.50  jdolecek 
    378      1.50  jdolecek out:
    379      1.50  jdolecek 	return 0;
    380      1.50  jdolecek 
    381      1.50  jdolecek fail:
    382      1.50  jdolecek 	return EAGAIN;
    383      1.50  jdolecek }
    384      1.50  jdolecek 
    385       1.1    bouyer static void
    386       1.9      cube ahci_pci_attach(device_t parent, device_t self, void *aux)
    387       1.1    bouyer {
    388       1.1    bouyer 	struct pci_attach_args *pa = aux;
    389       1.9      cube 	struct ahci_pci_softc *psc = device_private(self);
    390       1.2  jmcneill 	struct ahci_softc *sc = &psc->ah_sc;
    391      1.21  jakllsch 	bool ahci_cap_64bit;
    392      1.21  jakllsch 	bool ahci_bad_64bit;
    393      1.56       tnn 	pcireg_t reg;
    394       1.1    bouyer 
    395      1.11      cube 	sc->sc_atac.atac_dev = self;
    396      1.10      cube 
    397      1.46     skrll 	int bar = ahci_pci_abar(pa);
    398      1.46     skrll 	pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar);
    399      1.46     skrll 	if (pci_mapreg_map(pa, bar, memtype, 0, &sc->sc_ahcit, &sc->sc_ahcih,
    400      1.46     skrll 	    NULL, &sc->sc_ahcis) != 0) {
    401       1.9      cube 		aprint_error_dev(self, "can't map ahci registers\n");
    402       1.1    bouyer 		return;
    403       1.1    bouyer 	}
    404       1.2  jmcneill 	psc->sc_pc = pa->pa_pc;
    405       1.2  jmcneill 	psc->sc_pcitag = pa->pa_tag;
    406       1.2  jmcneill 
    407      1.27  drochner 	pci_aprint_devinfo(pa, "AHCI disk controller");
    408      1.44     skrll 
    409      1.49  jdolecek 	int counts[PCI_INTR_TYPE_SIZE] = {
    410      1.49  jdolecek 		[PCI_INTR_TYPE_INTX] = 1,
    411      1.49  jdolecek 		[PCI_INTR_TYPE_MSI] = 1,
    412      1.50  jdolecek 		[PCI_INTR_TYPE_MSIX] = -1,
    413      1.49  jdolecek 	};
    414      1.49  jdolecek 
    415      1.44     skrll 	/* Allocate and establish the interrupt. */
    416      1.50  jdolecek 	if (pci_intr_alloc(pa, &psc->sc_pihp, counts, PCI_INTR_TYPE_MSIX)) {
    417      1.44     skrll 		aprint_error_dev(self, "can't allocate handler\n");
    418      1.44     skrll 		goto fail;
    419       1.1    bouyer 	}
    420      1.44     skrll 
    421      1.50  jdolecek 	psc->sc_nintr = counts[pci_intr_type(pa->pa_pc, psc->sc_pihp[0])];
    422      1.50  jdolecek 	psc->sc_ih = kmem_zalloc(sizeof(void *) * psc->sc_nintr, KM_SLEEP);
    423      1.50  jdolecek 	sc->sc_intr_establish = ahci_pci_intr_establish;
    424      1.21  jakllsch 
    425       1.1    bouyer 	sc->sc_dmat = pa->pa_dmat;
    426       1.3   xtraeme 
    427      1.30    bouyer 	sc->sc_ahci_quirks = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
    428      1.28    bouyer 					    PCI_PRODUCT(pa->pa_id));
    429      1.28    bouyer 
    430      1.21  jakllsch 	ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0;
    431      1.30    bouyer 	ahci_bad_64bit = ((sc->sc_ahci_quirks & AHCI_PCI_QUIRK_BAD64) != 0);
    432      1.21  jakllsch 
    433      1.21  jakllsch 	if (pci_dma64_available(pa) && ahci_cap_64bit) {
    434      1.21  jakllsch 		if (!ahci_bad_64bit)
    435      1.21  jakllsch 			sc->sc_dmat = pa->pa_dmat64;
    436      1.21  jakllsch 		aprint_verbose_dev(self, "64-bit DMA%s\n",
    437      1.21  jakllsch 		    (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : "");
    438      1.21  jakllsch 	}
    439      1.21  jakllsch 
    440       1.6   mlelstv 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
    441       1.7   mlelstv 		AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
    442       1.3   xtraeme 		sc->sc_atac_capflags = ATAC_CAP_RAID;
    443       1.6   mlelstv 	} else {
    444       1.7   mlelstv 		AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
    445       1.6   mlelstv 	}
    446       1.3   xtraeme 
    447      1.56       tnn 	reg = pci_conf_read(psc->sc_pc, psc->sc_pcitag, PCI_COMMAND_STATUS_REG);
    448      1.56       tnn 	reg |= (PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE);
    449      1.56       tnn 	pci_conf_write(psc->sc_pc, psc->sc_pcitag, PCI_COMMAND_STATUS_REG, reg);
    450      1.56       tnn 
    451       1.1    bouyer 	ahci_attach(sc);
    452       1.2  jmcneill 
    453       1.2  jmcneill 	if (!pmf_device_register(self, NULL, ahci_pci_resume))
    454       1.2  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    455      1.44     skrll 
    456      1.44     skrll 	return;
    457      1.44     skrll fail:
    458      1.44     skrll 	if (psc->sc_pihp != NULL) {
    459      1.50  jdolecek 		pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr);
    460      1.44     skrll 		psc->sc_pihp = NULL;
    461      1.44     skrll 	}
    462      1.44     skrll 	if (sc->sc_ahcis) {
    463      1.44     skrll 		bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
    464      1.44     skrll 		sc->sc_ahcis = 0;
    465      1.44     skrll 	}
    466      1.44     skrll 
    467      1.44     skrll 	return;
    468      1.44     skrll 
    469       1.2  jmcneill }
    470       1.2  jmcneill 
    471      1.41  jdolecek static void
    472      1.41  jdolecek ahci_pci_childdetached(device_t dv, device_t child)
    473      1.41  jdolecek {
    474      1.41  jdolecek 	struct ahci_pci_softc *psc = device_private(dv);
    475      1.41  jdolecek 	struct ahci_softc *sc = &psc->ah_sc;
    476      1.41  jdolecek 
    477      1.41  jdolecek 	ahci_childdetached(sc, child);
    478      1.41  jdolecek }
    479      1.41  jdolecek 
    480      1.20  jakllsch static int
    481      1.20  jakllsch ahci_pci_detach(device_t dv, int flags)
    482      1.20  jakllsch {
    483      1.20  jakllsch 	struct ahci_pci_softc *psc;
    484      1.20  jakllsch 	struct ahci_softc *sc;
    485      1.20  jakllsch 	int rv;
    486      1.20  jakllsch 
    487      1.20  jakllsch 	psc = device_private(dv);
    488      1.20  jakllsch 	sc = &psc->ah_sc;
    489      1.20  jakllsch 
    490      1.20  jakllsch 	if ((rv = ahci_detach(sc, flags)))
    491      1.20  jakllsch 		return rv;
    492      1.20  jakllsch 
    493      1.24    dyoung 	pmf_device_deregister(dv);
    494      1.24    dyoung 
    495      1.40  jdolecek 	if (psc->sc_ih != NULL) {
    496      1.50  jdolecek 		for (int intr = 0; intr < psc->sc_nintr; intr++) {
    497      1.50  jdolecek 			if (psc->sc_ih[intr] != NULL) {
    498      1.50  jdolecek 				pci_intr_disestablish(psc->sc_pc,
    499      1.50  jdolecek 				    psc->sc_ih[intr]);
    500      1.50  jdolecek 				psc->sc_ih[intr] = NULL;
    501      1.50  jdolecek 			}
    502      1.50  jdolecek 		}
    503      1.50  jdolecek 
    504      1.50  jdolecek 		kmem_free(psc->sc_ih, sizeof(void *) * psc->sc_nintr);
    505      1.40  jdolecek 		psc->sc_ih = NULL;
    506      1.40  jdolecek 	}
    507      1.40  jdolecek 
    508      1.39  jdolecek 	if (psc->sc_pihp != NULL) {
    509      1.50  jdolecek 		pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr);
    510      1.39  jdolecek 		psc->sc_pihp = NULL;
    511      1.39  jdolecek 	}
    512      1.39  jdolecek 
    513      1.20  jakllsch 	bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
    514      1.20  jakllsch 
    515      1.20  jakllsch 	return 0;
    516      1.20  jakllsch }
    517      1.20  jakllsch 
    518       1.2  jmcneill static bool
    519      1.19    dyoung ahci_pci_resume(device_t dv, const pmf_qual_t *qual)
    520       1.2  jmcneill {
    521       1.2  jmcneill 	struct ahci_pci_softc *psc = device_private(dv);
    522       1.2  jmcneill 	struct ahci_softc *sc = &psc->ah_sc;
    523       1.2  jmcneill 	int s;
    524       1.2  jmcneill 
    525       1.2  jmcneill 	s = splbio();
    526      1.20  jakllsch 	ahci_resume(sc);
    527       1.2  jmcneill 	splx(s);
    528       1.2  jmcneill 
    529       1.2  jmcneill 	return true;
    530       1.1    bouyer }
    531