ahcisata_pci.c revision 1.16 1 /* $NetBSD: ahcisata_pci.c,v 1.16 2009/08/19 16:31:28 pgoyette Exp $ */
2
3 /*
4 * Copyright (c) 2006 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 * must display the following acknowledgement:
16 * This product includes software developed by Manuel Bouyer.
17 * 4. The name of the author may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 */
32
33 #include <sys/cdefs.h>
34 __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.16 2009/08/19 16:31:28 pgoyette Exp $");
35
36 #include <sys/types.h>
37 #include <sys/malloc.h>
38 #include <sys/param.h>
39 #include <sys/kernel.h>
40 #include <sys/systm.h>
41 #include <sys/disklabel.h>
42 #include <sys/pmf.h>
43
44 #include <uvm/uvm_extern.h>
45
46 #include <dev/pci/pcivar.h>
47 #include <dev/pci/pcidevs.h>
48 #include <dev/pci/pciidereg.h>
49 #include <dev/pci/pciidevar.h>
50 #include <dev/ic/ahcisatavar.h>
51
52 #define AHCI_PCI_QUIRK_FORCE 1 /* force attach */
53
54 static const struct pci_quirkdata ahci_pci_quirks[] = {
55 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
56 AHCI_PCI_QUIRK_FORCE },
57 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
58 AHCI_PCI_QUIRK_FORCE },
59 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
60 AHCI_PCI_QUIRK_FORCE },
61 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
62 AHCI_PCI_QUIRK_FORCE },
63 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
64 AHCI_PCI_QUIRK_FORCE },
65 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
66 AHCI_PCI_QUIRK_FORCE },
67 { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
68 AHCI_PCI_QUIRK_FORCE },
69 };
70
71 struct ahci_pci_softc {
72 struct ahci_softc ah_sc;
73 pci_chipset_tag_t sc_pc;
74 pcitag_t sc_pcitag;
75 };
76
77
78 static int ahci_pci_match(device_t, cfdata_t, void *);
79 static void ahci_pci_attach(device_t, device_t, void *);
80 const struct pci_quirkdata *ahci_pci_lookup_quirkdata(pci_vendor_id_t,
81 pci_product_id_t);
82 static bool ahci_pci_resume(device_t PMF_FN_PROTO);
83
84
85 CFATTACH_DECL_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
86 ahci_pci_match, ahci_pci_attach, NULL, NULL);
87
88 static int
89 ahci_pci_match(device_t parent, cfdata_t match, void *aux)
90 {
91 struct pci_attach_args *pa = aux;
92 bus_space_tag_t regt;
93 bus_space_handle_t regh;
94 bus_size_t size;
95 int ret = 0;
96 const struct pci_quirkdata *quirks;
97
98 quirks = ahci_pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
99 PCI_PRODUCT(pa->pa_id));
100
101 /* if wrong class and not forced by quirks, don't match */
102 if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
103 ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
104 PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
105 PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
106 (quirks == NULL || (quirks->quirks & AHCI_PCI_QUIRK_FORCE) == 0))
107 return 0;
108
109 if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
110 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
111 ®t, ®h, NULL, &size) != 0)
112 return 0;
113
114 if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
115 PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
116 (quirks && quirks->quirks & AHCI_PCI_QUIRK_FORCE) ||
117 (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE))
118 ret = 3;
119
120 bus_space_unmap(regt, regh, size);
121 return ret;
122 }
123
124 static void
125 ahci_pci_attach(device_t parent, device_t self, void *aux)
126 {
127 struct pci_attach_args *pa = aux;
128 struct ahci_pci_softc *psc = device_private(self);
129 struct ahci_softc *sc = &psc->ah_sc;
130 bus_size_t size;
131 char devinfo[256];
132 const char *intrstr;
133 pci_intr_handle_t intrhandle;
134 void *ih;
135
136 sc->sc_atac.atac_dev = self;
137
138 if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
139 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
140 &sc->sc_ahcit, &sc->sc_ahcih, NULL, &size) != 0) {
141 aprint_error_dev(self, "can't map ahci registers\n");
142 return;
143 }
144 psc->sc_pc = pa->pa_pc;
145 psc->sc_pcitag = pa->pa_tag;
146
147 pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
148 aprint_naive(": AHCI disk controller\n");
149 aprint_normal(": %s\n", devinfo);
150
151 if (pci_intr_map(pa, &intrhandle) != 0) {
152 aprint_error("%s: couldn't map interrupt\n", AHCINAME(sc));
153 return;
154 }
155 intrstr = pci_intr_string(pa->pa_pc, intrhandle);
156 ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO, ahci_intr, sc);
157 if (ih == NULL) {
158 aprint_error("%s: couldn't establish interrupt", AHCINAME(sc));
159 return;
160 }
161 aprint_normal("%s: interrupting at %s\n", AHCINAME(sc),
162 intrstr ? intrstr : "unknown interrupt");
163 sc->sc_dmat = pa->pa_dmat;
164
165 if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
166 AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
167 sc->sc_atac_capflags = ATAC_CAP_RAID;
168 } else {
169 AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
170 }
171
172 ahci_attach(sc);
173
174 if (!pmf_device_register(self, NULL, ahci_pci_resume))
175 aprint_error_dev(self, "couldn't establish power handler\n");
176 }
177
178 static bool
179 ahci_pci_resume(device_t dv PMF_FN_ARGS)
180 {
181 struct ahci_pci_softc *psc = device_private(dv);
182 struct ahci_softc *sc = &psc->ah_sc;
183 int s;
184
185 s = splbio();
186 ahci_reset(sc);
187 ahci_setup_ports(sc);
188 ahci_reprobe_drives(sc);
189 ahci_enable_intrs(sc);
190 splx(s);
191
192 return true;
193 }
194
195 const struct pci_quirkdata *
196 ahci_pci_lookup_quirkdata(pci_vendor_id_t vendor, pci_product_id_t product)
197 {
198 int i;
199
200 for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
201 if (vendor == ahci_pci_quirks[i].vendor &&
202 product == ahci_pci_quirks[i].product)
203 return (&ahci_pci_quirks[i]);
204 return (NULL);
205 }
206