Home | History | Annotate | Line # | Download | only in pci
ahcisata_pci.c revision 1.24
      1 /*	$NetBSD: ahcisata_pci.c,v 1.24 2011/04/03 20:05:30 dyoung Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2006 Manuel Bouyer.
      5  *
      6  * Redistribution and use in source and binary forms, with or without
      7  * modification, are permitted provided that the following conditions
      8  * are met:
      9  * 1. Redistributions of source code must retain the above copyright
     10  *    notice, this list of conditions and the following disclaimer.
     11  * 2. Redistributions in binary form must reproduce the above copyright
     12  *    notice, this list of conditions and the following disclaimer in the
     13  *    documentation and/or other materials provided with the distribution.
     14  *
     15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25  *
     26  */
     27 
     28 #include <sys/cdefs.h>
     29 __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.24 2011/04/03 20:05:30 dyoung Exp $");
     30 
     31 #include <sys/types.h>
     32 #include <sys/malloc.h>
     33 #include <sys/param.h>
     34 #include <sys/kernel.h>
     35 #include <sys/systm.h>
     36 #include <sys/disklabel.h>
     37 #include <sys/pmf.h>
     38 
     39 #include <dev/pci/pcivar.h>
     40 #include <dev/pci/pcidevs.h>
     41 #include <dev/pci/pciidereg.h>
     42 #include <dev/pci/pciidevar.h>
     43 #include <dev/ic/ahcisatavar.h>
     44 
     45 struct ahci_pci_quirk {
     46 	pci_vendor_id_t  vendor;	/* Vendor ID */
     47 	pci_product_id_t product;	/* Product ID */
     48 	int              quirks;	/* quirks; see below */
     49 };
     50 
     51 #define AHCI_PCI_QUIRK_FORCE	__BIT(0)	/* force attach */
     52 #define AHCI_PCI_QUIRK_BAD64	__BIT(1)	/* broken 64-bit DMA */
     53 
     54 static const struct ahci_pci_quirk ahci_pci_quirks[] = {
     55 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
     56 	    AHCI_PCI_QUIRK_FORCE },
     57 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
     58 	    AHCI_PCI_QUIRK_FORCE },
     59 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
     60 	    AHCI_PCI_QUIRK_FORCE },
     61 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
     62 	    AHCI_PCI_QUIRK_FORCE },
     63 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
     64 	    AHCI_PCI_QUIRK_FORCE },
     65 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
     66 	    AHCI_PCI_QUIRK_FORCE },
     67 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1,
     68 	    AHCI_PCI_QUIRK_FORCE },
     69 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2,
     70 	    AHCI_PCI_QUIRK_FORCE },
     71 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3,
     72 	    AHCI_PCI_QUIRK_FORCE },
     73 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4,
     74 	    AHCI_PCI_QUIRK_FORCE },
     75 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5,
     76 	    AHCI_PCI_QUIRK_FORCE },
     77 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6,
     78 	    AHCI_PCI_QUIRK_FORCE },
     79 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7,
     80 	    AHCI_PCI_QUIRK_FORCE },
     81 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8,
     82 	    AHCI_PCI_QUIRK_FORCE },
     83 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9,
     84 	    AHCI_PCI_QUIRK_FORCE },
     85 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10,
     86 	    AHCI_PCI_QUIRK_FORCE },
     87 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11,
     88 	    AHCI_PCI_QUIRK_FORCE },
     89 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12,
     90 	    AHCI_PCI_QUIRK_FORCE },
     91 	{ PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
     92 	    AHCI_PCI_QUIRK_FORCE },
     93 	/* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */
     94 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1,
     95 	    AHCI_PCI_QUIRK_BAD64 },
     96 };
     97 
     98 struct ahci_pci_softc {
     99 	struct ahci_softc ah_sc;
    100 	pci_chipset_tag_t sc_pc;
    101 	pcitag_t sc_pcitag;
    102 	void * sc_ih;
    103 };
    104 
    105 static bool ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t, int);
    106 static int  ahci_pci_match(device_t, cfdata_t, void *);
    107 static void ahci_pci_attach(device_t, device_t, void *);
    108 static int  ahci_pci_detach(device_t, int);
    109 static bool ahci_pci_resume(device_t, const pmf_qual_t *);
    110 
    111 
    112 CFATTACH_DECL_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
    113     ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL);
    114 
    115 static bool
    116 ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product, int quirk)
    117 {
    118 	int i;
    119 
    120 	for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
    121 		if (vendor == ahci_pci_quirks[i].vendor &&
    122 		    product == ahci_pci_quirks[i].product)
    123 			return (ahci_pci_quirks[i].quirks & quirk) != 0;
    124 	return false;
    125 }
    126 
    127 static int
    128 ahci_pci_match(device_t parent, cfdata_t match, void *aux)
    129 {
    130 	struct pci_attach_args *pa = aux;
    131 	bus_space_tag_t regt;
    132 	bus_space_handle_t regh;
    133 	bus_size_t size;
    134 	int ret = 0;
    135 	bool force;
    136 
    137 	force = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
    138 				   PCI_PRODUCT(pa->pa_id),
    139 				   AHCI_PCI_QUIRK_FORCE);
    140 
    141 	/* if wrong class and not forced by quirks, don't match */
    142 	if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
    143 	    ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
    144 	     PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
    145 	     PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
    146 	    (force == false))
    147 		return 0;
    148 
    149 	if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
    150 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    151 	    &regt, &regh, NULL, &size) != 0)
    152 		return 0;
    153 
    154 	if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
    155 	     PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
    156 	    (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) ||
    157 	    (force == true))
    158 		ret = 3;
    159 
    160 	bus_space_unmap(regt, regh, size);
    161 	return ret;
    162 }
    163 
    164 static void
    165 ahci_pci_attach(device_t parent, device_t self, void *aux)
    166 {
    167 	struct pci_attach_args *pa = aux;
    168 	struct ahci_pci_softc *psc = device_private(self);
    169 	struct ahci_softc *sc = &psc->ah_sc;
    170 	char devinfo[256];
    171 	const char *intrstr;
    172 	bool ahci_cap_64bit;
    173 	bool ahci_bad_64bit;
    174 	pci_intr_handle_t intrhandle;
    175 
    176 	sc->sc_atac.atac_dev = self;
    177 
    178 	if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
    179 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    180 	    &sc->sc_ahcit, &sc->sc_ahcih, NULL, &sc->sc_ahcis) != 0) {
    181 		aprint_error_dev(self, "can't map ahci registers\n");
    182 		return;
    183 	}
    184 	psc->sc_pc = pa->pa_pc;
    185 	psc->sc_pcitag = pa->pa_tag;
    186 
    187 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    188 	aprint_naive(": AHCI disk controller\n");
    189 	aprint_normal(": %s\n", devinfo);
    190 
    191 	if (pci_intr_map(pa, &intrhandle) != 0) {
    192 		aprint_error_dev(self, "couldn't map interrupt\n");
    193 		return;
    194 	}
    195 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    196 	psc->sc_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO, ahci_intr, sc);
    197 	if (psc->sc_ih == NULL) {
    198 		aprint_error_dev(self, "couldn't establish interrupt\n");
    199 		return;
    200 	}
    201 	aprint_normal_dev(self, "interrupting at %s\n",
    202 	    intrstr ? intrstr : "unknown interrupt");
    203 
    204 	sc->sc_dmat = pa->pa_dmat;
    205 
    206 	ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0;
    207 	ahci_bad_64bit = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
    208 					    PCI_PRODUCT(pa->pa_id),
    209 					    AHCI_PCI_QUIRK_BAD64);
    210 
    211 	if (pci_dma64_available(pa) && ahci_cap_64bit) {
    212 		if (!ahci_bad_64bit)
    213 			sc->sc_dmat = pa->pa_dmat64;
    214 		aprint_verbose_dev(self, "64-bit DMA%s\n",
    215 		    (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : "");
    216 	}
    217 
    218 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
    219 		AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
    220 		sc->sc_atac_capflags = ATAC_CAP_RAID;
    221 	} else {
    222 		AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
    223 	}
    224 
    225 	ahci_attach(sc);
    226 
    227 	if (!pmf_device_register(self, NULL, ahci_pci_resume))
    228 		aprint_error_dev(self, "couldn't establish power handler\n");
    229 }
    230 
    231 static int
    232 ahci_pci_detach(device_t dv, int flags)
    233 {
    234 	struct ahci_pci_softc *psc;
    235 	struct ahci_softc *sc;
    236 	int rv;
    237 
    238 	psc = device_private(dv);
    239 	sc = &psc->ah_sc;
    240 
    241 	if ((rv = ahci_detach(sc, flags)))
    242 		return rv;
    243 
    244 	pmf_device_deregister(dv);
    245 
    246 	if (psc->sc_ih != NULL)
    247 		pci_intr_disestablish(psc->sc_pc, psc->sc_ih);
    248 
    249 	bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
    250 
    251 	return 0;
    252 }
    253 
    254 static bool
    255 ahci_pci_resume(device_t dv, const pmf_qual_t *qual)
    256 {
    257 	struct ahci_pci_softc *psc = device_private(dv);
    258 	struct ahci_softc *sc = &psc->ah_sc;
    259 	int s;
    260 
    261 	s = splbio();
    262 	ahci_resume(sc);
    263 	splx(s);
    264 
    265 	return true;
    266 }
    267