ahcisata_pci.c revision 1.41 1 /* $NetBSD: ahcisata_pci.c,v 1.41 2018/10/24 19:38:00 jdolecek Exp $ */
2
3 /*
4 * Copyright (c) 2006 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 *
26 */
27
28 #include <sys/cdefs.h>
29 __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.41 2018/10/24 19:38:00 jdolecek Exp $");
30
31 #include <sys/types.h>
32 #include <sys/malloc.h>
33 #include <sys/param.h>
34 #include <sys/kernel.h>
35 #include <sys/systm.h>
36 #include <sys/disklabel.h>
37 #include <sys/pmf.h>
38
39 #include <dev/pci/pcivar.h>
40 #include <dev/pci/pcidevs.h>
41 #include <dev/pci/pciidereg.h>
42 #include <dev/pci/pciidevar.h>
43 #include <dev/ic/ahcisatavar.h>
44
45 struct ahci_pci_quirk {
46 pci_vendor_id_t vendor; /* Vendor ID */
47 pci_product_id_t product; /* Product ID */
48 int quirks; /* quirks; same as sc_ahci_quirks */
49 };
50
51 static const struct ahci_pci_quirk ahci_pci_quirks[] = {
52 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
53 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
54 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
55 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
56 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
57 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
58 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
59 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
60 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_1,
61 AHCI_QUIRK_BADPMP },
62 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_2,
63 AHCI_QUIRK_BADPMP },
64 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_3,
65 AHCI_QUIRK_BADPMP },
66 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_4,
67 AHCI_QUIRK_BADPMP },
68 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
69 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
70 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA2,
71 AHCI_QUIRK_BADPMP },
72 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA3,
73 AHCI_QUIRK_BADPMP },
74 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA4,
75 AHCI_QUIRK_BADPMP },
76 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_1,
77 AHCI_QUIRK_BADPMP },
78 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_2,
79 AHCI_QUIRK_BADPMP },
80 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_3,
81 AHCI_QUIRK_BADPMP },
82 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_4,
83 AHCI_QUIRK_BADPMP },
84 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_5,
85 AHCI_QUIRK_BADPMP },
86 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_6,
87 AHCI_QUIRK_BADPMP },
88 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_7,
89 AHCI_QUIRK_BADPMP },
90 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_8,
91 AHCI_QUIRK_BADPMP },
92 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
93 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
94 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_2,
95 AHCI_QUIRK_BADPMP },
96 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_3,
97 AHCI_QUIRK_BADPMP },
98 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_4,
99 AHCI_QUIRK_BADPMP },
100 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_5,
101 AHCI_QUIRK_BADPMP },
102 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_6,
103 AHCI_QUIRK_BADPMP },
104 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_7,
105 AHCI_QUIRK_BADPMP },
106 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_8,
107 AHCI_QUIRK_BADPMP },
108 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_9,
109 AHCI_QUIRK_BADPMP },
110 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_10,
111 AHCI_QUIRK_BADPMP },
112 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_11,
113 AHCI_QUIRK_BADPMP },
114 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_12,
115 AHCI_QUIRK_BADPMP },
116 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1,
117 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
118 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2,
119 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
120 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3,
121 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
122 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4,
123 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
124 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5,
125 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
126 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6,
127 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
128 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7,
129 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
130 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8,
131 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
132 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9,
133 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
134 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10,
135 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
136 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11,
137 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
138 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12,
139 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
140 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_1,
141 AHCI_QUIRK_BADPMP },
142 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_2,
143 AHCI_QUIRK_BADPMP },
144 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_3,
145 AHCI_QUIRK_BADPMP },
146 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_4,
147 AHCI_QUIRK_BADPMP },
148 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_5,
149 AHCI_QUIRK_BADPMP },
150 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_6,
151 AHCI_QUIRK_BADPMP },
152 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_7,
153 AHCI_QUIRK_BADPMP },
154 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_8,
155 AHCI_QUIRK_BADPMP },
156 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_9,
157 AHCI_QUIRK_BADPMP },
158 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_10,
159 AHCI_QUIRK_BADPMP },
160 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_11,
161 AHCI_QUIRK_BADPMP },
162 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_12,
163 AHCI_QUIRK_BADPMP },
164 { PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M5288,
165 AHCI_PCI_QUIRK_FORCE },
166 { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
167 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
168 { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6145,
169 AHCI_QUIRK_BADPMP },
170 { PCI_VENDOR_MARVELL2, PCI_PRODUCT_MARVELL2_88SE91XX,
171 AHCI_PCI_QUIRK_FORCE },
172 /* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */
173 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1,
174 AHCI_PCI_QUIRK_BAD64 | AHCI_QUIRK_BADPMPRESET },
175 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI,
176 AHCI_QUIRK_BADPMPRESET },
177 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID,
178 AHCI_QUIRK_BADPMPRESET },
179 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID5,
180 AHCI_QUIRK_BADPMPRESET },
181 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI2,
182 AHCI_QUIRK_BADPMPRESET },
183 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_STORAGE,
184 AHCI_QUIRK_BADPMPRESET },
185 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8237R_SATA,
186 AHCI_QUIRK_BADPMP },
187 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8251_SATA,
188 AHCI_QUIRK_BADPMP },
189 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_01,
190 AHCI_PCI_QUIRK_FORCE },
191 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_02,
192 AHCI_PCI_QUIRK_FORCE },
193 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_11,
194 AHCI_PCI_QUIRK_FORCE },
195 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_12,
196 AHCI_PCI_QUIRK_FORCE },
197 };
198
199 struct ahci_pci_softc {
200 struct ahci_softc ah_sc;
201 pci_chipset_tag_t sc_pc;
202 pcitag_t sc_pcitag;
203 pci_intr_handle_t *sc_pihp;
204 void *sc_ih;
205 };
206
207 static int ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t);
208 static int ahci_pci_match(device_t, cfdata_t, void *);
209 static void ahci_pci_attach(device_t, device_t, void *);
210 static int ahci_pci_detach(device_t, int);
211 static void ahci_pci_childdetached(device_t, device_t);
212 static bool ahci_pci_resume(device_t, const pmf_qual_t *);
213
214
215 CFATTACH_DECL3_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
216 ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL,
217 NULL, ahci_pci_childdetached, DVF_DETACH_SHUTDOWN);
218
219 static int
220 ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product)
221 {
222 int i;
223
224 for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
225 if (vendor == ahci_pci_quirks[i].vendor &&
226 product == ahci_pci_quirks[i].product)
227 return ahci_pci_quirks[i].quirks;
228 return 0;
229 }
230
231 static int
232 ahci_pci_match(device_t parent, cfdata_t match, void *aux)
233 {
234 struct pci_attach_args *pa = aux;
235 bus_space_tag_t regt;
236 bus_space_handle_t regh;
237 bus_size_t size;
238 int ret = 0;
239 bool force;
240
241 force = ((ahci_pci_has_quirk( PCI_VENDOR(pa->pa_id),
242 PCI_PRODUCT(pa->pa_id)) & AHCI_PCI_QUIRK_FORCE) != 0);
243
244 /* if wrong class and not forced by quirks, don't match */
245 if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
246 ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
247 PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
248 PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
249 (force == false))
250 return 0;
251
252 if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
253 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
254 ®t, ®h, NULL, &size) != 0)
255 return 0;
256
257 if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
258 PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
259 (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) ||
260 (force == true))
261 ret = 3;
262
263 bus_space_unmap(regt, regh, size);
264 return ret;
265 }
266
267 static void
268 ahci_pci_attach(device_t parent, device_t self, void *aux)
269 {
270 struct pci_attach_args *pa = aux;
271 struct ahci_pci_softc *psc = device_private(self);
272 struct ahci_softc *sc = &psc->ah_sc;
273 const char *intrstr;
274 bool ahci_cap_64bit;
275 bool ahci_bad_64bit;
276 char intrbuf[PCI_INTRSTR_LEN];
277
278 sc->sc_atac.atac_dev = self;
279
280 if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
281 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
282 &sc->sc_ahcit, &sc->sc_ahcih, NULL, &sc->sc_ahcis) != 0) {
283 aprint_error_dev(self, "can't map ahci registers\n");
284 return;
285 }
286 psc->sc_pc = pa->pa_pc;
287 psc->sc_pcitag = pa->pa_tag;
288
289 pci_aprint_devinfo(pa, "AHCI disk controller");
290
291 if (pci_intr_alloc(pa, &psc->sc_pihp, NULL, 0) != 0) {
292 aprint_error_dev(self, "couldn't map interrupt\n");
293 return;
294 }
295 intrstr = pci_intr_string(pa->pa_pc, psc->sc_pihp[0],
296 intrbuf, sizeof(intrbuf));
297 psc->sc_ih = pci_intr_establish_xname(pa->pa_pc, psc->sc_pihp[0],
298 IPL_BIO, ahci_intr, sc, device_xname(sc->sc_atac.atac_dev));
299 if (psc->sc_ih == NULL) {
300 aprint_error_dev(self, "couldn't establish interrupt\n");
301 return;
302 }
303 aprint_normal_dev(self, "interrupting at %s\n", intrstr);
304
305 sc->sc_dmat = pa->pa_dmat;
306
307 sc->sc_ahci_quirks = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
308 PCI_PRODUCT(pa->pa_id));
309
310 ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0;
311 ahci_bad_64bit = ((sc->sc_ahci_quirks & AHCI_PCI_QUIRK_BAD64) != 0);
312
313 if (pci_dma64_available(pa) && ahci_cap_64bit) {
314 if (!ahci_bad_64bit)
315 sc->sc_dmat = pa->pa_dmat64;
316 aprint_verbose_dev(self, "64-bit DMA%s\n",
317 (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : "");
318 }
319
320 if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
321 AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
322 sc->sc_atac_capflags = ATAC_CAP_RAID;
323 } else {
324 AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
325 }
326
327 ahci_attach(sc);
328
329 if (!pmf_device_register(self, NULL, ahci_pci_resume))
330 aprint_error_dev(self, "couldn't establish power handler\n");
331 }
332
333 static void
334 ahci_pci_childdetached(device_t dv, device_t child)
335 {
336 struct ahci_pci_softc *psc = device_private(dv);
337 struct ahci_softc *sc = &psc->ah_sc;
338
339 ahci_childdetached(sc, child);
340 }
341
342 static int
343 ahci_pci_detach(device_t dv, int flags)
344 {
345 struct ahci_pci_softc *psc;
346 struct ahci_softc *sc;
347 int rv;
348
349 psc = device_private(dv);
350 sc = &psc->ah_sc;
351
352 if ((rv = ahci_detach(sc, flags)))
353 return rv;
354
355 pmf_device_deregister(dv);
356
357 if (psc->sc_ih != NULL) {
358 pci_intr_disestablish(psc->sc_pc, psc->sc_ih);
359 psc->sc_ih = NULL;
360 }
361
362 if (psc->sc_pihp != NULL) {
363 pci_intr_release(psc->sc_pc, psc->sc_pihp, 1);
364 psc->sc_pihp = NULL;
365 }
366
367 bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
368
369 return 0;
370 }
371
372 static bool
373 ahci_pci_resume(device_t dv, const pmf_qual_t *qual)
374 {
375 struct ahci_pci_softc *psc = device_private(dv);
376 struct ahci_softc *sc = &psc->ah_sc;
377 int s;
378
379 s = splbio();
380 ahci_resume(sc);
381 splx(s);
382
383 return true;
384 }
385