Home | History | Annotate | Line # | Download | only in pci
ahcisata_pci.c revision 1.44
      1 /*	$NetBSD: ahcisata_pci.c,v 1.44 2018/11/20 12:23:01 skrll Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2006 Manuel Bouyer.
      5  *
      6  * Redistribution and use in source and binary forms, with or without
      7  * modification, are permitted provided that the following conditions
      8  * are met:
      9  * 1. Redistributions of source code must retain the above copyright
     10  *    notice, this list of conditions and the following disclaimer.
     11  * 2. Redistributions in binary form must reproduce the above copyright
     12  *    notice, this list of conditions and the following disclaimer in the
     13  *    documentation and/or other materials provided with the distribution.
     14  *
     15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25  *
     26  */
     27 
     28 #include <sys/cdefs.h>
     29 __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.44 2018/11/20 12:23:01 skrll Exp $");
     30 
     31 #ifdef _KERNEL_OPT
     32 #include "opt_ahcisata_pci.h"
     33 #endif
     34 
     35 #include <sys/types.h>
     36 #include <sys/malloc.h>
     37 #include <sys/param.h>
     38 #include <sys/kernel.h>
     39 #include <sys/systm.h>
     40 #include <sys/disklabel.h>
     41 #include <sys/pmf.h>
     42 
     43 #include <dev/pci/pcivar.h>
     44 #include <dev/pci/pcidevs.h>
     45 #include <dev/pci/pciidereg.h>
     46 #include <dev/pci/pciidevar.h>
     47 #include <dev/ic/ahcisatavar.h>
     48 
     49 struct ahci_pci_quirk {
     50 	pci_vendor_id_t  vendor;	/* Vendor ID */
     51 	pci_product_id_t product;	/* Product ID */
     52 	int              quirks;	/* quirks; same as sc_ahci_quirks */
     53 };
     54 
     55 static const struct ahci_pci_quirk ahci_pci_quirks[] = {
     56 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
     57 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     58 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
     59 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     60 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
     61 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     62 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
     63 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     64 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_1,
     65 	    AHCI_QUIRK_BADPMP },
     66 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_2,
     67 	    AHCI_QUIRK_BADPMP },
     68 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_3,
     69 	    AHCI_QUIRK_BADPMP },
     70 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_4,
     71 	    AHCI_QUIRK_BADPMP },
     72 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
     73 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     74 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA2,
     75 	    AHCI_QUIRK_BADPMP },
     76 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA3,
     77 	    AHCI_QUIRK_BADPMP },
     78 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA4,
     79 	     AHCI_QUIRK_BADPMP },
     80 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_1,
     81 	     AHCI_QUIRK_BADPMP },
     82 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_2,
     83 	     AHCI_QUIRK_BADPMP },
     84 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_3,
     85 	     AHCI_QUIRK_BADPMP },
     86 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_4,
     87 	     AHCI_QUIRK_BADPMP },
     88 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_5,
     89 	     AHCI_QUIRK_BADPMP },
     90 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_6,
     91 	     AHCI_QUIRK_BADPMP },
     92 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_7,
     93 	     AHCI_QUIRK_BADPMP },
     94 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_8,
     95 	     AHCI_QUIRK_BADPMP },
     96 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
     97 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
     98 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_2,
     99 	    AHCI_QUIRK_BADPMP },
    100 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_3,
    101 	    AHCI_QUIRK_BADPMP },
    102 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_4,
    103 	    AHCI_QUIRK_BADPMP },
    104 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_5,
    105 	    AHCI_QUIRK_BADPMP },
    106 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_6,
    107 	    AHCI_QUIRK_BADPMP },
    108 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_7,
    109 	    AHCI_QUIRK_BADPMP },
    110 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_8,
    111 	    AHCI_QUIRK_BADPMP },
    112 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_9,
    113 	    AHCI_QUIRK_BADPMP },
    114 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_10,
    115 	    AHCI_QUIRK_BADPMP },
    116 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_11,
    117 	    AHCI_QUIRK_BADPMP },
    118 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_12,
    119 	    AHCI_QUIRK_BADPMP },
    120 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1,
    121 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    122 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2,
    123 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    124 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3,
    125 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    126 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4,
    127 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    128 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5,
    129 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    130 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6,
    131 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    132 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7,
    133 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    134 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8,
    135 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    136 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9,
    137 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    138 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10,
    139 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    140 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11,
    141 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    142 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12,
    143 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    144 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_1,
    145 	    AHCI_QUIRK_BADPMP },
    146 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_2,
    147 	    AHCI_QUIRK_BADPMP },
    148 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_3,
    149 	    AHCI_QUIRK_BADPMP },
    150 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_4,
    151 	    AHCI_QUIRK_BADPMP },
    152 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_5,
    153 	    AHCI_QUIRK_BADPMP },
    154 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_6,
    155 	    AHCI_QUIRK_BADPMP },
    156 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_7,
    157 	    AHCI_QUIRK_BADPMP },
    158 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_8,
    159 	    AHCI_QUIRK_BADPMP },
    160 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_9,
    161 	    AHCI_QUIRK_BADPMP },
    162 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_10,
    163 	    AHCI_QUIRK_BADPMP },
    164 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_11,
    165 	    AHCI_QUIRK_BADPMP },
    166 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_12,
    167 	    AHCI_QUIRK_BADPMP },
    168 	{ PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M5288,
    169 	    AHCI_PCI_QUIRK_FORCE },
    170 	{ PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
    171 	    AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
    172 	{ PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6145,
    173 	    AHCI_QUIRK_BADPMP },
    174 	{ PCI_VENDOR_MARVELL2, PCI_PRODUCT_MARVELL2_88SE91XX,
    175 	    AHCI_PCI_QUIRK_FORCE },
    176 	/* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */
    177 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1,
    178 	    AHCI_PCI_QUIRK_BAD64 | AHCI_QUIRK_BADPMPRESET },
    179 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI,
    180 	    AHCI_QUIRK_BADPMPRESET },
    181 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID,
    182 	    AHCI_QUIRK_BADPMPRESET },
    183 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID5,
    184 	    AHCI_QUIRK_BADPMPRESET },
    185 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI2,
    186 	    AHCI_QUIRK_BADPMPRESET },
    187 	{ PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_STORAGE,
    188 	    AHCI_QUIRK_BADPMPRESET },
    189 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8237R_SATA,
    190 	    AHCI_QUIRK_BADPMP },
    191 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8251_SATA,
    192 	    AHCI_QUIRK_BADPMP },
    193 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_01,
    194 	    AHCI_PCI_QUIRK_FORCE },
    195 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_02,
    196 	    AHCI_PCI_QUIRK_FORCE },
    197 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_11,
    198 	    AHCI_PCI_QUIRK_FORCE },
    199 	{ PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_12,
    200 	    AHCI_PCI_QUIRK_FORCE },
    201 };
    202 
    203 struct ahci_pci_softc {
    204 	struct ahci_softc ah_sc;
    205 	pci_chipset_tag_t sc_pc;
    206 	pcitag_t sc_pcitag;
    207 	pci_intr_handle_t *sc_pihp;
    208 	void *sc_ih;
    209 };
    210 
    211 static int  ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t);
    212 static int  ahci_pci_match(device_t, cfdata_t, void *);
    213 static void ahci_pci_attach(device_t, device_t, void *);
    214 static int  ahci_pci_detach(device_t, int);
    215 static void ahci_pci_childdetached(device_t, device_t);
    216 static bool ahci_pci_resume(device_t, const pmf_qual_t *);
    217 
    218 
    219 CFATTACH_DECL3_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
    220     ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL,
    221     NULL, ahci_pci_childdetached, DVF_DETACH_SHUTDOWN);
    222 
    223 static int
    224 ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product)
    225 {
    226 	int i;
    227 
    228 	for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
    229 		if (vendor == ahci_pci_quirks[i].vendor &&
    230 		    product == ahci_pci_quirks[i].product)
    231 			return ahci_pci_quirks[i].quirks;
    232 	return 0;
    233 }
    234 
    235 static int
    236 ahci_pci_match(device_t parent, cfdata_t match, void *aux)
    237 {
    238 	struct pci_attach_args *pa = aux;
    239 	bus_space_tag_t regt;
    240 	bus_space_handle_t regh;
    241 	bus_size_t size;
    242 	int ret = 0;
    243 	bool force;
    244 
    245 	force = ((ahci_pci_has_quirk( PCI_VENDOR(pa->pa_id),
    246 	    PCI_PRODUCT(pa->pa_id)) & AHCI_PCI_QUIRK_FORCE) != 0);
    247 
    248 	/* if wrong class and not forced by quirks, don't match */
    249 	if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
    250 	    ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
    251 	     PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
    252 	     PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
    253 	    (force == false))
    254 		return 0;
    255 
    256 	if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
    257 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    258 	    &regt, &regh, NULL, &size) != 0)
    259 		return 0;
    260 
    261 	if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
    262 	     PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
    263 	    (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) ||
    264 	    (force == true))
    265 		ret = 3;
    266 
    267 	bus_space_unmap(regt, regh, size);
    268 	return ret;
    269 }
    270 
    271 static void
    272 ahci_pci_attach(device_t parent, device_t self, void *aux)
    273 {
    274 	struct pci_attach_args *pa = aux;
    275 	struct ahci_pci_softc *psc = device_private(self);
    276 	struct ahci_softc *sc = &psc->ah_sc;
    277 	const char *intrstr;
    278 	bool ahci_cap_64bit;
    279 	bool ahci_bad_64bit;
    280 	char intrbuf[PCI_INTRSTR_LEN];
    281 
    282 	sc->sc_atac.atac_dev = self;
    283 
    284 	if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
    285 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    286 	    &sc->sc_ahcit, &sc->sc_ahcih, NULL, &sc->sc_ahcis) != 0) {
    287 		aprint_error_dev(self, "can't map ahci registers\n");
    288 		return;
    289 	}
    290 	psc->sc_pc = pa->pa_pc;
    291 	psc->sc_pcitag = pa->pa_tag;
    292 
    293 	pci_aprint_devinfo(pa, "AHCI disk controller");
    294 
    295 
    296 	/* Allocation settings */
    297 	int counts[PCI_INTR_TYPE_SIZE] = {
    298 		[PCI_INTR_TYPE_INTX] = 1,
    299 #ifndef AHCISATA_DISABLE_MSI
    300 		[PCI_INTR_TYPE_MSI] = 1,
    301 #endif
    302 #ifndef AHCISATA_DISABLE_MSIX
    303 		[PCI_INTR_TYPE_MSIX] = 1,
    304 #endif
    305 	};
    306 
    307 alloc_retry:
    308 	/* Allocate and establish the interrupt. */
    309 	if (pci_intr_alloc(pa, &psc->sc_pihp, counts, PCI_INTR_TYPE_MSIX)) {
    310 		aprint_error_dev(self, "can't allocate handler\n");
    311 		goto fail;
    312 	}
    313 
    314 	intrstr = pci_intr_string(pa->pa_pc, psc->sc_pihp[0], intrbuf,
    315 	    sizeof(intrbuf));
    316 	psc->sc_ih = pci_intr_establish_xname(pa->pa_pc, psc->sc_pihp[0],
    317 	    IPL_BIO, ahci_intr, sc, device_xname(sc->sc_atac.atac_dev));
    318 	if (psc->sc_ih == NULL) {
    319 		const pci_intr_type_t intr_type = pci_intr_type(pa->pa_pc,
    320 		    psc->sc_pihp[0]);
    321 		pci_intr_release(pa->pa_pc, psc->sc_pihp, 1);
    322 		psc->sc_ih = NULL;
    323 		switch (intr_type) {
    324 #ifndef AHCISATA_DISABLE_MSIX
    325 		case PCI_INTR_TYPE_MSIX:
    326 			/* The next try is for MSI: Disable MSIX */
    327 			counts[PCI_INTR_TYPE_INTX] = 1;
    328 #ifndef AHCISATA_DISABLE_MSI
    329 			counts[PCI_INTR_TYPE_MSI] = 1;,
    330 #endif
    331 			counts[PCI_INTR_TYPE_MSIX] = 0;
    332 			goto alloc_retry;
    333 #endif
    334 #ifndef AHCISATA_DISABLE_MSI
    335 		case PCI_INTR_TYPE_MSI:
    336 			/* The next try is for INTx: Disable MSI */
    337 			counts[PCI_INTR_TYPE_MSI] = 0;
    338 			counts[PCI_INTR_TYPE_INTX] = 1;
    339 			goto alloc_retry;
    340 #endif
    341 		case PCI_INTR_TYPE_INTX:
    342 		default:
    343 			counts[PCI_INTR_TYPE_INTX] = 1;
    344 			aprint_error_dev(self, "couldn't establish interrupt");
    345 			if (intrstr != NULL)
    346 				aprint_error(" at %s", intrstr);
    347 			aprint_error("\n");
    348 			goto fail;
    349 		}
    350 	}
    351 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    352 
    353 	sc->sc_dmat = pa->pa_dmat;
    354 
    355 	sc->sc_ahci_quirks = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
    356 					    PCI_PRODUCT(pa->pa_id));
    357 
    358 	ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0;
    359 	ahci_bad_64bit = ((sc->sc_ahci_quirks & AHCI_PCI_QUIRK_BAD64) != 0);
    360 
    361 	if (pci_dma64_available(pa) && ahci_cap_64bit) {
    362 		if (!ahci_bad_64bit)
    363 			sc->sc_dmat = pa->pa_dmat64;
    364 		aprint_verbose_dev(self, "64-bit DMA%s\n",
    365 		    (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : "");
    366 	}
    367 
    368 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
    369 		AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
    370 		sc->sc_atac_capflags = ATAC_CAP_RAID;
    371 	} else {
    372 		AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
    373 	}
    374 
    375 	ahci_attach(sc);
    376 
    377 	if (!pmf_device_register(self, NULL, ahci_pci_resume))
    378 		aprint_error_dev(self, "couldn't establish power handler\n");
    379 
    380 	return;
    381 fail:
    382 	if (psc->sc_pihp != NULL) {
    383 		pci_intr_release(psc->sc_pc, psc->sc_pihp, 1);
    384 		psc->sc_pihp = NULL;
    385 	}
    386 	if (sc->sc_ahcis) {
    387 		bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
    388 		sc->sc_ahcis = 0;
    389 	}
    390 
    391 	return;
    392 
    393 }
    394 
    395 static void
    396 ahci_pci_childdetached(device_t dv, device_t child)
    397 {
    398 	struct ahci_pci_softc *psc = device_private(dv);
    399 	struct ahci_softc *sc = &psc->ah_sc;
    400 
    401 	ahci_childdetached(sc, child);
    402 }
    403 
    404 static int
    405 ahci_pci_detach(device_t dv, int flags)
    406 {
    407 	struct ahci_pci_softc *psc;
    408 	struct ahci_softc *sc;
    409 	int rv;
    410 
    411 	psc = device_private(dv);
    412 	sc = &psc->ah_sc;
    413 
    414 	if ((rv = ahci_detach(sc, flags)))
    415 		return rv;
    416 
    417 	pmf_device_deregister(dv);
    418 
    419 	if (psc->sc_ih != NULL) {
    420 		pci_intr_disestablish(psc->sc_pc, psc->sc_ih);
    421 		psc->sc_ih = NULL;
    422 	}
    423 
    424 	if (psc->sc_pihp != NULL) {
    425 		pci_intr_release(psc->sc_pc, psc->sc_pihp, 1);
    426 		psc->sc_pihp = NULL;
    427 	}
    428 
    429 	bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
    430 
    431 	return 0;
    432 }
    433 
    434 static bool
    435 ahci_pci_resume(device_t dv, const pmf_qual_t *qual)
    436 {
    437 	struct ahci_pci_softc *psc = device_private(dv);
    438 	struct ahci_softc *sc = &psc->ah_sc;
    439 	int s;
    440 
    441 	s = splbio();
    442 	ahci_resume(sc);
    443 	splx(s);
    444 
    445 	return true;
    446 }
    447