ahcisata_pci.c revision 1.52 1 /* $NetBSD: ahcisata_pci.c,v 1.52 2019/01/22 22:09:27 jdolecek Exp $ */
2
3 /*
4 * Copyright (c) 2006 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 *
26 */
27
28 #include <sys/cdefs.h>
29 __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.52 2019/01/22 22:09:27 jdolecek Exp $");
30
31 #ifdef _KERNEL_OPT
32 #include "opt_ahcisata_pci.h"
33 #endif
34
35 #include <sys/types.h>
36 #include <sys/kmem.h>
37 #include <sys/param.h>
38 #include <sys/kernel.h>
39 #include <sys/systm.h>
40 #include <sys/disklabel.h>
41 #include <sys/pmf.h>
42
43 #include <dev/pci/pcivar.h>
44 #include <dev/pci/pcidevs.h>
45 #include <dev/pci/pciidereg.h>
46 #include <dev/pci/pciidevar.h>
47 #include <dev/ic/ahcisatavar.h>
48
49 struct ahci_pci_quirk {
50 pci_vendor_id_t vendor; /* Vendor ID */
51 pci_product_id_t product; /* Product ID */
52 int quirks; /* quirks; same as sc_ahci_quirks */
53 };
54
55 static const struct ahci_pci_quirk ahci_pci_quirks[] = {
56 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA,
57 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
58 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2,
59 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
60 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3,
61 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
62 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4,
63 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
64 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_1,
65 AHCI_QUIRK_BADPMP },
66 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_2,
67 AHCI_QUIRK_BADPMP },
68 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_3,
69 AHCI_QUIRK_BADPMP },
70 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_4,
71 AHCI_QUIRK_BADPMP },
72 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA,
73 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
74 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA2,
75 AHCI_QUIRK_BADPMP },
76 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA3,
77 AHCI_QUIRK_BADPMP },
78 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA4,
79 AHCI_QUIRK_BADPMP },
80 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_1,
81 AHCI_QUIRK_BADPMP },
82 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_2,
83 AHCI_QUIRK_BADPMP },
84 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_3,
85 AHCI_QUIRK_BADPMP },
86 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_4,
87 AHCI_QUIRK_BADPMP },
88 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_5,
89 AHCI_QUIRK_BADPMP },
90 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_6,
91 AHCI_QUIRK_BADPMP },
92 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_7,
93 AHCI_QUIRK_BADPMP },
94 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_8,
95 AHCI_QUIRK_BADPMP },
96 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1,
97 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
98 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_2,
99 AHCI_QUIRK_BADPMP },
100 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_3,
101 AHCI_QUIRK_BADPMP },
102 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_4,
103 AHCI_QUIRK_BADPMP },
104 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_5,
105 AHCI_QUIRK_BADPMP },
106 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_6,
107 AHCI_QUIRK_BADPMP },
108 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_7,
109 AHCI_QUIRK_BADPMP },
110 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_8,
111 AHCI_QUIRK_BADPMP },
112 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_9,
113 AHCI_QUIRK_BADPMP },
114 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_10,
115 AHCI_QUIRK_BADPMP },
116 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_11,
117 AHCI_QUIRK_BADPMP },
118 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_12,
119 AHCI_QUIRK_BADPMP },
120 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1,
121 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
122 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2,
123 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
124 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3,
125 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
126 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4,
127 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
128 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5,
129 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
130 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6,
131 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
132 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7,
133 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
134 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8,
135 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
136 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9,
137 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
138 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10,
139 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
140 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11,
141 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
142 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12,
143 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
144 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_1,
145 AHCI_QUIRK_BADPMP },
146 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_2,
147 AHCI_QUIRK_BADPMP },
148 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_3,
149 AHCI_QUIRK_BADPMP },
150 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_4,
151 AHCI_QUIRK_BADPMP },
152 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_5,
153 AHCI_QUIRK_BADPMP },
154 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_6,
155 AHCI_QUIRK_BADPMP },
156 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_7,
157 AHCI_QUIRK_BADPMP },
158 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_8,
159 AHCI_QUIRK_BADPMP },
160 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_9,
161 AHCI_QUIRK_BADPMP },
162 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_10,
163 AHCI_QUIRK_BADPMP },
164 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_11,
165 AHCI_QUIRK_BADPMP },
166 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_12,
167 AHCI_QUIRK_BADPMP },
168 { PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M5288,
169 AHCI_PCI_QUIRK_FORCE },
170 { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121,
171 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP },
172 { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6145,
173 AHCI_QUIRK_BADPMP },
174 { PCI_VENDOR_MARVELL2, PCI_PRODUCT_MARVELL2_88SE91XX,
175 AHCI_PCI_QUIRK_FORCE },
176 /* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */
177 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1,
178 AHCI_PCI_QUIRK_BAD64 | AHCI_QUIRK_BADPMP },
179 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI,
180 AHCI_QUIRK_BADPMP },
181 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID,
182 AHCI_QUIRK_BADPMP },
183 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID5,
184 AHCI_QUIRK_BADPMP },
185 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI2,
186 AHCI_QUIRK_BADPMP },
187 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_STORAGE,
188 AHCI_QUIRK_BADPMP },
189 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8237R_SATA,
190 AHCI_QUIRK_BADPMP },
191 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8251_SATA,
192 AHCI_QUIRK_BADPMP },
193 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_01,
194 AHCI_PCI_QUIRK_FORCE },
195 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_02,
196 AHCI_PCI_QUIRK_FORCE },
197 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_11,
198 AHCI_PCI_QUIRK_FORCE },
199 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_12,
200 AHCI_PCI_QUIRK_FORCE },
201 { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_HUDSON_SATA,
202 AHCI_PCI_QUIRK_FORCE },
203 { PCI_VENDOR_INTEL, 82801JI_SATA_AHCI,
204 AHCI_QUIRK_BADPMP },
205 };
206
207 struct ahci_pci_softc {
208 struct ahci_softc ah_sc;
209 pci_chipset_tag_t sc_pc;
210 pcitag_t sc_pcitag;
211 pci_intr_handle_t *sc_pihp;
212 int sc_nintr;
213 void **sc_ih;
214 };
215
216 static int ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t);
217 static int ahci_pci_match(device_t, cfdata_t, void *);
218 static void ahci_pci_attach(device_t, device_t, void *);
219 static int ahci_pci_detach(device_t, int);
220 static void ahci_pci_childdetached(device_t, device_t);
221 static bool ahci_pci_resume(device_t, const pmf_qual_t *);
222
223
224 CFATTACH_DECL3_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc),
225 ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL,
226 NULL, ahci_pci_childdetached, DVF_DETACH_SHUTDOWN);
227
228 #define AHCI_PCI_ABAR_CAVIUM 0x10
229
230 static int
231 ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product)
232 {
233 int i;
234
235 for (i = 0; i < __arraycount(ahci_pci_quirks); i++)
236 if (vendor == ahci_pci_quirks[i].vendor &&
237 product == ahci_pci_quirks[i].product)
238 return ahci_pci_quirks[i].quirks;
239 return 0;
240 }
241
242 static int
243 ahci_pci_abar(struct pci_attach_args *pa)
244 {
245 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CAVIUM) {
246 if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_AHCI ||
247 PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_RAID) {
248 return AHCI_PCI_ABAR_CAVIUM;
249 }
250 }
251
252 return AHCI_PCI_ABAR;
253 }
254
255
256 static int
257 ahci_pci_match(device_t parent, cfdata_t match, void *aux)
258 {
259 struct pci_attach_args *pa = aux;
260 bus_space_tag_t regt;
261 bus_space_handle_t regh;
262 bus_size_t size;
263 int ret = 0;
264 bool force;
265
266 force = ((ahci_pci_has_quirk( PCI_VENDOR(pa->pa_id),
267 PCI_PRODUCT(pa->pa_id)) & AHCI_PCI_QUIRK_FORCE) != 0);
268
269 /* if wrong class and not forced by quirks, don't match */
270 if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE ||
271 ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA ||
272 PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) &&
273 PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) &&
274 (force == false))
275 return 0;
276
277 int bar = ahci_pci_abar(pa);
278 pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar);
279 if (pci_mapreg_map(pa, bar, memtype, 0, ®t, ®h, NULL, &size) != 0)
280 return 0;
281
282 if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA &&
283 PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) ||
284 (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) ||
285 (force == true))
286 ret = 3;
287
288 bus_space_unmap(regt, regh, size);
289 return ret;
290 }
291
292 static int
293 ahci_pci_intr_establish(struct ahci_softc *sc, int port)
294 {
295 struct ahci_pci_softc *psc = (struct ahci_pci_softc *)sc;
296 device_t self = sc->sc_atac.atac_dev;
297 char intrbuf[PCI_INTRSTR_LEN];
298 char intr_xname[INTRDEVNAMEBUF];
299 const char *intrstr;
300 int vec;
301 int (*intr_handler)(void *);
302 void *intr_arg;
303
304 KASSERT(psc->sc_pihp != NULL);
305 KASSERT(psc->sc_nintr > 0);
306
307 snprintf(intr_xname, sizeof(intr_xname), "%s", device_xname(self));
308
309 if (psc->sc_nintr == 1 || sc->sc_ghc_mrsm) {
310 /* Only one interrupt, established on vector 0 */
311 intr_handler = ahci_intr;
312 intr_arg = sc;
313 vec = 0;
314
315 if (psc->sc_ih[vec] != NULL) {
316 /* Already established, nothing more to do */
317 goto out;
318 }
319
320 } else {
321 /*
322 * Theoretically AHCI device can have less MSI/MSI-X vectors
323 * than supported ports. Hardware is allowed to revert
324 * to single message MSI, but not required to do so.
325 * So handle the case when it did not revert to single MSI.
326 * In this case last available interrupt vector is used
327 * for port == max vector, and all further ports.
328 * This last vector must use the general interrupt handler,
329 * since it needs to be able to handle several ports.
330 * NOTE: such case was never actually observed yet
331 */
332 if (sc->sc_atac.atac_nchannels > psc->sc_nintr
333 && port >= (psc->sc_nintr - 1)) {
334 intr_handler = ahci_intr;
335 intr_arg = sc;
336 vec = psc->sc_nintr - 1;
337
338 if (psc->sc_ih[vec] != NULL) {
339 /* Already established, nothing more to do */
340 goto out;
341 }
342
343 if (port == vec) {
344 /* Print error once */
345 aprint_error_dev(self,
346 "port %d independant interrupt vector not "
347 "available, sharing with further ports",
348 port);
349 }
350 } else {
351 /* Vector according to port */
352 KASSERT(port < psc->sc_nintr);
353 KASSERT(psc->sc_ih[port] == NULL);
354 intr_handler = ahci_intr_port;
355 intr_arg = &sc->sc_channels[port];
356 vec = port;
357
358 snprintf(intr_xname, sizeof(intr_xname), "%s port%d",
359 device_xname(self), port);
360 }
361 }
362
363 intrstr = pci_intr_string(psc->sc_pc, psc->sc_pihp[vec], intrbuf,
364 sizeof(intrbuf));
365 psc->sc_ih[vec] = pci_intr_establish_xname(psc->sc_pc,
366 psc->sc_pihp[vec], IPL_BIO, intr_handler, intr_arg, intr_xname);
367 if (psc->sc_ih == NULL) {
368 aprint_error_dev(self, "couldn't establish interrupt");
369 if (intrstr != NULL)
370 aprint_error(" at %s", intrstr);
371 aprint_error("\n");
372 goto fail;
373 }
374 aprint_normal_dev(self, "interrupting at %s\n", intrstr);
375
376 out:
377 return 0;
378
379 fail:
380 return EAGAIN;
381 }
382
383 static void
384 ahci_pci_attach(device_t parent, device_t self, void *aux)
385 {
386 struct pci_attach_args *pa = aux;
387 struct ahci_pci_softc *psc = device_private(self);
388 struct ahci_softc *sc = &psc->ah_sc;
389 bool ahci_cap_64bit;
390 bool ahci_bad_64bit;
391
392 sc->sc_atac.atac_dev = self;
393
394 int bar = ahci_pci_abar(pa);
395 pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar);
396 if (pci_mapreg_map(pa, bar, memtype, 0, &sc->sc_ahcit, &sc->sc_ahcih,
397 NULL, &sc->sc_ahcis) != 0) {
398 aprint_error_dev(self, "can't map ahci registers\n");
399 return;
400 }
401 psc->sc_pc = pa->pa_pc;
402 psc->sc_pcitag = pa->pa_tag;
403
404 pci_aprint_devinfo(pa, "AHCI disk controller");
405
406 int counts[PCI_INTR_TYPE_SIZE] = {
407 [PCI_INTR_TYPE_INTX] = 1,
408 [PCI_INTR_TYPE_MSI] = 1,
409 [PCI_INTR_TYPE_MSIX] = -1,
410 };
411
412 /* Allocate and establish the interrupt. */
413 if (pci_intr_alloc(pa, &psc->sc_pihp, counts, PCI_INTR_TYPE_MSIX)) {
414 aprint_error_dev(self, "can't allocate handler\n");
415 goto fail;
416 }
417
418 psc->sc_nintr = counts[pci_intr_type(pa->pa_pc, psc->sc_pihp[0])];
419 psc->sc_ih = kmem_zalloc(sizeof(void *) * psc->sc_nintr, KM_SLEEP);
420 sc->sc_intr_establish = ahci_pci_intr_establish;
421
422 sc->sc_dmat = pa->pa_dmat;
423
424 sc->sc_ahci_quirks = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id),
425 PCI_PRODUCT(pa->pa_id));
426
427 ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0;
428 ahci_bad_64bit = ((sc->sc_ahci_quirks & AHCI_PCI_QUIRK_BAD64) != 0);
429
430 if (pci_dma64_available(pa) && ahci_cap_64bit) {
431 if (!ahci_bad_64bit)
432 sc->sc_dmat = pa->pa_dmat64;
433 aprint_verbose_dev(self, "64-bit DMA%s\n",
434 (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : "");
435 }
436
437 if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) {
438 AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE);
439 sc->sc_atac_capflags = ATAC_CAP_RAID;
440 } else {
441 AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE);
442 }
443
444 ahci_attach(sc);
445
446 if (!pmf_device_register(self, NULL, ahci_pci_resume))
447 aprint_error_dev(self, "couldn't establish power handler\n");
448
449 return;
450 fail:
451 if (psc->sc_pihp != NULL) {
452 pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr);
453 psc->sc_pihp = NULL;
454 }
455 if (sc->sc_ahcis) {
456 bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
457 sc->sc_ahcis = 0;
458 }
459
460 return;
461
462 }
463
464 static void
465 ahci_pci_childdetached(device_t dv, device_t child)
466 {
467 struct ahci_pci_softc *psc = device_private(dv);
468 struct ahci_softc *sc = &psc->ah_sc;
469
470 ahci_childdetached(sc, child);
471 }
472
473 static int
474 ahci_pci_detach(device_t dv, int flags)
475 {
476 struct ahci_pci_softc *psc;
477 struct ahci_softc *sc;
478 int rv;
479
480 psc = device_private(dv);
481 sc = &psc->ah_sc;
482
483 if ((rv = ahci_detach(sc, flags)))
484 return rv;
485
486 pmf_device_deregister(dv);
487
488 if (psc->sc_ih != NULL) {
489 for (int intr = 0; intr < psc->sc_nintr; intr++) {
490 if (psc->sc_ih[intr] != NULL) {
491 pci_intr_disestablish(psc->sc_pc,
492 psc->sc_ih[intr]);
493 psc->sc_ih[intr] = NULL;
494 }
495 }
496
497 kmem_free(psc->sc_ih, sizeof(void *) * psc->sc_nintr);
498 psc->sc_ih = NULL;
499 }
500
501 if (psc->sc_pihp != NULL) {
502 pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr);
503 psc->sc_pihp = NULL;
504 }
505
506 bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis);
507
508 return 0;
509 }
510
511 static bool
512 ahci_pci_resume(device_t dv, const pmf_qual_t *qual)
513 {
514 struct ahci_pci_softc *psc = device_private(dv);
515 struct ahci_softc *sc = &psc->ah_sc;
516 int s;
517
518 s = splbio();
519 ahci_resume(sc);
520 splx(s);
521
522 return true;
523 }
524