cxdtvreg.h revision 1.1 1 1.1 jakllsch /* $NetBSD: cxdtvreg.h,v 1.1 2011/07/11 00:46:04 jakllsch Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*-
4 1.1 jakllsch * Copyright (c) 2007 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jakllsch * Copyright (c) 2008 Jonathan A. Kollasch <jakllsch (at) kollasch.net>
6 1.1 jakllsch * All rights reserved.
7 1.1 jakllsch *
8 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
9 1.1 jakllsch * modification, are permitted provided that the following conditions
10 1.1 jakllsch * are met:
11 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
12 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
13 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
15 1.1 jakllsch * documentation and/or other materials provided with the distribution.
16 1.1 jakllsch *
17 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
18 1.1 jakllsch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
19 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
20 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
21 1.1 jakllsch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 1.1 jakllsch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 1.1 jakllsch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 1.1 jakllsch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 1.1 jakllsch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 1.1 jakllsch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 jakllsch * POSSIBILITY OF SUCH DAMAGE.
28 1.1 jakllsch */
29 1.1 jakllsch
30 1.1 jakllsch #ifndef _DEV_PCI_CXDTVREG_H
31 1.1 jakllsch #define _DEV_PCI_CXDTVREG_H
32 1.1 jakllsch
33 1.1 jakllsch /* misc. registers */
34 1.1 jakllsch
35 1.1 jakllsch #define CXDTV_PDMA_STHRSH 0x200000
36 1.1 jakllsch #define CXDTV_PDMA_STRGT_ADRS 0x200004
37 1.1 jakllsch #define CXDTV_PDMA_SINTL_ADRS 0x200008
38 1.1 jakllsch #define CXDTV_PDMA_SCNTRL 0x20000c
39 1.1 jakllsch #define CXDTV_PDMA_DTHRSH 0x200010
40 1.1 jakllsch #define CXDTV_PDMA_DTRGT_ADRS 0x200014
41 1.1 jakllsch #define CXDTV_PDMA_DINTL_ADRS 0x200018
42 1.1 jakllsch #define CXDTV_PDMA_DCNTRL 0x20001c
43 1.1 jakllsch #define CXDTV_LD_SUBSYS_ID_CFG 0x200030
44 1.1 jakllsch #define CXDTV_DEV_CNTRL2 0x200034
45 1.1 jakllsch #define CXDTV_PCI_INT_MASK 0x200040
46 1.1 jakllsch #define CXDTV_PCI_INT_STAT 0x200044
47 1.1 jakllsch #define CXDTV_PCI_INT_MSTAT 0x200048
48 1.1 jakllsch #define CXDTV_PLL_B 0x35c008
49 1.1 jakllsch #define CXDTV_GP0_IO 0x350010 /* GPIO */
50 1.1 jakllsch #define CXDTV_GP1_IO 0x350014
51 1.1 jakllsch #define CXDTV_GP2_IO 0x350018
52 1.1 jakllsch #define CXDTV_GP3_IO 0x35001c
53 1.1 jakllsch #define CXDTV_GPIO 0x350010 /* alt. GPIO mode */
54 1.1 jakllsch #define CXDTV_GPOE 0x350014
55 1.1 jakllsch #define CXDTV_GPIO_ISM 0x350028
56 1.1 jakllsch #define CXDTV_TM_CNT1_LDW 0x35c034
57 1.1 jakllsch #define CXDTV_TM_CNT1_UDW 0x35c038
58 1.1 jakllsch #define CXDTV_TM_LMT1_LDW 0x35c03c
59 1.1 jakllsch #define CXDTV_TM_LMT1_UDW 0x35c040
60 1.1 jakllsch #define CXDTV_PINMUX_IO 0x35c044
61 1.1 jakllsch #define CXDTV_AFE_CFG_IO 0x35c04c
62 1.1 jakllsch #define CXDTV_SRST_IO 0x35c05c
63 1.1 jakllsch #define CXDTV_I2C_C_DIRECT 0x360000 /* start; 0x367fff end */
64 1.1 jakllsch #define CXDTV_I2C_C_DATACONTROL 0x368000
65 1.1 jakllsch #define CXDTV_I2C_C_DATACONTROL_SDA 1
66 1.1 jakllsch #define CXDTV_I2C_C_DATACONTROL_SCL 2
67 1.1 jakllsch #define CXDTV_I2C_C_CTRL 0x36c004
68 1.1 jakllsch #define CXDTV_I2C_C_XFER_STATUS 0x36c044
69 1.1 jakllsch
70 1.1 jakllsch /* for CXDTV_PCI_INT_ regsiters */
71 1.1 jakllsch #define CXT_PI_VID_INT __BIT(0)
72 1.1 jakllsch #define CXT_PI_AUD_INT __BIT(1)
73 1.1 jakllsch #define CXT_PI_TS_INT __BIT(2)
74 1.1 jakllsch #define CXT_PI_VIP_INT __BIT(3)
75 1.1 jakllsch #define CXT_PI_HST_INT __BIT(4)
76 1.1 jakllsch
77 1.1 jakllsch #define CXDTV_DEV_CNTRL2_RUN_RISC __BIT(5)
78 1.1 jakllsch
79 1.1 jakllsch /* mpeg ts registers */
80 1.1 jakllsch
81 1.1 jakllsch #define CXDTV_DMA28_PTR1 0x30009c
82 1.1 jakllsch #define CXDTV_DMA28_PTR2 0x3000dc
83 1.1 jakllsch #define CXDTV_DMA28_CNT1 0x30011c
84 1.1 jakllsch #define CXDTV_DMA28_CNT2 0x30015c
85 1.1 jakllsch #define CXDTV_TS_GP_CNT 0x33c020
86 1.1 jakllsch #define CXDTV_TS_GP_CNT_CNTRL 0x33c030
87 1.1 jakllsch #define CXDTV_TS_DMA_CNTRL 0x33c040
88 1.1 jakllsch #define CXDTV_TS_XFER_STATUS 0x33c044
89 1.1 jakllsch #define CXDTV_TS_LNGTH 0x33c048
90 1.1 jakllsch #define CXDTV_HW_SOP_CONTROL 0x33c04c
91 1.1 jakllsch #define CXDTV_TS_GEN_CONTROL 0x33c050
92 1.1 jakllsch #define CXDTV_TS_BD_PKT_STATUS 0x33c054
93 1.1 jakllsch #define CXDTV_TS_SOP_STATUS 0x33c058
94 1.1 jakllsch #define CXDTV_TS_FIFO_OVFL_STAT 0x33c05c
95 1.1 jakllsch #define CXDTV_TS_VLD_MISC 0x33c060
96 1.1 jakllsch #define CXDTV_TS_INT_MASK 0x200070
97 1.1 jakllsch #define CXDTV_TS_INT_STAT 0x200074
98 1.1 jakllsch #define CXDTV_TS_INT_MSTAT 0x200078
99 1.1 jakllsch #define CXDTV_TS_INT_SSTAT 0x20007c
100 1.1 jakllsch
101 1.1 jakllsch /* for TS_DMA_CNTRL */
102 1.1 jakllsch #define CXDTV_TS_RISC_EN __BIT(4)
103 1.1 jakllsch #define CXDTV_TS_FIFO_EN __BIT(0)
104 1.1 jakllsch
105 1.1 jakllsch #define CXDTV_TS_RISCI2 0x10
106 1.1 jakllsch #define CXDTV_TS_RISCI1 0x01
107 1.1 jakllsch #define CXDTV_TS_RISCI (CXDTV_TS_RISCI2|CXDTV_TS_RISCI1)
108 1.1 jakllsch
109 1.1 jakllsch /* RISC instructions */
110 1.1 jakllsch #define CX_RISC_WRITECR 0xd0000000
111 1.1 jakllsch #define CX_RISC_WRITECM 0xc0000000
112 1.1 jakllsch #define CX_RISC_WRITERM 0xb0000000
113 1.1 jakllsch #define CX_RISC_READC 0xa0000000
114 1.1 jakllsch #define CX_RISC_READ 0x90000000
115 1.1 jakllsch #define CX_RISC_SYNC 0x80000000
116 1.1 jakllsch #define CX_RISC_JUMP 0x70000000
117 1.1 jakllsch #define CX_RISC_WRITEC 0x50000000
118 1.1 jakllsch #define CX_RISC_SKIP 0x20000000
119 1.1 jakllsch #define CX_RISC_WRITE 0x10000000
120 1.1 jakllsch #define CX_RISC_SOL 0x08000000
121 1.1 jakllsch #define CX_RISC_EOL 0x04000000
122 1.1 jakllsch #define CX_RISC_IRQ2 0x02000000
123 1.1 jakllsch #define CX_RISC_IRQ1 0x01000000
124 1.1 jakllsch #define CX_RISC_IMM 0x00000001
125 1.1 jakllsch #define CX_RISC_SRP 0x00000001
126 1.1 jakllsch
127 1.1 jakllsch #define CX_CNT_CTL_NOOP 0x0
128 1.1 jakllsch #define CX_CNT_CTL_INCR 0x1
129 1.1 jakllsch #define CX_CNT_CTL_ZERO 0x3
130 1.1 jakllsch #define CX_RISC_CNT_CTL __BITS(17,16)
131 1.1 jakllsch #define CX_RISC_CNT_CTL_NOOP __SHIFTIN(CX_RISC_CNT_CTL,CX_CNT_CTL_NOOP)
132 1.1 jakllsch #define CX_RISC_CNT_CTL_INCR __SHIFTIN(CX_RISC_CNT_CTL,CX_CNT_CTL_INCR)
133 1.1 jakllsch #define CX_RISC_CNT_CTL_ZERO __SHIFTIN(CX_RISC_CNT_CTL,CX_CNT_CTL_ZERO)
134 1.1 jakllsch
135 1.1 jakllsch /* Channel Management Data Structure */
136 1.1 jakllsch /* offsets */
137 1.1 jakllsch #define CX_CMDS_O_IRPC 0x00
138 1.1 jakllsch #define CX_CMDS_O_CDTB 0x04
139 1.1 jakllsch #define CX_CMDS_O_CDTS 0x08
140 1.1 jakllsch #define CX_CMDS_O_IQB 0x0c
141 1.1 jakllsch #define CX_CMDS_O_IQS 0x10
142 1.1 jakllsch
143 1.1 jakllsch /* bits */
144 1.1 jakllsch #define CX_CMDS_IQS_ISRP __BIT(31)
145 1.1 jakllsch
146 1.1 jakllsch /* PCI subsystems products */
147 1.1 jakllsch #define PCI_SUBSYSTEM_ATI_HDTV_WONDER 0xa101
148 1.1 jakllsch #define PCI_SUBSYSTEM_ATI_HDTV_WONDER_HP_Z556_MC 0xa103
149 1.1 jakllsch
150 1.1 jakllsch #endif /* !_DEV_PCI_CXDTVREG_H */
151