if_bce.c revision 1.19 1 1.19 dyoung /* $NetBSD: if_bce.c,v 1.19 2008/01/19 20:25:44 dyoung Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.1 mrg * Copyright (c) 2003 Clifford Wright. All rights reserved.
5 1.1 mrg *
6 1.1 mrg * Redistribution and use in source and binary forms, with or without
7 1.1 mrg * modification, are permitted provided that the following conditions
8 1.1 mrg * are met:
9 1.1 mrg * 1. Redistributions of source code must retain the above copyright
10 1.1 mrg * notice, this list of conditions and the following disclaimer.
11 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer in the
13 1.1 mrg * documentation and/or other materials provided with the distribution.
14 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
15 1.1 mrg * derived from this software without specific prior written permission.
16 1.1 mrg *
17 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 mrg * SUCH DAMAGE.
28 1.1 mrg */
29 1.1 mrg
30 1.1 mrg /*
31 1.1 mrg * Broadcom BCM440x 10/100 ethernet (broadcom.com)
32 1.1 mrg * SiliconBackplane is technology from Sonics, Inc.(sonicsinc.com)
33 1.1 mrg *
34 1.1 mrg * Cliff Wright cliff (at) snipe444.org
35 1.1 mrg */
36 1.1 mrg
37 1.17 dsl #include <sys/cdefs.h>
38 1.19 dyoung __KERNEL_RCSID(0, "$NetBSD: if_bce.c,v 1.19 2008/01/19 20:25:44 dyoung Exp $");
39 1.17 dsl
40 1.1 mrg #include "bpfilter.h"
41 1.1 mrg #include "vlan.h"
42 1.15 dan #include "rnd.h"
43 1.1 mrg
44 1.1 mrg #include <sys/param.h>
45 1.1 mrg #include <sys/systm.h>
46 1.1 mrg #include <sys/callout.h>
47 1.1 mrg #include <sys/sockio.h>
48 1.1 mrg #include <sys/mbuf.h>
49 1.1 mrg #include <sys/malloc.h>
50 1.1 mrg #include <sys/kernel.h>
51 1.1 mrg #include <sys/device.h>
52 1.1 mrg #include <sys/socket.h>
53 1.1 mrg
54 1.1 mrg #include <net/if.h>
55 1.1 mrg #include <net/if_dl.h>
56 1.1 mrg #include <net/if_media.h>
57 1.1 mrg #include <net/if_ether.h>
58 1.1 mrg
59 1.1 mrg #if NBPFILTER > 0
60 1.1 mrg #include <net/bpf.h>
61 1.1 mrg #endif
62 1.15 dan #if NRND > 0
63 1.15 dan #include <sys/rnd.h>
64 1.15 dan #endif
65 1.1 mrg
66 1.1 mrg #include <dev/pci/pcireg.h>
67 1.1 mrg #include <dev/pci/pcivar.h>
68 1.1 mrg #include <dev/pci/pcidevs.h>
69 1.1 mrg
70 1.1 mrg #include <dev/mii/mii.h>
71 1.1 mrg #include <dev/mii/miivar.h>
72 1.1 mrg #include <dev/mii/miidevs.h>
73 1.1 mrg #include <dev/mii/brgphyreg.h>
74 1.1 mrg
75 1.1 mrg #include <dev/pci/if_bcereg.h>
76 1.1 mrg
77 1.1 mrg #include <uvm/uvm_extern.h>
78 1.1 mrg
79 1.2 mrg /* transmit buffer max frags allowed */
80 1.2 mrg #define BCE_NTXFRAGS 16
81 1.2 mrg
82 1.2 mrg /* ring descriptor */
83 1.2 mrg struct bce_dma_slot {
84 1.2 mrg u_int32_t ctrl;
85 1.2 mrg u_int32_t addr;
86 1.2 mrg };
87 1.2 mrg #define CTRL_BC_MASK 0x1fff /* buffer byte count */
88 1.2 mrg #define CTRL_EOT 0x10000000 /* end of descriptor table */
89 1.2 mrg #define CTRL_IOC 0x20000000 /* interrupt on completion */
90 1.2 mrg #define CTRL_EOF 0x40000000 /* end of frame */
91 1.2 mrg #define CTRL_SOF 0x80000000 /* start of frame */
92 1.2 mrg
93 1.2 mrg /* Packet status is returned in a pre-packet header */
94 1.2 mrg struct rx_pph {
95 1.2 mrg u_int16_t len;
96 1.2 mrg u_int16_t flags;
97 1.2 mrg u_int16_t pad[12];
98 1.2 mrg };
99 1.2 mrg
100 1.2 mrg /* packet status flags bits */
101 1.2 mrg #define RXF_NO 0x8 /* odd number of nibbles */
102 1.2 mrg #define RXF_RXER 0x4 /* receive symbol error */
103 1.2 mrg #define RXF_CRC 0x2 /* crc error */
104 1.2 mrg #define RXF_OV 0x1 /* fifo overflow */
105 1.2 mrg
106 1.2 mrg /* number of descriptors used in a ring */
107 1.2 mrg #define BCE_NRXDESC 128
108 1.2 mrg #define BCE_NTXDESC 128
109 1.1 mrg
110 1.2 mrg /*
111 1.2 mrg * Mbuf pointers. We need these to keep track of the virtual addresses
112 1.2 mrg * of our mbuf chains since we can only convert from physical to virtual,
113 1.2 mrg * not the other way around.
114 1.2 mrg */
115 1.2 mrg struct bce_chain_data {
116 1.2 mrg struct mbuf *bce_tx_chain[BCE_NTXDESC];
117 1.2 mrg struct mbuf *bce_rx_chain[BCE_NRXDESC];
118 1.2 mrg bus_dmamap_t bce_tx_map[BCE_NTXDESC];
119 1.2 mrg bus_dmamap_t bce_rx_map[BCE_NRXDESC];
120 1.2 mrg };
121 1.2 mrg
122 1.2 mrg #define BCE_TIMEOUT 100 /* # 10us for mii read/write */
123 1.2 mrg
124 1.2 mrg struct bce_softc {
125 1.2 mrg struct device bce_dev;
126 1.2 mrg bus_space_tag_t bce_btag;
127 1.2 mrg bus_space_handle_t bce_bhandle;
128 1.2 mrg bus_dma_tag_t bce_dmatag;
129 1.2 mrg struct ethercom ethercom; /* interface info */
130 1.2 mrg void *bce_intrhand;
131 1.2 mrg struct pci_attach_args bce_pa;
132 1.2 mrg struct mii_data bce_mii;
133 1.2 mrg u_int32_t bce_phy; /* eeprom indicated phy */
134 1.2 mrg struct ifmedia bce_ifmedia; /* media info *//* Check */
135 1.2 mrg u_int8_t enaddr[ETHER_ADDR_LEN];
136 1.2 mrg struct bce_dma_slot *bce_rx_ring; /* receive ring */
137 1.2 mrg struct bce_dma_slot *bce_tx_ring; /* transmit ring */
138 1.2 mrg struct bce_chain_data bce_cdata; /* mbufs */
139 1.2 mrg bus_dmamap_t bce_ring_map;
140 1.5 mycroft u_int32_t bce_intmask; /* current intr mask */
141 1.2 mrg u_int32_t bce_rxin; /* last rx descriptor seen */
142 1.2 mrg u_int32_t bce_txin; /* last tx descriptor seen */
143 1.2 mrg int bce_txsfree; /* no. tx slots available */
144 1.2 mrg int bce_txsnext; /* next available tx slot */
145 1.16 ad callout_t bce_timeout;
146 1.15 dan #if NRND > 0
147 1.15 dan rndsource_element_t rnd_source;
148 1.15 dan #endif
149 1.2 mrg };
150 1.1 mrg
151 1.1 mrg /* for ring descriptors */
152 1.1 mrg #define BCE_RXBUF_LEN (MCLBYTES - 4)
153 1.1 mrg #define BCE_INIT_RXDESC(sc, x) \
154 1.1 mrg do { \
155 1.1 mrg struct bce_dma_slot *__bced = &sc->bce_rx_ring[x]; \
156 1.1 mrg \
157 1.2 mrg *mtod(sc->bce_cdata.bce_rx_chain[x], u_int32_t *) = 0; \
158 1.1 mrg __bced->addr = \
159 1.1 mrg htole32(sc->bce_cdata.bce_rx_map[x]->dm_segs[0].ds_addr \
160 1.1 mrg + 0x40000000); \
161 1.1 mrg if (x != (BCE_NRXDESC - 1)) \
162 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN); \
163 1.1 mrg else \
164 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN | CTRL_EOT); \
165 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map, \
166 1.1 mrg sizeof(struct bce_dma_slot) * x, \
167 1.1 mrg sizeof(struct bce_dma_slot), \
168 1.1 mrg BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
169 1.2 mrg } while (/* CONSTCOND */ 0)
170 1.2 mrg
171 1.2 mrg static int bce_probe(struct device *, struct cfdata *, void *);
172 1.2 mrg static void bce_attach(struct device *, struct device *, void *);
173 1.14 christos static int bce_ioctl(struct ifnet *, u_long, void *);
174 1.2 mrg static void bce_start(struct ifnet *);
175 1.2 mrg static void bce_watchdog(struct ifnet *);
176 1.2 mrg static int bce_intr(void *);
177 1.2 mrg static void bce_rxintr(struct bce_softc *);
178 1.2 mrg static void bce_txintr(struct bce_softc *);
179 1.2 mrg static int bce_init(struct ifnet *);
180 1.2 mrg static void bce_add_mac(struct bce_softc *, u_int8_t *, unsigned long);
181 1.2 mrg static int bce_add_rxbuf(struct bce_softc *, int);
182 1.2 mrg static void bce_rxdrain(struct bce_softc *);
183 1.2 mrg static void bce_stop(struct ifnet *, int);
184 1.2 mrg static void bce_reset(struct bce_softc *);
185 1.2 mrg static void bce_set_filter(struct ifnet *);
186 1.2 mrg static int bce_mii_read(struct device *, int, int);
187 1.2 mrg static void bce_mii_write(struct device *, int, int, int);
188 1.2 mrg static void bce_statchg(struct device *);
189 1.2 mrg static void bce_tick(void *);
190 1.2 mrg
191 1.2 mrg #define BCE_DEBUG
192 1.2 mrg #ifdef BCE_DEBUG
193 1.2 mrg #define DPRINTF(x) do { \
194 1.2 mrg if (bcedebug) \
195 1.2 mrg printf x; \
196 1.2 mrg } while (/* CONSTCOND */ 0)
197 1.2 mrg #define DPRINTFN(n,x) do { \
198 1.2 mrg if (bcedebug >= (n)) \
199 1.2 mrg printf x; \
200 1.2 mrg } while (/* CONSTCOND */ 0)
201 1.2 mrg int bcedebug = 0;
202 1.2 mrg #else
203 1.2 mrg #define DPRINTF(x)
204 1.2 mrg #define DPRINTFN(n,x)
205 1.2 mrg #endif
206 1.1 mrg
207 1.3 mrg #if __NetBSD_Version__ >= 106080000
208 1.3 mrg CFATTACH_DECL(bce, sizeof(struct bce_softc),
209 1.3 mrg bce_probe, bce_attach, NULL, NULL);
210 1.3 mrg #else
211 1.1 mrg struct cfattach bce_ca = {
212 1.1 mrg sizeof(struct bce_softc), bce_probe, bce_attach
213 1.1 mrg };
214 1.3 mrg #endif
215 1.3 mrg
216 1.3 mrg #if __NetBSD_Version__ >= 106120000
217 1.3 mrg #define APRINT_ERROR aprint_error
218 1.3 mrg #define APRINT_NORMAL aprint_normal
219 1.1 mrg #else
220 1.3 mrg #define APRINT_ERROR printf
221 1.3 mrg #define APRINT_NORMAL printf
222 1.1 mrg #endif
223 1.1 mrg
224 1.2 mrg
225 1.1 mrg static const struct bce_product {
226 1.1 mrg pci_vendor_id_t bp_vendor;
227 1.1 mrg pci_product_id_t bp_product;
228 1.2 mrg const char *bp_name;
229 1.1 mrg } bce_products[] = {
230 1.1 mrg {
231 1.1 mrg PCI_VENDOR_BROADCOM,
232 1.1 mrg PCI_PRODUCT_BROADCOM_BCM4401,
233 1.1 mrg "Broadcom BCM4401 10/100 Ethernet"
234 1.1 mrg },
235 1.1 mrg {
236 1.8 christos PCI_VENDOR_BROADCOM,
237 1.8 christos PCI_PRODUCT_BROADCOM_BCM4401_B0,
238 1.8 christos "Broadcom BCM4401-B0 10/100 Ethernet"
239 1.8 christos },
240 1.8 christos {
241 1.8 christos
242 1.1 mrg 0,
243 1.1 mrg 0,
244 1.1 mrg NULL
245 1.1 mrg },
246 1.1 mrg };
247 1.1 mrg
248 1.1 mrg static const struct bce_product *
249 1.1 mrg bce_lookup(const struct pci_attach_args * pa)
250 1.1 mrg {
251 1.1 mrg const struct bce_product *bp;
252 1.1 mrg
253 1.1 mrg for (bp = bce_products; bp->bp_name != NULL; bp++) {
254 1.1 mrg if (PCI_VENDOR(pa->pa_id) == bp->bp_vendor &&
255 1.1 mrg PCI_PRODUCT(pa->pa_id) == bp->bp_product)
256 1.1 mrg return (bp);
257 1.1 mrg }
258 1.1 mrg
259 1.1 mrg return (NULL);
260 1.1 mrg }
261 1.1 mrg
262 1.1 mrg /*
263 1.1 mrg * Probe for a Broadcom chip. Check the PCI vendor and device IDs
264 1.1 mrg * against drivers product list, and return its name if a match is found.
265 1.1 mrg */
266 1.6 thorpej static int
267 1.12 christos bce_probe(struct device *parent, struct cfdata *match,
268 1.11 christos void *aux)
269 1.1 mrg {
270 1.1 mrg struct pci_attach_args *pa = (struct pci_attach_args *) aux;
271 1.1 mrg
272 1.1 mrg if (bce_lookup(pa) != NULL)
273 1.1 mrg return (1);
274 1.1 mrg
275 1.1 mrg return (0);
276 1.1 mrg }
277 1.1 mrg
278 1.6 thorpej static void
279 1.12 christos bce_attach(struct device *parent, struct device *self, void *aux)
280 1.1 mrg {
281 1.1 mrg struct bce_softc *sc = (struct bce_softc *) self;
282 1.1 mrg struct pci_attach_args *pa = aux;
283 1.1 mrg const struct bce_product *bp;
284 1.1 mrg pci_chipset_tag_t pc = pa->pa_pc;
285 1.1 mrg pci_intr_handle_t ih;
286 1.1 mrg const char *intrstr = NULL;
287 1.14 christos void * kva;
288 1.1 mrg bus_dma_segment_t seg;
289 1.1 mrg int rseg;
290 1.1 mrg u_int32_t command;
291 1.1 mrg struct ifnet *ifp;
292 1.1 mrg pcireg_t memtype;
293 1.1 mrg bus_addr_t memaddr;
294 1.1 mrg bus_size_t memsize;
295 1.1 mrg int pmreg;
296 1.1 mrg pcireg_t pmode;
297 1.1 mrg int error;
298 1.1 mrg int i;
299 1.1 mrg
300 1.1 mrg bp = bce_lookup(pa);
301 1.1 mrg KASSERT(bp != NULL);
302 1.1 mrg
303 1.1 mrg sc->bce_pa = *pa;
304 1.13 mrg
305 1.13 mrg /* BCM440x can only address 30 bits (1GB) */
306 1.13 mrg if (bus_dmatag_subregion(pa->pa_dmat, 0, (1 << 30),
307 1.13 mrg &(sc->bce_dmatag), BUS_DMA_NOWAIT) != 0)
308 1.13 mrg {
309 1.13 mrg APRINT_ERROR("WARNING: %s failed to restrict dma range,"
310 1.13 mrg " falling back to parent bus dma range\n",
311 1.13 mrg sc->bce_dev.dv_xname);
312 1.13 mrg sc->bce_dmatag = pa->pa_dmat;
313 1.13 mrg }
314 1.1 mrg
315 1.3 mrg #if __NetBSD_Version__ >= 106120000
316 1.3 mrg aprint_naive(": Ethernet controller\n");
317 1.3 mrg #endif
318 1.3 mrg APRINT_NORMAL(": %s\n", bp->bp_name);
319 1.1 mrg
320 1.1 mrg /*
321 1.1 mrg * Map control/status registers.
322 1.1 mrg */
323 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
324 1.1 mrg command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
325 1.1 mrg pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
326 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
327 1.1 mrg
328 1.1 mrg if (!(command & PCI_COMMAND_MEM_ENABLE)) {
329 1.3 mrg APRINT_ERROR("%s: failed to enable memory mapping!\n",
330 1.3 mrg sc->bce_dev.dv_xname);
331 1.1 mrg return;
332 1.1 mrg }
333 1.1 mrg memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BCE_PCI_BAR0);
334 1.1 mrg switch (memtype) {
335 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
336 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
337 1.2 mrg if (pci_mapreg_map(pa, BCE_PCI_BAR0, memtype, 0, &sc->bce_btag,
338 1.2 mrg &sc->bce_bhandle, &memaddr, &memsize) == 0)
339 1.1 mrg break;
340 1.1 mrg default:
341 1.3 mrg APRINT_ERROR("%s: unable to find mem space\n",
342 1.3 mrg sc->bce_dev.dv_xname);
343 1.1 mrg return;
344 1.1 mrg }
345 1.1 mrg
346 1.1 mrg /* Get it out of power save mode if needed. */
347 1.1 mrg if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
348 1.1 mrg pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
349 1.1 mrg if (pmode == 3) {
350 1.1 mrg /*
351 1.1 mrg * The card has lost all configuration data in
352 1.1 mrg * this state, so punt.
353 1.1 mrg */
354 1.1 mrg printf("%s: unable to wake up from power state D3\n",
355 1.1 mrg sc->bce_dev.dv_xname);
356 1.1 mrg return;
357 1.1 mrg }
358 1.1 mrg if (pmode != 0) {
359 1.1 mrg printf("%s: waking up from power state D%d\n",
360 1.1 mrg sc->bce_dev.dv_xname, pmode);
361 1.1 mrg pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
362 1.1 mrg }
363 1.1 mrg }
364 1.1 mrg if (pci_intr_map(pa, &ih)) {
365 1.3 mrg APRINT_ERROR("%s: couldn't map interrupt\n",
366 1.3 mrg sc->bce_dev.dv_xname);
367 1.1 mrg return;
368 1.1 mrg }
369 1.1 mrg intrstr = pci_intr_string(pc, ih);
370 1.1 mrg
371 1.1 mrg sc->bce_intrhand = pci_intr_establish(pc, ih, IPL_NET, bce_intr, sc);
372 1.1 mrg
373 1.1 mrg if (sc->bce_intrhand == NULL) {
374 1.3 mrg APRINT_ERROR("%s: couldn't establish interrupt",
375 1.3 mrg sc->bce_dev.dv_xname);
376 1.1 mrg if (intrstr != NULL)
377 1.3 mrg APRINT_NORMAL(" at %s", intrstr);
378 1.3 mrg APRINT_NORMAL("\n");
379 1.1 mrg return;
380 1.1 mrg }
381 1.3 mrg APRINT_NORMAL("%s: interrupting at %s\n",
382 1.3 mrg sc->bce_dev.dv_xname, intrstr);
383 1.1 mrg
384 1.1 mrg /* reset the chip */
385 1.1 mrg bce_reset(sc);
386 1.1 mrg
387 1.1 mrg /*
388 1.1 mrg * Allocate DMA-safe memory for ring descriptors.
389 1.1 mrg * The receive, and transmit rings can not share the same
390 1.1 mrg * 4k space, however both are allocated at once here.
391 1.1 mrg */
392 1.2 mrg /*
393 1.2 mrg * XXX PAGE_SIZE is wasteful; we only need 1KB + 1KB, but
394 1.3 mrg * due to the limition above. ??
395 1.2 mrg */
396 1.1 mrg if ((error = bus_dmamem_alloc(sc->bce_dmatag,
397 1.2 mrg 2 * PAGE_SIZE, PAGE_SIZE, 2 * PAGE_SIZE,
398 1.1 mrg &seg, 1, &rseg, BUS_DMA_NOWAIT))) {
399 1.1 mrg printf("%s: unable to alloc space for ring descriptors, "
400 1.1 mrg "error = %d\n", sc->bce_dev.dv_xname, error);
401 1.1 mrg return;
402 1.1 mrg }
403 1.1 mrg /* map ring space to kernel */
404 1.1 mrg if ((error = bus_dmamem_map(sc->bce_dmatag, &seg, rseg,
405 1.2 mrg 2 * PAGE_SIZE, &kva, BUS_DMA_NOWAIT))) {
406 1.1 mrg printf("%s: unable to map DMA buffers, error = %d\n",
407 1.2 mrg sc->bce_dev.dv_xname, error);
408 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
409 1.1 mrg return;
410 1.1 mrg }
411 1.1 mrg /* create a dma map for the ring */
412 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag,
413 1.2 mrg 2 * PAGE_SIZE, 1, 2 * PAGE_SIZE, 0, BUS_DMA_NOWAIT,
414 1.1 mrg &sc->bce_ring_map))) {
415 1.1 mrg printf("%s: unable to create ring DMA map, error = %d\n",
416 1.2 mrg sc->bce_dev.dv_xname, error);
417 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
418 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
419 1.1 mrg return;
420 1.1 mrg }
421 1.1 mrg /* connect the ring space to the dma map */
422 1.1 mrg if (bus_dmamap_load(sc->bce_dmatag, sc->bce_ring_map, kva,
423 1.2 mrg 2 * PAGE_SIZE, NULL, BUS_DMA_NOWAIT)) {
424 1.1 mrg bus_dmamap_destroy(sc->bce_dmatag, sc->bce_ring_map);
425 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
426 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
427 1.1 mrg return;
428 1.1 mrg }
429 1.1 mrg /* save the ring space in softc */
430 1.1 mrg sc->bce_rx_ring = (struct bce_dma_slot *) kva;
431 1.14 christos sc->bce_tx_ring = (struct bce_dma_slot *) ((char *)kva + PAGE_SIZE);
432 1.1 mrg
433 1.1 mrg /* Create the transmit buffer DMA maps. */
434 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
435 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES,
436 1.2 mrg BCE_NTXFRAGS, MCLBYTES, 0, 0, &sc->bce_cdata.bce_tx_map[i])) != 0) {
437 1.1 mrg printf("%s: unable to create tx DMA map, error = %d\n",
438 1.2 mrg sc->bce_dev.dv_xname, error);
439 1.1 mrg }
440 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
441 1.1 mrg }
442 1.1 mrg
443 1.1 mrg /* Create the receive buffer DMA maps. */
444 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
445 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES, 1,
446 1.2 mrg MCLBYTES, 0, 0, &sc->bce_cdata.bce_rx_map[i])) != 0) {
447 1.1 mrg printf("%s: unable to create rx DMA map, error = %d\n",
448 1.2 mrg sc->bce_dev.dv_xname, error);
449 1.1 mrg }
450 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
451 1.1 mrg }
452 1.1 mrg
453 1.1 mrg /* Set up ifnet structure */
454 1.1 mrg ifp = &sc->ethercom.ec_if;
455 1.1 mrg strcpy(ifp->if_xname, sc->bce_dev.dv_xname);
456 1.1 mrg ifp->if_softc = sc;
457 1.1 mrg ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
458 1.1 mrg ifp->if_ioctl = bce_ioctl;
459 1.1 mrg ifp->if_start = bce_start;
460 1.1 mrg ifp->if_watchdog = bce_watchdog;
461 1.1 mrg ifp->if_init = bce_init;
462 1.1 mrg ifp->if_stop = bce_stop;
463 1.1 mrg IFQ_SET_READY(&ifp->if_snd);
464 1.1 mrg
465 1.1 mrg /* Initialize our media structures and probe the MII. */
466 1.1 mrg
467 1.1 mrg sc->bce_mii.mii_ifp = ifp;
468 1.1 mrg sc->bce_mii.mii_readreg = bce_mii_read;
469 1.1 mrg sc->bce_mii.mii_writereg = bce_mii_write;
470 1.1 mrg sc->bce_mii.mii_statchg = bce_statchg;
471 1.19 dyoung
472 1.19 dyoung sc->ethercom.ec_mii = &sc->bce_mii;
473 1.19 dyoung ifmedia_init(&sc->bce_mii.mii_media, 0, ether_mediachange,
474 1.19 dyoung ether_mediastatus);
475 1.1 mrg mii_attach(&sc->bce_dev, &sc->bce_mii, 0xffffffff, MII_PHY_ANY,
476 1.2 mrg MII_OFFSET_ANY, 0);
477 1.1 mrg if (LIST_FIRST(&sc->bce_mii.mii_phys) == NULL) {
478 1.1 mrg ifmedia_add(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
479 1.1 mrg ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE);
480 1.1 mrg } else
481 1.1 mrg ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_AUTO);
482 1.1 mrg /* get the phy */
483 1.3 mrg sc->bce_phy = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
484 1.3 mrg BCE_MAGIC_PHY) & 0x1f;
485 1.1 mrg /*
486 1.1 mrg * Enable activity led.
487 1.1 mrg * XXX This should be in a phy driver, but not currently.
488 1.1 mrg */
489 1.2 mrg bce_mii_write((struct device *) sc, 1, 26, /* MAGIC */
490 1.3 mrg bce_mii_read((struct device *) sc, 1, 26) & 0x7fff); /* MAGIC */
491 1.1 mrg /* enable traffic meter led mode */
492 1.4 joda bce_mii_write((struct device *) sc, 1, 27, /* MAGIC */
493 1.3 mrg bce_mii_read((struct device *) sc, 1, 27) | (1 << 6)); /* MAGIC */
494 1.1 mrg
495 1.1 mrg
496 1.1 mrg /* Attach the interface */
497 1.1 mrg if_attach(ifp);
498 1.3 mrg sc->enaddr[0] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
499 1.3 mrg BCE_MAGIC_ENET0);
500 1.3 mrg sc->enaddr[1] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
501 1.3 mrg BCE_MAGIC_ENET1);
502 1.3 mrg sc->enaddr[2] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
503 1.3 mrg BCE_MAGIC_ENET2);
504 1.3 mrg sc->enaddr[3] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
505 1.3 mrg BCE_MAGIC_ENET3);
506 1.3 mrg sc->enaddr[4] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
507 1.3 mrg BCE_MAGIC_ENET4);
508 1.3 mrg sc->enaddr[5] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
509 1.3 mrg BCE_MAGIC_ENET5);
510 1.1 mrg printf("%s: Ethernet address %s\n", sc->bce_dev.dv_xname,
511 1.1 mrg ether_sprintf(sc->enaddr));
512 1.1 mrg ether_ifattach(ifp, sc->enaddr);
513 1.15 dan #if NRND > 0
514 1.15 dan rnd_attach_source(&sc->rnd_source, sc->bce_dev.dv_xname,
515 1.15 dan RND_TYPE_NET, 0);
516 1.15 dan #endif
517 1.16 ad callout_init(&sc->bce_timeout, 0);
518 1.1 mrg }
519 1.1 mrg
520 1.1 mrg /* handle media, and ethernet requests */
521 1.1 mrg static int
522 1.14 christos bce_ioctl(struct ifnet *ifp, u_long cmd, void *data)
523 1.1 mrg {
524 1.1 mrg int s, error;
525 1.1 mrg
526 1.1 mrg s = splnet();
527 1.19 dyoung error = ether_ioctl(ifp, cmd, data);
528 1.19 dyoung if (error == ENETRESET) {
529 1.19 dyoung /* change multicast list */
530 1.19 dyoung error = 0;
531 1.1 mrg }
532 1.1 mrg
533 1.1 mrg /* Try to get more packets going. */
534 1.1 mrg bce_start(ifp);
535 1.1 mrg
536 1.1 mrg splx(s);
537 1.1 mrg return error;
538 1.1 mrg }
539 1.1 mrg
540 1.1 mrg /* Start packet transmission on the interface. */
541 1.1 mrg static void
542 1.6 thorpej bce_start(struct ifnet *ifp)
543 1.1 mrg {
544 1.1 mrg struct bce_softc *sc = ifp->if_softc;
545 1.1 mrg struct mbuf *m0;
546 1.1 mrg bus_dmamap_t dmamap;
547 1.1 mrg int txstart;
548 1.1 mrg int txsfree;
549 1.1 mrg int newpkts = 0;
550 1.1 mrg int error;
551 1.1 mrg
552 1.1 mrg /*
553 1.1 mrg * do not start another if currently transmitting, and more
554 1.1 mrg * descriptors(tx slots) are needed for next packet.
555 1.1 mrg */
556 1.1 mrg if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
557 1.1 mrg return;
558 1.1 mrg
559 1.1 mrg /* determine number of descriptors available */
560 1.1 mrg if (sc->bce_txsnext >= sc->bce_txin)
561 1.1 mrg txsfree = BCE_NTXDESC - 1 + sc->bce_txin - sc->bce_txsnext;
562 1.1 mrg else
563 1.1 mrg txsfree = sc->bce_txin - sc->bce_txsnext - 1;
564 1.1 mrg
565 1.1 mrg /*
566 1.1 mrg * Loop through the send queue, setting up transmit descriptors
567 1.1 mrg * until we drain the queue, or use up all available transmit
568 1.1 mrg * descriptors.
569 1.1 mrg */
570 1.1 mrg while (txsfree > 0) {
571 1.1 mrg int seg;
572 1.1 mrg
573 1.1 mrg /* Grab a packet off the queue. */
574 1.1 mrg IFQ_POLL(&ifp->if_snd, m0);
575 1.1 mrg if (m0 == NULL)
576 1.1 mrg break;
577 1.1 mrg
578 1.1 mrg /* get the transmit slot dma map */
579 1.1 mrg dmamap = sc->bce_cdata.bce_tx_map[sc->bce_txsnext];
580 1.1 mrg
581 1.1 mrg /*
582 1.1 mrg * Load the DMA map. If this fails, the packet either
583 1.1 mrg * didn't fit in the alloted number of segments, or we
584 1.1 mrg * were short on resources. If the packet will not fit,
585 1.1 mrg * it will be dropped. If short on resources, it will
586 1.1 mrg * be tried again later.
587 1.1 mrg */
588 1.1 mrg error = bus_dmamap_load_mbuf(sc->bce_dmatag, dmamap, m0,
589 1.2 mrg BUS_DMA_WRITE | BUS_DMA_NOWAIT);
590 1.1 mrg if (error == EFBIG) {
591 1.2 mrg printf("%s: Tx packet consumes too many DMA segments, "
592 1.2 mrg "dropping...\n", sc->bce_dev.dv_xname);
593 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
594 1.1 mrg m_freem(m0);
595 1.1 mrg ifp->if_oerrors++;
596 1.1 mrg continue;
597 1.1 mrg } else if (error) {
598 1.1 mrg /* short on resources, come back later */
599 1.2 mrg printf("%s: unable to load Tx buffer, error = %d\n",
600 1.2 mrg sc->bce_dev.dv_xname, error);
601 1.1 mrg break;
602 1.1 mrg }
603 1.1 mrg /* If not enough descriptors available, try again later */
604 1.1 mrg if (dmamap->dm_nsegs > txsfree) {
605 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
606 1.1 mrg bus_dmamap_unload(sc->bce_dmatag, dmamap);
607 1.1 mrg break;
608 1.1 mrg }
609 1.1 mrg /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
610 1.1 mrg
611 1.1 mrg /* So take it off the queue */
612 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
613 1.1 mrg
614 1.1 mrg /* save the pointer so it can be freed later */
615 1.1 mrg sc->bce_cdata.bce_tx_chain[sc->bce_txsnext] = m0;
616 1.1 mrg
617 1.1 mrg /* Sync the data DMA map. */
618 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, dmamap, 0, dmamap->dm_mapsize,
619 1.1 mrg BUS_DMASYNC_PREWRITE);
620 1.1 mrg
621 1.1 mrg /* Initialize the transmit descriptor(s). */
622 1.1 mrg txstart = sc->bce_txsnext;
623 1.1 mrg for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
624 1.2 mrg u_int32_t ctrl;
625 1.1 mrg
626 1.1 mrg ctrl = dmamap->dm_segs[seg].ds_len & CTRL_BC_MASK;
627 1.1 mrg if (seg == 0)
628 1.1 mrg ctrl |= CTRL_SOF;
629 1.1 mrg if (seg == dmamap->dm_nsegs - 1)
630 1.1 mrg ctrl |= CTRL_EOF;
631 1.1 mrg if (sc->bce_txsnext == BCE_NTXDESC - 1)
632 1.1 mrg ctrl |= CTRL_EOT;
633 1.1 mrg ctrl |= CTRL_IOC;
634 1.2 mrg sc->bce_tx_ring[sc->bce_txsnext].ctrl = htole32(ctrl);
635 1.1 mrg sc->bce_tx_ring[sc->bce_txsnext].addr =
636 1.2 mrg htole32(dmamap->dm_segs[seg].ds_addr + 0x40000000); /* MAGIC */
637 1.1 mrg if (sc->bce_txsnext + 1 > BCE_NTXDESC - 1)
638 1.1 mrg sc->bce_txsnext = 0;
639 1.1 mrg else
640 1.1 mrg sc->bce_txsnext++;
641 1.1 mrg txsfree--;
642 1.1 mrg }
643 1.1 mrg /* sync descriptors being used */
644 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
645 1.1 mrg sizeof(struct bce_dma_slot) * txstart + PAGE_SIZE,
646 1.1 mrg sizeof(struct bce_dma_slot) * dmamap->dm_nsegs,
647 1.1 mrg BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
648 1.1 mrg
649 1.1 mrg /* Give the packet to the chip. */
650 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_DPTR,
651 1.1 mrg sc->bce_txsnext * sizeof(struct bce_dma_slot));
652 1.1 mrg
653 1.1 mrg newpkts++;
654 1.1 mrg
655 1.1 mrg #if NBPFILTER > 0
656 1.1 mrg /* Pass the packet to any BPF listeners. */
657 1.1 mrg if (ifp->if_bpf)
658 1.1 mrg bpf_mtap(ifp->if_bpf, m0);
659 1.1 mrg #endif /* NBPFILTER > 0 */
660 1.1 mrg }
661 1.1 mrg if (txsfree == 0) {
662 1.1 mrg /* No more slots left; notify upper layer. */
663 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
664 1.1 mrg }
665 1.1 mrg if (newpkts) {
666 1.1 mrg /* Set a watchdog timer in case the chip flakes out. */
667 1.1 mrg ifp->if_timer = 5;
668 1.1 mrg }
669 1.1 mrg }
670 1.1 mrg
671 1.1 mrg /* Watchdog timer handler. */
672 1.1 mrg static void
673 1.6 thorpej bce_watchdog(struct ifnet *ifp)
674 1.1 mrg {
675 1.1 mrg struct bce_softc *sc = ifp->if_softc;
676 1.1 mrg
677 1.1 mrg printf("%s: device timeout\n", sc->bce_dev.dv_xname);
678 1.1 mrg ifp->if_oerrors++;
679 1.1 mrg
680 1.1 mrg (void) bce_init(ifp);
681 1.1 mrg
682 1.1 mrg /* Try to get more packets going. */
683 1.1 mrg bce_start(ifp);
684 1.1 mrg }
685 1.1 mrg
686 1.1 mrg int
687 1.6 thorpej bce_intr(void *xsc)
688 1.1 mrg {
689 1.1 mrg struct bce_softc *sc;
690 1.1 mrg struct ifnet *ifp;
691 1.2 mrg u_int32_t intstatus;
692 1.1 mrg int wantinit;
693 1.1 mrg int handled = 0;
694 1.1 mrg
695 1.1 mrg sc = xsc;
696 1.1 mrg ifp = &sc->ethercom.ec_if;
697 1.1 mrg
698 1.1 mrg
699 1.1 mrg for (wantinit = 0; wantinit == 0;) {
700 1.2 mrg intstatus = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
701 1.2 mrg BCE_INT_STS);
702 1.1 mrg
703 1.1 mrg /* ignore if not ours, or unsolicited interrupts */
704 1.5 mycroft intstatus &= sc->bce_intmask;
705 1.1 mrg if (intstatus == 0)
706 1.1 mrg break;
707 1.1 mrg
708 1.1 mrg handled = 1;
709 1.1 mrg
710 1.1 mrg /* Ack interrupt */
711 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_STS,
712 1.2 mrg intstatus);
713 1.1 mrg
714 1.1 mrg /* Receive interrupts. */
715 1.2 mrg if (intstatus & I_RI)
716 1.1 mrg bce_rxintr(sc);
717 1.1 mrg /* Transmit interrupts. */
718 1.2 mrg if (intstatus & I_XI)
719 1.1 mrg bce_txintr(sc);
720 1.1 mrg /* Error interrupts */
721 1.1 mrg if (intstatus & ~(I_RI | I_XI)) {
722 1.1 mrg if (intstatus & I_XU)
723 1.2 mrg printf("%s: transmit fifo underflow\n",
724 1.2 mrg sc->bce_dev.dv_xname);
725 1.1 mrg if (intstatus & I_RO) {
726 1.2 mrg printf("%s: receive fifo overflow\n",
727 1.2 mrg sc->bce_dev.dv_xname);
728 1.1 mrg ifp->if_ierrors++;
729 1.1 mrg }
730 1.1 mrg if (intstatus & I_RU)
731 1.1 mrg printf("%s: receive descriptor underflow\n",
732 1.1 mrg sc->bce_dev.dv_xname);
733 1.1 mrg if (intstatus & I_DE)
734 1.1 mrg printf("%s: descriptor protocol error\n",
735 1.1 mrg sc->bce_dev.dv_xname);
736 1.1 mrg if (intstatus & I_PD)
737 1.2 mrg printf("%s: data error\n",
738 1.2 mrg sc->bce_dev.dv_xname);
739 1.1 mrg if (intstatus & I_PC)
740 1.2 mrg printf("%s: descriptor error\n",
741 1.2 mrg sc->bce_dev.dv_xname);
742 1.1 mrg if (intstatus & I_TO)
743 1.2 mrg printf("%s: general purpose timeout\n",
744 1.2 mrg sc->bce_dev.dv_xname);
745 1.1 mrg wantinit = 1;
746 1.1 mrg }
747 1.1 mrg }
748 1.1 mrg
749 1.1 mrg if (handled) {
750 1.1 mrg if (wantinit)
751 1.1 mrg bce_init(ifp);
752 1.15 dan #if NRND > 0
753 1.15 dan if (RND_ENABLED(&sc->rnd_source))
754 1.15 dan rnd_add_uint32(&sc->rnd_source, intstatus);
755 1.15 dan #endif
756 1.1 mrg /* Try to get more packets going. */
757 1.1 mrg bce_start(ifp);
758 1.1 mrg }
759 1.1 mrg return (handled);
760 1.1 mrg }
761 1.1 mrg
762 1.1 mrg /* Receive interrupt handler */
763 1.1 mrg void
764 1.6 thorpej bce_rxintr(struct bce_softc *sc)
765 1.1 mrg {
766 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
767 1.1 mrg struct rx_pph *pph;
768 1.1 mrg struct mbuf *m;
769 1.1 mrg int curr;
770 1.1 mrg int len;
771 1.1 mrg int i;
772 1.1 mrg
773 1.1 mrg /* get pointer to active receive slot */
774 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS)
775 1.2 mrg & RS_CD_MASK;
776 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
777 1.1 mrg if (curr >= BCE_NRXDESC)
778 1.1 mrg curr = BCE_NRXDESC - 1;
779 1.1 mrg
780 1.1 mrg /* process packets up to but not current packet being worked on */
781 1.2 mrg for (i = sc->bce_rxin; i != curr;
782 1.2 mrg i + 1 > BCE_NRXDESC - 1 ? i = 0 : i++) {
783 1.1 mrg /* complete any post dma memory ops on packet */
784 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[i], 0,
785 1.2 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
786 1.2 mrg BUS_DMASYNC_POSTREAD);
787 1.1 mrg
788 1.1 mrg /*
789 1.1 mrg * If the packet had an error, simply recycle the buffer,
790 1.1 mrg * resetting the len, and flags.
791 1.1 mrg */
792 1.1 mrg pph = mtod(sc->bce_cdata.bce_rx_chain[i], struct rx_pph *);
793 1.1 mrg if (pph->flags & (RXF_NO | RXF_RXER | RXF_CRC | RXF_OV)) {
794 1.1 mrg ifp->if_ierrors++;
795 1.1 mrg pph->len = 0;
796 1.1 mrg pph->flags = 0;
797 1.1 mrg continue;
798 1.1 mrg }
799 1.1 mrg /* receive the packet */
800 1.1 mrg len = pph->len;
801 1.1 mrg if (len == 0)
802 1.1 mrg continue; /* no packet if empty */
803 1.1 mrg pph->len = 0;
804 1.1 mrg pph->flags = 0;
805 1.1 mrg /* bump past pre header to packet */
806 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data += 30; /* MAGIC */
807 1.1 mrg
808 1.1 mrg /*
809 1.7 thorpej * The chip includes the CRC with every packet. Trim
810 1.7 thorpej * it off here.
811 1.7 thorpej */
812 1.7 thorpej len -= ETHER_CRC_LEN;
813 1.7 thorpej
814 1.7 thorpej /*
815 1.1 mrg * If the packet is small enough to fit in a
816 1.1 mrg * single header mbuf, allocate one and copy
817 1.1 mrg * the data into it. This greatly reduces
818 1.1 mrg * memory consumption when receiving lots
819 1.1 mrg * of small packets.
820 1.1 mrg *
821 1.1 mrg * Otherwise, add a new buffer to the receive
822 1.1 mrg * chain. If this fails, drop the packet and
823 1.1 mrg * recycle the old buffer.
824 1.1 mrg */
825 1.1 mrg if (len <= (MHLEN - 2)) {
826 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
827 1.1 mrg if (m == NULL)
828 1.1 mrg goto dropit;
829 1.1 mrg m->m_data += 2;
830 1.14 christos memcpy(mtod(m, void *),
831 1.14 christos mtod(sc->bce_cdata.bce_rx_chain[i], void *), len);
832 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30; /* MAGIC */
833 1.1 mrg } else {
834 1.1 mrg m = sc->bce_cdata.bce_rx_chain[i];
835 1.1 mrg if (bce_add_rxbuf(sc, i) != 0) {
836 1.1 mrg dropit:
837 1.1 mrg ifp->if_ierrors++;
838 1.1 mrg /* continue to use old buffer */
839 1.1 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30;
840 1.1 mrg bus_dmamap_sync(sc->bce_dmatag,
841 1.2 mrg sc->bce_cdata.bce_rx_map[i], 0,
842 1.1 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
843 1.2 mrg BUS_DMASYNC_PREREAD);
844 1.1 mrg continue;
845 1.1 mrg }
846 1.1 mrg }
847 1.1 mrg
848 1.1 mrg m->m_pkthdr.rcvif = ifp;
849 1.1 mrg m->m_pkthdr.len = m->m_len = len;
850 1.1 mrg ifp->if_ipackets++;
851 1.1 mrg
852 1.1 mrg #if NBPFILTER > 0
853 1.1 mrg /*
854 1.1 mrg * Pass this up to any BPF listeners, but only
855 1.1 mrg * pass it up the stack if it's for us.
856 1.1 mrg */
857 1.1 mrg if (ifp->if_bpf)
858 1.1 mrg bpf_mtap(ifp->if_bpf, m);
859 1.1 mrg #endif /* NBPFILTER > 0 */
860 1.1 mrg
861 1.1 mrg /* Pass it on. */
862 1.1 mrg (*ifp->if_input) (ifp, m);
863 1.1 mrg
864 1.1 mrg /* re-check current in case it changed */
865 1.2 mrg curr = (bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
866 1.2 mrg BCE_DMA_RXSTATUS) & RS_CD_MASK) /
867 1.2 mrg sizeof(struct bce_dma_slot);
868 1.1 mrg if (curr >= BCE_NRXDESC)
869 1.1 mrg curr = BCE_NRXDESC - 1;
870 1.1 mrg }
871 1.1 mrg sc->bce_rxin = curr;
872 1.1 mrg }
873 1.1 mrg
874 1.1 mrg /* Transmit interrupt handler */
875 1.1 mrg void
876 1.6 thorpej bce_txintr(struct bce_softc *sc)
877 1.1 mrg {
878 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
879 1.1 mrg int curr;
880 1.1 mrg int i;
881 1.1 mrg
882 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
883 1.1 mrg
884 1.1 mrg /*
885 1.1 mrg * Go through the Tx list and free mbufs for those
886 1.1 mrg * frames which have been transmitted.
887 1.1 mrg */
888 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXSTATUS) &
889 1.1 mrg RS_CD_MASK;
890 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
891 1.1 mrg if (curr >= BCE_NTXDESC)
892 1.1 mrg curr = BCE_NTXDESC - 1;
893 1.2 mrg for (i = sc->bce_txin; i != curr;
894 1.2 mrg i + 1 > BCE_NTXDESC - 1 ? i = 0 : i++) {
895 1.1 mrg /* do any post dma memory ops on transmit data */
896 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] == NULL)
897 1.1 mrg continue;
898 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i], 0,
899 1.2 mrg sc->bce_cdata.bce_tx_map[i]->dm_mapsize,
900 1.2 mrg BUS_DMASYNC_POSTWRITE);
901 1.2 mrg bus_dmamap_unload(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i]);
902 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
903 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
904 1.1 mrg ifp->if_opackets++;
905 1.1 mrg }
906 1.1 mrg sc->bce_txin = curr;
907 1.1 mrg
908 1.1 mrg /*
909 1.1 mrg * If there are no more pending transmissions, cancel the watchdog
910 1.1 mrg * timer
911 1.1 mrg */
912 1.1 mrg if (sc->bce_txsnext == sc->bce_txin)
913 1.1 mrg ifp->if_timer = 0;
914 1.1 mrg }
915 1.1 mrg
916 1.1 mrg /* initialize the interface */
917 1.1 mrg static int
918 1.6 thorpej bce_init(struct ifnet *ifp)
919 1.1 mrg {
920 1.1 mrg struct bce_softc *sc = ifp->if_softc;
921 1.2 mrg u_int32_t reg_win;
922 1.1 mrg int error;
923 1.1 mrg int i;
924 1.1 mrg
925 1.1 mrg /* Cancel any pending I/O. */
926 1.1 mrg bce_stop(ifp, 0);
927 1.1 mrg
928 1.1 mrg /* enable pci inerrupts, bursts, and prefetch */
929 1.1 mrg
930 1.1 mrg /* remap the pci registers to the Sonics config registers */
931 1.1 mrg
932 1.1 mrg /* save the current map, so it can be restored */
933 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
934 1.2 mrg BCE_REG_WIN);
935 1.2 mrg
936 1.1 mrg /* set register window to Sonics registers */
937 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
938 1.2 mrg BCE_SONICS_WIN);
939 1.1 mrg
940 1.1 mrg /* enable SB to PCI interrupt */
941 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
942 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC) |
943 1.2 mrg SBIV_ENET0);
944 1.1 mrg
945 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
946 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
947 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2) |
948 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
949 1.1 mrg
950 1.1 mrg /* restore to ethernet register space */
951 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
952 1.2 mrg reg_win);
953 1.1 mrg
954 1.1 mrg /* Reset the chip to a known state. */
955 1.1 mrg bce_reset(sc);
956 1.1 mrg
957 1.1 mrg /* Initialize transmit descriptors */
958 1.1 mrg memset(sc->bce_tx_ring, 0, BCE_NTXDESC * sizeof(struct bce_dma_slot));
959 1.1 mrg sc->bce_txsnext = 0;
960 1.1 mrg sc->bce_txin = 0;
961 1.1 mrg
962 1.1 mrg /* enable crc32 generation */
963 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL,
964 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL) |
965 1.2 mrg BCE_EMC_CG);
966 1.1 mrg
967 1.1 mrg /* setup DMA interrupt control */
968 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL, 1 << 24); /* MAGIC */
969 1.1 mrg
970 1.1 mrg /* setup packet filter */
971 1.1 mrg bce_set_filter(ifp);
972 1.1 mrg
973 1.1 mrg /* set max frame length, account for possible vlan tag */
974 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_MAX,
975 1.2 mrg ETHER_MAX_LEN + 32);
976 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_MAX,
977 1.2 mrg ETHER_MAX_LEN + 32);
978 1.1 mrg
979 1.1 mrg /* set tx watermark */
980 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_WATER, 56);
981 1.1 mrg
982 1.1 mrg /* enable transmit */
983 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, XC_XE);
984 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXADDR,
985 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + PAGE_SIZE + 0x40000000); /* MAGIC */
986 1.1 mrg
987 1.1 mrg /*
988 1.1 mrg * Give the receive ring to the chip, and
989 1.1 mrg * start the receive DMA engine.
990 1.1 mrg */
991 1.1 mrg sc->bce_rxin = 0;
992 1.1 mrg
993 1.1 mrg /* clear the rx descriptor ring */
994 1.1 mrg memset(sc->bce_rx_ring, 0, BCE_NRXDESC * sizeof(struct bce_dma_slot));
995 1.1 mrg /* enable receive */
996 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL,
997 1.3 mrg 30 << 1 | 1); /* MAGIC */
998 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXADDR,
999 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + 0x40000000); /* MAGIC */
1000 1.1 mrg
1001 1.1 mrg /* Initalize receive descriptors */
1002 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
1003 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] == NULL) {
1004 1.1 mrg if ((error = bce_add_rxbuf(sc, i)) != 0) {
1005 1.2 mrg printf("%s: unable to allocate or map rx(%d) "
1006 1.2 mrg "mbuf, error = %d\n", sc->bce_dev.dv_xname,
1007 1.2 mrg i, error);
1008 1.1 mrg bce_rxdrain(sc);
1009 1.1 mrg return (error);
1010 1.1 mrg }
1011 1.1 mrg } else
1012 1.1 mrg BCE_INIT_RXDESC(sc, i);
1013 1.1 mrg }
1014 1.1 mrg
1015 1.1 mrg /* Enable interrupts */
1016 1.5 mycroft sc->bce_intmask =
1017 1.5 mycroft I_XI | I_RI | I_XU | I_RO | I_RU | I_DE | I_PD | I_PC | I_TO;
1018 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK,
1019 1.5 mycroft sc->bce_intmask);
1020 1.1 mrg
1021 1.1 mrg /* start the receive dma */
1022 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXDPTR,
1023 1.2 mrg BCE_NRXDESC * sizeof(struct bce_dma_slot));
1024 1.1 mrg
1025 1.1 mrg /* set media */
1026 1.19 dyoung if ((error = ether_mediachange(ifp)) != 0)
1027 1.19 dyoung return error;
1028 1.1 mrg
1029 1.1 mrg /* turn on the ethernet mac */
1030 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1031 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1032 1.2 mrg BCE_ENET_CTL) | EC_EE);
1033 1.1 mrg
1034 1.1 mrg /* start timer */
1035 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
1036 1.1 mrg
1037 1.1 mrg /* mark as running, and no outputs active */
1038 1.1 mrg ifp->if_flags |= IFF_RUNNING;
1039 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
1040 1.1 mrg
1041 1.1 mrg return 0;
1042 1.1 mrg }
1043 1.1 mrg
1044 1.1 mrg /* add a mac address to packet filter */
1045 1.1 mrg void
1046 1.6 thorpej bce_add_mac(struct bce_softc *sc, u_int8_t *mac, u_long idx)
1047 1.1 mrg {
1048 1.1 mrg int i;
1049 1.2 mrg u_int32_t rval;
1050 1.1 mrg
1051 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_LOW,
1052 1.2 mrg mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5]);
1053 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_HI,
1054 1.2 mrg mac[0] << 8 | mac[1] | 0x10000); /* MAGIC */
1055 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1056 1.2 mrg idx << 16 | 8); /* MAGIC */
1057 1.1 mrg /* wait for write to complete */
1058 1.1 mrg for (i = 0; i < 100; i++) {
1059 1.2 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1060 1.2 mrg BCE_FILT_CTL);
1061 1.2 mrg if (!(rval & 0x80000000)) /* MAGIC */
1062 1.1 mrg break;
1063 1.1 mrg delay(10);
1064 1.1 mrg }
1065 1.1 mrg if (i == 100) {
1066 1.10 simonb printf("%s: timed out writing pkt filter ctl\n",
1067 1.2 mrg sc->bce_dev.dv_xname);
1068 1.1 mrg }
1069 1.1 mrg }
1070 1.1 mrg
1071 1.1 mrg /* Add a receive buffer to the indiciated descriptor. */
1072 1.1 mrg static int
1073 1.6 thorpej bce_add_rxbuf(struct bce_softc *sc, int idx)
1074 1.1 mrg {
1075 1.1 mrg struct mbuf *m;
1076 1.1 mrg int error;
1077 1.1 mrg
1078 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
1079 1.1 mrg if (m == NULL)
1080 1.1 mrg return (ENOBUFS);
1081 1.1 mrg
1082 1.1 mrg MCLGET(m, M_DONTWAIT);
1083 1.1 mrg if ((m->m_flags & M_EXT) == 0) {
1084 1.1 mrg m_freem(m);
1085 1.1 mrg return (ENOBUFS);
1086 1.1 mrg }
1087 1.1 mrg if (sc->bce_cdata.bce_rx_chain[idx] != NULL)
1088 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1089 1.2 mrg sc->bce_cdata.bce_rx_map[idx]);
1090 1.1 mrg
1091 1.1 mrg sc->bce_cdata.bce_rx_chain[idx] = m;
1092 1.1 mrg
1093 1.1 mrg error = bus_dmamap_load(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx],
1094 1.2 mrg m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1095 1.2 mrg BUS_DMA_READ | BUS_DMA_NOWAIT);
1096 1.1 mrg if (error)
1097 1.1 mrg return (error);
1098 1.1 mrg
1099 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx], 0,
1100 1.1 mrg sc->bce_cdata.bce_rx_map[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
1101 1.1 mrg
1102 1.1 mrg BCE_INIT_RXDESC(sc, idx);
1103 1.1 mrg
1104 1.1 mrg return (0);
1105 1.1 mrg
1106 1.1 mrg }
1107 1.1 mrg
1108 1.1 mrg /* Drain the receive queue. */
1109 1.1 mrg static void
1110 1.6 thorpej bce_rxdrain(struct bce_softc *sc)
1111 1.1 mrg {
1112 1.1 mrg int i;
1113 1.1 mrg
1114 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
1115 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] != NULL) {
1116 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1117 1.2 mrg sc->bce_cdata.bce_rx_map[i]);
1118 1.1 mrg m_freem(sc->bce_cdata.bce_rx_chain[i]);
1119 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
1120 1.1 mrg }
1121 1.1 mrg }
1122 1.1 mrg }
1123 1.1 mrg
1124 1.1 mrg /* Stop transmission on the interface */
1125 1.1 mrg static void
1126 1.6 thorpej bce_stop(struct ifnet *ifp, int disable)
1127 1.1 mrg {
1128 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1129 1.1 mrg int i;
1130 1.2 mrg u_int32_t val;
1131 1.1 mrg
1132 1.1 mrg /* Stop the 1 second timer */
1133 1.1 mrg callout_stop(&sc->bce_timeout);
1134 1.1 mrg
1135 1.1 mrg /* Down the MII. */
1136 1.1 mrg mii_down(&sc->bce_mii);
1137 1.1 mrg
1138 1.1 mrg /* Disable interrupts. */
1139 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK, 0);
1140 1.5 mycroft sc->bce_intmask = 0;
1141 1.5 mycroft delay(10);
1142 1.1 mrg
1143 1.1 mrg /* Disable emac */
1144 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_ED);
1145 1.1 mrg for (i = 0; i < 200; i++) {
1146 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1147 1.2 mrg BCE_ENET_CTL);
1148 1.1 mrg if (!(val & EC_ED))
1149 1.1 mrg break;
1150 1.1 mrg delay(10);
1151 1.1 mrg }
1152 1.1 mrg
1153 1.1 mrg /* Stop the DMA */
1154 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL, 0);
1155 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1156 1.1 mrg delay(10);
1157 1.1 mrg
1158 1.1 mrg /* Release any queued transmit buffers. */
1159 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
1160 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] != NULL) {
1161 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1162 1.2 mrg sc->bce_cdata.bce_tx_map[i]);
1163 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
1164 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
1165 1.1 mrg }
1166 1.1 mrg }
1167 1.1 mrg
1168 1.1 mrg /* drain receive queue */
1169 1.1 mrg if (disable)
1170 1.1 mrg bce_rxdrain(sc);
1171 1.1 mrg
1172 1.1 mrg /* Mark the interface down and cancel the watchdog timer. */
1173 1.1 mrg ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1174 1.1 mrg ifp->if_timer = 0;
1175 1.1 mrg }
1176 1.1 mrg
1177 1.1 mrg /* reset the chip */
1178 1.1 mrg static void
1179 1.6 thorpej bce_reset(struct bce_softc *sc)
1180 1.1 mrg {
1181 1.2 mrg u_int32_t val;
1182 1.2 mrg u_int32_t sbval;
1183 1.1 mrg int i;
1184 1.1 mrg
1185 1.1 mrg /* if SB core is up */
1186 1.2 mrg sbval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1187 1.2 mrg BCE_SBTMSTATELOW);
1188 1.1 mrg if ((sbval & (SBTML_RESET | SBTML_REJ | SBTML_CLK)) == SBTML_CLK) {
1189 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL,
1190 1.2 mrg 0);
1191 1.1 mrg
1192 1.1 mrg /* disable emac */
1193 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1194 1.2 mrg EC_ED);
1195 1.1 mrg for (i = 0; i < 200; i++) {
1196 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1197 1.2 mrg BCE_ENET_CTL);
1198 1.1 mrg if (!(val & EC_ED))
1199 1.1 mrg break;
1200 1.1 mrg delay(10);
1201 1.1 mrg }
1202 1.1 mrg if (i == 200)
1203 1.1 mrg printf("%s: timed out disabling ethernet mac\n",
1204 1.1 mrg sc->bce_dev.dv_xname);
1205 1.1 mrg
1206 1.1 mrg /* reset the dma engines */
1207 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1208 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS);
1209 1.1 mrg /* if error on receive, wait to go idle */
1210 1.3 mrg if (val & RS_ERROR) {
1211 1.1 mrg for (i = 0; i < 100; i++) {
1212 1.2 mrg val = bus_space_read_4(sc->bce_btag,
1213 1.2 mrg sc->bce_bhandle, BCE_DMA_RXSTATUS);
1214 1.3 mrg if (val & RS_DMA_IDLE)
1215 1.1 mrg break;
1216 1.1 mrg delay(10);
1217 1.1 mrg }
1218 1.1 mrg if (i == 100)
1219 1.2 mrg printf("%s: receive dma did not go idle after"
1220 1.2 mrg " error\n", sc->bce_dev.dv_xname);
1221 1.1 mrg }
1222 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1223 1.2 mrg BCE_DMA_RXSTATUS, 0);
1224 1.1 mrg
1225 1.1 mrg /* reset ethernet mac */
1226 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1227 1.2 mrg EC_ES);
1228 1.1 mrg for (i = 0; i < 200; i++) {
1229 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1230 1.2 mrg BCE_ENET_CTL);
1231 1.1 mrg if (!(val & EC_ES))
1232 1.1 mrg break;
1233 1.1 mrg delay(10);
1234 1.1 mrg }
1235 1.1 mrg if (i == 200)
1236 1.1 mrg printf("%s: timed out restting ethernet mac\n",
1237 1.1 mrg sc->bce_dev.dv_xname);
1238 1.1 mrg } else {
1239 1.2 mrg u_int32_t reg_win;
1240 1.1 mrg
1241 1.1 mrg /* remap the pci registers to the Sonics config registers */
1242 1.1 mrg
1243 1.1 mrg /* save the current map, so it can be restored */
1244 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1245 1.2 mrg BCE_REG_WIN);
1246 1.1 mrg /* set register window to Sonics registers */
1247 1.2 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1248 1.2 mrg BCE_REG_WIN, BCE_SONICS_WIN);
1249 1.1 mrg
1250 1.1 mrg /* enable SB to PCI interrupt */
1251 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
1252 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1253 1.2 mrg BCE_SBINTVEC) |
1254 1.2 mrg SBIV_ENET0);
1255 1.1 mrg
1256 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
1257 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
1258 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1259 1.2 mrg BCE_SPCI_TR2) |
1260 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
1261 1.1 mrg
1262 1.1 mrg /* restore to ethernet register space */
1263 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
1264 1.1 mrg reg_win);
1265 1.1 mrg }
1266 1.1 mrg
1267 1.1 mrg /* disable SB core if not in reset */
1268 1.1 mrg if (!(sbval & SBTML_RESET)) {
1269 1.1 mrg
1270 1.1 mrg /* set the reject bit */
1271 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1272 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_CLK);
1273 1.1 mrg for (i = 0; i < 200; i++) {
1274 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1275 1.2 mrg BCE_SBTMSTATELOW);
1276 1.1 mrg if (val & SBTML_REJ)
1277 1.1 mrg break;
1278 1.1 mrg delay(1);
1279 1.1 mrg }
1280 1.2 mrg if (i == 200)
1281 1.1 mrg printf("%s: while restting core, reject did not set\n",
1282 1.2 mrg sc->bce_dev.dv_xname);
1283 1.1 mrg /* wait until busy is clear */
1284 1.1 mrg for (i = 0; i < 200; i++) {
1285 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1286 1.2 mrg BCE_SBTMSTATEHI);
1287 1.1 mrg if (!(val & 0x4))
1288 1.1 mrg break;
1289 1.1 mrg delay(1);
1290 1.1 mrg }
1291 1.1 mrg if (i == 200)
1292 1.1 mrg printf("%s: while restting core, busy did not clear\n",
1293 1.2 mrg sc->bce_dev.dv_xname);
1294 1.1 mrg /* set reset and reject while enabling the clocks */
1295 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1296 1.2 mrg BCE_SBTMSTATELOW,
1297 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_REJ | SBTML_RESET);
1298 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1299 1.2 mrg BCE_SBTMSTATELOW);
1300 1.1 mrg delay(10);
1301 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1302 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_RESET);
1303 1.1 mrg delay(1);
1304 1.1 mrg }
1305 1.1 mrg /* enable clock */
1306 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1307 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_RESET);
1308 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1309 1.1 mrg delay(1);
1310 1.1 mrg
1311 1.1 mrg /* clear any error bits that may be on */
1312 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI);
1313 1.1 mrg if (val & 1)
1314 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI,
1315 1.2 mrg 0);
1316 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE);
1317 1.3 mrg if (val & SBIM_MAGIC_ERRORBITS)
1318 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE,
1319 1.3 mrg val & ~SBIM_MAGIC_ERRORBITS);
1320 1.1 mrg
1321 1.1 mrg /* clear reset and allow it to propagate throughout the core */
1322 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1323 1.2 mrg SBTML_FGC | SBTML_CLK);
1324 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1325 1.1 mrg delay(1);
1326 1.1 mrg
1327 1.1 mrg /* leave clock enabled */
1328 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1329 1.2 mrg SBTML_CLK);
1330 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1331 1.1 mrg delay(1);
1332 1.1 mrg
1333 1.1 mrg /* initialize MDC preamble, frequency */
1334 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_CTL, 0x8d); /* MAGIC */
1335 1.1 mrg
1336 1.1 mrg /* enable phy, differs for internal, and external */
1337 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL);
1338 1.1 mrg if (!(val & BCE_DC_IP)) {
1339 1.1 mrg /* select external phy */
1340 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_EP);
1341 1.1 mrg } else if (val & BCE_DC_ER) { /* internal, clear reset bit if on */
1342 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL,
1343 1.2 mrg val & ~BCE_DC_ER);
1344 1.1 mrg delay(100);
1345 1.1 mrg }
1346 1.1 mrg }
1347 1.1 mrg
1348 1.1 mrg /* Set up the receive filter. */
1349 1.1 mrg void
1350 1.6 thorpej bce_set_filter(struct ifnet *ifp)
1351 1.1 mrg {
1352 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1353 1.1 mrg
1354 1.1 mrg if (ifp->if_flags & IFF_PROMISC) {
1355 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1356 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1357 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL)
1358 1.2 mrg | ERC_PE);
1359 1.1 mrg } else {
1360 1.1 mrg ifp->if_flags &= ~IFF_ALLMULTI;
1361 1.1 mrg
1362 1.1 mrg /* turn off promiscuous */
1363 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1364 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1365 1.2 mrg BCE_RX_CTL) & ~ERC_PE);
1366 1.1 mrg
1367 1.1 mrg /* enable/disable broadcast */
1368 1.1 mrg if (ifp->if_flags & IFF_BROADCAST)
1369 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1370 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1371 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) & ~ERC_DB);
1372 1.1 mrg else
1373 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1374 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1375 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) | ERC_DB);
1376 1.1 mrg
1377 1.1 mrg /* disable the filter */
1378 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1379 1.2 mrg 0);
1380 1.1 mrg
1381 1.1 mrg /* add our own address */
1382 1.1 mrg bce_add_mac(sc, sc->enaddr, 0);
1383 1.1 mrg
1384 1.1 mrg /* for now accept all multicast */
1385 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1386 1.1 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL) |
1387 1.2 mrg ERC_AM);
1388 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1389 1.1 mrg
1390 1.1 mrg /* enable the filter */
1391 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1392 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1393 1.2 mrg BCE_FILT_CTL) | 1);
1394 1.1 mrg }
1395 1.1 mrg }
1396 1.1 mrg
1397 1.1 mrg /* Read a PHY register on the MII. */
1398 1.1 mrg int
1399 1.6 thorpej bce_mii_read(struct device *self, int phy, int reg)
1400 1.1 mrg {
1401 1.1 mrg struct bce_softc *sc = (struct bce_softc *) self;
1402 1.1 mrg int i;
1403 1.2 mrg u_int32_t val;
1404 1.1 mrg
1405 1.1 mrg /* clear mii_int */
1406 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS, BCE_MIINTR);
1407 1.1 mrg
1408 1.1 mrg /* Read the PHY register */
1409 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1410 1.2 mrg (MII_COMMAND_READ << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1411 1.2 mrg (MII_COMMAND_ACK << 16) | BCE_MIPHY(phy) | BCE_MIREG(reg)); /* MAGIC */
1412 1.1 mrg
1413 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1414 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS);
1415 1.1 mrg if (val & BCE_MIINTR)
1416 1.1 mrg break;
1417 1.1 mrg delay(10);
1418 1.1 mrg }
1419 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
1420 1.1 mrg if (i == BCE_TIMEOUT) {
1421 1.2 mrg printf("%s: PHY read timed out reading phy %d, reg %d, val = "
1422 1.2 mrg "0x%08x\n", sc->bce_dev.dv_xname, phy, reg, val);
1423 1.1 mrg return (0);
1424 1.1 mrg }
1425 1.1 mrg return (val & BCE_MICOMM_DATA);
1426 1.1 mrg }
1427 1.1 mrg
1428 1.1 mrg /* Write a PHY register on the MII */
1429 1.1 mrg void
1430 1.6 thorpej bce_mii_write(struct device *self, int phy, int reg, int val)
1431 1.1 mrg {
1432 1.1 mrg struct bce_softc *sc = (struct bce_softc *) self;
1433 1.1 mrg int i;
1434 1.2 mrg u_int32_t rval;
1435 1.1 mrg
1436 1.1 mrg /* clear mii_int */
1437 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS,
1438 1.2 mrg BCE_MIINTR);
1439 1.1 mrg
1440 1.1 mrg /* Write the PHY register */
1441 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1442 1.2 mrg (MII_COMMAND_WRITE << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1443 1.2 mrg (MII_COMMAND_ACK << 16) | (val & BCE_MICOMM_DATA) | /* MAGIC */
1444 1.2 mrg BCE_MIPHY(phy) | BCE_MIREG(reg));
1445 1.1 mrg
1446 1.1 mrg /* wait for write to complete */
1447 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1448 1.2 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1449 1.2 mrg BCE_MI_STS);
1450 1.1 mrg if (rval & BCE_MIINTR)
1451 1.1 mrg break;
1452 1.1 mrg delay(10);
1453 1.1 mrg }
1454 1.1 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
1455 1.1 mrg if (i == BCE_TIMEOUT) {
1456 1.10 simonb printf("%s: PHY timed out writing phy %d, reg %d, val "
1457 1.2 mrg "= 0x%08x\n", sc->bce_dev.dv_xname, phy, reg, val);
1458 1.1 mrg }
1459 1.1 mrg }
1460 1.1 mrg
1461 1.1 mrg /* sync hardware duplex mode to software state */
1462 1.1 mrg void
1463 1.6 thorpej bce_statchg(struct device *self)
1464 1.1 mrg {
1465 1.1 mrg struct bce_softc *sc = (struct bce_softc *) self;
1466 1.2 mrg u_int32_t reg;
1467 1.1 mrg
1468 1.1 mrg /* if needed, change register to match duplex mode */
1469 1.1 mrg reg = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL);
1470 1.1 mrg if (sc->bce_mii.mii_media_active & IFM_FDX && !(reg & EXC_FD))
1471 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1472 1.2 mrg reg | EXC_FD);
1473 1.1 mrg else if (!(sc->bce_mii.mii_media_active & IFM_FDX) && reg & EXC_FD)
1474 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1475 1.2 mrg reg & ~EXC_FD);
1476 1.1 mrg
1477 1.1 mrg /*
1478 1.1 mrg * Enable activity led.
1479 1.1 mrg * XXX This should be in a phy driver, but not currently.
1480 1.1 mrg */
1481 1.2 mrg bce_mii_write((struct device *) sc, 1, 26, /* MAGIC */
1482 1.2 mrg bce_mii_read((struct device *) sc, 1, 26) & 0x7fff); /* MAGIC */
1483 1.1 mrg /* enable traffic meter led mode */
1484 1.2 mrg bce_mii_write((struct device *) sc, 1, 26, /* MAGIC */
1485 1.2 mrg bce_mii_read((struct device *) sc, 1, 27) | (1 << 6)); /* MAGIC */
1486 1.1 mrg }
1487 1.1 mrg
1488 1.1 mrg /* One second timer, checks link status */
1489 1.1 mrg static void
1490 1.6 thorpej bce_tick(void *v)
1491 1.1 mrg {
1492 1.1 mrg struct bce_softc *sc = v;
1493 1.1 mrg
1494 1.1 mrg /* Tick the MII. */
1495 1.1 mrg mii_tick(&sc->bce_mii);
1496 1.1 mrg
1497 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
1498 1.1 mrg }
1499