if_bce.c revision 1.26 1 1.26 jakllsch /* $NetBSD: if_bce.c,v 1.26 2009/07/16 20:14:17 jakllsch Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.1 mrg * Copyright (c) 2003 Clifford Wright. All rights reserved.
5 1.1 mrg *
6 1.1 mrg * Redistribution and use in source and binary forms, with or without
7 1.1 mrg * modification, are permitted provided that the following conditions
8 1.1 mrg * are met:
9 1.1 mrg * 1. Redistributions of source code must retain the above copyright
10 1.1 mrg * notice, this list of conditions and the following disclaimer.
11 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer in the
13 1.1 mrg * documentation and/or other materials provided with the distribution.
14 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
15 1.1 mrg * derived from this software without specific prior written permission.
16 1.1 mrg *
17 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 mrg * SUCH DAMAGE.
28 1.1 mrg */
29 1.1 mrg
30 1.1 mrg /*
31 1.1 mrg * Broadcom BCM440x 10/100 ethernet (broadcom.com)
32 1.1 mrg * SiliconBackplane is technology from Sonics, Inc.(sonicsinc.com)
33 1.1 mrg *
34 1.1 mrg * Cliff Wright cliff (at) snipe444.org
35 1.1 mrg */
36 1.1 mrg
37 1.17 dsl #include <sys/cdefs.h>
38 1.26 jakllsch __KERNEL_RCSID(0, "$NetBSD: if_bce.c,v 1.26 2009/07/16 20:14:17 jakllsch Exp $");
39 1.17 dsl
40 1.1 mrg #include "bpfilter.h"
41 1.1 mrg #include "vlan.h"
42 1.15 dan #include "rnd.h"
43 1.1 mrg
44 1.1 mrg #include <sys/param.h>
45 1.1 mrg #include <sys/systm.h>
46 1.1 mrg #include <sys/callout.h>
47 1.1 mrg #include <sys/sockio.h>
48 1.1 mrg #include <sys/mbuf.h>
49 1.1 mrg #include <sys/malloc.h>
50 1.1 mrg #include <sys/kernel.h>
51 1.1 mrg #include <sys/device.h>
52 1.1 mrg #include <sys/socket.h>
53 1.1 mrg
54 1.1 mrg #include <net/if.h>
55 1.1 mrg #include <net/if_dl.h>
56 1.1 mrg #include <net/if_media.h>
57 1.1 mrg #include <net/if_ether.h>
58 1.1 mrg
59 1.1 mrg #if NBPFILTER > 0
60 1.1 mrg #include <net/bpf.h>
61 1.1 mrg #endif
62 1.15 dan #if NRND > 0
63 1.15 dan #include <sys/rnd.h>
64 1.15 dan #endif
65 1.1 mrg
66 1.1 mrg #include <dev/pci/pcireg.h>
67 1.1 mrg #include <dev/pci/pcivar.h>
68 1.1 mrg #include <dev/pci/pcidevs.h>
69 1.1 mrg
70 1.1 mrg #include <dev/mii/mii.h>
71 1.1 mrg #include <dev/mii/miivar.h>
72 1.1 mrg #include <dev/mii/miidevs.h>
73 1.1 mrg #include <dev/mii/brgphyreg.h>
74 1.1 mrg
75 1.1 mrg #include <dev/pci/if_bcereg.h>
76 1.1 mrg
77 1.1 mrg #include <uvm/uvm_extern.h>
78 1.1 mrg
79 1.2 mrg /* transmit buffer max frags allowed */
80 1.2 mrg #define BCE_NTXFRAGS 16
81 1.2 mrg
82 1.2 mrg /* ring descriptor */
83 1.2 mrg struct bce_dma_slot {
84 1.20 simonb uint32_t ctrl;
85 1.20 simonb uint32_t addr;
86 1.2 mrg };
87 1.2 mrg #define CTRL_BC_MASK 0x1fff /* buffer byte count */
88 1.2 mrg #define CTRL_EOT 0x10000000 /* end of descriptor table */
89 1.2 mrg #define CTRL_IOC 0x20000000 /* interrupt on completion */
90 1.2 mrg #define CTRL_EOF 0x40000000 /* end of frame */
91 1.2 mrg #define CTRL_SOF 0x80000000 /* start of frame */
92 1.2 mrg
93 1.2 mrg /* Packet status is returned in a pre-packet header */
94 1.2 mrg struct rx_pph {
95 1.20 simonb uint16_t len;
96 1.20 simonb uint16_t flags;
97 1.20 simonb uint16_t pad[12];
98 1.2 mrg };
99 1.2 mrg
100 1.2 mrg /* packet status flags bits */
101 1.2 mrg #define RXF_NO 0x8 /* odd number of nibbles */
102 1.2 mrg #define RXF_RXER 0x4 /* receive symbol error */
103 1.2 mrg #define RXF_CRC 0x2 /* crc error */
104 1.2 mrg #define RXF_OV 0x1 /* fifo overflow */
105 1.2 mrg
106 1.2 mrg /* number of descriptors used in a ring */
107 1.2 mrg #define BCE_NRXDESC 128
108 1.2 mrg #define BCE_NTXDESC 128
109 1.1 mrg
110 1.2 mrg /*
111 1.2 mrg * Mbuf pointers. We need these to keep track of the virtual addresses
112 1.2 mrg * of our mbuf chains since we can only convert from physical to virtual,
113 1.2 mrg * not the other way around.
114 1.2 mrg */
115 1.2 mrg struct bce_chain_data {
116 1.2 mrg struct mbuf *bce_tx_chain[BCE_NTXDESC];
117 1.2 mrg struct mbuf *bce_rx_chain[BCE_NRXDESC];
118 1.20 simonb bus_dmamap_t bce_tx_map[BCE_NTXDESC];
119 1.20 simonb bus_dmamap_t bce_rx_map[BCE_NRXDESC];
120 1.2 mrg };
121 1.2 mrg
122 1.2 mrg #define BCE_TIMEOUT 100 /* # 10us for mii read/write */
123 1.2 mrg
124 1.2 mrg struct bce_softc {
125 1.2 mrg struct device bce_dev;
126 1.2 mrg bus_space_tag_t bce_btag;
127 1.2 mrg bus_space_handle_t bce_bhandle;
128 1.2 mrg bus_dma_tag_t bce_dmatag;
129 1.2 mrg struct ethercom ethercom; /* interface info */
130 1.2 mrg void *bce_intrhand;
131 1.2 mrg struct pci_attach_args bce_pa;
132 1.2 mrg struct mii_data bce_mii;
133 1.20 simonb uint32_t bce_phy; /* eeprom indicated phy */
134 1.2 mrg struct ifmedia bce_ifmedia; /* media info *//* Check */
135 1.20 simonb uint8_t enaddr[ETHER_ADDR_LEN];
136 1.2 mrg struct bce_dma_slot *bce_rx_ring; /* receive ring */
137 1.2 mrg struct bce_dma_slot *bce_tx_ring; /* transmit ring */
138 1.2 mrg struct bce_chain_data bce_cdata; /* mbufs */
139 1.2 mrg bus_dmamap_t bce_ring_map;
140 1.20 simonb uint32_t bce_intmask; /* current intr mask */
141 1.20 simonb uint32_t bce_rxin; /* last rx descriptor seen */
142 1.20 simonb uint32_t bce_txin; /* last tx descriptor seen */
143 1.2 mrg int bce_txsfree; /* no. tx slots available */
144 1.2 mrg int bce_txsnext; /* next available tx slot */
145 1.16 ad callout_t bce_timeout;
146 1.15 dan #if NRND > 0
147 1.15 dan rndsource_element_t rnd_source;
148 1.15 dan #endif
149 1.2 mrg };
150 1.1 mrg
151 1.1 mrg /* for ring descriptors */
152 1.1 mrg #define BCE_RXBUF_LEN (MCLBYTES - 4)
153 1.1 mrg #define BCE_INIT_RXDESC(sc, x) \
154 1.1 mrg do { \
155 1.1 mrg struct bce_dma_slot *__bced = &sc->bce_rx_ring[x]; \
156 1.1 mrg \
157 1.20 simonb *mtod(sc->bce_cdata.bce_rx_chain[x], uint32_t *) = 0; \
158 1.1 mrg __bced->addr = \
159 1.1 mrg htole32(sc->bce_cdata.bce_rx_map[x]->dm_segs[0].ds_addr \
160 1.1 mrg + 0x40000000); \
161 1.1 mrg if (x != (BCE_NRXDESC - 1)) \
162 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN); \
163 1.1 mrg else \
164 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN | CTRL_EOT); \
165 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map, \
166 1.1 mrg sizeof(struct bce_dma_slot) * x, \
167 1.1 mrg sizeof(struct bce_dma_slot), \
168 1.1 mrg BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
169 1.2 mrg } while (/* CONSTCOND */ 0)
170 1.2 mrg
171 1.25 cegger static int bce_probe(device_t, cfdata_t, void *);
172 1.22 dyoung static void bce_attach(device_t, device_t, void *);
173 1.14 christos static int bce_ioctl(struct ifnet *, u_long, void *);
174 1.2 mrg static void bce_start(struct ifnet *);
175 1.2 mrg static void bce_watchdog(struct ifnet *);
176 1.2 mrg static int bce_intr(void *);
177 1.2 mrg static void bce_rxintr(struct bce_softc *);
178 1.2 mrg static void bce_txintr(struct bce_softc *);
179 1.2 mrg static int bce_init(struct ifnet *);
180 1.20 simonb static void bce_add_mac(struct bce_softc *, uint8_t *, unsigned long);
181 1.2 mrg static int bce_add_rxbuf(struct bce_softc *, int);
182 1.2 mrg static void bce_rxdrain(struct bce_softc *);
183 1.2 mrg static void bce_stop(struct ifnet *, int);
184 1.2 mrg static void bce_reset(struct bce_softc *);
185 1.22 dyoung static bool bce_resume(device_t PMF_FN_PROTO);
186 1.2 mrg static void bce_set_filter(struct ifnet *);
187 1.22 dyoung static int bce_mii_read(device_t, int, int);
188 1.22 dyoung static void bce_mii_write(device_t, int, int, int);
189 1.22 dyoung static void bce_statchg(device_t);
190 1.2 mrg static void bce_tick(void *);
191 1.2 mrg
192 1.20 simonb CFATTACH_DECL(bce, sizeof(struct bce_softc), bce_probe, bce_attach, NULL, NULL);
193 1.2 mrg
194 1.1 mrg static const struct bce_product {
195 1.1 mrg pci_vendor_id_t bp_vendor;
196 1.1 mrg pci_product_id_t bp_product;
197 1.2 mrg const char *bp_name;
198 1.1 mrg } bce_products[] = {
199 1.1 mrg {
200 1.1 mrg PCI_VENDOR_BROADCOM,
201 1.1 mrg PCI_PRODUCT_BROADCOM_BCM4401,
202 1.1 mrg "Broadcom BCM4401 10/100 Ethernet"
203 1.1 mrg },
204 1.1 mrg {
205 1.8 christos PCI_VENDOR_BROADCOM,
206 1.8 christos PCI_PRODUCT_BROADCOM_BCM4401_B0,
207 1.8 christos "Broadcom BCM4401-B0 10/100 Ethernet"
208 1.8 christos },
209 1.8 christos {
210 1.8 christos
211 1.1 mrg 0,
212 1.1 mrg 0,
213 1.1 mrg NULL
214 1.1 mrg },
215 1.1 mrg };
216 1.1 mrg
217 1.1 mrg static const struct bce_product *
218 1.1 mrg bce_lookup(const struct pci_attach_args * pa)
219 1.1 mrg {
220 1.1 mrg const struct bce_product *bp;
221 1.1 mrg
222 1.1 mrg for (bp = bce_products; bp->bp_name != NULL; bp++) {
223 1.1 mrg if (PCI_VENDOR(pa->pa_id) == bp->bp_vendor &&
224 1.1 mrg PCI_PRODUCT(pa->pa_id) == bp->bp_product)
225 1.1 mrg return (bp);
226 1.1 mrg }
227 1.1 mrg
228 1.1 mrg return (NULL);
229 1.1 mrg }
230 1.1 mrg
231 1.1 mrg /*
232 1.1 mrg * Probe for a Broadcom chip. Check the PCI vendor and device IDs
233 1.1 mrg * against drivers product list, and return its name if a match is found.
234 1.1 mrg */
235 1.6 thorpej static int
236 1.25 cegger bce_probe(device_t parent, cfdata_t match, void *aux)
237 1.1 mrg {
238 1.1 mrg struct pci_attach_args *pa = (struct pci_attach_args *) aux;
239 1.1 mrg
240 1.1 mrg if (bce_lookup(pa) != NULL)
241 1.1 mrg return (1);
242 1.1 mrg
243 1.1 mrg return (0);
244 1.1 mrg }
245 1.1 mrg
246 1.6 thorpej static void
247 1.22 dyoung bce_attach(device_t parent, device_t self, void *aux)
248 1.1 mrg {
249 1.22 dyoung struct bce_softc *sc = device_private(self);
250 1.1 mrg struct pci_attach_args *pa = aux;
251 1.1 mrg const struct bce_product *bp;
252 1.1 mrg pci_chipset_tag_t pc = pa->pa_pc;
253 1.1 mrg pci_intr_handle_t ih;
254 1.1 mrg const char *intrstr = NULL;
255 1.20 simonb uint32_t command;
256 1.22 dyoung pcireg_t memtype, pmode;
257 1.20 simonb bus_addr_t memaddr;
258 1.20 simonb bus_size_t memsize;
259 1.22 dyoung void *kva;
260 1.22 dyoung bus_dma_segment_t seg;
261 1.22 dyoung int error, i, pmreg, rseg;
262 1.22 dyoung struct ifnet *ifp;
263 1.1 mrg
264 1.1 mrg bp = bce_lookup(pa);
265 1.1 mrg KASSERT(bp != NULL);
266 1.1 mrg
267 1.1 mrg sc->bce_pa = *pa;
268 1.13 mrg
269 1.13 mrg /* BCM440x can only address 30 bits (1GB) */
270 1.13 mrg if (bus_dmatag_subregion(pa->pa_dmat, 0, (1 << 30),
271 1.20 simonb &(sc->bce_dmatag), BUS_DMA_NOWAIT) != 0) {
272 1.22 dyoung aprint_error_dev(self,
273 1.22 dyoung "WARNING: failed to restrict dma range,"
274 1.22 dyoung " falling back to parent bus dma range\n");
275 1.13 mrg sc->bce_dmatag = pa->pa_dmat;
276 1.13 mrg }
277 1.1 mrg
278 1.3 mrg aprint_naive(": Ethernet controller\n");
279 1.20 simonb aprint_normal(": %s\n", bp->bp_name);
280 1.1 mrg
281 1.1 mrg /*
282 1.1 mrg * Map control/status registers.
283 1.1 mrg */
284 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
285 1.1 mrg command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
286 1.1 mrg pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
287 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
288 1.1 mrg
289 1.1 mrg if (!(command & PCI_COMMAND_MEM_ENABLE)) {
290 1.22 dyoung aprint_error_dev(self, "failed to enable memory mapping!\n");
291 1.1 mrg return;
292 1.1 mrg }
293 1.1 mrg memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BCE_PCI_BAR0);
294 1.1 mrg switch (memtype) {
295 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
296 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
297 1.2 mrg if (pci_mapreg_map(pa, BCE_PCI_BAR0, memtype, 0, &sc->bce_btag,
298 1.2 mrg &sc->bce_bhandle, &memaddr, &memsize) == 0)
299 1.1 mrg break;
300 1.1 mrg default:
301 1.22 dyoung aprint_error_dev(self, "unable to find mem space\n");
302 1.1 mrg return;
303 1.1 mrg }
304 1.1 mrg
305 1.1 mrg /* Get it out of power save mode if needed. */
306 1.22 dyoung if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, NULL)) {
307 1.1 mrg pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
308 1.1 mrg if (pmode == 3) {
309 1.1 mrg /*
310 1.1 mrg * The card has lost all configuration data in
311 1.1 mrg * this state, so punt.
312 1.1 mrg */
313 1.22 dyoung aprint_error_dev(self,
314 1.22 dyoung "unable to wake up from power state D3\n");
315 1.1 mrg return;
316 1.1 mrg }
317 1.1 mrg if (pmode != 0) {
318 1.22 dyoung aprint_normal_dev(self,
319 1.22 dyoung "waking up from power state D%d\n", pmode);
320 1.1 mrg pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
321 1.1 mrg }
322 1.1 mrg }
323 1.1 mrg if (pci_intr_map(pa, &ih)) {
324 1.22 dyoung aprint_error_dev(self, "couldn't map interrupt\n");
325 1.1 mrg return;
326 1.1 mrg }
327 1.1 mrg intrstr = pci_intr_string(pc, ih);
328 1.1 mrg
329 1.1 mrg sc->bce_intrhand = pci_intr_establish(pc, ih, IPL_NET, bce_intr, sc);
330 1.1 mrg
331 1.1 mrg if (sc->bce_intrhand == NULL) {
332 1.22 dyoung aprint_error_dev(self, "couldn't establish interrupt\n");
333 1.1 mrg if (intrstr != NULL)
334 1.20 simonb aprint_normal(" at %s", intrstr);
335 1.20 simonb aprint_normal("\n");
336 1.1 mrg return;
337 1.1 mrg }
338 1.22 dyoung aprint_normal_dev(self, "interrupting at %s\n", intrstr);
339 1.1 mrg
340 1.1 mrg /* reset the chip */
341 1.1 mrg bce_reset(sc);
342 1.1 mrg
343 1.1 mrg /*
344 1.1 mrg * Allocate DMA-safe memory for ring descriptors.
345 1.1 mrg * The receive, and transmit rings can not share the same
346 1.1 mrg * 4k space, however both are allocated at once here.
347 1.1 mrg */
348 1.2 mrg /*
349 1.2 mrg * XXX PAGE_SIZE is wasteful; we only need 1KB + 1KB, but
350 1.3 mrg * due to the limition above. ??
351 1.2 mrg */
352 1.1 mrg if ((error = bus_dmamem_alloc(sc->bce_dmatag,
353 1.2 mrg 2 * PAGE_SIZE, PAGE_SIZE, 2 * PAGE_SIZE,
354 1.20 simonb &seg, 1, &rseg, BUS_DMA_NOWAIT))) {
355 1.22 dyoung aprint_error_dev(self,
356 1.22 dyoung "unable to alloc space for ring descriptors, error = %d\n",
357 1.22 dyoung error);
358 1.1 mrg return;
359 1.1 mrg }
360 1.1 mrg /* map ring space to kernel */
361 1.1 mrg if ((error = bus_dmamem_map(sc->bce_dmatag, &seg, rseg,
362 1.2 mrg 2 * PAGE_SIZE, &kva, BUS_DMA_NOWAIT))) {
363 1.22 dyoung aprint_error_dev(self,
364 1.22 dyoung "unable to map DMA buffers, error = %d\n", error);
365 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
366 1.1 mrg return;
367 1.1 mrg }
368 1.1 mrg /* create a dma map for the ring */
369 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag,
370 1.2 mrg 2 * PAGE_SIZE, 1, 2 * PAGE_SIZE, 0, BUS_DMA_NOWAIT,
371 1.20 simonb &sc->bce_ring_map))) {
372 1.22 dyoung aprint_error_dev(self,
373 1.22 dyoung "unable to create ring DMA map, error = %d\n", error);
374 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
375 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
376 1.1 mrg return;
377 1.1 mrg }
378 1.1 mrg /* connect the ring space to the dma map */
379 1.1 mrg if (bus_dmamap_load(sc->bce_dmatag, sc->bce_ring_map, kva,
380 1.2 mrg 2 * PAGE_SIZE, NULL, BUS_DMA_NOWAIT)) {
381 1.1 mrg bus_dmamap_destroy(sc->bce_dmatag, sc->bce_ring_map);
382 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
383 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
384 1.1 mrg return;
385 1.1 mrg }
386 1.1 mrg /* save the ring space in softc */
387 1.1 mrg sc->bce_rx_ring = (struct bce_dma_slot *) kva;
388 1.14 christos sc->bce_tx_ring = (struct bce_dma_slot *) ((char *)kva + PAGE_SIZE);
389 1.1 mrg
390 1.1 mrg /* Create the transmit buffer DMA maps. */
391 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
392 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES,
393 1.2 mrg BCE_NTXFRAGS, MCLBYTES, 0, 0, &sc->bce_cdata.bce_tx_map[i])) != 0) {
394 1.22 dyoung aprint_error_dev(self,
395 1.22 dyoung "unable to create tx DMA map, error = %d\n", error);
396 1.1 mrg }
397 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
398 1.1 mrg }
399 1.1 mrg
400 1.1 mrg /* Create the receive buffer DMA maps. */
401 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
402 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES, 1,
403 1.2 mrg MCLBYTES, 0, 0, &sc->bce_cdata.bce_rx_map[i])) != 0) {
404 1.22 dyoung aprint_error_dev(self,
405 1.22 dyoung "unable to create rx DMA map, error = %d\n", error);
406 1.1 mrg }
407 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
408 1.1 mrg }
409 1.1 mrg
410 1.1 mrg /* Set up ifnet structure */
411 1.1 mrg ifp = &sc->ethercom.ec_if;
412 1.22 dyoung strcpy(ifp->if_xname, device_xname(self));
413 1.1 mrg ifp->if_softc = sc;
414 1.1 mrg ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
415 1.1 mrg ifp->if_ioctl = bce_ioctl;
416 1.1 mrg ifp->if_start = bce_start;
417 1.1 mrg ifp->if_watchdog = bce_watchdog;
418 1.1 mrg ifp->if_init = bce_init;
419 1.1 mrg ifp->if_stop = bce_stop;
420 1.1 mrg IFQ_SET_READY(&ifp->if_snd);
421 1.1 mrg
422 1.1 mrg /* Initialize our media structures and probe the MII. */
423 1.1 mrg
424 1.1 mrg sc->bce_mii.mii_ifp = ifp;
425 1.1 mrg sc->bce_mii.mii_readreg = bce_mii_read;
426 1.1 mrg sc->bce_mii.mii_writereg = bce_mii_write;
427 1.1 mrg sc->bce_mii.mii_statchg = bce_statchg;
428 1.19 dyoung
429 1.19 dyoung sc->ethercom.ec_mii = &sc->bce_mii;
430 1.19 dyoung ifmedia_init(&sc->bce_mii.mii_media, 0, ether_mediachange,
431 1.19 dyoung ether_mediastatus);
432 1.1 mrg mii_attach(&sc->bce_dev, &sc->bce_mii, 0xffffffff, MII_PHY_ANY,
433 1.24 mrg MII_OFFSET_ANY, MIIF_FORCEANEG|MIIF_DOPAUSE);
434 1.1 mrg if (LIST_FIRST(&sc->bce_mii.mii_phys) == NULL) {
435 1.1 mrg ifmedia_add(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
436 1.1 mrg ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE);
437 1.1 mrg } else
438 1.1 mrg ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_AUTO);
439 1.1 mrg /* get the phy */
440 1.3 mrg sc->bce_phy = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
441 1.3 mrg BCE_MAGIC_PHY) & 0x1f;
442 1.1 mrg /*
443 1.1 mrg * Enable activity led.
444 1.1 mrg * XXX This should be in a phy driver, but not currently.
445 1.1 mrg */
446 1.22 dyoung bce_mii_write(&sc->bce_dev, 1, 26, /* MAGIC */
447 1.22 dyoung bce_mii_read(&sc->bce_dev, 1, 26) & 0x7fff); /* MAGIC */
448 1.1 mrg /* enable traffic meter led mode */
449 1.22 dyoung bce_mii_write(&sc->bce_dev, 1, 27, /* MAGIC */
450 1.22 dyoung bce_mii_read(&sc->bce_dev, 1, 27) | (1 << 6)); /* MAGIC */
451 1.1 mrg
452 1.1 mrg /* Attach the interface */
453 1.1 mrg if_attach(ifp);
454 1.3 mrg sc->enaddr[0] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
455 1.3 mrg BCE_MAGIC_ENET0);
456 1.3 mrg sc->enaddr[1] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
457 1.3 mrg BCE_MAGIC_ENET1);
458 1.3 mrg sc->enaddr[2] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
459 1.3 mrg BCE_MAGIC_ENET2);
460 1.3 mrg sc->enaddr[3] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
461 1.3 mrg BCE_MAGIC_ENET3);
462 1.3 mrg sc->enaddr[4] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
463 1.3 mrg BCE_MAGIC_ENET4);
464 1.3 mrg sc->enaddr[5] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
465 1.3 mrg BCE_MAGIC_ENET5);
466 1.22 dyoung aprint_normal_dev(self, "Ethernet address %s\n",
467 1.20 simonb ether_sprintf(sc->enaddr));
468 1.1 mrg ether_ifattach(ifp, sc->enaddr);
469 1.15 dan #if NRND > 0
470 1.22 dyoung rnd_attach_source(&sc->rnd_source, device_xname(self),
471 1.15 dan RND_TYPE_NET, 0);
472 1.15 dan #endif
473 1.16 ad callout_init(&sc->bce_timeout, 0);
474 1.21 simonb
475 1.22 dyoung if (!pmf_device_register(self, NULL, bce_resume)) {
476 1.21 simonb aprint_error_dev(self, "couldn't establish power handler\n");
477 1.22 dyoung } else
478 1.21 simonb pmf_class_network_register(self, ifp);
479 1.1 mrg }
480 1.1 mrg
481 1.1 mrg /* handle media, and ethernet requests */
482 1.1 mrg static int
483 1.14 christos bce_ioctl(struct ifnet *ifp, u_long cmd, void *data)
484 1.1 mrg {
485 1.20 simonb int s, error;
486 1.1 mrg
487 1.1 mrg s = splnet();
488 1.19 dyoung error = ether_ioctl(ifp, cmd, data);
489 1.19 dyoung if (error == ENETRESET) {
490 1.19 dyoung /* change multicast list */
491 1.19 dyoung error = 0;
492 1.1 mrg }
493 1.1 mrg
494 1.1 mrg /* Try to get more packets going. */
495 1.1 mrg bce_start(ifp);
496 1.1 mrg
497 1.1 mrg splx(s);
498 1.1 mrg return error;
499 1.1 mrg }
500 1.1 mrg
501 1.1 mrg /* Start packet transmission on the interface. */
502 1.1 mrg static void
503 1.6 thorpej bce_start(struct ifnet *ifp)
504 1.1 mrg {
505 1.1 mrg struct bce_softc *sc = ifp->if_softc;
506 1.1 mrg struct mbuf *m0;
507 1.20 simonb bus_dmamap_t dmamap;
508 1.20 simonb int txstart;
509 1.20 simonb int txsfree;
510 1.20 simonb int newpkts = 0;
511 1.20 simonb int error;
512 1.1 mrg
513 1.1 mrg /*
514 1.20 simonb * do not start another if currently transmitting, and more
515 1.20 simonb * descriptors(tx slots) are needed for next packet.
516 1.20 simonb */
517 1.1 mrg if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
518 1.1 mrg return;
519 1.1 mrg
520 1.1 mrg /* determine number of descriptors available */
521 1.1 mrg if (sc->bce_txsnext >= sc->bce_txin)
522 1.1 mrg txsfree = BCE_NTXDESC - 1 + sc->bce_txin - sc->bce_txsnext;
523 1.1 mrg else
524 1.1 mrg txsfree = sc->bce_txin - sc->bce_txsnext - 1;
525 1.1 mrg
526 1.1 mrg /*
527 1.20 simonb * Loop through the send queue, setting up transmit descriptors
528 1.20 simonb * until we drain the queue, or use up all available transmit
529 1.20 simonb * descriptors.
530 1.20 simonb */
531 1.1 mrg while (txsfree > 0) {
532 1.20 simonb int seg;
533 1.1 mrg
534 1.1 mrg /* Grab a packet off the queue. */
535 1.1 mrg IFQ_POLL(&ifp->if_snd, m0);
536 1.1 mrg if (m0 == NULL)
537 1.1 mrg break;
538 1.1 mrg
539 1.1 mrg /* get the transmit slot dma map */
540 1.1 mrg dmamap = sc->bce_cdata.bce_tx_map[sc->bce_txsnext];
541 1.1 mrg
542 1.1 mrg /*
543 1.1 mrg * Load the DMA map. If this fails, the packet either
544 1.1 mrg * didn't fit in the alloted number of segments, or we
545 1.1 mrg * were short on resources. If the packet will not fit,
546 1.1 mrg * it will be dropped. If short on resources, it will
547 1.1 mrg * be tried again later.
548 1.1 mrg */
549 1.1 mrg error = bus_dmamap_load_mbuf(sc->bce_dmatag, dmamap, m0,
550 1.2 mrg BUS_DMA_WRITE | BUS_DMA_NOWAIT);
551 1.1 mrg if (error == EFBIG) {
552 1.22 dyoung aprint_error_dev(&sc->bce_dev,
553 1.22 dyoung "Tx packet consumes too many DMA segments, "
554 1.22 dyoung "dropping...\n");
555 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
556 1.1 mrg m_freem(m0);
557 1.1 mrg ifp->if_oerrors++;
558 1.1 mrg continue;
559 1.1 mrg } else if (error) {
560 1.1 mrg /* short on resources, come back later */
561 1.22 dyoung aprint_error_dev(&sc->bce_dev,
562 1.22 dyoung "unable to load Tx buffer, error = %d\n",
563 1.22 dyoung error);
564 1.1 mrg break;
565 1.1 mrg }
566 1.1 mrg /* If not enough descriptors available, try again later */
567 1.1 mrg if (dmamap->dm_nsegs > txsfree) {
568 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
569 1.1 mrg bus_dmamap_unload(sc->bce_dmatag, dmamap);
570 1.1 mrg break;
571 1.1 mrg }
572 1.1 mrg /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
573 1.1 mrg
574 1.1 mrg /* So take it off the queue */
575 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
576 1.1 mrg
577 1.1 mrg /* save the pointer so it can be freed later */
578 1.1 mrg sc->bce_cdata.bce_tx_chain[sc->bce_txsnext] = m0;
579 1.1 mrg
580 1.1 mrg /* Sync the data DMA map. */
581 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, dmamap, 0, dmamap->dm_mapsize,
582 1.1 mrg BUS_DMASYNC_PREWRITE);
583 1.1 mrg
584 1.1 mrg /* Initialize the transmit descriptor(s). */
585 1.1 mrg txstart = sc->bce_txsnext;
586 1.1 mrg for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
587 1.20 simonb uint32_t ctrl;
588 1.1 mrg
589 1.1 mrg ctrl = dmamap->dm_segs[seg].ds_len & CTRL_BC_MASK;
590 1.1 mrg if (seg == 0)
591 1.1 mrg ctrl |= CTRL_SOF;
592 1.1 mrg if (seg == dmamap->dm_nsegs - 1)
593 1.1 mrg ctrl |= CTRL_EOF;
594 1.1 mrg if (sc->bce_txsnext == BCE_NTXDESC - 1)
595 1.1 mrg ctrl |= CTRL_EOT;
596 1.1 mrg ctrl |= CTRL_IOC;
597 1.2 mrg sc->bce_tx_ring[sc->bce_txsnext].ctrl = htole32(ctrl);
598 1.1 mrg sc->bce_tx_ring[sc->bce_txsnext].addr =
599 1.2 mrg htole32(dmamap->dm_segs[seg].ds_addr + 0x40000000); /* MAGIC */
600 1.1 mrg if (sc->bce_txsnext + 1 > BCE_NTXDESC - 1)
601 1.1 mrg sc->bce_txsnext = 0;
602 1.1 mrg else
603 1.1 mrg sc->bce_txsnext++;
604 1.1 mrg txsfree--;
605 1.1 mrg }
606 1.1 mrg /* sync descriptors being used */
607 1.26 jakllsch if ( sc->bce_txsnext > txstart ) {
608 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
609 1.26 jakllsch PAGE_SIZE + sizeof(struct bce_dma_slot) * txstart,
610 1.26 jakllsch sizeof(struct bce_dma_slot) * dmamap->dm_nsegs,
611 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
612 1.26 jakllsch } else {
613 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
614 1.26 jakllsch PAGE_SIZE + sizeof(struct bce_dma_slot) * txstart,
615 1.26 jakllsch sizeof(struct bce_dma_slot) *
616 1.26 jakllsch (BCE_NTXDESC - txstart),
617 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
618 1.26 jakllsch if ( sc->bce_txsnext != 0 ) {
619 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag,
620 1.26 jakllsch sc->bce_ring_map, PAGE_SIZE,
621 1.26 jakllsch sc->bce_txsnext *
622 1.26 jakllsch sizeof(struct bce_dma_slot),
623 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
624 1.26 jakllsch }
625 1.26 jakllsch }
626 1.1 mrg
627 1.1 mrg /* Give the packet to the chip. */
628 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_DPTR,
629 1.20 simonb sc->bce_txsnext * sizeof(struct bce_dma_slot));
630 1.1 mrg
631 1.1 mrg newpkts++;
632 1.1 mrg
633 1.1 mrg #if NBPFILTER > 0
634 1.1 mrg /* Pass the packet to any BPF listeners. */
635 1.1 mrg if (ifp->if_bpf)
636 1.1 mrg bpf_mtap(ifp->if_bpf, m0);
637 1.1 mrg #endif /* NBPFILTER > 0 */
638 1.1 mrg }
639 1.1 mrg if (txsfree == 0) {
640 1.1 mrg /* No more slots left; notify upper layer. */
641 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
642 1.1 mrg }
643 1.1 mrg if (newpkts) {
644 1.1 mrg /* Set a watchdog timer in case the chip flakes out. */
645 1.1 mrg ifp->if_timer = 5;
646 1.1 mrg }
647 1.1 mrg }
648 1.1 mrg
649 1.1 mrg /* Watchdog timer handler. */
650 1.1 mrg static void
651 1.6 thorpej bce_watchdog(struct ifnet *ifp)
652 1.1 mrg {
653 1.1 mrg struct bce_softc *sc = ifp->if_softc;
654 1.1 mrg
655 1.22 dyoung aprint_error_dev(&sc->bce_dev, "device timeout\n");
656 1.1 mrg ifp->if_oerrors++;
657 1.1 mrg
658 1.1 mrg (void) bce_init(ifp);
659 1.1 mrg
660 1.1 mrg /* Try to get more packets going. */
661 1.1 mrg bce_start(ifp);
662 1.1 mrg }
663 1.1 mrg
664 1.1 mrg int
665 1.6 thorpej bce_intr(void *xsc)
666 1.1 mrg {
667 1.1 mrg struct bce_softc *sc;
668 1.1 mrg struct ifnet *ifp;
669 1.20 simonb uint32_t intstatus;
670 1.20 simonb int wantinit;
671 1.20 simonb int handled = 0;
672 1.1 mrg
673 1.1 mrg sc = xsc;
674 1.1 mrg ifp = &sc->ethercom.ec_if;
675 1.1 mrg
676 1.1 mrg for (wantinit = 0; wantinit == 0;) {
677 1.2 mrg intstatus = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
678 1.2 mrg BCE_INT_STS);
679 1.1 mrg
680 1.1 mrg /* ignore if not ours, or unsolicited interrupts */
681 1.5 mycroft intstatus &= sc->bce_intmask;
682 1.1 mrg if (intstatus == 0)
683 1.1 mrg break;
684 1.1 mrg
685 1.1 mrg handled = 1;
686 1.1 mrg
687 1.1 mrg /* Ack interrupt */
688 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_STS,
689 1.2 mrg intstatus);
690 1.1 mrg
691 1.1 mrg /* Receive interrupts. */
692 1.2 mrg if (intstatus & I_RI)
693 1.1 mrg bce_rxintr(sc);
694 1.1 mrg /* Transmit interrupts. */
695 1.2 mrg if (intstatus & I_XI)
696 1.1 mrg bce_txintr(sc);
697 1.1 mrg /* Error interrupts */
698 1.1 mrg if (intstatus & ~(I_RI | I_XI)) {
699 1.22 dyoung const char *msg = NULL;
700 1.1 mrg if (intstatus & I_XU)
701 1.22 dyoung msg = "transmit fifo underflow";
702 1.1 mrg if (intstatus & I_RO) {
703 1.22 dyoung msg = "receive fifo overflow";
704 1.1 mrg ifp->if_ierrors++;
705 1.1 mrg }
706 1.1 mrg if (intstatus & I_RU)
707 1.22 dyoung msg = "receive descriptor underflow";
708 1.1 mrg if (intstatus & I_DE)
709 1.22 dyoung msg = "descriptor protocol error";
710 1.1 mrg if (intstatus & I_PD)
711 1.22 dyoung msg = "data error";
712 1.1 mrg if (intstatus & I_PC)
713 1.22 dyoung msg = "descriptor error";
714 1.1 mrg if (intstatus & I_TO)
715 1.22 dyoung msg = "general purpose timeout";
716 1.22 dyoung if (msg != NULL)
717 1.22 dyoung aprint_error_dev(&sc->bce_dev, "%s\n", msg);
718 1.1 mrg wantinit = 1;
719 1.1 mrg }
720 1.1 mrg }
721 1.1 mrg
722 1.1 mrg if (handled) {
723 1.1 mrg if (wantinit)
724 1.1 mrg bce_init(ifp);
725 1.15 dan #if NRND > 0
726 1.15 dan if (RND_ENABLED(&sc->rnd_source))
727 1.15 dan rnd_add_uint32(&sc->rnd_source, intstatus);
728 1.15 dan #endif
729 1.1 mrg /* Try to get more packets going. */
730 1.1 mrg bce_start(ifp);
731 1.1 mrg }
732 1.1 mrg return (handled);
733 1.1 mrg }
734 1.1 mrg
735 1.1 mrg /* Receive interrupt handler */
736 1.1 mrg void
737 1.6 thorpej bce_rxintr(struct bce_softc *sc)
738 1.1 mrg {
739 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
740 1.1 mrg struct rx_pph *pph;
741 1.1 mrg struct mbuf *m;
742 1.20 simonb int curr;
743 1.20 simonb int len;
744 1.20 simonb int i;
745 1.1 mrg
746 1.1 mrg /* get pointer to active receive slot */
747 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS)
748 1.2 mrg & RS_CD_MASK;
749 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
750 1.1 mrg if (curr >= BCE_NRXDESC)
751 1.1 mrg curr = BCE_NRXDESC - 1;
752 1.1 mrg
753 1.1 mrg /* process packets up to but not current packet being worked on */
754 1.2 mrg for (i = sc->bce_rxin; i != curr;
755 1.2 mrg i + 1 > BCE_NRXDESC - 1 ? i = 0 : i++) {
756 1.1 mrg /* complete any post dma memory ops on packet */
757 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[i], 0,
758 1.2 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
759 1.2 mrg BUS_DMASYNC_POSTREAD);
760 1.1 mrg
761 1.1 mrg /*
762 1.1 mrg * If the packet had an error, simply recycle the buffer,
763 1.1 mrg * resetting the len, and flags.
764 1.1 mrg */
765 1.1 mrg pph = mtod(sc->bce_cdata.bce_rx_chain[i], struct rx_pph *);
766 1.1 mrg if (pph->flags & (RXF_NO | RXF_RXER | RXF_CRC | RXF_OV)) {
767 1.1 mrg ifp->if_ierrors++;
768 1.1 mrg pph->len = 0;
769 1.1 mrg pph->flags = 0;
770 1.1 mrg continue;
771 1.1 mrg }
772 1.1 mrg /* receive the packet */
773 1.1 mrg len = pph->len;
774 1.1 mrg if (len == 0)
775 1.1 mrg continue; /* no packet if empty */
776 1.1 mrg pph->len = 0;
777 1.1 mrg pph->flags = 0;
778 1.1 mrg /* bump past pre header to packet */
779 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data += 30; /* MAGIC */
780 1.1 mrg
781 1.1 mrg /*
782 1.7 thorpej * The chip includes the CRC with every packet. Trim
783 1.7 thorpej * it off here.
784 1.7 thorpej */
785 1.7 thorpej len -= ETHER_CRC_LEN;
786 1.7 thorpej
787 1.7 thorpej /*
788 1.1 mrg * If the packet is small enough to fit in a
789 1.1 mrg * single header mbuf, allocate one and copy
790 1.1 mrg * the data into it. This greatly reduces
791 1.1 mrg * memory consumption when receiving lots
792 1.1 mrg * of small packets.
793 1.1 mrg *
794 1.1 mrg * Otherwise, add a new buffer to the receive
795 1.1 mrg * chain. If this fails, drop the packet and
796 1.1 mrg * recycle the old buffer.
797 1.1 mrg */
798 1.1 mrg if (len <= (MHLEN - 2)) {
799 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
800 1.1 mrg if (m == NULL)
801 1.1 mrg goto dropit;
802 1.1 mrg m->m_data += 2;
803 1.14 christos memcpy(mtod(m, void *),
804 1.14 christos mtod(sc->bce_cdata.bce_rx_chain[i], void *), len);
805 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30; /* MAGIC */
806 1.1 mrg } else {
807 1.1 mrg m = sc->bce_cdata.bce_rx_chain[i];
808 1.1 mrg if (bce_add_rxbuf(sc, i) != 0) {
809 1.1 mrg dropit:
810 1.1 mrg ifp->if_ierrors++;
811 1.1 mrg /* continue to use old buffer */
812 1.1 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30;
813 1.1 mrg bus_dmamap_sync(sc->bce_dmatag,
814 1.2 mrg sc->bce_cdata.bce_rx_map[i], 0,
815 1.1 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
816 1.2 mrg BUS_DMASYNC_PREREAD);
817 1.1 mrg continue;
818 1.1 mrg }
819 1.1 mrg }
820 1.1 mrg
821 1.1 mrg m->m_pkthdr.rcvif = ifp;
822 1.1 mrg m->m_pkthdr.len = m->m_len = len;
823 1.1 mrg ifp->if_ipackets++;
824 1.1 mrg
825 1.1 mrg #if NBPFILTER > 0
826 1.1 mrg /*
827 1.1 mrg * Pass this up to any BPF listeners, but only
828 1.1 mrg * pass it up the stack if it's for us.
829 1.1 mrg */
830 1.1 mrg if (ifp->if_bpf)
831 1.1 mrg bpf_mtap(ifp->if_bpf, m);
832 1.1 mrg #endif /* NBPFILTER > 0 */
833 1.1 mrg
834 1.1 mrg /* Pass it on. */
835 1.1 mrg (*ifp->if_input) (ifp, m);
836 1.1 mrg
837 1.1 mrg /* re-check current in case it changed */
838 1.2 mrg curr = (bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
839 1.2 mrg BCE_DMA_RXSTATUS) & RS_CD_MASK) /
840 1.2 mrg sizeof(struct bce_dma_slot);
841 1.1 mrg if (curr >= BCE_NRXDESC)
842 1.1 mrg curr = BCE_NRXDESC - 1;
843 1.1 mrg }
844 1.1 mrg sc->bce_rxin = curr;
845 1.1 mrg }
846 1.1 mrg
847 1.1 mrg /* Transmit interrupt handler */
848 1.1 mrg void
849 1.6 thorpej bce_txintr(struct bce_softc *sc)
850 1.1 mrg {
851 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
852 1.20 simonb int curr;
853 1.20 simonb int i;
854 1.1 mrg
855 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
856 1.1 mrg
857 1.1 mrg /*
858 1.20 simonb * Go through the Tx list and free mbufs for those
859 1.20 simonb * frames which have been transmitted.
860 1.20 simonb */
861 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXSTATUS) &
862 1.1 mrg RS_CD_MASK;
863 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
864 1.1 mrg if (curr >= BCE_NTXDESC)
865 1.1 mrg curr = BCE_NTXDESC - 1;
866 1.2 mrg for (i = sc->bce_txin; i != curr;
867 1.2 mrg i + 1 > BCE_NTXDESC - 1 ? i = 0 : i++) {
868 1.1 mrg /* do any post dma memory ops on transmit data */
869 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] == NULL)
870 1.1 mrg continue;
871 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i], 0,
872 1.2 mrg sc->bce_cdata.bce_tx_map[i]->dm_mapsize,
873 1.2 mrg BUS_DMASYNC_POSTWRITE);
874 1.2 mrg bus_dmamap_unload(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i]);
875 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
876 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
877 1.1 mrg ifp->if_opackets++;
878 1.1 mrg }
879 1.1 mrg sc->bce_txin = curr;
880 1.1 mrg
881 1.1 mrg /*
882 1.1 mrg * If there are no more pending transmissions, cancel the watchdog
883 1.1 mrg * timer
884 1.1 mrg */
885 1.1 mrg if (sc->bce_txsnext == sc->bce_txin)
886 1.1 mrg ifp->if_timer = 0;
887 1.1 mrg }
888 1.1 mrg
889 1.1 mrg /* initialize the interface */
890 1.1 mrg static int
891 1.6 thorpej bce_init(struct ifnet *ifp)
892 1.1 mrg {
893 1.1 mrg struct bce_softc *sc = ifp->if_softc;
894 1.20 simonb uint32_t reg_win;
895 1.20 simonb int error;
896 1.20 simonb int i;
897 1.1 mrg
898 1.1 mrg /* Cancel any pending I/O. */
899 1.1 mrg bce_stop(ifp, 0);
900 1.1 mrg
901 1.1 mrg /* enable pci inerrupts, bursts, and prefetch */
902 1.1 mrg
903 1.1 mrg /* remap the pci registers to the Sonics config registers */
904 1.1 mrg
905 1.1 mrg /* save the current map, so it can be restored */
906 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
907 1.2 mrg BCE_REG_WIN);
908 1.2 mrg
909 1.1 mrg /* set register window to Sonics registers */
910 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
911 1.2 mrg BCE_SONICS_WIN);
912 1.1 mrg
913 1.1 mrg /* enable SB to PCI interrupt */
914 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
915 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC) |
916 1.2 mrg SBIV_ENET0);
917 1.1 mrg
918 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
919 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
920 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2) |
921 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
922 1.1 mrg
923 1.1 mrg /* restore to ethernet register space */
924 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
925 1.2 mrg reg_win);
926 1.1 mrg
927 1.1 mrg /* Reset the chip to a known state. */
928 1.1 mrg bce_reset(sc);
929 1.1 mrg
930 1.1 mrg /* Initialize transmit descriptors */
931 1.1 mrg memset(sc->bce_tx_ring, 0, BCE_NTXDESC * sizeof(struct bce_dma_slot));
932 1.1 mrg sc->bce_txsnext = 0;
933 1.1 mrg sc->bce_txin = 0;
934 1.1 mrg
935 1.1 mrg /* enable crc32 generation */
936 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL,
937 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL) |
938 1.2 mrg BCE_EMC_CG);
939 1.1 mrg
940 1.1 mrg /* setup DMA interrupt control */
941 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL, 1 << 24); /* MAGIC */
942 1.1 mrg
943 1.1 mrg /* setup packet filter */
944 1.1 mrg bce_set_filter(ifp);
945 1.1 mrg
946 1.1 mrg /* set max frame length, account for possible vlan tag */
947 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_MAX,
948 1.2 mrg ETHER_MAX_LEN + 32);
949 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_MAX,
950 1.2 mrg ETHER_MAX_LEN + 32);
951 1.1 mrg
952 1.1 mrg /* set tx watermark */
953 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_WATER, 56);
954 1.1 mrg
955 1.1 mrg /* enable transmit */
956 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, XC_XE);
957 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXADDR,
958 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + PAGE_SIZE + 0x40000000); /* MAGIC */
959 1.1 mrg
960 1.1 mrg /*
961 1.20 simonb * Give the receive ring to the chip, and
962 1.20 simonb * start the receive DMA engine.
963 1.20 simonb */
964 1.1 mrg sc->bce_rxin = 0;
965 1.1 mrg
966 1.1 mrg /* clear the rx descriptor ring */
967 1.1 mrg memset(sc->bce_rx_ring, 0, BCE_NRXDESC * sizeof(struct bce_dma_slot));
968 1.1 mrg /* enable receive */
969 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL,
970 1.3 mrg 30 << 1 | 1); /* MAGIC */
971 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXADDR,
972 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + 0x40000000); /* MAGIC */
973 1.1 mrg
974 1.1 mrg /* Initalize receive descriptors */
975 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
976 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] == NULL) {
977 1.1 mrg if ((error = bce_add_rxbuf(sc, i)) != 0) {
978 1.22 dyoung aprint_error_dev(&sc->bce_dev,
979 1.22 dyoung "unable to allocate or map rx(%d) "
980 1.22 dyoung "mbuf, error = %d\n", i, error);
981 1.1 mrg bce_rxdrain(sc);
982 1.1 mrg return (error);
983 1.1 mrg }
984 1.1 mrg } else
985 1.1 mrg BCE_INIT_RXDESC(sc, i);
986 1.1 mrg }
987 1.1 mrg
988 1.1 mrg /* Enable interrupts */
989 1.5 mycroft sc->bce_intmask =
990 1.5 mycroft I_XI | I_RI | I_XU | I_RO | I_RU | I_DE | I_PD | I_PC | I_TO;
991 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK,
992 1.5 mycroft sc->bce_intmask);
993 1.1 mrg
994 1.1 mrg /* start the receive dma */
995 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXDPTR,
996 1.2 mrg BCE_NRXDESC * sizeof(struct bce_dma_slot));
997 1.1 mrg
998 1.1 mrg /* set media */
999 1.19 dyoung if ((error = ether_mediachange(ifp)) != 0)
1000 1.19 dyoung return error;
1001 1.1 mrg
1002 1.1 mrg /* turn on the ethernet mac */
1003 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1004 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1005 1.2 mrg BCE_ENET_CTL) | EC_EE);
1006 1.1 mrg
1007 1.1 mrg /* start timer */
1008 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
1009 1.1 mrg
1010 1.1 mrg /* mark as running, and no outputs active */
1011 1.1 mrg ifp->if_flags |= IFF_RUNNING;
1012 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
1013 1.1 mrg
1014 1.1 mrg return 0;
1015 1.1 mrg }
1016 1.1 mrg
1017 1.1 mrg /* add a mac address to packet filter */
1018 1.1 mrg void
1019 1.20 simonb bce_add_mac(struct bce_softc *sc, uint8_t *mac, u_long idx)
1020 1.1 mrg {
1021 1.20 simonb int i;
1022 1.20 simonb uint32_t rval;
1023 1.1 mrg
1024 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_LOW,
1025 1.2 mrg mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5]);
1026 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_HI,
1027 1.2 mrg mac[0] << 8 | mac[1] | 0x10000); /* MAGIC */
1028 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1029 1.2 mrg idx << 16 | 8); /* MAGIC */
1030 1.1 mrg /* wait for write to complete */
1031 1.1 mrg for (i = 0; i < 100; i++) {
1032 1.2 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1033 1.2 mrg BCE_FILT_CTL);
1034 1.2 mrg if (!(rval & 0x80000000)) /* MAGIC */
1035 1.1 mrg break;
1036 1.1 mrg delay(10);
1037 1.1 mrg }
1038 1.1 mrg if (i == 100) {
1039 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1040 1.22 dyoung "timed out writing pkt filter ctl\n");
1041 1.1 mrg }
1042 1.1 mrg }
1043 1.1 mrg
1044 1.1 mrg /* Add a receive buffer to the indiciated descriptor. */
1045 1.1 mrg static int
1046 1.6 thorpej bce_add_rxbuf(struct bce_softc *sc, int idx)
1047 1.1 mrg {
1048 1.1 mrg struct mbuf *m;
1049 1.20 simonb int error;
1050 1.1 mrg
1051 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
1052 1.1 mrg if (m == NULL)
1053 1.1 mrg return (ENOBUFS);
1054 1.1 mrg
1055 1.1 mrg MCLGET(m, M_DONTWAIT);
1056 1.1 mrg if ((m->m_flags & M_EXT) == 0) {
1057 1.1 mrg m_freem(m);
1058 1.1 mrg return (ENOBUFS);
1059 1.1 mrg }
1060 1.1 mrg if (sc->bce_cdata.bce_rx_chain[idx] != NULL)
1061 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1062 1.2 mrg sc->bce_cdata.bce_rx_map[idx]);
1063 1.1 mrg
1064 1.1 mrg sc->bce_cdata.bce_rx_chain[idx] = m;
1065 1.1 mrg
1066 1.1 mrg error = bus_dmamap_load(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx],
1067 1.2 mrg m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1068 1.2 mrg BUS_DMA_READ | BUS_DMA_NOWAIT);
1069 1.1 mrg if (error)
1070 1.1 mrg return (error);
1071 1.1 mrg
1072 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx], 0,
1073 1.1 mrg sc->bce_cdata.bce_rx_map[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
1074 1.1 mrg
1075 1.1 mrg BCE_INIT_RXDESC(sc, idx);
1076 1.1 mrg
1077 1.1 mrg return (0);
1078 1.1 mrg
1079 1.1 mrg }
1080 1.1 mrg
1081 1.1 mrg /* Drain the receive queue. */
1082 1.1 mrg static void
1083 1.6 thorpej bce_rxdrain(struct bce_softc *sc)
1084 1.1 mrg {
1085 1.20 simonb int i;
1086 1.1 mrg
1087 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
1088 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] != NULL) {
1089 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1090 1.2 mrg sc->bce_cdata.bce_rx_map[i]);
1091 1.1 mrg m_freem(sc->bce_cdata.bce_rx_chain[i]);
1092 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
1093 1.1 mrg }
1094 1.1 mrg }
1095 1.1 mrg }
1096 1.1 mrg
1097 1.1 mrg /* Stop transmission on the interface */
1098 1.1 mrg static void
1099 1.6 thorpej bce_stop(struct ifnet *ifp, int disable)
1100 1.1 mrg {
1101 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1102 1.20 simonb int i;
1103 1.20 simonb uint32_t val;
1104 1.1 mrg
1105 1.1 mrg /* Stop the 1 second timer */
1106 1.1 mrg callout_stop(&sc->bce_timeout);
1107 1.1 mrg
1108 1.1 mrg /* Down the MII. */
1109 1.1 mrg mii_down(&sc->bce_mii);
1110 1.1 mrg
1111 1.1 mrg /* Disable interrupts. */
1112 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK, 0);
1113 1.5 mycroft sc->bce_intmask = 0;
1114 1.5 mycroft delay(10);
1115 1.1 mrg
1116 1.1 mrg /* Disable emac */
1117 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_ED);
1118 1.1 mrg for (i = 0; i < 200; i++) {
1119 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1120 1.2 mrg BCE_ENET_CTL);
1121 1.1 mrg if (!(val & EC_ED))
1122 1.1 mrg break;
1123 1.1 mrg delay(10);
1124 1.1 mrg }
1125 1.1 mrg
1126 1.1 mrg /* Stop the DMA */
1127 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL, 0);
1128 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1129 1.1 mrg delay(10);
1130 1.1 mrg
1131 1.1 mrg /* Release any queued transmit buffers. */
1132 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
1133 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] != NULL) {
1134 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1135 1.2 mrg sc->bce_cdata.bce_tx_map[i]);
1136 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
1137 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
1138 1.1 mrg }
1139 1.1 mrg }
1140 1.1 mrg
1141 1.23 dyoung /* Mark the interface down and cancel the watchdog timer. */
1142 1.23 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1143 1.23 dyoung ifp->if_timer = 0;
1144 1.23 dyoung
1145 1.1 mrg /* drain receive queue */
1146 1.1 mrg if (disable)
1147 1.1 mrg bce_rxdrain(sc);
1148 1.1 mrg }
1149 1.1 mrg
1150 1.1 mrg /* reset the chip */
1151 1.1 mrg static void
1152 1.6 thorpej bce_reset(struct bce_softc *sc)
1153 1.1 mrg {
1154 1.20 simonb uint32_t val;
1155 1.20 simonb uint32_t sbval;
1156 1.20 simonb int i;
1157 1.1 mrg
1158 1.1 mrg /* if SB core is up */
1159 1.2 mrg sbval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1160 1.2 mrg BCE_SBTMSTATELOW);
1161 1.1 mrg if ((sbval & (SBTML_RESET | SBTML_REJ | SBTML_CLK)) == SBTML_CLK) {
1162 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL,
1163 1.2 mrg 0);
1164 1.1 mrg
1165 1.1 mrg /* disable emac */
1166 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1167 1.2 mrg EC_ED);
1168 1.1 mrg for (i = 0; i < 200; i++) {
1169 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1170 1.2 mrg BCE_ENET_CTL);
1171 1.1 mrg if (!(val & EC_ED))
1172 1.1 mrg break;
1173 1.1 mrg delay(10);
1174 1.1 mrg }
1175 1.22 dyoung if (i == 200) {
1176 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1177 1.22 dyoung "timed out disabling ethernet mac\n");
1178 1.22 dyoung }
1179 1.1 mrg
1180 1.1 mrg /* reset the dma engines */
1181 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1182 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS);
1183 1.1 mrg /* if error on receive, wait to go idle */
1184 1.3 mrg if (val & RS_ERROR) {
1185 1.1 mrg for (i = 0; i < 100; i++) {
1186 1.2 mrg val = bus_space_read_4(sc->bce_btag,
1187 1.2 mrg sc->bce_bhandle, BCE_DMA_RXSTATUS);
1188 1.3 mrg if (val & RS_DMA_IDLE)
1189 1.1 mrg break;
1190 1.1 mrg delay(10);
1191 1.1 mrg }
1192 1.22 dyoung if (i == 100) {
1193 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1194 1.22 dyoung "receive dma did not go idle after"
1195 1.22 dyoung " error\n");
1196 1.22 dyoung }
1197 1.1 mrg }
1198 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1199 1.2 mrg BCE_DMA_RXSTATUS, 0);
1200 1.1 mrg
1201 1.1 mrg /* reset ethernet mac */
1202 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1203 1.2 mrg EC_ES);
1204 1.1 mrg for (i = 0; i < 200; i++) {
1205 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1206 1.2 mrg BCE_ENET_CTL);
1207 1.1 mrg if (!(val & EC_ES))
1208 1.1 mrg break;
1209 1.1 mrg delay(10);
1210 1.1 mrg }
1211 1.22 dyoung if (i == 200) {
1212 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1213 1.22 dyoung "timed out resetting ethernet mac\n");
1214 1.22 dyoung }
1215 1.1 mrg } else {
1216 1.20 simonb uint32_t reg_win;
1217 1.1 mrg
1218 1.1 mrg /* remap the pci registers to the Sonics config registers */
1219 1.1 mrg
1220 1.1 mrg /* save the current map, so it can be restored */
1221 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1222 1.2 mrg BCE_REG_WIN);
1223 1.1 mrg /* set register window to Sonics registers */
1224 1.2 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1225 1.2 mrg BCE_REG_WIN, BCE_SONICS_WIN);
1226 1.1 mrg
1227 1.1 mrg /* enable SB to PCI interrupt */
1228 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
1229 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1230 1.20 simonb BCE_SBINTVEC) |
1231 1.2 mrg SBIV_ENET0);
1232 1.1 mrg
1233 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
1234 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
1235 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1236 1.2 mrg BCE_SPCI_TR2) |
1237 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
1238 1.1 mrg
1239 1.1 mrg /* restore to ethernet register space */
1240 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
1241 1.20 simonb reg_win);
1242 1.1 mrg }
1243 1.1 mrg
1244 1.1 mrg /* disable SB core if not in reset */
1245 1.1 mrg if (!(sbval & SBTML_RESET)) {
1246 1.1 mrg
1247 1.1 mrg /* set the reject bit */
1248 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1249 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_CLK);
1250 1.1 mrg for (i = 0; i < 200; i++) {
1251 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1252 1.2 mrg BCE_SBTMSTATELOW);
1253 1.1 mrg if (val & SBTML_REJ)
1254 1.1 mrg break;
1255 1.1 mrg delay(1);
1256 1.1 mrg }
1257 1.22 dyoung if (i == 200) {
1258 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1259 1.22 dyoung "while resetting core, reject did not set\n");
1260 1.22 dyoung }
1261 1.1 mrg /* wait until busy is clear */
1262 1.1 mrg for (i = 0; i < 200; i++) {
1263 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1264 1.2 mrg BCE_SBTMSTATEHI);
1265 1.1 mrg if (!(val & 0x4))
1266 1.1 mrg break;
1267 1.1 mrg delay(1);
1268 1.1 mrg }
1269 1.22 dyoung if (i == 200) {
1270 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1271 1.22 dyoung "while resetting core, busy did not clear\n");
1272 1.22 dyoung }
1273 1.1 mrg /* set reset and reject while enabling the clocks */
1274 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1275 1.2 mrg BCE_SBTMSTATELOW,
1276 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_REJ | SBTML_RESET);
1277 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1278 1.2 mrg BCE_SBTMSTATELOW);
1279 1.1 mrg delay(10);
1280 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1281 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_RESET);
1282 1.1 mrg delay(1);
1283 1.1 mrg }
1284 1.1 mrg /* enable clock */
1285 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1286 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_RESET);
1287 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1288 1.1 mrg delay(1);
1289 1.1 mrg
1290 1.1 mrg /* clear any error bits that may be on */
1291 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI);
1292 1.1 mrg if (val & 1)
1293 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI,
1294 1.2 mrg 0);
1295 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE);
1296 1.3 mrg if (val & SBIM_MAGIC_ERRORBITS)
1297 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE,
1298 1.3 mrg val & ~SBIM_MAGIC_ERRORBITS);
1299 1.1 mrg
1300 1.1 mrg /* clear reset and allow it to propagate throughout the core */
1301 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1302 1.2 mrg SBTML_FGC | SBTML_CLK);
1303 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1304 1.1 mrg delay(1);
1305 1.1 mrg
1306 1.1 mrg /* leave clock enabled */
1307 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1308 1.2 mrg SBTML_CLK);
1309 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1310 1.1 mrg delay(1);
1311 1.1 mrg
1312 1.1 mrg /* initialize MDC preamble, frequency */
1313 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_CTL, 0x8d); /* MAGIC */
1314 1.1 mrg
1315 1.1 mrg /* enable phy, differs for internal, and external */
1316 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL);
1317 1.1 mrg if (!(val & BCE_DC_IP)) {
1318 1.1 mrg /* select external phy */
1319 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_EP);
1320 1.1 mrg } else if (val & BCE_DC_ER) { /* internal, clear reset bit if on */
1321 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL,
1322 1.2 mrg val & ~BCE_DC_ER);
1323 1.1 mrg delay(100);
1324 1.1 mrg }
1325 1.1 mrg }
1326 1.1 mrg
1327 1.1 mrg /* Set up the receive filter. */
1328 1.1 mrg void
1329 1.6 thorpej bce_set_filter(struct ifnet *ifp)
1330 1.1 mrg {
1331 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1332 1.1 mrg
1333 1.1 mrg if (ifp->if_flags & IFF_PROMISC) {
1334 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1335 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1336 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL)
1337 1.2 mrg | ERC_PE);
1338 1.1 mrg } else {
1339 1.1 mrg ifp->if_flags &= ~IFF_ALLMULTI;
1340 1.1 mrg
1341 1.1 mrg /* turn off promiscuous */
1342 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1343 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1344 1.2 mrg BCE_RX_CTL) & ~ERC_PE);
1345 1.1 mrg
1346 1.1 mrg /* enable/disable broadcast */
1347 1.1 mrg if (ifp->if_flags & IFF_BROADCAST)
1348 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1349 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1350 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) & ~ERC_DB);
1351 1.1 mrg else
1352 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1353 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1354 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) | ERC_DB);
1355 1.1 mrg
1356 1.1 mrg /* disable the filter */
1357 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1358 1.2 mrg 0);
1359 1.1 mrg
1360 1.1 mrg /* add our own address */
1361 1.1 mrg bce_add_mac(sc, sc->enaddr, 0);
1362 1.1 mrg
1363 1.1 mrg /* for now accept all multicast */
1364 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1365 1.1 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL) |
1366 1.2 mrg ERC_AM);
1367 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1368 1.1 mrg
1369 1.1 mrg /* enable the filter */
1370 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1371 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1372 1.2 mrg BCE_FILT_CTL) | 1);
1373 1.1 mrg }
1374 1.1 mrg }
1375 1.1 mrg
1376 1.21 simonb static bool
1377 1.22 dyoung bce_resume(device_t self PMF_FN_ARGS)
1378 1.21 simonb {
1379 1.22 dyoung struct bce_softc *sc = device_private(self);
1380 1.21 simonb
1381 1.21 simonb bce_reset(sc);
1382 1.21 simonb
1383 1.21 simonb return true;
1384 1.21 simonb }
1385 1.21 simonb
1386 1.1 mrg /* Read a PHY register on the MII. */
1387 1.1 mrg int
1388 1.22 dyoung bce_mii_read(device_t self, int phy, int reg)
1389 1.1 mrg {
1390 1.22 dyoung struct bce_softc *sc = device_private(self);
1391 1.20 simonb int i;
1392 1.20 simonb uint32_t val;
1393 1.1 mrg
1394 1.1 mrg /* clear mii_int */
1395 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS, BCE_MIINTR);
1396 1.1 mrg
1397 1.1 mrg /* Read the PHY register */
1398 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1399 1.2 mrg (MII_COMMAND_READ << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1400 1.2 mrg (MII_COMMAND_ACK << 16) | BCE_MIPHY(phy) | BCE_MIREG(reg)); /* MAGIC */
1401 1.1 mrg
1402 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1403 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS);
1404 1.1 mrg if (val & BCE_MIINTR)
1405 1.1 mrg break;
1406 1.1 mrg delay(10);
1407 1.1 mrg }
1408 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
1409 1.1 mrg if (i == BCE_TIMEOUT) {
1410 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1411 1.22 dyoung "PHY read timed out reading phy %d, reg %d, val = "
1412 1.22 dyoung "0x%08x\n", phy, reg, val);
1413 1.1 mrg return (0);
1414 1.1 mrg }
1415 1.1 mrg return (val & BCE_MICOMM_DATA);
1416 1.1 mrg }
1417 1.1 mrg
1418 1.1 mrg /* Write a PHY register on the MII */
1419 1.1 mrg void
1420 1.22 dyoung bce_mii_write(device_t self, int phy, int reg, int val)
1421 1.1 mrg {
1422 1.22 dyoung struct bce_softc *sc = device_private(self);
1423 1.20 simonb int i;
1424 1.20 simonb uint32_t rval;
1425 1.1 mrg
1426 1.1 mrg /* clear mii_int */
1427 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS,
1428 1.2 mrg BCE_MIINTR);
1429 1.1 mrg
1430 1.1 mrg /* Write the PHY register */
1431 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1432 1.2 mrg (MII_COMMAND_WRITE << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1433 1.2 mrg (MII_COMMAND_ACK << 16) | (val & BCE_MICOMM_DATA) | /* MAGIC */
1434 1.2 mrg BCE_MIPHY(phy) | BCE_MIREG(reg));
1435 1.1 mrg
1436 1.1 mrg /* wait for write to complete */
1437 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1438 1.2 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1439 1.2 mrg BCE_MI_STS);
1440 1.1 mrg if (rval & BCE_MIINTR)
1441 1.1 mrg break;
1442 1.1 mrg delay(10);
1443 1.1 mrg }
1444 1.1 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
1445 1.1 mrg if (i == BCE_TIMEOUT) {
1446 1.22 dyoung aprint_error_dev(&sc->bce_dev,
1447 1.22 dyoung "PHY timed out writing phy %d, reg %d, val = 0x%08x\n", phy,
1448 1.22 dyoung reg, val);
1449 1.1 mrg }
1450 1.1 mrg }
1451 1.1 mrg
1452 1.1 mrg /* sync hardware duplex mode to software state */
1453 1.1 mrg void
1454 1.22 dyoung bce_statchg(device_t self)
1455 1.1 mrg {
1456 1.22 dyoung struct bce_softc *sc = device_private(self);
1457 1.20 simonb uint32_t reg;
1458 1.1 mrg
1459 1.1 mrg /* if needed, change register to match duplex mode */
1460 1.1 mrg reg = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL);
1461 1.1 mrg if (sc->bce_mii.mii_media_active & IFM_FDX && !(reg & EXC_FD))
1462 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1463 1.2 mrg reg | EXC_FD);
1464 1.1 mrg else if (!(sc->bce_mii.mii_media_active & IFM_FDX) && reg & EXC_FD)
1465 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1466 1.2 mrg reg & ~EXC_FD);
1467 1.1 mrg
1468 1.1 mrg /*
1469 1.20 simonb * Enable activity led.
1470 1.20 simonb * XXX This should be in a phy driver, but not currently.
1471 1.20 simonb */
1472 1.22 dyoung bce_mii_write(&sc->bce_dev, 1, 26, /* MAGIC */
1473 1.22 dyoung bce_mii_read(&sc->bce_dev, 1, 26) & 0x7fff); /* MAGIC */
1474 1.1 mrg /* enable traffic meter led mode */
1475 1.22 dyoung bce_mii_write(&sc->bce_dev, 1, 26, /* MAGIC */
1476 1.22 dyoung bce_mii_read(&sc->bce_dev, 1, 27) | (1 << 6)); /* MAGIC */
1477 1.1 mrg }
1478 1.1 mrg
1479 1.1 mrg /* One second timer, checks link status */
1480 1.1 mrg static void
1481 1.6 thorpej bce_tick(void *v)
1482 1.1 mrg {
1483 1.1 mrg struct bce_softc *sc = v;
1484 1.1 mrg
1485 1.1 mrg /* Tick the MII. */
1486 1.1 mrg mii_tick(&sc->bce_mii);
1487 1.1 mrg
1488 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
1489 1.1 mrg }
1490