if_bce.c revision 1.45 1 1.45 msaitoh /* $NetBSD: if_bce.c,v 1.45 2017/04/19 06:52:11 msaitoh Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.1 mrg * Copyright (c) 2003 Clifford Wright. All rights reserved.
5 1.1 mrg *
6 1.1 mrg * Redistribution and use in source and binary forms, with or without
7 1.1 mrg * modification, are permitted provided that the following conditions
8 1.1 mrg * are met:
9 1.1 mrg * 1. Redistributions of source code must retain the above copyright
10 1.1 mrg * notice, this list of conditions and the following disclaimer.
11 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer in the
13 1.1 mrg * documentation and/or other materials provided with the distribution.
14 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
15 1.1 mrg * derived from this software without specific prior written permission.
16 1.1 mrg *
17 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 mrg * SUCH DAMAGE.
28 1.1 mrg */
29 1.1 mrg
30 1.1 mrg /*
31 1.1 mrg * Broadcom BCM440x 10/100 ethernet (broadcom.com)
32 1.1 mrg * SiliconBackplane is technology from Sonics, Inc.(sonicsinc.com)
33 1.1 mrg *
34 1.1 mrg * Cliff Wright cliff (at) snipe444.org
35 1.1 mrg */
36 1.1 mrg
37 1.17 dsl #include <sys/cdefs.h>
38 1.45 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_bce.c,v 1.45 2017/04/19 06:52:11 msaitoh Exp $");
39 1.17 dsl
40 1.1 mrg #include "vlan.h"
41 1.1 mrg
42 1.1 mrg #include <sys/param.h>
43 1.1 mrg #include <sys/systm.h>
44 1.1 mrg #include <sys/callout.h>
45 1.1 mrg #include <sys/sockio.h>
46 1.1 mrg #include <sys/mbuf.h>
47 1.1 mrg #include <sys/malloc.h>
48 1.1 mrg #include <sys/kernel.h>
49 1.1 mrg #include <sys/device.h>
50 1.1 mrg #include <sys/socket.h>
51 1.1 mrg
52 1.1 mrg #include <net/if.h>
53 1.1 mrg #include <net/if_dl.h>
54 1.1 mrg #include <net/if_media.h>
55 1.1 mrg #include <net/if_ether.h>
56 1.1 mrg
57 1.1 mrg #include <net/bpf.h>
58 1.40 riastrad #include <sys/rndsource.h>
59 1.1 mrg
60 1.1 mrg #include <dev/pci/pcireg.h>
61 1.1 mrg #include <dev/pci/pcivar.h>
62 1.1 mrg #include <dev/pci/pcidevs.h>
63 1.1 mrg
64 1.1 mrg #include <dev/mii/mii.h>
65 1.1 mrg #include <dev/mii/miivar.h>
66 1.1 mrg #include <dev/mii/miidevs.h>
67 1.1 mrg #include <dev/mii/brgphyreg.h>
68 1.1 mrg
69 1.1 mrg #include <dev/pci/if_bcereg.h>
70 1.1 mrg
71 1.2 mrg /* transmit buffer max frags allowed */
72 1.2 mrg #define BCE_NTXFRAGS 16
73 1.2 mrg
74 1.2 mrg /* ring descriptor */
75 1.2 mrg struct bce_dma_slot {
76 1.20 simonb uint32_t ctrl;
77 1.20 simonb uint32_t addr;
78 1.2 mrg };
79 1.2 mrg #define CTRL_BC_MASK 0x1fff /* buffer byte count */
80 1.2 mrg #define CTRL_EOT 0x10000000 /* end of descriptor table */
81 1.2 mrg #define CTRL_IOC 0x20000000 /* interrupt on completion */
82 1.2 mrg #define CTRL_EOF 0x40000000 /* end of frame */
83 1.2 mrg #define CTRL_SOF 0x80000000 /* start of frame */
84 1.2 mrg
85 1.2 mrg /* Packet status is returned in a pre-packet header */
86 1.2 mrg struct rx_pph {
87 1.20 simonb uint16_t len;
88 1.20 simonb uint16_t flags;
89 1.20 simonb uint16_t pad[12];
90 1.2 mrg };
91 1.2 mrg
92 1.2 mrg /* packet status flags bits */
93 1.2 mrg #define RXF_NO 0x8 /* odd number of nibbles */
94 1.2 mrg #define RXF_RXER 0x4 /* receive symbol error */
95 1.2 mrg #define RXF_CRC 0x2 /* crc error */
96 1.2 mrg #define RXF_OV 0x1 /* fifo overflow */
97 1.2 mrg
98 1.2 mrg /* number of descriptors used in a ring */
99 1.2 mrg #define BCE_NRXDESC 128
100 1.2 mrg #define BCE_NTXDESC 128
101 1.1 mrg
102 1.2 mrg /*
103 1.2 mrg * Mbuf pointers. We need these to keep track of the virtual addresses
104 1.2 mrg * of our mbuf chains since we can only convert from physical to virtual,
105 1.2 mrg * not the other way around.
106 1.2 mrg */
107 1.2 mrg struct bce_chain_data {
108 1.2 mrg struct mbuf *bce_tx_chain[BCE_NTXDESC];
109 1.2 mrg struct mbuf *bce_rx_chain[BCE_NRXDESC];
110 1.20 simonb bus_dmamap_t bce_tx_map[BCE_NTXDESC];
111 1.20 simonb bus_dmamap_t bce_rx_map[BCE_NRXDESC];
112 1.2 mrg };
113 1.2 mrg
114 1.2 mrg #define BCE_TIMEOUT 100 /* # 10us for mii read/write */
115 1.2 mrg
116 1.2 mrg struct bce_softc {
117 1.36 mrg device_t bce_dev;
118 1.2 mrg bus_space_tag_t bce_btag;
119 1.2 mrg bus_space_handle_t bce_bhandle;
120 1.2 mrg bus_dma_tag_t bce_dmatag;
121 1.2 mrg struct ethercom ethercom; /* interface info */
122 1.2 mrg void *bce_intrhand;
123 1.2 mrg struct pci_attach_args bce_pa;
124 1.2 mrg struct mii_data bce_mii;
125 1.20 simonb uint32_t bce_phy; /* eeprom indicated phy */
126 1.2 mrg struct ifmedia bce_ifmedia; /* media info *//* Check */
127 1.20 simonb uint8_t enaddr[ETHER_ADDR_LEN];
128 1.2 mrg struct bce_dma_slot *bce_rx_ring; /* receive ring */
129 1.2 mrg struct bce_dma_slot *bce_tx_ring; /* transmit ring */
130 1.2 mrg struct bce_chain_data bce_cdata; /* mbufs */
131 1.2 mrg bus_dmamap_t bce_ring_map;
132 1.20 simonb uint32_t bce_intmask; /* current intr mask */
133 1.20 simonb uint32_t bce_rxin; /* last rx descriptor seen */
134 1.20 simonb uint32_t bce_txin; /* last tx descriptor seen */
135 1.2 mrg int bce_txsfree; /* no. tx slots available */
136 1.2 mrg int bce_txsnext; /* next available tx slot */
137 1.16 ad callout_t bce_timeout;
138 1.34 tls krndsource_t rnd_source;
139 1.2 mrg };
140 1.1 mrg
141 1.1 mrg /* for ring descriptors */
142 1.1 mrg #define BCE_RXBUF_LEN (MCLBYTES - 4)
143 1.1 mrg #define BCE_INIT_RXDESC(sc, x) \
144 1.1 mrg do { \
145 1.1 mrg struct bce_dma_slot *__bced = &sc->bce_rx_ring[x]; \
146 1.1 mrg \
147 1.20 simonb *mtod(sc->bce_cdata.bce_rx_chain[x], uint32_t *) = 0; \
148 1.1 mrg __bced->addr = \
149 1.1 mrg htole32(sc->bce_cdata.bce_rx_map[x]->dm_segs[0].ds_addr \
150 1.1 mrg + 0x40000000); \
151 1.1 mrg if (x != (BCE_NRXDESC - 1)) \
152 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN); \
153 1.1 mrg else \
154 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN | CTRL_EOT); \
155 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map, \
156 1.1 mrg sizeof(struct bce_dma_slot) * x, \
157 1.1 mrg sizeof(struct bce_dma_slot), \
158 1.1 mrg BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
159 1.2 mrg } while (/* CONSTCOND */ 0)
160 1.2 mrg
161 1.25 cegger static int bce_probe(device_t, cfdata_t, void *);
162 1.22 dyoung static void bce_attach(device_t, device_t, void *);
163 1.14 christos static int bce_ioctl(struct ifnet *, u_long, void *);
164 1.2 mrg static void bce_start(struct ifnet *);
165 1.2 mrg static void bce_watchdog(struct ifnet *);
166 1.2 mrg static int bce_intr(void *);
167 1.2 mrg static void bce_rxintr(struct bce_softc *);
168 1.2 mrg static void bce_txintr(struct bce_softc *);
169 1.2 mrg static int bce_init(struct ifnet *);
170 1.20 simonb static void bce_add_mac(struct bce_softc *, uint8_t *, unsigned long);
171 1.2 mrg static int bce_add_rxbuf(struct bce_softc *, int);
172 1.2 mrg static void bce_rxdrain(struct bce_softc *);
173 1.2 mrg static void bce_stop(struct ifnet *, int);
174 1.2 mrg static void bce_reset(struct bce_softc *);
175 1.31 dyoung static bool bce_resume(device_t, const pmf_qual_t *);
176 1.2 mrg static void bce_set_filter(struct ifnet *);
177 1.22 dyoung static int bce_mii_read(device_t, int, int);
178 1.22 dyoung static void bce_mii_write(device_t, int, int, int);
179 1.37 matt static void bce_statchg(struct ifnet *);
180 1.2 mrg static void bce_tick(void *);
181 1.2 mrg
182 1.36 mrg CFATTACH_DECL_NEW(bce, sizeof(struct bce_softc),
183 1.36 mrg bce_probe, bce_attach, NULL, NULL);
184 1.2 mrg
185 1.1 mrg static const struct bce_product {
186 1.1 mrg pci_vendor_id_t bp_vendor;
187 1.1 mrg pci_product_id_t bp_product;
188 1.2 mrg const char *bp_name;
189 1.1 mrg } bce_products[] = {
190 1.1 mrg {
191 1.1 mrg PCI_VENDOR_BROADCOM,
192 1.1 mrg PCI_PRODUCT_BROADCOM_BCM4401,
193 1.1 mrg "Broadcom BCM4401 10/100 Ethernet"
194 1.1 mrg },
195 1.1 mrg {
196 1.8 christos PCI_VENDOR_BROADCOM,
197 1.8 christos PCI_PRODUCT_BROADCOM_BCM4401_B0,
198 1.8 christos "Broadcom BCM4401-B0 10/100 Ethernet"
199 1.8 christos },
200 1.8 christos {
201 1.8 christos
202 1.1 mrg 0,
203 1.1 mrg 0,
204 1.1 mrg NULL
205 1.1 mrg },
206 1.1 mrg };
207 1.1 mrg
208 1.1 mrg static const struct bce_product *
209 1.1 mrg bce_lookup(const struct pci_attach_args * pa)
210 1.1 mrg {
211 1.1 mrg const struct bce_product *bp;
212 1.1 mrg
213 1.1 mrg for (bp = bce_products; bp->bp_name != NULL; bp++) {
214 1.1 mrg if (PCI_VENDOR(pa->pa_id) == bp->bp_vendor &&
215 1.1 mrg PCI_PRODUCT(pa->pa_id) == bp->bp_product)
216 1.1 mrg return (bp);
217 1.1 mrg }
218 1.1 mrg
219 1.1 mrg return (NULL);
220 1.1 mrg }
221 1.1 mrg
222 1.1 mrg /*
223 1.1 mrg * Probe for a Broadcom chip. Check the PCI vendor and device IDs
224 1.1 mrg * against drivers product list, and return its name if a match is found.
225 1.1 mrg */
226 1.6 thorpej static int
227 1.25 cegger bce_probe(device_t parent, cfdata_t match, void *aux)
228 1.1 mrg {
229 1.1 mrg struct pci_attach_args *pa = (struct pci_attach_args *) aux;
230 1.1 mrg
231 1.1 mrg if (bce_lookup(pa) != NULL)
232 1.1 mrg return (1);
233 1.1 mrg
234 1.1 mrg return (0);
235 1.1 mrg }
236 1.1 mrg
237 1.6 thorpej static void
238 1.22 dyoung bce_attach(device_t parent, device_t self, void *aux)
239 1.1 mrg {
240 1.22 dyoung struct bce_softc *sc = device_private(self);
241 1.1 mrg struct pci_attach_args *pa = aux;
242 1.1 mrg const struct bce_product *bp;
243 1.1 mrg pci_chipset_tag_t pc = pa->pa_pc;
244 1.1 mrg pci_intr_handle_t ih;
245 1.1 mrg const char *intrstr = NULL;
246 1.20 simonb uint32_t command;
247 1.22 dyoung pcireg_t memtype, pmode;
248 1.20 simonb bus_addr_t memaddr;
249 1.20 simonb bus_size_t memsize;
250 1.22 dyoung void *kva;
251 1.22 dyoung bus_dma_segment_t seg;
252 1.22 dyoung int error, i, pmreg, rseg;
253 1.22 dyoung struct ifnet *ifp;
254 1.38 christos char intrbuf[PCI_INTRSTR_LEN];
255 1.1 mrg
256 1.36 mrg sc->bce_dev = self;
257 1.36 mrg
258 1.1 mrg bp = bce_lookup(pa);
259 1.1 mrg KASSERT(bp != NULL);
260 1.1 mrg
261 1.1 mrg sc->bce_pa = *pa;
262 1.13 mrg
263 1.13 mrg /* BCM440x can only address 30 bits (1GB) */
264 1.13 mrg if (bus_dmatag_subregion(pa->pa_dmat, 0, (1 << 30),
265 1.20 simonb &(sc->bce_dmatag), BUS_DMA_NOWAIT) != 0) {
266 1.22 dyoung aprint_error_dev(self,
267 1.22 dyoung "WARNING: failed to restrict dma range,"
268 1.22 dyoung " falling back to parent bus dma range\n");
269 1.13 mrg sc->bce_dmatag = pa->pa_dmat;
270 1.13 mrg }
271 1.1 mrg
272 1.3 mrg aprint_naive(": Ethernet controller\n");
273 1.20 simonb aprint_normal(": %s\n", bp->bp_name);
274 1.1 mrg
275 1.1 mrg /*
276 1.1 mrg * Map control/status registers.
277 1.1 mrg */
278 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
279 1.1 mrg command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
280 1.1 mrg pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
281 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
282 1.1 mrg
283 1.1 mrg if (!(command & PCI_COMMAND_MEM_ENABLE)) {
284 1.22 dyoung aprint_error_dev(self, "failed to enable memory mapping!\n");
285 1.1 mrg return;
286 1.1 mrg }
287 1.1 mrg memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BCE_PCI_BAR0);
288 1.1 mrg switch (memtype) {
289 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
290 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
291 1.2 mrg if (pci_mapreg_map(pa, BCE_PCI_BAR0, memtype, 0, &sc->bce_btag,
292 1.2 mrg &sc->bce_bhandle, &memaddr, &memsize) == 0)
293 1.1 mrg break;
294 1.1 mrg default:
295 1.22 dyoung aprint_error_dev(self, "unable to find mem space\n");
296 1.1 mrg return;
297 1.1 mrg }
298 1.1 mrg
299 1.1 mrg /* Get it out of power save mode if needed. */
300 1.22 dyoung if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, NULL)) {
301 1.45 msaitoh pmode = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR)
302 1.45 msaitoh & PCI_PMCSR_STATE_MASK;
303 1.45 msaitoh if (pmode == PCI_PMCSR_STATE_D3) {
304 1.1 mrg /*
305 1.1 mrg * The card has lost all configuration data in
306 1.1 mrg * this state, so punt.
307 1.1 mrg */
308 1.22 dyoung aprint_error_dev(self,
309 1.22 dyoung "unable to wake up from power state D3\n");
310 1.1 mrg return;
311 1.1 mrg }
312 1.45 msaitoh if (pmode != PCI_PMCSR_STATE_D0) {
313 1.22 dyoung aprint_normal_dev(self,
314 1.22 dyoung "waking up from power state D%d\n", pmode);
315 1.45 msaitoh pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR, 0);
316 1.1 mrg }
317 1.1 mrg }
318 1.1 mrg if (pci_intr_map(pa, &ih)) {
319 1.22 dyoung aprint_error_dev(self, "couldn't map interrupt\n");
320 1.1 mrg return;
321 1.1 mrg }
322 1.38 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
323 1.1 mrg
324 1.1 mrg sc->bce_intrhand = pci_intr_establish(pc, ih, IPL_NET, bce_intr, sc);
325 1.1 mrg
326 1.1 mrg if (sc->bce_intrhand == NULL) {
327 1.22 dyoung aprint_error_dev(self, "couldn't establish interrupt\n");
328 1.1 mrg if (intrstr != NULL)
329 1.28 njoly aprint_error(" at %s", intrstr);
330 1.28 njoly aprint_error("\n");
331 1.1 mrg return;
332 1.1 mrg }
333 1.22 dyoung aprint_normal_dev(self, "interrupting at %s\n", intrstr);
334 1.1 mrg
335 1.1 mrg /* reset the chip */
336 1.1 mrg bce_reset(sc);
337 1.1 mrg
338 1.1 mrg /*
339 1.1 mrg * Allocate DMA-safe memory for ring descriptors.
340 1.1 mrg * The receive, and transmit rings can not share the same
341 1.1 mrg * 4k space, however both are allocated at once here.
342 1.1 mrg */
343 1.2 mrg /*
344 1.2 mrg * XXX PAGE_SIZE is wasteful; we only need 1KB + 1KB, but
345 1.3 mrg * due to the limition above. ??
346 1.2 mrg */
347 1.1 mrg if ((error = bus_dmamem_alloc(sc->bce_dmatag,
348 1.2 mrg 2 * PAGE_SIZE, PAGE_SIZE, 2 * PAGE_SIZE,
349 1.20 simonb &seg, 1, &rseg, BUS_DMA_NOWAIT))) {
350 1.22 dyoung aprint_error_dev(self,
351 1.22 dyoung "unable to alloc space for ring descriptors, error = %d\n",
352 1.22 dyoung error);
353 1.1 mrg return;
354 1.1 mrg }
355 1.1 mrg /* map ring space to kernel */
356 1.1 mrg if ((error = bus_dmamem_map(sc->bce_dmatag, &seg, rseg,
357 1.2 mrg 2 * PAGE_SIZE, &kva, BUS_DMA_NOWAIT))) {
358 1.22 dyoung aprint_error_dev(self,
359 1.22 dyoung "unable to map DMA buffers, error = %d\n", error);
360 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
361 1.1 mrg return;
362 1.1 mrg }
363 1.1 mrg /* create a dma map for the ring */
364 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag,
365 1.2 mrg 2 * PAGE_SIZE, 1, 2 * PAGE_SIZE, 0, BUS_DMA_NOWAIT,
366 1.20 simonb &sc->bce_ring_map))) {
367 1.22 dyoung aprint_error_dev(self,
368 1.22 dyoung "unable to create ring DMA map, error = %d\n", error);
369 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
370 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
371 1.1 mrg return;
372 1.1 mrg }
373 1.1 mrg /* connect the ring space to the dma map */
374 1.1 mrg if (bus_dmamap_load(sc->bce_dmatag, sc->bce_ring_map, kva,
375 1.2 mrg 2 * PAGE_SIZE, NULL, BUS_DMA_NOWAIT)) {
376 1.1 mrg bus_dmamap_destroy(sc->bce_dmatag, sc->bce_ring_map);
377 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
378 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
379 1.1 mrg return;
380 1.1 mrg }
381 1.1 mrg /* save the ring space in softc */
382 1.1 mrg sc->bce_rx_ring = (struct bce_dma_slot *) kva;
383 1.14 christos sc->bce_tx_ring = (struct bce_dma_slot *) ((char *)kva + PAGE_SIZE);
384 1.1 mrg
385 1.1 mrg /* Create the transmit buffer DMA maps. */
386 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
387 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES,
388 1.2 mrg BCE_NTXFRAGS, MCLBYTES, 0, 0, &sc->bce_cdata.bce_tx_map[i])) != 0) {
389 1.22 dyoung aprint_error_dev(self,
390 1.22 dyoung "unable to create tx DMA map, error = %d\n", error);
391 1.1 mrg }
392 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
393 1.1 mrg }
394 1.1 mrg
395 1.1 mrg /* Create the receive buffer DMA maps. */
396 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
397 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES, 1,
398 1.2 mrg MCLBYTES, 0, 0, &sc->bce_cdata.bce_rx_map[i])) != 0) {
399 1.22 dyoung aprint_error_dev(self,
400 1.22 dyoung "unable to create rx DMA map, error = %d\n", error);
401 1.1 mrg }
402 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
403 1.1 mrg }
404 1.1 mrg
405 1.1 mrg /* Set up ifnet structure */
406 1.1 mrg ifp = &sc->ethercom.ec_if;
407 1.22 dyoung strcpy(ifp->if_xname, device_xname(self));
408 1.1 mrg ifp->if_softc = sc;
409 1.1 mrg ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
410 1.1 mrg ifp->if_ioctl = bce_ioctl;
411 1.1 mrg ifp->if_start = bce_start;
412 1.1 mrg ifp->if_watchdog = bce_watchdog;
413 1.1 mrg ifp->if_init = bce_init;
414 1.1 mrg ifp->if_stop = bce_stop;
415 1.1 mrg IFQ_SET_READY(&ifp->if_snd);
416 1.1 mrg
417 1.1 mrg /* Initialize our media structures and probe the MII. */
418 1.1 mrg
419 1.1 mrg sc->bce_mii.mii_ifp = ifp;
420 1.1 mrg sc->bce_mii.mii_readreg = bce_mii_read;
421 1.1 mrg sc->bce_mii.mii_writereg = bce_mii_write;
422 1.1 mrg sc->bce_mii.mii_statchg = bce_statchg;
423 1.19 dyoung
424 1.19 dyoung sc->ethercom.ec_mii = &sc->bce_mii;
425 1.19 dyoung ifmedia_init(&sc->bce_mii.mii_media, 0, ether_mediachange,
426 1.19 dyoung ether_mediastatus);
427 1.36 mrg mii_attach(sc->bce_dev, &sc->bce_mii, 0xffffffff, MII_PHY_ANY,
428 1.24 mrg MII_OFFSET_ANY, MIIF_FORCEANEG|MIIF_DOPAUSE);
429 1.1 mrg if (LIST_FIRST(&sc->bce_mii.mii_phys) == NULL) {
430 1.1 mrg ifmedia_add(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
431 1.1 mrg ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE);
432 1.1 mrg } else
433 1.1 mrg ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_AUTO);
434 1.1 mrg /* get the phy */
435 1.3 mrg sc->bce_phy = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
436 1.3 mrg BCE_MAGIC_PHY) & 0x1f;
437 1.1 mrg /*
438 1.1 mrg * Enable activity led.
439 1.1 mrg * XXX This should be in a phy driver, but not currently.
440 1.1 mrg */
441 1.36 mrg bce_mii_write(sc->bce_dev, 1, 26, /* MAGIC */
442 1.36 mrg bce_mii_read(sc->bce_dev, 1, 26) & 0x7fff); /* MAGIC */
443 1.1 mrg /* enable traffic meter led mode */
444 1.36 mrg bce_mii_write(sc->bce_dev, 1, 27, /* MAGIC */
445 1.36 mrg bce_mii_read(sc->bce_dev, 1, 27) | (1 << 6)); /* MAGIC */
446 1.1 mrg
447 1.1 mrg /* Attach the interface */
448 1.1 mrg if_attach(ifp);
449 1.43 ozaki if_deferred_start_init(ifp, NULL);
450 1.3 mrg sc->enaddr[0] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
451 1.3 mrg BCE_MAGIC_ENET0);
452 1.3 mrg sc->enaddr[1] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
453 1.3 mrg BCE_MAGIC_ENET1);
454 1.3 mrg sc->enaddr[2] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
455 1.3 mrg BCE_MAGIC_ENET2);
456 1.3 mrg sc->enaddr[3] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
457 1.3 mrg BCE_MAGIC_ENET3);
458 1.3 mrg sc->enaddr[4] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
459 1.3 mrg BCE_MAGIC_ENET4);
460 1.3 mrg sc->enaddr[5] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
461 1.3 mrg BCE_MAGIC_ENET5);
462 1.22 dyoung aprint_normal_dev(self, "Ethernet address %s\n",
463 1.20 simonb ether_sprintf(sc->enaddr));
464 1.1 mrg ether_ifattach(ifp, sc->enaddr);
465 1.22 dyoung rnd_attach_source(&sc->rnd_source, device_xname(self),
466 1.39 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
467 1.16 ad callout_init(&sc->bce_timeout, 0);
468 1.21 simonb
469 1.27 tsutsui if (pmf_device_register(self, NULL, bce_resume))
470 1.27 tsutsui pmf_class_network_register(self, ifp);
471 1.27 tsutsui else
472 1.21 simonb aprint_error_dev(self, "couldn't establish power handler\n");
473 1.1 mrg }
474 1.1 mrg
475 1.1 mrg /* handle media, and ethernet requests */
476 1.1 mrg static int
477 1.14 christos bce_ioctl(struct ifnet *ifp, u_long cmd, void *data)
478 1.1 mrg {
479 1.20 simonb int s, error;
480 1.1 mrg
481 1.1 mrg s = splnet();
482 1.19 dyoung error = ether_ioctl(ifp, cmd, data);
483 1.19 dyoung if (error == ENETRESET) {
484 1.19 dyoung /* change multicast list */
485 1.19 dyoung error = 0;
486 1.1 mrg }
487 1.1 mrg
488 1.1 mrg /* Try to get more packets going. */
489 1.1 mrg bce_start(ifp);
490 1.1 mrg
491 1.1 mrg splx(s);
492 1.1 mrg return error;
493 1.1 mrg }
494 1.1 mrg
495 1.1 mrg /* Start packet transmission on the interface. */
496 1.1 mrg static void
497 1.6 thorpej bce_start(struct ifnet *ifp)
498 1.1 mrg {
499 1.1 mrg struct bce_softc *sc = ifp->if_softc;
500 1.1 mrg struct mbuf *m0;
501 1.20 simonb bus_dmamap_t dmamap;
502 1.20 simonb int txstart;
503 1.20 simonb int txsfree;
504 1.20 simonb int newpkts = 0;
505 1.20 simonb int error;
506 1.1 mrg
507 1.1 mrg /*
508 1.20 simonb * do not start another if currently transmitting, and more
509 1.20 simonb * descriptors(tx slots) are needed for next packet.
510 1.20 simonb */
511 1.1 mrg if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
512 1.1 mrg return;
513 1.1 mrg
514 1.1 mrg /* determine number of descriptors available */
515 1.1 mrg if (sc->bce_txsnext >= sc->bce_txin)
516 1.1 mrg txsfree = BCE_NTXDESC - 1 + sc->bce_txin - sc->bce_txsnext;
517 1.1 mrg else
518 1.1 mrg txsfree = sc->bce_txin - sc->bce_txsnext - 1;
519 1.1 mrg
520 1.1 mrg /*
521 1.20 simonb * Loop through the send queue, setting up transmit descriptors
522 1.20 simonb * until we drain the queue, or use up all available transmit
523 1.20 simonb * descriptors.
524 1.20 simonb */
525 1.1 mrg while (txsfree > 0) {
526 1.20 simonb int seg;
527 1.1 mrg
528 1.1 mrg /* Grab a packet off the queue. */
529 1.1 mrg IFQ_POLL(&ifp->if_snd, m0);
530 1.1 mrg if (m0 == NULL)
531 1.1 mrg break;
532 1.1 mrg
533 1.1 mrg /* get the transmit slot dma map */
534 1.1 mrg dmamap = sc->bce_cdata.bce_tx_map[sc->bce_txsnext];
535 1.1 mrg
536 1.1 mrg /*
537 1.1 mrg * Load the DMA map. If this fails, the packet either
538 1.1 mrg * didn't fit in the alloted number of segments, or we
539 1.1 mrg * were short on resources. If the packet will not fit,
540 1.1 mrg * it will be dropped. If short on resources, it will
541 1.1 mrg * be tried again later.
542 1.1 mrg */
543 1.1 mrg error = bus_dmamap_load_mbuf(sc->bce_dmatag, dmamap, m0,
544 1.2 mrg BUS_DMA_WRITE | BUS_DMA_NOWAIT);
545 1.1 mrg if (error == EFBIG) {
546 1.36 mrg aprint_error_dev(sc->bce_dev,
547 1.22 dyoung "Tx packet consumes too many DMA segments, "
548 1.22 dyoung "dropping...\n");
549 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
550 1.1 mrg m_freem(m0);
551 1.1 mrg ifp->if_oerrors++;
552 1.1 mrg continue;
553 1.1 mrg } else if (error) {
554 1.1 mrg /* short on resources, come back later */
555 1.36 mrg aprint_error_dev(sc->bce_dev,
556 1.22 dyoung "unable to load Tx buffer, error = %d\n",
557 1.22 dyoung error);
558 1.1 mrg break;
559 1.1 mrg }
560 1.1 mrg /* If not enough descriptors available, try again later */
561 1.1 mrg if (dmamap->dm_nsegs > txsfree) {
562 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
563 1.1 mrg bus_dmamap_unload(sc->bce_dmatag, dmamap);
564 1.1 mrg break;
565 1.1 mrg }
566 1.1 mrg /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
567 1.1 mrg
568 1.1 mrg /* So take it off the queue */
569 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
570 1.1 mrg
571 1.1 mrg /* save the pointer so it can be freed later */
572 1.1 mrg sc->bce_cdata.bce_tx_chain[sc->bce_txsnext] = m0;
573 1.1 mrg
574 1.1 mrg /* Sync the data DMA map. */
575 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, dmamap, 0, dmamap->dm_mapsize,
576 1.1 mrg BUS_DMASYNC_PREWRITE);
577 1.1 mrg
578 1.1 mrg /* Initialize the transmit descriptor(s). */
579 1.1 mrg txstart = sc->bce_txsnext;
580 1.1 mrg for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
581 1.20 simonb uint32_t ctrl;
582 1.1 mrg
583 1.1 mrg ctrl = dmamap->dm_segs[seg].ds_len & CTRL_BC_MASK;
584 1.1 mrg if (seg == 0)
585 1.1 mrg ctrl |= CTRL_SOF;
586 1.1 mrg if (seg == dmamap->dm_nsegs - 1)
587 1.1 mrg ctrl |= CTRL_EOF;
588 1.1 mrg if (sc->bce_txsnext == BCE_NTXDESC - 1)
589 1.1 mrg ctrl |= CTRL_EOT;
590 1.1 mrg ctrl |= CTRL_IOC;
591 1.2 mrg sc->bce_tx_ring[sc->bce_txsnext].ctrl = htole32(ctrl);
592 1.1 mrg sc->bce_tx_ring[sc->bce_txsnext].addr =
593 1.2 mrg htole32(dmamap->dm_segs[seg].ds_addr + 0x40000000); /* MAGIC */
594 1.1 mrg if (sc->bce_txsnext + 1 > BCE_NTXDESC - 1)
595 1.1 mrg sc->bce_txsnext = 0;
596 1.1 mrg else
597 1.1 mrg sc->bce_txsnext++;
598 1.1 mrg txsfree--;
599 1.1 mrg }
600 1.1 mrg /* sync descriptors being used */
601 1.26 jakllsch if ( sc->bce_txsnext > txstart ) {
602 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
603 1.26 jakllsch PAGE_SIZE + sizeof(struct bce_dma_slot) * txstart,
604 1.26 jakllsch sizeof(struct bce_dma_slot) * dmamap->dm_nsegs,
605 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
606 1.26 jakllsch } else {
607 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
608 1.26 jakllsch PAGE_SIZE + sizeof(struct bce_dma_slot) * txstart,
609 1.26 jakllsch sizeof(struct bce_dma_slot) *
610 1.26 jakllsch (BCE_NTXDESC - txstart),
611 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
612 1.26 jakllsch if ( sc->bce_txsnext != 0 ) {
613 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag,
614 1.26 jakllsch sc->bce_ring_map, PAGE_SIZE,
615 1.26 jakllsch sc->bce_txsnext *
616 1.26 jakllsch sizeof(struct bce_dma_slot),
617 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
618 1.26 jakllsch }
619 1.26 jakllsch }
620 1.1 mrg
621 1.1 mrg /* Give the packet to the chip. */
622 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_DPTR,
623 1.20 simonb sc->bce_txsnext * sizeof(struct bce_dma_slot));
624 1.1 mrg
625 1.1 mrg newpkts++;
626 1.1 mrg
627 1.1 mrg /* Pass the packet to any BPF listeners. */
628 1.32 joerg bpf_mtap(ifp, m0);
629 1.1 mrg }
630 1.1 mrg if (txsfree == 0) {
631 1.1 mrg /* No more slots left; notify upper layer. */
632 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
633 1.1 mrg }
634 1.1 mrg if (newpkts) {
635 1.1 mrg /* Set a watchdog timer in case the chip flakes out. */
636 1.1 mrg ifp->if_timer = 5;
637 1.1 mrg }
638 1.1 mrg }
639 1.1 mrg
640 1.1 mrg /* Watchdog timer handler. */
641 1.1 mrg static void
642 1.6 thorpej bce_watchdog(struct ifnet *ifp)
643 1.1 mrg {
644 1.1 mrg struct bce_softc *sc = ifp->if_softc;
645 1.1 mrg
646 1.36 mrg aprint_error_dev(sc->bce_dev, "device timeout\n");
647 1.1 mrg ifp->if_oerrors++;
648 1.1 mrg
649 1.1 mrg (void) bce_init(ifp);
650 1.1 mrg
651 1.1 mrg /* Try to get more packets going. */
652 1.1 mrg bce_start(ifp);
653 1.1 mrg }
654 1.1 mrg
655 1.1 mrg int
656 1.6 thorpej bce_intr(void *xsc)
657 1.1 mrg {
658 1.1 mrg struct bce_softc *sc;
659 1.1 mrg struct ifnet *ifp;
660 1.20 simonb uint32_t intstatus;
661 1.20 simonb int wantinit;
662 1.20 simonb int handled = 0;
663 1.1 mrg
664 1.1 mrg sc = xsc;
665 1.1 mrg ifp = &sc->ethercom.ec_if;
666 1.1 mrg
667 1.1 mrg for (wantinit = 0; wantinit == 0;) {
668 1.2 mrg intstatus = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
669 1.2 mrg BCE_INT_STS);
670 1.1 mrg
671 1.1 mrg /* ignore if not ours, or unsolicited interrupts */
672 1.5 mycroft intstatus &= sc->bce_intmask;
673 1.1 mrg if (intstatus == 0)
674 1.1 mrg break;
675 1.1 mrg
676 1.1 mrg handled = 1;
677 1.1 mrg
678 1.1 mrg /* Ack interrupt */
679 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_STS,
680 1.2 mrg intstatus);
681 1.1 mrg
682 1.1 mrg /* Receive interrupts. */
683 1.2 mrg if (intstatus & I_RI)
684 1.1 mrg bce_rxintr(sc);
685 1.1 mrg /* Transmit interrupts. */
686 1.2 mrg if (intstatus & I_XI)
687 1.1 mrg bce_txintr(sc);
688 1.1 mrg /* Error interrupts */
689 1.1 mrg if (intstatus & ~(I_RI | I_XI)) {
690 1.22 dyoung const char *msg = NULL;
691 1.1 mrg if (intstatus & I_XU)
692 1.22 dyoung msg = "transmit fifo underflow";
693 1.1 mrg if (intstatus & I_RO) {
694 1.22 dyoung msg = "receive fifo overflow";
695 1.1 mrg ifp->if_ierrors++;
696 1.1 mrg }
697 1.1 mrg if (intstatus & I_RU)
698 1.22 dyoung msg = "receive descriptor underflow";
699 1.1 mrg if (intstatus & I_DE)
700 1.22 dyoung msg = "descriptor protocol error";
701 1.1 mrg if (intstatus & I_PD)
702 1.22 dyoung msg = "data error";
703 1.1 mrg if (intstatus & I_PC)
704 1.22 dyoung msg = "descriptor error";
705 1.1 mrg if (intstatus & I_TO)
706 1.22 dyoung msg = "general purpose timeout";
707 1.22 dyoung if (msg != NULL)
708 1.36 mrg aprint_error_dev(sc->bce_dev, "%s\n", msg);
709 1.1 mrg wantinit = 1;
710 1.1 mrg }
711 1.1 mrg }
712 1.1 mrg
713 1.1 mrg if (handled) {
714 1.1 mrg if (wantinit)
715 1.1 mrg bce_init(ifp);
716 1.35 tls rnd_add_uint32(&sc->rnd_source, intstatus);
717 1.1 mrg /* Try to get more packets going. */
718 1.43 ozaki if_schedule_deferred_start(ifp);
719 1.1 mrg }
720 1.1 mrg return (handled);
721 1.1 mrg }
722 1.1 mrg
723 1.1 mrg /* Receive interrupt handler */
724 1.1 mrg void
725 1.6 thorpej bce_rxintr(struct bce_softc *sc)
726 1.1 mrg {
727 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
728 1.1 mrg struct rx_pph *pph;
729 1.1 mrg struct mbuf *m;
730 1.20 simonb int curr;
731 1.20 simonb int len;
732 1.20 simonb int i;
733 1.1 mrg
734 1.1 mrg /* get pointer to active receive slot */
735 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS)
736 1.2 mrg & RS_CD_MASK;
737 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
738 1.1 mrg if (curr >= BCE_NRXDESC)
739 1.1 mrg curr = BCE_NRXDESC - 1;
740 1.1 mrg
741 1.1 mrg /* process packets up to but not current packet being worked on */
742 1.2 mrg for (i = sc->bce_rxin; i != curr;
743 1.2 mrg i + 1 > BCE_NRXDESC - 1 ? i = 0 : i++) {
744 1.1 mrg /* complete any post dma memory ops on packet */
745 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[i], 0,
746 1.2 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
747 1.2 mrg BUS_DMASYNC_POSTREAD);
748 1.1 mrg
749 1.1 mrg /*
750 1.1 mrg * If the packet had an error, simply recycle the buffer,
751 1.1 mrg * resetting the len, and flags.
752 1.1 mrg */
753 1.1 mrg pph = mtod(sc->bce_cdata.bce_rx_chain[i], struct rx_pph *);
754 1.1 mrg if (pph->flags & (RXF_NO | RXF_RXER | RXF_CRC | RXF_OV)) {
755 1.1 mrg ifp->if_ierrors++;
756 1.1 mrg pph->len = 0;
757 1.1 mrg pph->flags = 0;
758 1.1 mrg continue;
759 1.1 mrg }
760 1.1 mrg /* receive the packet */
761 1.1 mrg len = pph->len;
762 1.1 mrg if (len == 0)
763 1.1 mrg continue; /* no packet if empty */
764 1.1 mrg pph->len = 0;
765 1.1 mrg pph->flags = 0;
766 1.1 mrg /* bump past pre header to packet */
767 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data += 30; /* MAGIC */
768 1.1 mrg
769 1.1 mrg /*
770 1.7 thorpej * The chip includes the CRC with every packet. Trim
771 1.7 thorpej * it off here.
772 1.7 thorpej */
773 1.7 thorpej len -= ETHER_CRC_LEN;
774 1.7 thorpej
775 1.7 thorpej /*
776 1.1 mrg * If the packet is small enough to fit in a
777 1.1 mrg * single header mbuf, allocate one and copy
778 1.1 mrg * the data into it. This greatly reduces
779 1.1 mrg * memory consumption when receiving lots
780 1.1 mrg * of small packets.
781 1.1 mrg *
782 1.1 mrg * Otherwise, add a new buffer to the receive
783 1.1 mrg * chain. If this fails, drop the packet and
784 1.1 mrg * recycle the old buffer.
785 1.1 mrg */
786 1.1 mrg if (len <= (MHLEN - 2)) {
787 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
788 1.1 mrg if (m == NULL)
789 1.1 mrg goto dropit;
790 1.1 mrg m->m_data += 2;
791 1.14 christos memcpy(mtod(m, void *),
792 1.14 christos mtod(sc->bce_cdata.bce_rx_chain[i], void *), len);
793 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30; /* MAGIC */
794 1.1 mrg } else {
795 1.1 mrg m = sc->bce_cdata.bce_rx_chain[i];
796 1.1 mrg if (bce_add_rxbuf(sc, i) != 0) {
797 1.1 mrg dropit:
798 1.1 mrg ifp->if_ierrors++;
799 1.1 mrg /* continue to use old buffer */
800 1.1 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30;
801 1.1 mrg bus_dmamap_sync(sc->bce_dmatag,
802 1.2 mrg sc->bce_cdata.bce_rx_map[i], 0,
803 1.1 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
804 1.2 mrg BUS_DMASYNC_PREREAD);
805 1.1 mrg continue;
806 1.1 mrg }
807 1.1 mrg }
808 1.1 mrg
809 1.42 ozaki m_set_rcvif(m, ifp);
810 1.1 mrg m->m_pkthdr.len = m->m_len = len;
811 1.1 mrg
812 1.1 mrg /* Pass it on. */
813 1.41 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
814 1.1 mrg
815 1.1 mrg /* re-check current in case it changed */
816 1.2 mrg curr = (bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
817 1.2 mrg BCE_DMA_RXSTATUS) & RS_CD_MASK) /
818 1.2 mrg sizeof(struct bce_dma_slot);
819 1.1 mrg if (curr >= BCE_NRXDESC)
820 1.1 mrg curr = BCE_NRXDESC - 1;
821 1.1 mrg }
822 1.1 mrg sc->bce_rxin = curr;
823 1.1 mrg }
824 1.1 mrg
825 1.1 mrg /* Transmit interrupt handler */
826 1.1 mrg void
827 1.6 thorpej bce_txintr(struct bce_softc *sc)
828 1.1 mrg {
829 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
830 1.20 simonb int curr;
831 1.20 simonb int i;
832 1.1 mrg
833 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
834 1.1 mrg
835 1.1 mrg /*
836 1.20 simonb * Go through the Tx list and free mbufs for those
837 1.20 simonb * frames which have been transmitted.
838 1.20 simonb */
839 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXSTATUS) &
840 1.1 mrg RS_CD_MASK;
841 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
842 1.1 mrg if (curr >= BCE_NTXDESC)
843 1.1 mrg curr = BCE_NTXDESC - 1;
844 1.2 mrg for (i = sc->bce_txin; i != curr;
845 1.2 mrg i + 1 > BCE_NTXDESC - 1 ? i = 0 : i++) {
846 1.1 mrg /* do any post dma memory ops on transmit data */
847 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] == NULL)
848 1.1 mrg continue;
849 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i], 0,
850 1.2 mrg sc->bce_cdata.bce_tx_map[i]->dm_mapsize,
851 1.2 mrg BUS_DMASYNC_POSTWRITE);
852 1.2 mrg bus_dmamap_unload(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i]);
853 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
854 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
855 1.1 mrg ifp->if_opackets++;
856 1.1 mrg }
857 1.1 mrg sc->bce_txin = curr;
858 1.1 mrg
859 1.1 mrg /*
860 1.1 mrg * If there are no more pending transmissions, cancel the watchdog
861 1.1 mrg * timer
862 1.1 mrg */
863 1.1 mrg if (sc->bce_txsnext == sc->bce_txin)
864 1.1 mrg ifp->if_timer = 0;
865 1.1 mrg }
866 1.1 mrg
867 1.1 mrg /* initialize the interface */
868 1.1 mrg static int
869 1.6 thorpej bce_init(struct ifnet *ifp)
870 1.1 mrg {
871 1.1 mrg struct bce_softc *sc = ifp->if_softc;
872 1.20 simonb uint32_t reg_win;
873 1.20 simonb int error;
874 1.20 simonb int i;
875 1.1 mrg
876 1.1 mrg /* Cancel any pending I/O. */
877 1.1 mrg bce_stop(ifp, 0);
878 1.1 mrg
879 1.1 mrg /* enable pci inerrupts, bursts, and prefetch */
880 1.1 mrg
881 1.1 mrg /* remap the pci registers to the Sonics config registers */
882 1.1 mrg
883 1.1 mrg /* save the current map, so it can be restored */
884 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
885 1.2 mrg BCE_REG_WIN);
886 1.2 mrg
887 1.1 mrg /* set register window to Sonics registers */
888 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
889 1.2 mrg BCE_SONICS_WIN);
890 1.1 mrg
891 1.1 mrg /* enable SB to PCI interrupt */
892 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
893 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC) |
894 1.2 mrg SBIV_ENET0);
895 1.1 mrg
896 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
897 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
898 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2) |
899 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
900 1.1 mrg
901 1.1 mrg /* restore to ethernet register space */
902 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
903 1.2 mrg reg_win);
904 1.1 mrg
905 1.1 mrg /* Reset the chip to a known state. */
906 1.1 mrg bce_reset(sc);
907 1.1 mrg
908 1.1 mrg /* Initialize transmit descriptors */
909 1.1 mrg memset(sc->bce_tx_ring, 0, BCE_NTXDESC * sizeof(struct bce_dma_slot));
910 1.1 mrg sc->bce_txsnext = 0;
911 1.1 mrg sc->bce_txin = 0;
912 1.1 mrg
913 1.1 mrg /* enable crc32 generation */
914 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL,
915 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL) |
916 1.2 mrg BCE_EMC_CG);
917 1.1 mrg
918 1.1 mrg /* setup DMA interrupt control */
919 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL, 1 << 24); /* MAGIC */
920 1.1 mrg
921 1.1 mrg /* setup packet filter */
922 1.1 mrg bce_set_filter(ifp);
923 1.1 mrg
924 1.1 mrg /* set max frame length, account for possible vlan tag */
925 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_MAX,
926 1.2 mrg ETHER_MAX_LEN + 32);
927 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_MAX,
928 1.2 mrg ETHER_MAX_LEN + 32);
929 1.1 mrg
930 1.1 mrg /* set tx watermark */
931 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_WATER, 56);
932 1.1 mrg
933 1.1 mrg /* enable transmit */
934 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, XC_XE);
935 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXADDR,
936 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + PAGE_SIZE + 0x40000000); /* MAGIC */
937 1.1 mrg
938 1.1 mrg /*
939 1.20 simonb * Give the receive ring to the chip, and
940 1.20 simonb * start the receive DMA engine.
941 1.20 simonb */
942 1.1 mrg sc->bce_rxin = 0;
943 1.1 mrg
944 1.1 mrg /* clear the rx descriptor ring */
945 1.1 mrg memset(sc->bce_rx_ring, 0, BCE_NRXDESC * sizeof(struct bce_dma_slot));
946 1.1 mrg /* enable receive */
947 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL,
948 1.3 mrg 30 << 1 | 1); /* MAGIC */
949 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXADDR,
950 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + 0x40000000); /* MAGIC */
951 1.1 mrg
952 1.1 mrg /* Initalize receive descriptors */
953 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
954 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] == NULL) {
955 1.1 mrg if ((error = bce_add_rxbuf(sc, i)) != 0) {
956 1.36 mrg aprint_error_dev(sc->bce_dev,
957 1.22 dyoung "unable to allocate or map rx(%d) "
958 1.22 dyoung "mbuf, error = %d\n", i, error);
959 1.1 mrg bce_rxdrain(sc);
960 1.1 mrg return (error);
961 1.1 mrg }
962 1.1 mrg } else
963 1.1 mrg BCE_INIT_RXDESC(sc, i);
964 1.1 mrg }
965 1.1 mrg
966 1.1 mrg /* Enable interrupts */
967 1.5 mycroft sc->bce_intmask =
968 1.5 mycroft I_XI | I_RI | I_XU | I_RO | I_RU | I_DE | I_PD | I_PC | I_TO;
969 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK,
970 1.5 mycroft sc->bce_intmask);
971 1.1 mrg
972 1.1 mrg /* start the receive dma */
973 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXDPTR,
974 1.2 mrg BCE_NRXDESC * sizeof(struct bce_dma_slot));
975 1.1 mrg
976 1.1 mrg /* set media */
977 1.19 dyoung if ((error = ether_mediachange(ifp)) != 0)
978 1.19 dyoung return error;
979 1.1 mrg
980 1.1 mrg /* turn on the ethernet mac */
981 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
982 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
983 1.2 mrg BCE_ENET_CTL) | EC_EE);
984 1.1 mrg
985 1.1 mrg /* start timer */
986 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
987 1.1 mrg
988 1.1 mrg /* mark as running, and no outputs active */
989 1.1 mrg ifp->if_flags |= IFF_RUNNING;
990 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
991 1.1 mrg
992 1.1 mrg return 0;
993 1.1 mrg }
994 1.1 mrg
995 1.1 mrg /* add a mac address to packet filter */
996 1.1 mrg void
997 1.20 simonb bce_add_mac(struct bce_softc *sc, uint8_t *mac, u_long idx)
998 1.1 mrg {
999 1.20 simonb int i;
1000 1.20 simonb uint32_t rval;
1001 1.1 mrg
1002 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_LOW,
1003 1.2 mrg mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5]);
1004 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_HI,
1005 1.2 mrg mac[0] << 8 | mac[1] | 0x10000); /* MAGIC */
1006 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1007 1.2 mrg idx << 16 | 8); /* MAGIC */
1008 1.1 mrg /* wait for write to complete */
1009 1.1 mrg for (i = 0; i < 100; i++) {
1010 1.2 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1011 1.2 mrg BCE_FILT_CTL);
1012 1.2 mrg if (!(rval & 0x80000000)) /* MAGIC */
1013 1.1 mrg break;
1014 1.1 mrg delay(10);
1015 1.1 mrg }
1016 1.1 mrg if (i == 100) {
1017 1.36 mrg aprint_error_dev(sc->bce_dev,
1018 1.22 dyoung "timed out writing pkt filter ctl\n");
1019 1.1 mrg }
1020 1.1 mrg }
1021 1.1 mrg
1022 1.1 mrg /* Add a receive buffer to the indiciated descriptor. */
1023 1.1 mrg static int
1024 1.6 thorpej bce_add_rxbuf(struct bce_softc *sc, int idx)
1025 1.1 mrg {
1026 1.1 mrg struct mbuf *m;
1027 1.20 simonb int error;
1028 1.1 mrg
1029 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
1030 1.1 mrg if (m == NULL)
1031 1.1 mrg return (ENOBUFS);
1032 1.1 mrg
1033 1.1 mrg MCLGET(m, M_DONTWAIT);
1034 1.1 mrg if ((m->m_flags & M_EXT) == 0) {
1035 1.1 mrg m_freem(m);
1036 1.1 mrg return (ENOBUFS);
1037 1.1 mrg }
1038 1.1 mrg if (sc->bce_cdata.bce_rx_chain[idx] != NULL)
1039 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1040 1.2 mrg sc->bce_cdata.bce_rx_map[idx]);
1041 1.1 mrg
1042 1.1 mrg sc->bce_cdata.bce_rx_chain[idx] = m;
1043 1.1 mrg
1044 1.1 mrg error = bus_dmamap_load(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx],
1045 1.2 mrg m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1046 1.2 mrg BUS_DMA_READ | BUS_DMA_NOWAIT);
1047 1.1 mrg if (error)
1048 1.1 mrg return (error);
1049 1.1 mrg
1050 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx], 0,
1051 1.1 mrg sc->bce_cdata.bce_rx_map[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
1052 1.1 mrg
1053 1.1 mrg BCE_INIT_RXDESC(sc, idx);
1054 1.1 mrg
1055 1.1 mrg return (0);
1056 1.1 mrg
1057 1.1 mrg }
1058 1.1 mrg
1059 1.1 mrg /* Drain the receive queue. */
1060 1.1 mrg static void
1061 1.6 thorpej bce_rxdrain(struct bce_softc *sc)
1062 1.1 mrg {
1063 1.20 simonb int i;
1064 1.1 mrg
1065 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
1066 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] != NULL) {
1067 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1068 1.2 mrg sc->bce_cdata.bce_rx_map[i]);
1069 1.1 mrg m_freem(sc->bce_cdata.bce_rx_chain[i]);
1070 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
1071 1.1 mrg }
1072 1.1 mrg }
1073 1.1 mrg }
1074 1.1 mrg
1075 1.1 mrg /* Stop transmission on the interface */
1076 1.1 mrg static void
1077 1.6 thorpej bce_stop(struct ifnet *ifp, int disable)
1078 1.1 mrg {
1079 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1080 1.20 simonb int i;
1081 1.20 simonb uint32_t val;
1082 1.1 mrg
1083 1.1 mrg /* Stop the 1 second timer */
1084 1.1 mrg callout_stop(&sc->bce_timeout);
1085 1.1 mrg
1086 1.1 mrg /* Down the MII. */
1087 1.1 mrg mii_down(&sc->bce_mii);
1088 1.1 mrg
1089 1.1 mrg /* Disable interrupts. */
1090 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK, 0);
1091 1.5 mycroft sc->bce_intmask = 0;
1092 1.5 mycroft delay(10);
1093 1.1 mrg
1094 1.1 mrg /* Disable emac */
1095 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_ED);
1096 1.1 mrg for (i = 0; i < 200; i++) {
1097 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1098 1.2 mrg BCE_ENET_CTL);
1099 1.1 mrg if (!(val & EC_ED))
1100 1.1 mrg break;
1101 1.1 mrg delay(10);
1102 1.1 mrg }
1103 1.1 mrg
1104 1.1 mrg /* Stop the DMA */
1105 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL, 0);
1106 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1107 1.1 mrg delay(10);
1108 1.1 mrg
1109 1.1 mrg /* Release any queued transmit buffers. */
1110 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
1111 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] != NULL) {
1112 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1113 1.2 mrg sc->bce_cdata.bce_tx_map[i]);
1114 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
1115 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
1116 1.1 mrg }
1117 1.1 mrg }
1118 1.1 mrg
1119 1.23 dyoung /* Mark the interface down and cancel the watchdog timer. */
1120 1.23 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1121 1.23 dyoung ifp->if_timer = 0;
1122 1.23 dyoung
1123 1.1 mrg /* drain receive queue */
1124 1.1 mrg if (disable)
1125 1.1 mrg bce_rxdrain(sc);
1126 1.1 mrg }
1127 1.1 mrg
1128 1.1 mrg /* reset the chip */
1129 1.1 mrg static void
1130 1.6 thorpej bce_reset(struct bce_softc *sc)
1131 1.1 mrg {
1132 1.20 simonb uint32_t val;
1133 1.20 simonb uint32_t sbval;
1134 1.20 simonb int i;
1135 1.1 mrg
1136 1.1 mrg /* if SB core is up */
1137 1.2 mrg sbval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1138 1.2 mrg BCE_SBTMSTATELOW);
1139 1.1 mrg if ((sbval & (SBTML_RESET | SBTML_REJ | SBTML_CLK)) == SBTML_CLK) {
1140 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL,
1141 1.2 mrg 0);
1142 1.1 mrg
1143 1.1 mrg /* disable emac */
1144 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1145 1.2 mrg EC_ED);
1146 1.1 mrg for (i = 0; i < 200; i++) {
1147 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1148 1.2 mrg BCE_ENET_CTL);
1149 1.1 mrg if (!(val & EC_ED))
1150 1.1 mrg break;
1151 1.1 mrg delay(10);
1152 1.1 mrg }
1153 1.22 dyoung if (i == 200) {
1154 1.36 mrg aprint_error_dev(sc->bce_dev,
1155 1.22 dyoung "timed out disabling ethernet mac\n");
1156 1.22 dyoung }
1157 1.1 mrg
1158 1.1 mrg /* reset the dma engines */
1159 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1160 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS);
1161 1.1 mrg /* if error on receive, wait to go idle */
1162 1.3 mrg if (val & RS_ERROR) {
1163 1.1 mrg for (i = 0; i < 100; i++) {
1164 1.2 mrg val = bus_space_read_4(sc->bce_btag,
1165 1.2 mrg sc->bce_bhandle, BCE_DMA_RXSTATUS);
1166 1.3 mrg if (val & RS_DMA_IDLE)
1167 1.1 mrg break;
1168 1.1 mrg delay(10);
1169 1.1 mrg }
1170 1.22 dyoung if (i == 100) {
1171 1.36 mrg aprint_error_dev(sc->bce_dev,
1172 1.22 dyoung "receive dma did not go idle after"
1173 1.22 dyoung " error\n");
1174 1.22 dyoung }
1175 1.1 mrg }
1176 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1177 1.2 mrg BCE_DMA_RXSTATUS, 0);
1178 1.1 mrg
1179 1.1 mrg /* reset ethernet mac */
1180 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1181 1.2 mrg EC_ES);
1182 1.1 mrg for (i = 0; i < 200; i++) {
1183 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1184 1.2 mrg BCE_ENET_CTL);
1185 1.1 mrg if (!(val & EC_ES))
1186 1.1 mrg break;
1187 1.1 mrg delay(10);
1188 1.1 mrg }
1189 1.22 dyoung if (i == 200) {
1190 1.36 mrg aprint_error_dev(sc->bce_dev,
1191 1.22 dyoung "timed out resetting ethernet mac\n");
1192 1.22 dyoung }
1193 1.1 mrg } else {
1194 1.20 simonb uint32_t reg_win;
1195 1.1 mrg
1196 1.1 mrg /* remap the pci registers to the Sonics config registers */
1197 1.1 mrg
1198 1.1 mrg /* save the current map, so it can be restored */
1199 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1200 1.2 mrg BCE_REG_WIN);
1201 1.1 mrg /* set register window to Sonics registers */
1202 1.2 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1203 1.2 mrg BCE_REG_WIN, BCE_SONICS_WIN);
1204 1.1 mrg
1205 1.1 mrg /* enable SB to PCI interrupt */
1206 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
1207 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1208 1.20 simonb BCE_SBINTVEC) |
1209 1.2 mrg SBIV_ENET0);
1210 1.1 mrg
1211 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
1212 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
1213 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1214 1.2 mrg BCE_SPCI_TR2) |
1215 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
1216 1.1 mrg
1217 1.1 mrg /* restore to ethernet register space */
1218 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
1219 1.20 simonb reg_win);
1220 1.1 mrg }
1221 1.1 mrg
1222 1.1 mrg /* disable SB core if not in reset */
1223 1.1 mrg if (!(sbval & SBTML_RESET)) {
1224 1.1 mrg
1225 1.1 mrg /* set the reject bit */
1226 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1227 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_CLK);
1228 1.1 mrg for (i = 0; i < 200; i++) {
1229 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1230 1.2 mrg BCE_SBTMSTATELOW);
1231 1.1 mrg if (val & SBTML_REJ)
1232 1.1 mrg break;
1233 1.1 mrg delay(1);
1234 1.1 mrg }
1235 1.22 dyoung if (i == 200) {
1236 1.36 mrg aprint_error_dev(sc->bce_dev,
1237 1.22 dyoung "while resetting core, reject did not set\n");
1238 1.22 dyoung }
1239 1.1 mrg /* wait until busy is clear */
1240 1.1 mrg for (i = 0; i < 200; i++) {
1241 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1242 1.2 mrg BCE_SBTMSTATEHI);
1243 1.1 mrg if (!(val & 0x4))
1244 1.1 mrg break;
1245 1.1 mrg delay(1);
1246 1.1 mrg }
1247 1.22 dyoung if (i == 200) {
1248 1.36 mrg aprint_error_dev(sc->bce_dev,
1249 1.22 dyoung "while resetting core, busy did not clear\n");
1250 1.22 dyoung }
1251 1.1 mrg /* set reset and reject while enabling the clocks */
1252 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1253 1.2 mrg BCE_SBTMSTATELOW,
1254 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_REJ | SBTML_RESET);
1255 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1256 1.2 mrg BCE_SBTMSTATELOW);
1257 1.1 mrg delay(10);
1258 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1259 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_RESET);
1260 1.1 mrg delay(1);
1261 1.1 mrg }
1262 1.1 mrg /* enable clock */
1263 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1264 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_RESET);
1265 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1266 1.1 mrg delay(1);
1267 1.1 mrg
1268 1.1 mrg /* clear any error bits that may be on */
1269 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI);
1270 1.1 mrg if (val & 1)
1271 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI,
1272 1.2 mrg 0);
1273 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE);
1274 1.3 mrg if (val & SBIM_MAGIC_ERRORBITS)
1275 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE,
1276 1.3 mrg val & ~SBIM_MAGIC_ERRORBITS);
1277 1.1 mrg
1278 1.1 mrg /* clear reset and allow it to propagate throughout the core */
1279 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1280 1.2 mrg SBTML_FGC | SBTML_CLK);
1281 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1282 1.1 mrg delay(1);
1283 1.1 mrg
1284 1.1 mrg /* leave clock enabled */
1285 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1286 1.2 mrg SBTML_CLK);
1287 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1288 1.1 mrg delay(1);
1289 1.1 mrg
1290 1.1 mrg /* initialize MDC preamble, frequency */
1291 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_CTL, 0x8d); /* MAGIC */
1292 1.1 mrg
1293 1.1 mrg /* enable phy, differs for internal, and external */
1294 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL);
1295 1.1 mrg if (!(val & BCE_DC_IP)) {
1296 1.1 mrg /* select external phy */
1297 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_EP);
1298 1.1 mrg } else if (val & BCE_DC_ER) { /* internal, clear reset bit if on */
1299 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL,
1300 1.2 mrg val & ~BCE_DC_ER);
1301 1.1 mrg delay(100);
1302 1.1 mrg }
1303 1.1 mrg }
1304 1.1 mrg
1305 1.1 mrg /* Set up the receive filter. */
1306 1.1 mrg void
1307 1.6 thorpej bce_set_filter(struct ifnet *ifp)
1308 1.1 mrg {
1309 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1310 1.1 mrg
1311 1.1 mrg if (ifp->if_flags & IFF_PROMISC) {
1312 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1313 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1314 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL)
1315 1.2 mrg | ERC_PE);
1316 1.1 mrg } else {
1317 1.1 mrg ifp->if_flags &= ~IFF_ALLMULTI;
1318 1.1 mrg
1319 1.1 mrg /* turn off promiscuous */
1320 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1321 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1322 1.2 mrg BCE_RX_CTL) & ~ERC_PE);
1323 1.1 mrg
1324 1.1 mrg /* enable/disable broadcast */
1325 1.1 mrg if (ifp->if_flags & IFF_BROADCAST)
1326 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1327 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1328 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) & ~ERC_DB);
1329 1.1 mrg else
1330 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1331 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1332 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) | ERC_DB);
1333 1.1 mrg
1334 1.1 mrg /* disable the filter */
1335 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1336 1.2 mrg 0);
1337 1.1 mrg
1338 1.1 mrg /* add our own address */
1339 1.1 mrg bce_add_mac(sc, sc->enaddr, 0);
1340 1.1 mrg
1341 1.1 mrg /* for now accept all multicast */
1342 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1343 1.1 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL) |
1344 1.2 mrg ERC_AM);
1345 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1346 1.1 mrg
1347 1.1 mrg /* enable the filter */
1348 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1349 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1350 1.2 mrg BCE_FILT_CTL) | 1);
1351 1.1 mrg }
1352 1.1 mrg }
1353 1.1 mrg
1354 1.21 simonb static bool
1355 1.31 dyoung bce_resume(device_t self, const pmf_qual_t *qual)
1356 1.21 simonb {
1357 1.22 dyoung struct bce_softc *sc = device_private(self);
1358 1.21 simonb
1359 1.21 simonb bce_reset(sc);
1360 1.21 simonb
1361 1.21 simonb return true;
1362 1.21 simonb }
1363 1.21 simonb
1364 1.1 mrg /* Read a PHY register on the MII. */
1365 1.1 mrg int
1366 1.22 dyoung bce_mii_read(device_t self, int phy, int reg)
1367 1.1 mrg {
1368 1.22 dyoung struct bce_softc *sc = device_private(self);
1369 1.20 simonb int i;
1370 1.20 simonb uint32_t val;
1371 1.1 mrg
1372 1.1 mrg /* clear mii_int */
1373 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS, BCE_MIINTR);
1374 1.1 mrg
1375 1.1 mrg /* Read the PHY register */
1376 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1377 1.2 mrg (MII_COMMAND_READ << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1378 1.2 mrg (MII_COMMAND_ACK << 16) | BCE_MIPHY(phy) | BCE_MIREG(reg)); /* MAGIC */
1379 1.1 mrg
1380 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1381 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS);
1382 1.1 mrg if (val & BCE_MIINTR)
1383 1.1 mrg break;
1384 1.1 mrg delay(10);
1385 1.1 mrg }
1386 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
1387 1.1 mrg if (i == BCE_TIMEOUT) {
1388 1.36 mrg aprint_error_dev(sc->bce_dev,
1389 1.22 dyoung "PHY read timed out reading phy %d, reg %d, val = "
1390 1.22 dyoung "0x%08x\n", phy, reg, val);
1391 1.1 mrg return (0);
1392 1.1 mrg }
1393 1.1 mrg return (val & BCE_MICOMM_DATA);
1394 1.1 mrg }
1395 1.1 mrg
1396 1.1 mrg /* Write a PHY register on the MII */
1397 1.1 mrg void
1398 1.22 dyoung bce_mii_write(device_t self, int phy, int reg, int val)
1399 1.1 mrg {
1400 1.22 dyoung struct bce_softc *sc = device_private(self);
1401 1.20 simonb int i;
1402 1.20 simonb uint32_t rval;
1403 1.1 mrg
1404 1.1 mrg /* clear mii_int */
1405 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS,
1406 1.2 mrg BCE_MIINTR);
1407 1.1 mrg
1408 1.1 mrg /* Write the PHY register */
1409 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1410 1.2 mrg (MII_COMMAND_WRITE << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1411 1.2 mrg (MII_COMMAND_ACK << 16) | (val & BCE_MICOMM_DATA) | /* MAGIC */
1412 1.2 mrg BCE_MIPHY(phy) | BCE_MIREG(reg));
1413 1.1 mrg
1414 1.1 mrg /* wait for write to complete */
1415 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1416 1.2 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1417 1.2 mrg BCE_MI_STS);
1418 1.1 mrg if (rval & BCE_MIINTR)
1419 1.1 mrg break;
1420 1.1 mrg delay(10);
1421 1.1 mrg }
1422 1.1 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
1423 1.1 mrg if (i == BCE_TIMEOUT) {
1424 1.36 mrg aprint_error_dev(sc->bce_dev,
1425 1.22 dyoung "PHY timed out writing phy %d, reg %d, val = 0x%08x\n", phy,
1426 1.22 dyoung reg, val);
1427 1.1 mrg }
1428 1.1 mrg }
1429 1.1 mrg
1430 1.1 mrg /* sync hardware duplex mode to software state */
1431 1.1 mrg void
1432 1.37 matt bce_statchg(struct ifnet *ifp)
1433 1.1 mrg {
1434 1.37 matt struct bce_softc *sc = ifp->if_softc;
1435 1.20 simonb uint32_t reg;
1436 1.1 mrg
1437 1.1 mrg /* if needed, change register to match duplex mode */
1438 1.1 mrg reg = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL);
1439 1.1 mrg if (sc->bce_mii.mii_media_active & IFM_FDX && !(reg & EXC_FD))
1440 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1441 1.2 mrg reg | EXC_FD);
1442 1.1 mrg else if (!(sc->bce_mii.mii_media_active & IFM_FDX) && reg & EXC_FD)
1443 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1444 1.2 mrg reg & ~EXC_FD);
1445 1.1 mrg
1446 1.1 mrg /*
1447 1.20 simonb * Enable activity led.
1448 1.20 simonb * XXX This should be in a phy driver, but not currently.
1449 1.20 simonb */
1450 1.36 mrg bce_mii_write(sc->bce_dev, 1, 26, /* MAGIC */
1451 1.36 mrg bce_mii_read(sc->bce_dev, 1, 26) & 0x7fff); /* MAGIC */
1452 1.1 mrg /* enable traffic meter led mode */
1453 1.36 mrg bce_mii_write(sc->bce_dev, 1, 26, /* MAGIC */
1454 1.36 mrg bce_mii_read(sc->bce_dev, 1, 27) | (1 << 6)); /* MAGIC */
1455 1.1 mrg }
1456 1.1 mrg
1457 1.1 mrg /* One second timer, checks link status */
1458 1.1 mrg static void
1459 1.6 thorpej bce_tick(void *v)
1460 1.1 mrg {
1461 1.1 mrg struct bce_softc *sc = v;
1462 1.1 mrg
1463 1.1 mrg /* Tick the MII. */
1464 1.1 mrg mii_tick(&sc->bce_mii);
1465 1.1 mrg
1466 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
1467 1.1 mrg }
1468