Home | History | Annotate | Line # | Download | only in pci
if_bce.c revision 1.5
      1  1.5  mycroft /* $NetBSD: if_bce.c,v 1.5 2004/07/09 05:08:22 mycroft Exp $	 */
      2  1.1      mrg 
      3  1.1      mrg /*
      4  1.1      mrg  * Copyright (c) 2003 Clifford Wright. All rights reserved.
      5  1.1      mrg  *
      6  1.1      mrg  * Redistribution and use in source and binary forms, with or without
      7  1.1      mrg  * modification, are permitted provided that the following conditions
      8  1.1      mrg  * are met:
      9  1.1      mrg  * 1. Redistributions of source code must retain the above copyright
     10  1.1      mrg  *    notice, this list of conditions and the following disclaimer.
     11  1.1      mrg  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1      mrg  *    notice, this list of conditions and the following disclaimer in the
     13  1.1      mrg  *    documentation and/or other materials provided with the distribution.
     14  1.1      mrg  * 3. The name of the author may not be used to endorse or promote products
     15  1.1      mrg  *    derived from this software without specific prior written permission.
     16  1.1      mrg  *
     17  1.1      mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18  1.1      mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19  1.1      mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20  1.1      mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     21  1.1      mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     22  1.1      mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     23  1.1      mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     24  1.1      mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     25  1.1      mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26  1.1      mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27  1.1      mrg  * SUCH DAMAGE.
     28  1.1      mrg  */
     29  1.1      mrg 
     30  1.1      mrg /*
     31  1.1      mrg  * Broadcom BCM440x 10/100 ethernet (broadcom.com)
     32  1.1      mrg  * SiliconBackplane is technology from Sonics, Inc.(sonicsinc.com)
     33  1.1      mrg  *
     34  1.1      mrg  * Cliff Wright cliff (at) snipe444.org
     35  1.1      mrg  */
     36  1.1      mrg 
     37  1.1      mrg #include "bpfilter.h"
     38  1.1      mrg #include "vlan.h"
     39  1.1      mrg 
     40  1.1      mrg #include <sys/param.h>
     41  1.1      mrg #include <sys/systm.h>
     42  1.1      mrg #include <sys/callout.h>
     43  1.1      mrg #include <sys/sockio.h>
     44  1.1      mrg #include <sys/mbuf.h>
     45  1.1      mrg #include <sys/malloc.h>
     46  1.1      mrg #include <sys/kernel.h>
     47  1.1      mrg #include <sys/device.h>
     48  1.1      mrg #include <sys/socket.h>
     49  1.1      mrg 
     50  1.1      mrg #include <net/if.h>
     51  1.1      mrg #include <net/if_dl.h>
     52  1.1      mrg #include <net/if_media.h>
     53  1.1      mrg #include <net/if_ether.h>
     54  1.1      mrg 
     55  1.1      mrg #if NBPFILTER > 0
     56  1.1      mrg #include <net/bpf.h>
     57  1.1      mrg #endif
     58  1.1      mrg 
     59  1.1      mrg #include <dev/pci/pcireg.h>
     60  1.1      mrg #include <dev/pci/pcivar.h>
     61  1.1      mrg #include <dev/pci/pcidevs.h>
     62  1.1      mrg 
     63  1.1      mrg #include <dev/mii/mii.h>
     64  1.1      mrg #include <dev/mii/miivar.h>
     65  1.1      mrg #include <dev/mii/miidevs.h>
     66  1.1      mrg #include <dev/mii/brgphyreg.h>
     67  1.1      mrg 
     68  1.1      mrg #include <dev/pci/if_bcereg.h>
     69  1.1      mrg 
     70  1.1      mrg #include <uvm/uvm_extern.h>
     71  1.1      mrg 
     72  1.2      mrg /* transmit buffer max frags allowed */
     73  1.2      mrg #define BCE_NTXFRAGS	16
     74  1.2      mrg 
     75  1.2      mrg /* ring descriptor */
     76  1.2      mrg struct bce_dma_slot {
     77  1.2      mrg 	u_int32_t ctrl;
     78  1.2      mrg 	u_int32_t addr;
     79  1.2      mrg };
     80  1.2      mrg #define CTRL_BC_MASK	0x1fff	/* buffer byte count */
     81  1.2      mrg #define CTRL_EOT	0x10000000	/* end of descriptor table */
     82  1.2      mrg #define CTRL_IOC	0x20000000	/* interrupt on completion */
     83  1.2      mrg #define CTRL_EOF	0x40000000	/* end of frame */
     84  1.2      mrg #define CTRL_SOF	0x80000000	/* start of frame */
     85  1.2      mrg 
     86  1.2      mrg /* Packet status is returned in a pre-packet header */
     87  1.2      mrg struct rx_pph {
     88  1.2      mrg 	u_int16_t len;
     89  1.2      mrg 	u_int16_t flags;
     90  1.2      mrg 	u_int16_t pad[12];
     91  1.2      mrg };
     92  1.2      mrg 
     93  1.2      mrg /* packet status flags bits */
     94  1.2      mrg #define RXF_NO				0x8	/* odd number of nibbles */
     95  1.2      mrg #define RXF_RXER			0x4	/* receive symbol error */
     96  1.2      mrg #define RXF_CRC				0x2	/* crc error */
     97  1.2      mrg #define RXF_OV				0x1	/* fifo overflow */
     98  1.2      mrg 
     99  1.2      mrg /* number of descriptors used in a ring */
    100  1.2      mrg #define BCE_NRXDESC		128
    101  1.2      mrg #define BCE_NTXDESC		128
    102  1.1      mrg 
    103  1.2      mrg /*
    104  1.2      mrg  * Mbuf pointers. We need these to keep track of the virtual addresses
    105  1.2      mrg  * of our mbuf chains since we can only convert from physical to virtual,
    106  1.2      mrg  * not the other way around.
    107  1.2      mrg  */
    108  1.2      mrg struct bce_chain_data {
    109  1.2      mrg 	struct mbuf    *bce_tx_chain[BCE_NTXDESC];
    110  1.2      mrg 	struct mbuf    *bce_rx_chain[BCE_NRXDESC];
    111  1.2      mrg 	bus_dmamap_t    bce_tx_map[BCE_NTXDESC];
    112  1.2      mrg 	bus_dmamap_t    bce_rx_map[BCE_NRXDESC];
    113  1.2      mrg };
    114  1.2      mrg 
    115  1.2      mrg #define BCE_TIMEOUT		100	/* # 10us for mii read/write */
    116  1.2      mrg 
    117  1.2      mrg struct bce_softc {
    118  1.2      mrg 	struct device		bce_dev;
    119  1.2      mrg 	bus_space_tag_t		bce_btag;
    120  1.2      mrg 	bus_space_handle_t	bce_bhandle;
    121  1.2      mrg 	bus_dma_tag_t		bce_dmatag;
    122  1.2      mrg 	struct ethercom		ethercom;	/* interface info */
    123  1.2      mrg 	void			*bce_intrhand;
    124  1.2      mrg 	struct pci_attach_args	bce_pa;
    125  1.2      mrg 	struct mii_data		bce_mii;
    126  1.2      mrg 	u_int32_t		bce_phy;	/* eeprom indicated phy */
    127  1.2      mrg 	struct ifmedia		bce_ifmedia;	/* media info *//* Check */
    128  1.2      mrg 	u_int8_t		enaddr[ETHER_ADDR_LEN];
    129  1.2      mrg 	struct bce_dma_slot	*bce_rx_ring;	/* receive ring */
    130  1.2      mrg 	struct bce_dma_slot	*bce_tx_ring;	/* transmit ring */
    131  1.2      mrg 	struct bce_chain_data	bce_cdata;	/* mbufs */
    132  1.2      mrg 	bus_dmamap_t		bce_ring_map;
    133  1.5  mycroft 	u_int32_t		bce_intmask;	/* current intr mask */
    134  1.2      mrg 	u_int32_t		bce_rxin;	/* last rx descriptor seen */
    135  1.2      mrg 	u_int32_t		bce_txin;	/* last tx descriptor seen */
    136  1.2      mrg 	int			bce_txsfree;	/* no. tx slots available */
    137  1.2      mrg 	int			bce_txsnext;	/* next available tx slot */
    138  1.2      mrg 	struct callout		bce_timeout;
    139  1.2      mrg };
    140  1.1      mrg 
    141  1.1      mrg /* for ring descriptors */
    142  1.1      mrg #define BCE_RXBUF_LEN	(MCLBYTES - 4)
    143  1.1      mrg #define BCE_INIT_RXDESC(sc, x)						\
    144  1.1      mrg do {									\
    145  1.1      mrg 	struct bce_dma_slot *__bced = &sc->bce_rx_ring[x];		\
    146  1.1      mrg 									\
    147  1.2      mrg 	*mtod(sc->bce_cdata.bce_rx_chain[x], u_int32_t *) = 0;		\
    148  1.1      mrg 	__bced->addr =							\
    149  1.1      mrg 	    htole32(sc->bce_cdata.bce_rx_map[x]->dm_segs[0].ds_addr	\
    150  1.1      mrg 	    + 0x40000000);						\
    151  1.1      mrg 	if (x != (BCE_NRXDESC - 1))					\
    152  1.1      mrg 		__bced->ctrl = htole32(BCE_RXBUF_LEN);			\
    153  1.1      mrg 	else								\
    154  1.1      mrg 		__bced->ctrl = htole32(BCE_RXBUF_LEN | CTRL_EOT);	\
    155  1.1      mrg 	bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,		\
    156  1.1      mrg 	    sizeof(struct bce_dma_slot) * x,				\
    157  1.1      mrg 	    sizeof(struct bce_dma_slot),				\
    158  1.1      mrg 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);			\
    159  1.2      mrg } while (/* CONSTCOND */ 0)
    160  1.2      mrg 
    161  1.2      mrg static	int	bce_probe(struct device *, struct cfdata *, void *);
    162  1.2      mrg static	void	bce_attach(struct device *, struct device *, void *);
    163  1.2      mrg static	int	bce_ioctl(struct ifnet *, u_long, caddr_t);
    164  1.2      mrg static	void	bce_start(struct ifnet *);
    165  1.2      mrg static	void	bce_watchdog(struct ifnet *);
    166  1.2      mrg static	int	bce_intr(void *);
    167  1.2      mrg static	void	bce_rxintr(struct bce_softc *);
    168  1.2      mrg static	void	bce_txintr(struct bce_softc *);
    169  1.2      mrg static	int	bce_init(struct ifnet *);
    170  1.2      mrg static	void	bce_add_mac(struct bce_softc *, u_int8_t *, unsigned long);
    171  1.2      mrg static	int	bce_add_rxbuf(struct bce_softc *, int);
    172  1.2      mrg static	void	bce_rxdrain(struct bce_softc *);
    173  1.2      mrg static	void	bce_stop(struct ifnet *, int);
    174  1.2      mrg static	void	bce_reset(struct bce_softc *);
    175  1.2      mrg static	void	bce_set_filter(struct ifnet *);
    176  1.2      mrg static	int	bce_mii_read(struct device *, int, int);
    177  1.2      mrg static	void	bce_mii_write(struct device *, int, int, int);
    178  1.2      mrg static	void	bce_statchg(struct device *);
    179  1.2      mrg static	int	bce_mediachange(struct ifnet *);
    180  1.2      mrg static	void	bce_mediastatus(struct ifnet *, struct ifmediareq *);
    181  1.2      mrg static	void	bce_tick(void *);
    182  1.2      mrg 
    183  1.2      mrg #define BCE_DEBUG
    184  1.2      mrg #ifdef BCE_DEBUG
    185  1.2      mrg #define DPRINTF(x)	do {		\
    186  1.2      mrg 	if (bcedebug)			\
    187  1.2      mrg 		printf x;		\
    188  1.2      mrg } while (/* CONSTCOND */ 0)
    189  1.2      mrg #define DPRINTFN(n,x)	do {		\
    190  1.2      mrg 	if (bcedebug >= (n))		\
    191  1.2      mrg 		printf x;		\
    192  1.2      mrg } while (/* CONSTCOND */ 0)
    193  1.2      mrg int             bcedebug = 0;
    194  1.2      mrg #else
    195  1.2      mrg #define DPRINTF(x)
    196  1.2      mrg #define DPRINTFN(n,x)
    197  1.2      mrg #endif
    198  1.1      mrg 
    199  1.3      mrg #if __NetBSD_Version__ >= 106080000
    200  1.3      mrg CFATTACH_DECL(bce, sizeof(struct bce_softc),
    201  1.3      mrg 	      bce_probe, bce_attach, NULL, NULL);
    202  1.3      mrg #else
    203  1.1      mrg struct cfattach bce_ca = {
    204  1.1      mrg 	sizeof(struct bce_softc), bce_probe, bce_attach
    205  1.1      mrg };
    206  1.3      mrg #endif
    207  1.3      mrg 
    208  1.3      mrg #if __NetBSD_Version__ >= 106120000
    209  1.3      mrg #define APRINT_ERROR	aprint_error
    210  1.3      mrg #define APRINT_NORMAL	aprint_normal
    211  1.1      mrg #else
    212  1.3      mrg #define APRINT_ERROR	printf
    213  1.3      mrg #define APRINT_NORMAL	printf
    214  1.1      mrg #endif
    215  1.1      mrg 
    216  1.2      mrg 
    217  1.1      mrg static const struct bce_product {
    218  1.1      mrg 	pci_vendor_id_t bp_vendor;
    219  1.1      mrg 	pci_product_id_t bp_product;
    220  1.2      mrg 	const	char *bp_name;
    221  1.1      mrg } bce_products[] = {
    222  1.1      mrg 	{
    223  1.1      mrg 		PCI_VENDOR_BROADCOM,
    224  1.1      mrg 		PCI_PRODUCT_BROADCOM_BCM4401,
    225  1.1      mrg 		"Broadcom BCM4401 10/100 Ethernet"
    226  1.1      mrg 	},
    227  1.1      mrg 	{
    228  1.1      mrg 		0,
    229  1.1      mrg 		0,
    230  1.1      mrg 		NULL
    231  1.1      mrg 	},
    232  1.1      mrg };
    233  1.1      mrg 
    234  1.1      mrg static const struct bce_product *
    235  1.1      mrg bce_lookup(const struct pci_attach_args * pa)
    236  1.1      mrg {
    237  1.1      mrg 	const struct bce_product *bp;
    238  1.1      mrg 
    239  1.1      mrg 	for (bp = bce_products; bp->bp_name != NULL; bp++) {
    240  1.1      mrg 		if (PCI_VENDOR(pa->pa_id) == bp->bp_vendor &&
    241  1.1      mrg 		    PCI_PRODUCT(pa->pa_id) == bp->bp_product)
    242  1.1      mrg 			return (bp);
    243  1.1      mrg 	}
    244  1.1      mrg 
    245  1.1      mrg 	return (NULL);
    246  1.1      mrg }
    247  1.1      mrg 
    248  1.1      mrg /*
    249  1.1      mrg  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
    250  1.1      mrg  * against drivers product list, and return its name if a match is found.
    251  1.1      mrg  */
    252  1.1      mrg int
    253  1.1      mrg bce_probe(parent, match, aux)
    254  1.1      mrg 	struct device  *parent;
    255  1.1      mrg 	struct cfdata  *match;
    256  1.1      mrg 	void           *aux;
    257  1.1      mrg {
    258  1.1      mrg 	struct pci_attach_args *pa = (struct pci_attach_args *) aux;
    259  1.1      mrg 
    260  1.1      mrg 	if (bce_lookup(pa) != NULL)
    261  1.1      mrg 		return (1);
    262  1.1      mrg 
    263  1.1      mrg 	return (0);
    264  1.1      mrg }
    265  1.1      mrg 
    266  1.1      mrg void
    267  1.1      mrg bce_attach(parent, self, aux)
    268  1.1      mrg 	struct device  *parent, *self;
    269  1.1      mrg 	void           *aux;
    270  1.1      mrg {
    271  1.1      mrg 	struct bce_softc *sc = (struct bce_softc *) self;
    272  1.1      mrg 	struct pci_attach_args *pa = aux;
    273  1.1      mrg 	const struct bce_product *bp;
    274  1.1      mrg 	pci_chipset_tag_t pc = pa->pa_pc;
    275  1.1      mrg 	pci_intr_handle_t ih;
    276  1.1      mrg 	const char     *intrstr = NULL;
    277  1.1      mrg 	caddr_t         kva;
    278  1.1      mrg 	bus_dma_segment_t seg;
    279  1.1      mrg 	int             rseg;
    280  1.1      mrg 	u_int32_t       command;
    281  1.1      mrg 	struct ifnet   *ifp;
    282  1.1      mrg 	pcireg_t        memtype;
    283  1.1      mrg 	bus_addr_t      memaddr;
    284  1.1      mrg 	bus_size_t      memsize;
    285  1.1      mrg 	int             pmreg;
    286  1.1      mrg 	pcireg_t        pmode;
    287  1.1      mrg 	int             error;
    288  1.1      mrg 	int             i;
    289  1.1      mrg 
    290  1.1      mrg 	bp = bce_lookup(pa);
    291  1.1      mrg 	KASSERT(bp != NULL);
    292  1.1      mrg 
    293  1.1      mrg 	sc->bce_pa = *pa;
    294  1.1      mrg 	sc->bce_dmatag = pa->pa_dmat;
    295  1.1      mrg 
    296  1.3      mrg #if __NetBSD_Version__ >= 106120000
    297  1.3      mrg 	 aprint_naive(": Ethernet controller\n");
    298  1.3      mrg #endif
    299  1.3      mrg 	 APRINT_NORMAL(": %s\n", bp->bp_name);
    300  1.1      mrg 
    301  1.1      mrg 	/*
    302  1.1      mrg 	 * Map control/status registers.
    303  1.1      mrg 	 */
    304  1.1      mrg 	command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    305  1.1      mrg 	command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    306  1.1      mrg 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
    307  1.1      mrg 	command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    308  1.1      mrg 
    309  1.1      mrg 	if (!(command & PCI_COMMAND_MEM_ENABLE)) {
    310  1.3      mrg 		APRINT_ERROR("%s: failed to enable memory mapping!\n",
    311  1.3      mrg 		    sc->bce_dev.dv_xname);
    312  1.1      mrg 		return;
    313  1.1      mrg 	}
    314  1.1      mrg 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BCE_PCI_BAR0);
    315  1.1      mrg 	switch (memtype) {
    316  1.1      mrg 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    317  1.1      mrg 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    318  1.2      mrg 		if (pci_mapreg_map(pa, BCE_PCI_BAR0, memtype, 0, &sc->bce_btag,
    319  1.2      mrg 		    &sc->bce_bhandle, &memaddr, &memsize) == 0)
    320  1.1      mrg 			break;
    321  1.1      mrg 	default:
    322  1.3      mrg 		APRINT_ERROR("%s: unable to find mem space\n",
    323  1.3      mrg 		    sc->bce_dev.dv_xname);
    324  1.1      mrg 		return;
    325  1.1      mrg 	}
    326  1.1      mrg 
    327  1.1      mrg 	/* Get it out of power save mode if needed. */
    328  1.1      mrg 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
    329  1.1      mrg 		pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
    330  1.1      mrg 		if (pmode == 3) {
    331  1.1      mrg 			/*
    332  1.1      mrg 			 * The card has lost all configuration data in
    333  1.1      mrg 			 * this state, so punt.
    334  1.1      mrg 			 */
    335  1.1      mrg 			printf("%s: unable to wake up from power state D3\n",
    336  1.1      mrg 			       sc->bce_dev.dv_xname);
    337  1.1      mrg 			return;
    338  1.1      mrg 		}
    339  1.1      mrg 		if (pmode != 0) {
    340  1.1      mrg 			printf("%s: waking up from power state D%d\n",
    341  1.1      mrg 			       sc->bce_dev.dv_xname, pmode);
    342  1.1      mrg 			pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
    343  1.1      mrg 		}
    344  1.1      mrg 	}
    345  1.1      mrg 	if (pci_intr_map(pa, &ih)) {
    346  1.3      mrg 		APRINT_ERROR("%s: couldn't map interrupt\n",
    347  1.3      mrg 		    sc->bce_dev.dv_xname);
    348  1.1      mrg 		return;
    349  1.1      mrg 	}
    350  1.1      mrg 	intrstr = pci_intr_string(pc, ih);
    351  1.1      mrg 
    352  1.1      mrg 	sc->bce_intrhand = pci_intr_establish(pc, ih, IPL_NET, bce_intr, sc);
    353  1.1      mrg 
    354  1.1      mrg 	if (sc->bce_intrhand == NULL) {
    355  1.3      mrg 		APRINT_ERROR("%s: couldn't establish interrupt",
    356  1.3      mrg 		    sc->bce_dev.dv_xname);
    357  1.1      mrg 		if (intrstr != NULL)
    358  1.3      mrg 			APRINT_NORMAL(" at %s", intrstr);
    359  1.3      mrg 		APRINT_NORMAL("\n");
    360  1.1      mrg 		return;
    361  1.1      mrg 	}
    362  1.3      mrg 	APRINT_NORMAL("%s: interrupting at %s\n",
    363  1.3      mrg 	    sc->bce_dev.dv_xname, intrstr);
    364  1.1      mrg 
    365  1.1      mrg 	/* reset the chip */
    366  1.1      mrg 	bce_reset(sc);
    367  1.1      mrg 
    368  1.1      mrg 	/*
    369  1.1      mrg 	 * Allocate DMA-safe memory for ring descriptors.
    370  1.1      mrg 	 * The receive, and transmit rings can not share the same
    371  1.1      mrg 	 * 4k space, however both are allocated at once here.
    372  1.1      mrg 	 */
    373  1.2      mrg 	/*
    374  1.2      mrg 	 * XXX PAGE_SIZE is wasteful; we only need 1KB + 1KB, but
    375  1.3      mrg 	 * due to the limition above. ??
    376  1.2      mrg 	 */
    377  1.1      mrg 	if ((error = bus_dmamem_alloc(sc->bce_dmatag,
    378  1.2      mrg 	    2 * PAGE_SIZE, PAGE_SIZE, 2 * PAGE_SIZE,
    379  1.1      mrg 				      &seg, 1, &rseg, BUS_DMA_NOWAIT))) {
    380  1.1      mrg 		printf("%s: unable to alloc space for ring descriptors, "
    381  1.1      mrg 		       "error = %d\n", sc->bce_dev.dv_xname, error);
    382  1.1      mrg 		return;
    383  1.1      mrg 	}
    384  1.1      mrg 	/* map ring space to kernel */
    385  1.1      mrg 	if ((error = bus_dmamem_map(sc->bce_dmatag, &seg, rseg,
    386  1.2      mrg 	    2 * PAGE_SIZE, &kva, BUS_DMA_NOWAIT))) {
    387  1.1      mrg 		printf("%s: unable to map DMA buffers, error = %d\n",
    388  1.2      mrg 		    sc->bce_dev.dv_xname, error);
    389  1.1      mrg 		bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
    390  1.1      mrg 		return;
    391  1.1      mrg 	}
    392  1.1      mrg 	/* create a dma map for the ring */
    393  1.1      mrg 	if ((error = bus_dmamap_create(sc->bce_dmatag,
    394  1.2      mrg 	    2 * PAGE_SIZE, 1, 2 * PAGE_SIZE, 0, BUS_DMA_NOWAIT,
    395  1.1      mrg 				       &sc->bce_ring_map))) {
    396  1.1      mrg 		printf("%s: unable to create ring DMA map, error = %d\n",
    397  1.2      mrg 		    sc->bce_dev.dv_xname, error);
    398  1.1      mrg 		bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
    399  1.1      mrg 		bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
    400  1.1      mrg 		return;
    401  1.1      mrg 	}
    402  1.1      mrg 	/* connect the ring space to the dma map */
    403  1.1      mrg 	if (bus_dmamap_load(sc->bce_dmatag, sc->bce_ring_map, kva,
    404  1.2      mrg 	    2 * PAGE_SIZE, NULL, BUS_DMA_NOWAIT)) {
    405  1.1      mrg 		bus_dmamap_destroy(sc->bce_dmatag, sc->bce_ring_map);
    406  1.1      mrg 		bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
    407  1.1      mrg 		bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
    408  1.1      mrg 		return;
    409  1.1      mrg 	}
    410  1.1      mrg 	/* save the ring space in softc */
    411  1.1      mrg 	sc->bce_rx_ring = (struct bce_dma_slot *) kva;
    412  1.1      mrg 	sc->bce_tx_ring = (struct bce_dma_slot *) (kva + PAGE_SIZE);
    413  1.1      mrg 
    414  1.1      mrg 	/* Create the transmit buffer DMA maps. */
    415  1.1      mrg 	for (i = 0; i < BCE_NTXDESC; i++) {
    416  1.1      mrg 		if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES,
    417  1.2      mrg 		    BCE_NTXFRAGS, MCLBYTES, 0, 0, &sc->bce_cdata.bce_tx_map[i])) != 0) {
    418  1.1      mrg 			printf("%s: unable to create tx DMA map, error = %d\n",
    419  1.2      mrg 			    sc->bce_dev.dv_xname, error);
    420  1.1      mrg 		}
    421  1.1      mrg 		sc->bce_cdata.bce_tx_chain[i] = NULL;
    422  1.1      mrg 	}
    423  1.1      mrg 
    424  1.1      mrg 	/* Create the receive buffer DMA maps. */
    425  1.1      mrg 	for (i = 0; i < BCE_NRXDESC; i++) {
    426  1.1      mrg 		if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES, 1,
    427  1.2      mrg 		    MCLBYTES, 0, 0, &sc->bce_cdata.bce_rx_map[i])) != 0) {
    428  1.1      mrg 			printf("%s: unable to create rx DMA map, error = %d\n",
    429  1.2      mrg 			    sc->bce_dev.dv_xname, error);
    430  1.1      mrg 		}
    431  1.1      mrg 		sc->bce_cdata.bce_rx_chain[i] = NULL;
    432  1.1      mrg 	}
    433  1.1      mrg 
    434  1.1      mrg 	/* Set up ifnet structure */
    435  1.1      mrg 	ifp = &sc->ethercom.ec_if;
    436  1.1      mrg 	strcpy(ifp->if_xname, sc->bce_dev.dv_xname);
    437  1.1      mrg 	ifp->if_softc = sc;
    438  1.1      mrg 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    439  1.1      mrg 	ifp->if_ioctl = bce_ioctl;
    440  1.1      mrg 	ifp->if_start = bce_start;
    441  1.1      mrg 	ifp->if_watchdog = bce_watchdog;
    442  1.1      mrg 	ifp->if_init = bce_init;
    443  1.1      mrg 	ifp->if_stop = bce_stop;
    444  1.1      mrg 	IFQ_SET_READY(&ifp->if_snd);
    445  1.1      mrg 
    446  1.1      mrg 	/* Initialize our media structures and probe the MII. */
    447  1.1      mrg 
    448  1.1      mrg 	sc->bce_mii.mii_ifp = ifp;
    449  1.1      mrg 	sc->bce_mii.mii_readreg = bce_mii_read;
    450  1.1      mrg 	sc->bce_mii.mii_writereg = bce_mii_write;
    451  1.1      mrg 	sc->bce_mii.mii_statchg = bce_statchg;
    452  1.1      mrg 	ifmedia_init(&sc->bce_mii.mii_media, 0, bce_mediachange,
    453  1.2      mrg 	    bce_mediastatus);
    454  1.1      mrg 	mii_attach(&sc->bce_dev, &sc->bce_mii, 0xffffffff, MII_PHY_ANY,
    455  1.2      mrg 	    MII_OFFSET_ANY, 0);
    456  1.1      mrg 	if (LIST_FIRST(&sc->bce_mii.mii_phys) == NULL) {
    457  1.1      mrg 		ifmedia_add(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
    458  1.1      mrg 		ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_NONE);
    459  1.1      mrg 	} else
    460  1.1      mrg 		ifmedia_set(&sc->bce_mii.mii_media, IFM_ETHER | IFM_AUTO);
    461  1.1      mrg 	/* get the phy */
    462  1.3      mrg 	sc->bce_phy = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
    463  1.3      mrg 	    BCE_MAGIC_PHY) & 0x1f;
    464  1.1      mrg 	/*
    465  1.1      mrg 	 * Enable activity led.
    466  1.1      mrg 	 * XXX This should be in a phy driver, but not currently.
    467  1.1      mrg 	 */
    468  1.2      mrg 	bce_mii_write((struct device *) sc, 1, 26,	 /* MAGIC */
    469  1.3      mrg 	    bce_mii_read((struct device *) sc, 1, 26) & 0x7fff);	 /* MAGIC */
    470  1.1      mrg 	/* enable traffic meter led mode */
    471  1.4     joda 	bce_mii_write((struct device *) sc, 1, 27,	 /* MAGIC */
    472  1.3      mrg 	    bce_mii_read((struct device *) sc, 1, 27) | (1 << 6));	 /* MAGIC */
    473  1.1      mrg 
    474  1.1      mrg 
    475  1.1      mrg 	/* Attach the interface */
    476  1.1      mrg 	if_attach(ifp);
    477  1.3      mrg 	sc->enaddr[0] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
    478  1.3      mrg 	    BCE_MAGIC_ENET0);
    479  1.3      mrg 	sc->enaddr[1] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
    480  1.3      mrg 	    BCE_MAGIC_ENET1);
    481  1.3      mrg 	sc->enaddr[2] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
    482  1.3      mrg 	    BCE_MAGIC_ENET2);
    483  1.3      mrg 	sc->enaddr[3] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
    484  1.3      mrg 	    BCE_MAGIC_ENET3);
    485  1.3      mrg 	sc->enaddr[4] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
    486  1.3      mrg 	    BCE_MAGIC_ENET4);
    487  1.3      mrg 	sc->enaddr[5] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
    488  1.3      mrg 	    BCE_MAGIC_ENET5);
    489  1.1      mrg 	printf("%s: Ethernet address %s\n", sc->bce_dev.dv_xname,
    490  1.1      mrg 	       ether_sprintf(sc->enaddr));
    491  1.1      mrg 	ether_ifattach(ifp, sc->enaddr);
    492  1.1      mrg 	callout_init(&sc->bce_timeout);
    493  1.1      mrg }
    494  1.1      mrg 
    495  1.1      mrg /* handle media, and ethernet requests */
    496  1.1      mrg static int
    497  1.1      mrg bce_ioctl(ifp, cmd, data)
    498  1.1      mrg 	struct ifnet   *ifp;
    499  1.1      mrg 	u_long          cmd;
    500  1.1      mrg 	caddr_t         data;
    501  1.1      mrg {
    502  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
    503  1.1      mrg 	struct ifreq   *ifr = (struct ifreq *) data;
    504  1.1      mrg 	int             s, error;
    505  1.1      mrg 
    506  1.1      mrg 	s = splnet();
    507  1.1      mrg 	switch (cmd) {
    508  1.1      mrg 	case SIOCSIFMEDIA:
    509  1.1      mrg 	case SIOCGIFMEDIA:
    510  1.1      mrg 		error = ifmedia_ioctl(ifp, ifr, &sc->bce_mii.mii_media, cmd);
    511  1.1      mrg 		break;
    512  1.1      mrg 	default:
    513  1.1      mrg 		error = ether_ioctl(ifp, cmd, data);
    514  1.1      mrg 		if (error == ENETRESET) {
    515  1.1      mrg 			/* change multicast list */
    516  1.1      mrg 			error = 0;
    517  1.1      mrg 		}
    518  1.1      mrg 		break;
    519  1.1      mrg 	}
    520  1.1      mrg 
    521  1.1      mrg 	/* Try to get more packets going. */
    522  1.1      mrg 	bce_start(ifp);
    523  1.1      mrg 
    524  1.1      mrg 	splx(s);
    525  1.1      mrg 	return error;
    526  1.1      mrg }
    527  1.1      mrg 
    528  1.1      mrg /* Start packet transmission on the interface. */
    529  1.1      mrg static void
    530  1.1      mrg bce_start(ifp)
    531  1.1      mrg 	struct ifnet   *ifp;
    532  1.1      mrg {
    533  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
    534  1.1      mrg 	struct mbuf    *m0;
    535  1.1      mrg 	bus_dmamap_t    dmamap;
    536  1.1      mrg 	int             txstart;
    537  1.1      mrg 	int             txsfree;
    538  1.1      mrg 	int             newpkts = 0;
    539  1.1      mrg 	int             error;
    540  1.1      mrg 
    541  1.1      mrg 	/*
    542  1.1      mrg          * do not start another if currently transmitting, and more
    543  1.1      mrg          * descriptors(tx slots) are needed for next packet.
    544  1.1      mrg          */
    545  1.1      mrg 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    546  1.1      mrg 		return;
    547  1.1      mrg 
    548  1.1      mrg 	/* determine number of descriptors available */
    549  1.1      mrg 	if (sc->bce_txsnext >= sc->bce_txin)
    550  1.1      mrg 		txsfree = BCE_NTXDESC - 1 + sc->bce_txin - sc->bce_txsnext;
    551  1.1      mrg 	else
    552  1.1      mrg 		txsfree = sc->bce_txin - sc->bce_txsnext - 1;
    553  1.1      mrg 
    554  1.1      mrg 	/*
    555  1.1      mrg          * Loop through the send queue, setting up transmit descriptors
    556  1.1      mrg          * until we drain the queue, or use up all available transmit
    557  1.1      mrg          * descriptors.
    558  1.1      mrg          */
    559  1.1      mrg 	while (txsfree > 0) {
    560  1.1      mrg 		int             seg;
    561  1.1      mrg 
    562  1.1      mrg 		/* Grab a packet off the queue. */
    563  1.1      mrg 		IFQ_POLL(&ifp->if_snd, m0);
    564  1.1      mrg 		if (m0 == NULL)
    565  1.1      mrg 			break;
    566  1.1      mrg 
    567  1.1      mrg 		/* get the transmit slot dma map */
    568  1.1      mrg 		dmamap = sc->bce_cdata.bce_tx_map[sc->bce_txsnext];
    569  1.1      mrg 
    570  1.1      mrg 		/*
    571  1.1      mrg 		 * Load the DMA map.  If this fails, the packet either
    572  1.1      mrg 		 * didn't fit in the alloted number of segments, or we
    573  1.1      mrg 		 * were short on resources. If the packet will not fit,
    574  1.1      mrg 		 * it will be dropped. If short on resources, it will
    575  1.1      mrg 		 * be tried again later.
    576  1.1      mrg 		 */
    577  1.1      mrg 		error = bus_dmamap_load_mbuf(sc->bce_dmatag, dmamap, m0,
    578  1.2      mrg 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
    579  1.1      mrg 		if (error == EFBIG) {
    580  1.2      mrg 			printf("%s: Tx packet consumes too many DMA segments, "
    581  1.2      mrg 			    "dropping...\n", sc->bce_dev.dv_xname);
    582  1.1      mrg 			IFQ_DEQUEUE(&ifp->if_snd, m0);
    583  1.1      mrg 			m_freem(m0);
    584  1.1      mrg 			ifp->if_oerrors++;
    585  1.1      mrg 			continue;
    586  1.1      mrg 		} else if (error) {
    587  1.1      mrg 			/* short on resources, come back later */
    588  1.2      mrg 			printf("%s: unable to load Tx buffer, error = %d\n",
    589  1.2      mrg 			    sc->bce_dev.dv_xname, error);
    590  1.1      mrg 			break;
    591  1.1      mrg 		}
    592  1.1      mrg 		/* If not enough descriptors available, try again later */
    593  1.1      mrg 		if (dmamap->dm_nsegs > txsfree) {
    594  1.1      mrg 			ifp->if_flags |= IFF_OACTIVE;
    595  1.1      mrg 			bus_dmamap_unload(sc->bce_dmatag, dmamap);
    596  1.1      mrg 			break;
    597  1.1      mrg 		}
    598  1.1      mrg 		/* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
    599  1.1      mrg 
    600  1.1      mrg 		/* So take it off the queue */
    601  1.1      mrg 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    602  1.1      mrg 
    603  1.1      mrg 		/* save the pointer so it can be freed later */
    604  1.1      mrg 		sc->bce_cdata.bce_tx_chain[sc->bce_txsnext] = m0;
    605  1.1      mrg 
    606  1.1      mrg 		/* Sync the data DMA map. */
    607  1.1      mrg 		bus_dmamap_sync(sc->bce_dmatag, dmamap, 0, dmamap->dm_mapsize,
    608  1.1      mrg 				BUS_DMASYNC_PREWRITE);
    609  1.1      mrg 
    610  1.1      mrg 		/* Initialize the transmit descriptor(s). */
    611  1.1      mrg 		txstart = sc->bce_txsnext;
    612  1.1      mrg 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    613  1.2      mrg 			u_int32_t ctrl;
    614  1.1      mrg 
    615  1.1      mrg 			ctrl = dmamap->dm_segs[seg].ds_len & CTRL_BC_MASK;
    616  1.1      mrg 			if (seg == 0)
    617  1.1      mrg 				ctrl |= CTRL_SOF;
    618  1.1      mrg 			if (seg == dmamap->dm_nsegs - 1)
    619  1.1      mrg 				ctrl |= CTRL_EOF;
    620  1.1      mrg 			if (sc->bce_txsnext == BCE_NTXDESC - 1)
    621  1.1      mrg 				ctrl |= CTRL_EOT;
    622  1.1      mrg 			ctrl |= CTRL_IOC;
    623  1.2      mrg 			sc->bce_tx_ring[sc->bce_txsnext].ctrl = htole32(ctrl);
    624  1.1      mrg 			sc->bce_tx_ring[sc->bce_txsnext].addr =
    625  1.2      mrg 			    htole32(dmamap->dm_segs[seg].ds_addr + 0x40000000);	/* MAGIC */
    626  1.1      mrg 			if (sc->bce_txsnext + 1 > BCE_NTXDESC - 1)
    627  1.1      mrg 				sc->bce_txsnext = 0;
    628  1.1      mrg 			else
    629  1.1      mrg 				sc->bce_txsnext++;
    630  1.1      mrg 			txsfree--;
    631  1.1      mrg 		}
    632  1.1      mrg 		/* sync descriptors being used */
    633  1.1      mrg 		bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
    634  1.1      mrg 			  sizeof(struct bce_dma_slot) * txstart + PAGE_SIZE,
    635  1.1      mrg 			     sizeof(struct bce_dma_slot) * dmamap->dm_nsegs,
    636  1.1      mrg 				BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    637  1.1      mrg 
    638  1.1      mrg 		/* Give the packet to the chip. */
    639  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_DPTR,
    640  1.1      mrg 			     sc->bce_txsnext * sizeof(struct bce_dma_slot));
    641  1.1      mrg 
    642  1.1      mrg 		newpkts++;
    643  1.1      mrg 
    644  1.1      mrg #if NBPFILTER > 0
    645  1.1      mrg 		/* Pass the packet to any BPF listeners. */
    646  1.1      mrg 		if (ifp->if_bpf)
    647  1.1      mrg 			bpf_mtap(ifp->if_bpf, m0);
    648  1.1      mrg #endif				/* NBPFILTER > 0 */
    649  1.1      mrg 	}
    650  1.1      mrg 	if (txsfree == 0) {
    651  1.1      mrg 		/* No more slots left; notify upper layer. */
    652  1.1      mrg 		ifp->if_flags |= IFF_OACTIVE;
    653  1.1      mrg 	}
    654  1.1      mrg 	if (newpkts) {
    655  1.1      mrg 		/* Set a watchdog timer in case the chip flakes out. */
    656  1.1      mrg 		ifp->if_timer = 5;
    657  1.1      mrg 	}
    658  1.1      mrg }
    659  1.1      mrg 
    660  1.1      mrg /* Watchdog timer handler. */
    661  1.1      mrg static void
    662  1.1      mrg bce_watchdog(ifp)
    663  1.1      mrg 	struct ifnet   *ifp;
    664  1.1      mrg {
    665  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
    666  1.1      mrg 
    667  1.1      mrg 	printf("%s: device timeout\n", sc->bce_dev.dv_xname);
    668  1.1      mrg 	ifp->if_oerrors++;
    669  1.1      mrg 
    670  1.1      mrg 	(void) bce_init(ifp);
    671  1.1      mrg 
    672  1.1      mrg 	/* Try to get more packets going. */
    673  1.1      mrg 	bce_start(ifp);
    674  1.1      mrg }
    675  1.1      mrg 
    676  1.1      mrg int
    677  1.1      mrg bce_intr(xsc)
    678  1.1      mrg 	void           *xsc;
    679  1.1      mrg {
    680  1.1      mrg 	struct bce_softc *sc;
    681  1.1      mrg 	struct ifnet   *ifp;
    682  1.2      mrg 	u_int32_t intstatus;
    683  1.1      mrg 	int             wantinit;
    684  1.1      mrg 	int             handled = 0;
    685  1.1      mrg 
    686  1.1      mrg 	sc = xsc;
    687  1.1      mrg 	ifp = &sc->ethercom.ec_if;
    688  1.1      mrg 
    689  1.1      mrg 
    690  1.1      mrg 	for (wantinit = 0; wantinit == 0;) {
    691  1.2      mrg 		intstatus = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
    692  1.2      mrg 		    BCE_INT_STS);
    693  1.1      mrg 
    694  1.1      mrg 		/* ignore if not ours, or unsolicited interrupts */
    695  1.5  mycroft 		intstatus &= sc->bce_intmask;
    696  1.1      mrg 		if (intstatus == 0)
    697  1.1      mrg 			break;
    698  1.1      mrg 
    699  1.1      mrg 		handled = 1;
    700  1.1      mrg 
    701  1.1      mrg 		/* Ack interrupt */
    702  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_STS,
    703  1.2      mrg 		    intstatus);
    704  1.1      mrg 
    705  1.1      mrg 		/* Receive interrupts. */
    706  1.2      mrg 		if (intstatus & I_RI)
    707  1.1      mrg 			bce_rxintr(sc);
    708  1.1      mrg 		/* Transmit interrupts. */
    709  1.2      mrg 		if (intstatus & I_XI)
    710  1.1      mrg 			bce_txintr(sc);
    711  1.1      mrg 		/* Error interrupts */
    712  1.1      mrg 		if (intstatus & ~(I_RI | I_XI)) {
    713  1.1      mrg 			if (intstatus & I_XU)
    714  1.2      mrg 				printf("%s: transmit fifo underflow\n",
    715  1.2      mrg 				    sc->bce_dev.dv_xname);
    716  1.1      mrg 			if (intstatus & I_RO) {
    717  1.2      mrg 				printf("%s: receive fifo overflow\n",
    718  1.2      mrg 				    sc->bce_dev.dv_xname);
    719  1.1      mrg 				ifp->if_ierrors++;
    720  1.1      mrg 			}
    721  1.1      mrg 			if (intstatus & I_RU)
    722  1.1      mrg 				printf("%s: receive descriptor underflow\n",
    723  1.1      mrg 				       sc->bce_dev.dv_xname);
    724  1.1      mrg 			if (intstatus & I_DE)
    725  1.1      mrg 				printf("%s: descriptor protocol error\n",
    726  1.1      mrg 				       sc->bce_dev.dv_xname);
    727  1.1      mrg 			if (intstatus & I_PD)
    728  1.2      mrg 				printf("%s: data error\n",
    729  1.2      mrg 				    sc->bce_dev.dv_xname);
    730  1.1      mrg 			if (intstatus & I_PC)
    731  1.2      mrg 				printf("%s: descriptor error\n",
    732  1.2      mrg 				    sc->bce_dev.dv_xname);
    733  1.1      mrg 			if (intstatus & I_TO)
    734  1.2      mrg 				printf("%s: general purpose timeout\n",
    735  1.2      mrg 				    sc->bce_dev.dv_xname);
    736  1.1      mrg 			wantinit = 1;
    737  1.1      mrg 		}
    738  1.1      mrg 	}
    739  1.1      mrg 
    740  1.1      mrg 	if (handled) {
    741  1.1      mrg 		if (wantinit)
    742  1.1      mrg 			bce_init(ifp);
    743  1.1      mrg 		/* Try to get more packets going. */
    744  1.1      mrg 		bce_start(ifp);
    745  1.1      mrg 	}
    746  1.1      mrg 	return (handled);
    747  1.1      mrg }
    748  1.1      mrg 
    749  1.1      mrg /* Receive interrupt handler */
    750  1.1      mrg void
    751  1.1      mrg bce_rxintr(sc)
    752  1.1      mrg 	struct bce_softc *sc;
    753  1.1      mrg {
    754  1.1      mrg 	struct ifnet   *ifp = &sc->ethercom.ec_if;
    755  1.1      mrg 	struct rx_pph  *pph;
    756  1.1      mrg 	struct mbuf    *m;
    757  1.1      mrg 	int             curr;
    758  1.1      mrg 	int             len;
    759  1.1      mrg 	int             i;
    760  1.1      mrg 
    761  1.1      mrg 	/* get pointer to active receive slot */
    762  1.1      mrg 	curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS)
    763  1.2      mrg 	    & RS_CD_MASK;
    764  1.1      mrg 	curr = curr / sizeof(struct bce_dma_slot);
    765  1.1      mrg 	if (curr >= BCE_NRXDESC)
    766  1.1      mrg 		curr = BCE_NRXDESC - 1;
    767  1.1      mrg 
    768  1.1      mrg 	/* process packets up to but not current packet being worked on */
    769  1.2      mrg 	for (i = sc->bce_rxin; i != curr;
    770  1.2      mrg 	    i + 1 > BCE_NRXDESC - 1 ? i = 0 : i++) {
    771  1.1      mrg 		/* complete any post dma memory ops on packet */
    772  1.1      mrg 		bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[i], 0,
    773  1.2      mrg 		    sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
    774  1.2      mrg 		    BUS_DMASYNC_POSTREAD);
    775  1.1      mrg 
    776  1.1      mrg 		/*
    777  1.1      mrg 		 * If the packet had an error, simply recycle the buffer,
    778  1.1      mrg 		 * resetting the len, and flags.
    779  1.1      mrg 		 */
    780  1.1      mrg 		pph = mtod(sc->bce_cdata.bce_rx_chain[i], struct rx_pph *);
    781  1.1      mrg 		if (pph->flags & (RXF_NO | RXF_RXER | RXF_CRC | RXF_OV)) {
    782  1.1      mrg 			ifp->if_ierrors++;
    783  1.1      mrg 			pph->len = 0;
    784  1.1      mrg 			pph->flags = 0;
    785  1.1      mrg 			continue;
    786  1.1      mrg 		}
    787  1.1      mrg 		/* receive the packet */
    788  1.1      mrg 		len = pph->len;
    789  1.1      mrg 		if (len == 0)
    790  1.1      mrg 			continue;	/* no packet if empty */
    791  1.1      mrg 		pph->len = 0;
    792  1.1      mrg 		pph->flags = 0;
    793  1.1      mrg 		/* bump past pre header to packet */
    794  1.2      mrg 		sc->bce_cdata.bce_rx_chain[i]->m_data += 30;	/* MAGIC */
    795  1.1      mrg 
    796  1.1      mrg 		/*
    797  1.1      mrg 		 * If the packet is small enough to fit in a
    798  1.1      mrg 		 * single header mbuf, allocate one and copy
    799  1.1      mrg 		 * the data into it.  This greatly reduces
    800  1.1      mrg 		 * memory consumption when receiving lots
    801  1.1      mrg 		 * of small packets.
    802  1.1      mrg 		 *
    803  1.1      mrg 		 * Otherwise, add a new buffer to the receive
    804  1.1      mrg 		 * chain.  If this fails, drop the packet and
    805  1.1      mrg 		 * recycle the old buffer.
    806  1.1      mrg 		 */
    807  1.1      mrg 		if (len <= (MHLEN - 2)) {
    808  1.1      mrg 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    809  1.1      mrg 			if (m == NULL)
    810  1.1      mrg 				goto dropit;
    811  1.1      mrg 			m->m_data += 2;
    812  1.1      mrg 			memcpy(mtod(m, caddr_t),
    813  1.1      mrg 			 mtod(sc->bce_cdata.bce_rx_chain[i], caddr_t), len);
    814  1.2      mrg 			sc->bce_cdata.bce_rx_chain[i]->m_data -= 30;	/* MAGIC */
    815  1.1      mrg 		} else {
    816  1.1      mrg 			m = sc->bce_cdata.bce_rx_chain[i];
    817  1.1      mrg 			if (bce_add_rxbuf(sc, i) != 0) {
    818  1.1      mrg 		dropit:
    819  1.1      mrg 				ifp->if_ierrors++;
    820  1.1      mrg 				/* continue to use old buffer */
    821  1.1      mrg 				sc->bce_cdata.bce_rx_chain[i]->m_data -= 30;
    822  1.1      mrg 				bus_dmamap_sync(sc->bce_dmatag,
    823  1.2      mrg 				    sc->bce_cdata.bce_rx_map[i], 0,
    824  1.1      mrg 				    sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
    825  1.2      mrg 				    BUS_DMASYNC_PREREAD);
    826  1.1      mrg 				continue;
    827  1.1      mrg 			}
    828  1.1      mrg 		}
    829  1.1      mrg 
    830  1.1      mrg 		m->m_flags |= M_HASFCS;
    831  1.1      mrg 		m->m_pkthdr.rcvif = ifp;
    832  1.1      mrg 		m->m_pkthdr.len = m->m_len = len;
    833  1.1      mrg 		ifp->if_ipackets++;
    834  1.1      mrg 
    835  1.1      mrg #if NBPFILTER > 0
    836  1.1      mrg 		/*
    837  1.1      mrg 		 * Pass this up to any BPF listeners, but only
    838  1.1      mrg 		 * pass it up the stack if it's for us.
    839  1.1      mrg 		 */
    840  1.1      mrg 		if (ifp->if_bpf)
    841  1.1      mrg 			bpf_mtap(ifp->if_bpf, m);
    842  1.1      mrg #endif				/* NBPFILTER > 0 */
    843  1.1      mrg 
    844  1.1      mrg 		/* Pass it on. */
    845  1.1      mrg 		(*ifp->if_input) (ifp, m);
    846  1.1      mrg 
    847  1.1      mrg 		/* re-check current in case it changed */
    848  1.2      mrg 		curr = (bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
    849  1.2      mrg 		    BCE_DMA_RXSTATUS) & RS_CD_MASK) /
    850  1.2      mrg 		    sizeof(struct bce_dma_slot);
    851  1.1      mrg 		if (curr >= BCE_NRXDESC)
    852  1.1      mrg 			curr = BCE_NRXDESC - 1;
    853  1.1      mrg 	}
    854  1.1      mrg 	sc->bce_rxin = curr;
    855  1.1      mrg }
    856  1.1      mrg 
    857  1.1      mrg /* Transmit interrupt handler */
    858  1.1      mrg void
    859  1.1      mrg bce_txintr(sc)
    860  1.1      mrg 	struct bce_softc *sc;
    861  1.1      mrg {
    862  1.1      mrg 	struct ifnet   *ifp = &sc->ethercom.ec_if;
    863  1.1      mrg 	int             curr;
    864  1.1      mrg 	int             i;
    865  1.1      mrg 
    866  1.1      mrg 	ifp->if_flags &= ~IFF_OACTIVE;
    867  1.1      mrg 
    868  1.1      mrg 	/*
    869  1.1      mrg          * Go through the Tx list and free mbufs for those
    870  1.1      mrg          * frames which have been transmitted.
    871  1.1      mrg          */
    872  1.1      mrg 	curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXSTATUS) &
    873  1.1      mrg 		RS_CD_MASK;
    874  1.1      mrg 	curr = curr / sizeof(struct bce_dma_slot);
    875  1.1      mrg 	if (curr >= BCE_NTXDESC)
    876  1.1      mrg 		curr = BCE_NTXDESC - 1;
    877  1.2      mrg 	for (i = sc->bce_txin; i != curr;
    878  1.2      mrg 	    i + 1 > BCE_NTXDESC - 1 ? i = 0 : i++) {
    879  1.1      mrg 		/* do any post dma memory ops on transmit data */
    880  1.1      mrg 		if (sc->bce_cdata.bce_tx_chain[i] == NULL)
    881  1.1      mrg 			continue;
    882  1.1      mrg 		bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i], 0,
    883  1.2      mrg 		    sc->bce_cdata.bce_tx_map[i]->dm_mapsize,
    884  1.2      mrg 		    BUS_DMASYNC_POSTWRITE);
    885  1.2      mrg 		bus_dmamap_unload(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i]);
    886  1.1      mrg 		m_freem(sc->bce_cdata.bce_tx_chain[i]);
    887  1.1      mrg 		sc->bce_cdata.bce_tx_chain[i] = NULL;
    888  1.1      mrg 		ifp->if_opackets++;
    889  1.1      mrg 	}
    890  1.1      mrg 	sc->bce_txin = curr;
    891  1.1      mrg 
    892  1.1      mrg 	/*
    893  1.1      mrg 	 * If there are no more pending transmissions, cancel the watchdog
    894  1.1      mrg 	 * timer
    895  1.1      mrg 	 */
    896  1.1      mrg 	if (sc->bce_txsnext == sc->bce_txin)
    897  1.1      mrg 		ifp->if_timer = 0;
    898  1.1      mrg }
    899  1.1      mrg 
    900  1.1      mrg /* initialize the interface */
    901  1.1      mrg static int
    902  1.1      mrg bce_init(ifp)
    903  1.1      mrg 	struct ifnet   *ifp;
    904  1.1      mrg {
    905  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
    906  1.2      mrg 	u_int32_t reg_win;
    907  1.1      mrg 	int             error;
    908  1.1      mrg 	int             i;
    909  1.1      mrg 
    910  1.1      mrg 	/* Cancel any pending I/O. */
    911  1.1      mrg 	bce_stop(ifp, 0);
    912  1.1      mrg 
    913  1.1      mrg 	/* enable pci inerrupts, bursts, and prefetch */
    914  1.1      mrg 
    915  1.1      mrg 	/* remap the pci registers to the Sonics config registers */
    916  1.1      mrg 
    917  1.1      mrg 	/* save the current map, so it can be restored */
    918  1.2      mrg 	reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
    919  1.2      mrg 	    BCE_REG_WIN);
    920  1.2      mrg 
    921  1.1      mrg 	/* set register window to Sonics registers */
    922  1.1      mrg 	pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
    923  1.2      mrg 	    BCE_SONICS_WIN);
    924  1.1      mrg 
    925  1.1      mrg 	/* enable SB to PCI interrupt */
    926  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
    927  1.2      mrg 	    bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC) |
    928  1.2      mrg 	    SBIV_ENET0);
    929  1.1      mrg 
    930  1.1      mrg 	/* enable prefetch and bursts for sonics-to-pci translation 2 */
    931  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
    932  1.2      mrg 	    bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2) |
    933  1.2      mrg 	    SBTOPCI_PREF | SBTOPCI_BURST);
    934  1.1      mrg 
    935  1.1      mrg 	/* restore to ethernet register space */
    936  1.1      mrg 	pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
    937  1.2      mrg 	    reg_win);
    938  1.1      mrg 
    939  1.1      mrg 	/* Reset the chip to a known state. */
    940  1.1      mrg 	bce_reset(sc);
    941  1.1      mrg 
    942  1.1      mrg 	/* Initialize transmit descriptors */
    943  1.1      mrg 	memset(sc->bce_tx_ring, 0, BCE_NTXDESC * sizeof(struct bce_dma_slot));
    944  1.1      mrg 	sc->bce_txsnext = 0;
    945  1.1      mrg 	sc->bce_txin = 0;
    946  1.1      mrg 
    947  1.1      mrg 	/* enable crc32 generation */
    948  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL,
    949  1.2      mrg 	    bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL) |
    950  1.2      mrg 	    BCE_EMC_CG);
    951  1.1      mrg 
    952  1.1      mrg 	/* setup DMA interrupt control */
    953  1.2      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL, 1 << 24);	/* MAGIC */
    954  1.1      mrg 
    955  1.1      mrg 	/* setup packet filter */
    956  1.1      mrg 	bce_set_filter(ifp);
    957  1.1      mrg 
    958  1.1      mrg 	/* set max frame length, account for possible vlan tag */
    959  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_MAX,
    960  1.2      mrg 	    ETHER_MAX_LEN + 32);
    961  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_MAX,
    962  1.2      mrg 	    ETHER_MAX_LEN + 32);
    963  1.1      mrg 
    964  1.1      mrg 	/* set tx watermark */
    965  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_WATER, 56);
    966  1.1      mrg 
    967  1.1      mrg 	/* enable transmit */
    968  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, XC_XE);
    969  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXADDR,
    970  1.2      mrg 	    sc->bce_ring_map->dm_segs[0].ds_addr + PAGE_SIZE + 0x40000000);	/* MAGIC */
    971  1.1      mrg 
    972  1.1      mrg 	/*
    973  1.1      mrg          * Give the receive ring to the chip, and
    974  1.1      mrg          * start the receive DMA engine.
    975  1.1      mrg          */
    976  1.1      mrg 	sc->bce_rxin = 0;
    977  1.1      mrg 
    978  1.1      mrg 	/* clear the rx descriptor ring */
    979  1.1      mrg 	memset(sc->bce_rx_ring, 0, BCE_NRXDESC * sizeof(struct bce_dma_slot));
    980  1.1      mrg 	/* enable receive */
    981  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL,
    982  1.3      mrg 	    30 << 1 | 1);	/* MAGIC */
    983  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXADDR,
    984  1.2      mrg 	    sc->bce_ring_map->dm_segs[0].ds_addr + 0x40000000);		/* MAGIC */
    985  1.1      mrg 
    986  1.1      mrg 	/* Initalize receive descriptors */
    987  1.1      mrg 	for (i = 0; i < BCE_NRXDESC; i++) {
    988  1.1      mrg 		if (sc->bce_cdata.bce_rx_chain[i] == NULL) {
    989  1.1      mrg 			if ((error = bce_add_rxbuf(sc, i)) != 0) {
    990  1.2      mrg 				printf("%s: unable to allocate or map rx(%d) "
    991  1.2      mrg 				    "mbuf, error = %d\n", sc->bce_dev.dv_xname,
    992  1.2      mrg 				    i, error);
    993  1.1      mrg 				bce_rxdrain(sc);
    994  1.1      mrg 				return (error);
    995  1.1      mrg 			}
    996  1.1      mrg 		} else
    997  1.1      mrg 			BCE_INIT_RXDESC(sc, i);
    998  1.1      mrg 	}
    999  1.1      mrg 
   1000  1.1      mrg 	/* Enable interrupts */
   1001  1.5  mycroft 	sc->bce_intmask =
   1002  1.5  mycroft 	    I_XI | I_RI | I_XU | I_RO | I_RU | I_DE | I_PD | I_PC | I_TO;
   1003  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK,
   1004  1.5  mycroft 	    sc->bce_intmask);
   1005  1.1      mrg 
   1006  1.1      mrg 	/* start the receive dma */
   1007  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXDPTR,
   1008  1.2      mrg 	    BCE_NRXDESC * sizeof(struct bce_dma_slot));
   1009  1.1      mrg 
   1010  1.1      mrg 	/* set media */
   1011  1.1      mrg 	mii_mediachg(&sc->bce_mii);
   1012  1.1      mrg 
   1013  1.1      mrg 	/* turn on the ethernet mac */
   1014  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
   1015  1.2      mrg 	    bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1016  1.2      mrg 	    BCE_ENET_CTL) | EC_EE);
   1017  1.1      mrg 
   1018  1.1      mrg 	/* start timer */
   1019  1.1      mrg 	callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
   1020  1.1      mrg 
   1021  1.1      mrg 	/* mark as running, and no outputs active */
   1022  1.1      mrg 	ifp->if_flags |= IFF_RUNNING;
   1023  1.1      mrg 	ifp->if_flags &= ~IFF_OACTIVE;
   1024  1.1      mrg 
   1025  1.1      mrg 	return 0;
   1026  1.1      mrg }
   1027  1.1      mrg 
   1028  1.1      mrg /* add a mac address to packet filter */
   1029  1.1      mrg void
   1030  1.1      mrg bce_add_mac(sc, mac, idx)
   1031  1.1      mrg 	struct bce_softc *sc;
   1032  1.2      mrg 	u_int8_t *mac;
   1033  1.1      mrg 	unsigned long   idx;
   1034  1.1      mrg {
   1035  1.1      mrg 	int             i;
   1036  1.2      mrg 	u_int32_t rval;
   1037  1.1      mrg 
   1038  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_LOW,
   1039  1.2      mrg 	    mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5]);
   1040  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_HI,
   1041  1.2      mrg 	    mac[0] << 8 | mac[1] | 0x10000);	/* MAGIC */
   1042  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
   1043  1.2      mrg 	    idx << 16 | 8);	/* MAGIC */
   1044  1.1      mrg 	/* wait for write to complete */
   1045  1.1      mrg 	for (i = 0; i < 100; i++) {
   1046  1.2      mrg 		rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1047  1.2      mrg 		    BCE_FILT_CTL);
   1048  1.2      mrg 		if (!(rval & 0x80000000))	/* MAGIC */
   1049  1.1      mrg 			break;
   1050  1.1      mrg 		delay(10);
   1051  1.1      mrg 	}
   1052  1.1      mrg 	if (i == 100) {
   1053  1.2      mrg 		printf("%s: timed out writting pkt filter ctl\n",
   1054  1.2      mrg 		   sc->bce_dev.dv_xname);
   1055  1.1      mrg 	}
   1056  1.1      mrg }
   1057  1.1      mrg 
   1058  1.1      mrg /* Add a receive buffer to the indiciated descriptor. */
   1059  1.1      mrg static int
   1060  1.1      mrg bce_add_rxbuf(sc, idx)
   1061  1.1      mrg 	struct bce_softc *sc;
   1062  1.1      mrg 	int             idx;
   1063  1.1      mrg {
   1064  1.1      mrg 	struct mbuf    *m;
   1065  1.1      mrg 	int             error;
   1066  1.1      mrg 
   1067  1.1      mrg 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1068  1.1      mrg 	if (m == NULL)
   1069  1.1      mrg 		return (ENOBUFS);
   1070  1.1      mrg 
   1071  1.1      mrg 	MCLGET(m, M_DONTWAIT);
   1072  1.1      mrg 	if ((m->m_flags & M_EXT) == 0) {
   1073  1.1      mrg 		m_freem(m);
   1074  1.1      mrg 		return (ENOBUFS);
   1075  1.1      mrg 	}
   1076  1.1      mrg 	if (sc->bce_cdata.bce_rx_chain[idx] != NULL)
   1077  1.2      mrg 		bus_dmamap_unload(sc->bce_dmatag,
   1078  1.2      mrg 		    sc->bce_cdata.bce_rx_map[idx]);
   1079  1.1      mrg 
   1080  1.1      mrg 	sc->bce_cdata.bce_rx_chain[idx] = m;
   1081  1.1      mrg 
   1082  1.1      mrg 	error = bus_dmamap_load(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx],
   1083  1.2      mrg 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   1084  1.2      mrg 	    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1085  1.1      mrg 	if (error)
   1086  1.1      mrg 		return (error);
   1087  1.1      mrg 
   1088  1.1      mrg 	bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx], 0,
   1089  1.1      mrg 	    sc->bce_cdata.bce_rx_map[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
   1090  1.1      mrg 
   1091  1.1      mrg 	BCE_INIT_RXDESC(sc, idx);
   1092  1.1      mrg 
   1093  1.1      mrg 	return (0);
   1094  1.1      mrg 
   1095  1.1      mrg }
   1096  1.1      mrg 
   1097  1.1      mrg /* Drain the receive queue. */
   1098  1.1      mrg static void
   1099  1.1      mrg bce_rxdrain(sc)
   1100  1.1      mrg 	struct bce_softc *sc;
   1101  1.1      mrg {
   1102  1.1      mrg 	int             i;
   1103  1.1      mrg 
   1104  1.1      mrg 	for (i = 0; i < BCE_NRXDESC; i++) {
   1105  1.1      mrg 		if (sc->bce_cdata.bce_rx_chain[i] != NULL) {
   1106  1.2      mrg 			bus_dmamap_unload(sc->bce_dmatag,
   1107  1.2      mrg 			    sc->bce_cdata.bce_rx_map[i]);
   1108  1.1      mrg 			m_freem(sc->bce_cdata.bce_rx_chain[i]);
   1109  1.1      mrg 			sc->bce_cdata.bce_rx_chain[i] = NULL;
   1110  1.1      mrg 		}
   1111  1.1      mrg 	}
   1112  1.1      mrg }
   1113  1.1      mrg 
   1114  1.1      mrg /* Stop transmission on the interface */
   1115  1.1      mrg static void
   1116  1.1      mrg bce_stop(ifp, disable)
   1117  1.1      mrg 	struct ifnet   *ifp;
   1118  1.1      mrg 	int             disable;
   1119  1.1      mrg {
   1120  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
   1121  1.1      mrg 	int             i;
   1122  1.2      mrg 	u_int32_t val;
   1123  1.1      mrg 
   1124  1.1      mrg 	/* Stop the 1 second timer */
   1125  1.1      mrg 	callout_stop(&sc->bce_timeout);
   1126  1.1      mrg 
   1127  1.1      mrg 	/* Down the MII. */
   1128  1.1      mrg 	mii_down(&sc->bce_mii);
   1129  1.1      mrg 
   1130  1.1      mrg 	/* Disable interrupts. */
   1131  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK, 0);
   1132  1.5  mycroft 	sc->bce_intmask = 0;
   1133  1.5  mycroft 	delay(10);
   1134  1.1      mrg 
   1135  1.1      mrg 	/* Disable emac */
   1136  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_ED);
   1137  1.1      mrg 	for (i = 0; i < 200; i++) {
   1138  1.2      mrg 		val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1139  1.2      mrg 		    BCE_ENET_CTL);
   1140  1.1      mrg 		if (!(val & EC_ED))
   1141  1.1      mrg 			break;
   1142  1.1      mrg 		delay(10);
   1143  1.1      mrg 	}
   1144  1.1      mrg 
   1145  1.1      mrg 	/* Stop the DMA */
   1146  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL, 0);
   1147  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
   1148  1.1      mrg 	delay(10);
   1149  1.1      mrg 
   1150  1.1      mrg 	/* Release any queued transmit buffers. */
   1151  1.1      mrg 	for (i = 0; i < BCE_NTXDESC; i++) {
   1152  1.1      mrg 		if (sc->bce_cdata.bce_tx_chain[i] != NULL) {
   1153  1.2      mrg 			bus_dmamap_unload(sc->bce_dmatag,
   1154  1.2      mrg 			    sc->bce_cdata.bce_tx_map[i]);
   1155  1.1      mrg 			m_freem(sc->bce_cdata.bce_tx_chain[i]);
   1156  1.1      mrg 			sc->bce_cdata.bce_tx_chain[i] = NULL;
   1157  1.1      mrg 		}
   1158  1.1      mrg 	}
   1159  1.1      mrg 
   1160  1.1      mrg 	/* drain receive queue */
   1161  1.1      mrg 	if (disable)
   1162  1.1      mrg 		bce_rxdrain(sc);
   1163  1.1      mrg 
   1164  1.1      mrg 	/* Mark the interface down and cancel the watchdog timer. */
   1165  1.1      mrg 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1166  1.1      mrg 	ifp->if_timer = 0;
   1167  1.1      mrg }
   1168  1.1      mrg 
   1169  1.1      mrg /* reset the chip */
   1170  1.1      mrg static void
   1171  1.1      mrg bce_reset(sc)
   1172  1.1      mrg 	struct bce_softc *sc;
   1173  1.1      mrg {
   1174  1.2      mrg 	u_int32_t val;
   1175  1.2      mrg 	u_int32_t sbval;
   1176  1.1      mrg 	int             i;
   1177  1.1      mrg 
   1178  1.1      mrg 	/* if SB core is up */
   1179  1.2      mrg 	sbval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1180  1.2      mrg 	    BCE_SBTMSTATELOW);
   1181  1.1      mrg 	if ((sbval & (SBTML_RESET | SBTML_REJ | SBTML_CLK)) == SBTML_CLK) {
   1182  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL,
   1183  1.2      mrg 		    0);
   1184  1.1      mrg 
   1185  1.1      mrg 		/* disable emac */
   1186  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
   1187  1.2      mrg 		    EC_ED);
   1188  1.1      mrg 		for (i = 0; i < 200; i++) {
   1189  1.2      mrg 			val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1190  1.2      mrg 			    BCE_ENET_CTL);
   1191  1.1      mrg 			if (!(val & EC_ED))
   1192  1.1      mrg 				break;
   1193  1.1      mrg 			delay(10);
   1194  1.1      mrg 		}
   1195  1.1      mrg 		if (i == 200)
   1196  1.1      mrg 			printf("%s: timed out disabling ethernet mac\n",
   1197  1.1      mrg 			       sc->bce_dev.dv_xname);
   1198  1.1      mrg 
   1199  1.1      mrg 		/* reset the dma engines */
   1200  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
   1201  1.1      mrg 		val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS);
   1202  1.1      mrg 		/* if error on receive, wait to go idle */
   1203  1.3      mrg 		if (val & RS_ERROR) {
   1204  1.1      mrg 			for (i = 0; i < 100; i++) {
   1205  1.2      mrg 				val = bus_space_read_4(sc->bce_btag,
   1206  1.2      mrg 				    sc->bce_bhandle, BCE_DMA_RXSTATUS);
   1207  1.3      mrg 				if (val & RS_DMA_IDLE)
   1208  1.1      mrg 					break;
   1209  1.1      mrg 				delay(10);
   1210  1.1      mrg 			}
   1211  1.1      mrg 			if (i == 100)
   1212  1.2      mrg 				printf("%s: receive dma did not go idle after"
   1213  1.2      mrg 				    " error\n", sc->bce_dev.dv_xname);
   1214  1.1      mrg 		}
   1215  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
   1216  1.2      mrg 		   BCE_DMA_RXSTATUS, 0);
   1217  1.1      mrg 
   1218  1.1      mrg 		/* reset ethernet mac */
   1219  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
   1220  1.2      mrg 		    EC_ES);
   1221  1.1      mrg 		for (i = 0; i < 200; i++) {
   1222  1.2      mrg 			val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1223  1.2      mrg 			    BCE_ENET_CTL);
   1224  1.1      mrg 			if (!(val & EC_ES))
   1225  1.1      mrg 				break;
   1226  1.1      mrg 			delay(10);
   1227  1.1      mrg 		}
   1228  1.1      mrg 		if (i == 200)
   1229  1.1      mrg 			printf("%s: timed out restting ethernet mac\n",
   1230  1.1      mrg 			       sc->bce_dev.dv_xname);
   1231  1.1      mrg 	} else {
   1232  1.2      mrg 		u_int32_t reg_win;
   1233  1.1      mrg 
   1234  1.1      mrg 		/* remap the pci registers to the Sonics config registers */
   1235  1.1      mrg 
   1236  1.1      mrg 		/* save the current map, so it can be restored */
   1237  1.2      mrg 		reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
   1238  1.2      mrg 		    BCE_REG_WIN);
   1239  1.1      mrg 		/* set register window to Sonics registers */
   1240  1.2      mrg 		pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
   1241  1.2      mrg 		    BCE_REG_WIN, BCE_SONICS_WIN);
   1242  1.1      mrg 
   1243  1.1      mrg 		/* enable SB to PCI interrupt */
   1244  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
   1245  1.2      mrg 		    bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1246  1.2      mrg 		        BCE_SBINTVEC) |
   1247  1.2      mrg 		    SBIV_ENET0);
   1248  1.1      mrg 
   1249  1.1      mrg 		/* enable prefetch and bursts for sonics-to-pci translation 2 */
   1250  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
   1251  1.2      mrg 		    bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1252  1.2      mrg 			BCE_SPCI_TR2) |
   1253  1.2      mrg 		    SBTOPCI_PREF | SBTOPCI_BURST);
   1254  1.1      mrg 
   1255  1.1      mrg 		/* restore to ethernet register space */
   1256  1.1      mrg 		pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
   1257  1.1      mrg 			       reg_win);
   1258  1.1      mrg 	}
   1259  1.1      mrg 
   1260  1.1      mrg 	/* disable SB core if not in reset */
   1261  1.1      mrg 	if (!(sbval & SBTML_RESET)) {
   1262  1.1      mrg 
   1263  1.1      mrg 		/* set the reject bit */
   1264  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
   1265  1.2      mrg 		    BCE_SBTMSTATELOW, SBTML_REJ | SBTML_CLK);
   1266  1.1      mrg 		for (i = 0; i < 200; i++) {
   1267  1.1      mrg 			val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1268  1.2      mrg 			    BCE_SBTMSTATELOW);
   1269  1.1      mrg 			if (val & SBTML_REJ)
   1270  1.1      mrg 				break;
   1271  1.1      mrg 			delay(1);
   1272  1.1      mrg 		}
   1273  1.2      mrg 		if (i == 200)
   1274  1.1      mrg 			printf("%s: while restting core, reject did not set\n",
   1275  1.2      mrg 			    sc->bce_dev.dv_xname);
   1276  1.1      mrg 		/* wait until busy is clear */
   1277  1.1      mrg 		for (i = 0; i < 200; i++) {
   1278  1.1      mrg 			val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1279  1.2      mrg 			    BCE_SBTMSTATEHI);
   1280  1.1      mrg 			if (!(val & 0x4))
   1281  1.1      mrg 				break;
   1282  1.1      mrg 			delay(1);
   1283  1.1      mrg 		}
   1284  1.1      mrg 		if (i == 200)
   1285  1.1      mrg 			printf("%s: while restting core, busy did not clear\n",
   1286  1.2      mrg 			    sc->bce_dev.dv_xname);
   1287  1.1      mrg 		/* set reset and reject while enabling the clocks */
   1288  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
   1289  1.2      mrg 		    BCE_SBTMSTATELOW,
   1290  1.2      mrg 		    SBTML_FGC | SBTML_CLK | SBTML_REJ | SBTML_RESET);
   1291  1.2      mrg 		val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1292  1.2      mrg 		    BCE_SBTMSTATELOW);
   1293  1.1      mrg 		delay(10);
   1294  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
   1295  1.2      mrg 		    BCE_SBTMSTATELOW, SBTML_REJ | SBTML_RESET);
   1296  1.1      mrg 		delay(1);
   1297  1.1      mrg 	}
   1298  1.1      mrg 	/* enable clock */
   1299  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
   1300  1.2      mrg 	    SBTML_FGC | SBTML_CLK | SBTML_RESET);
   1301  1.1      mrg 	val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
   1302  1.1      mrg 	delay(1);
   1303  1.1      mrg 
   1304  1.1      mrg 	/* clear any error bits that may be on */
   1305  1.1      mrg 	val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI);
   1306  1.1      mrg 	if (val & 1)
   1307  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI,
   1308  1.2      mrg 		    0);
   1309  1.1      mrg 	val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE);
   1310  1.3      mrg 	if (val & SBIM_MAGIC_ERRORBITS)
   1311  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE,
   1312  1.3      mrg 		    val & ~SBIM_MAGIC_ERRORBITS);
   1313  1.1      mrg 
   1314  1.1      mrg 	/* clear reset and allow it to propagate throughout the core */
   1315  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
   1316  1.2      mrg 	    SBTML_FGC | SBTML_CLK);
   1317  1.1      mrg 	val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
   1318  1.1      mrg 	delay(1);
   1319  1.1      mrg 
   1320  1.1      mrg 	/* leave clock enabled */
   1321  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
   1322  1.2      mrg 	    SBTML_CLK);
   1323  1.1      mrg 	val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
   1324  1.1      mrg 	delay(1);
   1325  1.1      mrg 
   1326  1.1      mrg 	/* initialize MDC preamble, frequency */
   1327  1.2      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_CTL, 0x8d);	/* MAGIC */
   1328  1.1      mrg 
   1329  1.1      mrg 	/* enable phy, differs for internal, and external */
   1330  1.1      mrg 	val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL);
   1331  1.1      mrg 	if (!(val & BCE_DC_IP)) {
   1332  1.1      mrg 		/* select external phy */
   1333  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_EP);
   1334  1.1      mrg 	} else if (val & BCE_DC_ER) {	/* internal, clear reset bit if on */
   1335  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL,
   1336  1.2      mrg 		    val & ~BCE_DC_ER);
   1337  1.1      mrg 		delay(100);
   1338  1.1      mrg 	}
   1339  1.1      mrg }
   1340  1.1      mrg 
   1341  1.1      mrg /* Set up the receive filter. */
   1342  1.1      mrg void
   1343  1.1      mrg bce_set_filter(ifp)
   1344  1.1      mrg 	struct ifnet   *ifp;
   1345  1.1      mrg {
   1346  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
   1347  1.1      mrg 
   1348  1.1      mrg 	if (ifp->if_flags & IFF_PROMISC) {
   1349  1.1      mrg 		ifp->if_flags |= IFF_ALLMULTI;
   1350  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
   1351  1.2      mrg 		    bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL)
   1352  1.2      mrg 		    | ERC_PE);
   1353  1.1      mrg 	} else {
   1354  1.1      mrg 		ifp->if_flags &= ~IFF_ALLMULTI;
   1355  1.1      mrg 
   1356  1.1      mrg 		/* turn off promiscuous */
   1357  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
   1358  1.2      mrg 		    bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1359  1.2      mrg 		    BCE_RX_CTL) & ~ERC_PE);
   1360  1.1      mrg 
   1361  1.1      mrg 		/* enable/disable broadcast */
   1362  1.1      mrg 		if (ifp->if_flags & IFF_BROADCAST)
   1363  1.2      mrg 			bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
   1364  1.2      mrg 			    BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
   1365  1.2      mrg 			    sc->bce_bhandle, BCE_RX_CTL) & ~ERC_DB);
   1366  1.1      mrg 		else
   1367  1.2      mrg 			bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
   1368  1.2      mrg 			    BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
   1369  1.2      mrg 			    sc->bce_bhandle, BCE_RX_CTL) | ERC_DB);
   1370  1.1      mrg 
   1371  1.1      mrg 		/* disable the filter */
   1372  1.2      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
   1373  1.2      mrg 		    0);
   1374  1.1      mrg 
   1375  1.1      mrg 		/* add our own address */
   1376  1.1      mrg 		bce_add_mac(sc, sc->enaddr, 0);
   1377  1.1      mrg 
   1378  1.1      mrg 		/* for now accept all multicast */
   1379  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
   1380  1.1      mrg 		bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL) |
   1381  1.2      mrg 		    ERC_AM);
   1382  1.1      mrg 		ifp->if_flags |= IFF_ALLMULTI;
   1383  1.1      mrg 
   1384  1.1      mrg 		/* enable the filter */
   1385  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
   1386  1.2      mrg 		    bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1387  1.2      mrg 		    BCE_FILT_CTL) | 1);
   1388  1.1      mrg 	}
   1389  1.1      mrg }
   1390  1.1      mrg 
   1391  1.1      mrg /* Read a PHY register on the MII. */
   1392  1.1      mrg int
   1393  1.1      mrg bce_mii_read(self, phy, reg)
   1394  1.1      mrg 	struct device  *self;
   1395  1.1      mrg 	int             phy, reg;
   1396  1.1      mrg {
   1397  1.1      mrg 	struct bce_softc *sc = (struct bce_softc *) self;
   1398  1.1      mrg 	int             i;
   1399  1.2      mrg 	u_int32_t val;
   1400  1.1      mrg 
   1401  1.1      mrg 	/* clear mii_int */
   1402  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS, BCE_MIINTR);
   1403  1.1      mrg 
   1404  1.1      mrg 	/* Read the PHY register */
   1405  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
   1406  1.2      mrg 	    (MII_COMMAND_READ << 28) | (MII_COMMAND_START << 30) |	/* MAGIC */
   1407  1.2      mrg 	    (MII_COMMAND_ACK << 16) | BCE_MIPHY(phy) | BCE_MIREG(reg));	/* MAGIC */
   1408  1.1      mrg 
   1409  1.1      mrg 	for (i = 0; i < BCE_TIMEOUT; i++) {
   1410  1.1      mrg 		val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS);
   1411  1.1      mrg 		if (val & BCE_MIINTR)
   1412  1.1      mrg 			break;
   1413  1.1      mrg 		delay(10);
   1414  1.1      mrg 	}
   1415  1.1      mrg 	val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
   1416  1.1      mrg 	if (i == BCE_TIMEOUT) {
   1417  1.2      mrg 		printf("%s: PHY read timed out reading phy %d, reg %d, val = "
   1418  1.2      mrg 		    "0x%08x\n", sc->bce_dev.dv_xname, phy, reg, val);
   1419  1.1      mrg 		return (0);
   1420  1.1      mrg 	}
   1421  1.1      mrg 	return (val & BCE_MICOMM_DATA);
   1422  1.1      mrg }
   1423  1.1      mrg 
   1424  1.1      mrg /* Write a PHY register on the MII */
   1425  1.1      mrg void
   1426  1.1      mrg bce_mii_write(self, phy, reg, val)
   1427  1.1      mrg 	struct device  *self;
   1428  1.1      mrg 	int             phy, reg, val;
   1429  1.1      mrg {
   1430  1.1      mrg 	struct bce_softc *sc = (struct bce_softc *) self;
   1431  1.1      mrg 	int             i;
   1432  1.2      mrg 	u_int32_t rval;
   1433  1.1      mrg 
   1434  1.1      mrg 	/* clear mii_int */
   1435  1.2      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS,
   1436  1.2      mrg 	    BCE_MIINTR);
   1437  1.1      mrg 
   1438  1.1      mrg 	/* Write the PHY register */
   1439  1.1      mrg 	bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
   1440  1.2      mrg 	    (MII_COMMAND_WRITE << 28) | (MII_COMMAND_START << 30) |	/* MAGIC */
   1441  1.2      mrg 	    (MII_COMMAND_ACK << 16) | (val & BCE_MICOMM_DATA) |	/* MAGIC */
   1442  1.2      mrg 	    BCE_MIPHY(phy) | BCE_MIREG(reg));
   1443  1.1      mrg 
   1444  1.1      mrg 	/* wait for write to complete */
   1445  1.1      mrg 	for (i = 0; i < BCE_TIMEOUT; i++) {
   1446  1.2      mrg 		rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
   1447  1.2      mrg 		    BCE_MI_STS);
   1448  1.1      mrg 		if (rval & BCE_MIINTR)
   1449  1.1      mrg 			break;
   1450  1.1      mrg 		delay(10);
   1451  1.1      mrg 	}
   1452  1.1      mrg 	rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
   1453  1.1      mrg 	if (i == BCE_TIMEOUT) {
   1454  1.2      mrg 		printf("%s: PHY timed out writting phy %d, reg %d, val "
   1455  1.2      mrg 		    "= 0x%08x\n", sc->bce_dev.dv_xname, phy, reg, val);
   1456  1.1      mrg 	}
   1457  1.1      mrg }
   1458  1.1      mrg 
   1459  1.1      mrg /* sync hardware duplex mode to software state */
   1460  1.1      mrg void
   1461  1.1      mrg bce_statchg(self)
   1462  1.1      mrg 	struct device  *self;
   1463  1.1      mrg {
   1464  1.1      mrg 	struct bce_softc *sc = (struct bce_softc *) self;
   1465  1.2      mrg 	u_int32_t reg;
   1466  1.1      mrg 
   1467  1.1      mrg 	/* if needed, change register to match duplex mode */
   1468  1.1      mrg 	reg = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL);
   1469  1.1      mrg 	if (sc->bce_mii.mii_media_active & IFM_FDX && !(reg & EXC_FD))
   1470  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
   1471  1.2      mrg 		    reg | EXC_FD);
   1472  1.1      mrg 	else if (!(sc->bce_mii.mii_media_active & IFM_FDX) && reg & EXC_FD)
   1473  1.1      mrg 		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
   1474  1.2      mrg 		    reg & ~EXC_FD);
   1475  1.1      mrg 
   1476  1.1      mrg 	/*
   1477  1.1      mrg          * Enable activity led.
   1478  1.1      mrg          * XXX This should be in a phy driver, but not currently.
   1479  1.1      mrg          */
   1480  1.2      mrg 	bce_mii_write((struct device *) sc, 1, 26,	/* MAGIC */
   1481  1.2      mrg 	    bce_mii_read((struct device *) sc, 1, 26) & 0x7fff);	/* MAGIC */
   1482  1.1      mrg 	/* enable traffic meter led mode */
   1483  1.2      mrg 	bce_mii_write((struct device *) sc, 1, 26,	/* MAGIC */
   1484  1.2      mrg 	    bce_mii_read((struct device *) sc, 1, 27) | (1 << 6));	/* MAGIC */
   1485  1.1      mrg }
   1486  1.1      mrg 
   1487  1.1      mrg /* Set hardware to newly-selected media */
   1488  1.1      mrg int
   1489  1.1      mrg bce_mediachange(ifp)
   1490  1.1      mrg 	struct ifnet   *ifp;
   1491  1.1      mrg {
   1492  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
   1493  1.1      mrg 
   1494  1.1      mrg 	if (ifp->if_flags & IFF_UP)
   1495  1.1      mrg 		mii_mediachg(&sc->bce_mii);
   1496  1.1      mrg 	return (0);
   1497  1.1      mrg }
   1498  1.1      mrg 
   1499  1.1      mrg /* Get the current interface media status */
   1500  1.1      mrg static void
   1501  1.1      mrg bce_mediastatus(ifp, ifmr)
   1502  1.1      mrg 	struct ifnet   *ifp;
   1503  1.1      mrg 	struct ifmediareq *ifmr;
   1504  1.1      mrg {
   1505  1.1      mrg 	struct bce_softc *sc = ifp->if_softc;
   1506  1.1      mrg 
   1507  1.1      mrg 	mii_pollstat(&sc->bce_mii);
   1508  1.1      mrg 	ifmr->ifm_active = sc->bce_mii.mii_media_active;
   1509  1.1      mrg 	ifmr->ifm_status = sc->bce_mii.mii_media_status;
   1510  1.1      mrg }
   1511  1.1      mrg 
   1512  1.1      mrg /* One second timer, checks link status */
   1513  1.1      mrg static void
   1514  1.1      mrg bce_tick(v)
   1515  1.1      mrg 	void           *v;
   1516  1.1      mrg {
   1517  1.1      mrg 	struct bce_softc *sc = v;
   1518  1.1      mrg 
   1519  1.1      mrg 	/* Tick the MII. */
   1520  1.1      mrg 	mii_tick(&sc->bce_mii);
   1521  1.1      mrg 
   1522  1.1      mrg 	callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
   1523  1.1      mrg }
   1524