if_bce.c revision 1.55 1 1.55 msaitoh /* $NetBSD: if_bce.c,v 1.55 2019/10/18 23:06:57 msaitoh Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.1 mrg * Copyright (c) 2003 Clifford Wright. All rights reserved.
5 1.1 mrg *
6 1.1 mrg * Redistribution and use in source and binary forms, with or without
7 1.1 mrg * modification, are permitted provided that the following conditions
8 1.1 mrg * are met:
9 1.1 mrg * 1. Redistributions of source code must retain the above copyright
10 1.1 mrg * notice, this list of conditions and the following disclaimer.
11 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer in the
13 1.1 mrg * documentation and/or other materials provided with the distribution.
14 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
15 1.1 mrg * derived from this software without specific prior written permission.
16 1.1 mrg *
17 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 mrg * SUCH DAMAGE.
28 1.1 mrg */
29 1.1 mrg
30 1.1 mrg /*
31 1.1 mrg * Broadcom BCM440x 10/100 ethernet (broadcom.com)
32 1.1 mrg * SiliconBackplane is technology from Sonics, Inc.(sonicsinc.com)
33 1.1 mrg *
34 1.1 mrg * Cliff Wright cliff (at) snipe444.org
35 1.1 mrg */
36 1.1 mrg
37 1.17 dsl #include <sys/cdefs.h>
38 1.55 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_bce.c,v 1.55 2019/10/18 23:06:57 msaitoh Exp $");
39 1.17 dsl
40 1.1 mrg #include "vlan.h"
41 1.1 mrg
42 1.1 mrg #include <sys/param.h>
43 1.1 mrg #include <sys/systm.h>
44 1.1 mrg #include <sys/callout.h>
45 1.1 mrg #include <sys/sockio.h>
46 1.1 mrg #include <sys/mbuf.h>
47 1.1 mrg #include <sys/malloc.h>
48 1.1 mrg #include <sys/kernel.h>
49 1.1 mrg #include <sys/device.h>
50 1.1 mrg #include <sys/socket.h>
51 1.1 mrg
52 1.1 mrg #include <net/if.h>
53 1.1 mrg #include <net/if_dl.h>
54 1.1 mrg #include <net/if_media.h>
55 1.1 mrg #include <net/if_ether.h>
56 1.1 mrg
57 1.1 mrg #include <net/bpf.h>
58 1.40 riastrad #include <sys/rndsource.h>
59 1.1 mrg
60 1.1 mrg #include <dev/pci/pcireg.h>
61 1.1 mrg #include <dev/pci/pcivar.h>
62 1.1 mrg #include <dev/pci/pcidevs.h>
63 1.1 mrg
64 1.1 mrg #include <dev/mii/mii.h>
65 1.1 mrg #include <dev/mii/miivar.h>
66 1.1 mrg
67 1.1 mrg #include <dev/pci/if_bcereg.h>
68 1.1 mrg
69 1.2 mrg /* transmit buffer max frags allowed */
70 1.2 mrg #define BCE_NTXFRAGS 16
71 1.2 mrg
72 1.2 mrg /* ring descriptor */
73 1.2 mrg struct bce_dma_slot {
74 1.20 simonb uint32_t ctrl;
75 1.20 simonb uint32_t addr;
76 1.2 mrg };
77 1.2 mrg #define CTRL_BC_MASK 0x1fff /* buffer byte count */
78 1.2 mrg #define CTRL_EOT 0x10000000 /* end of descriptor table */
79 1.2 mrg #define CTRL_IOC 0x20000000 /* interrupt on completion */
80 1.2 mrg #define CTRL_EOF 0x40000000 /* end of frame */
81 1.2 mrg #define CTRL_SOF 0x80000000 /* start of frame */
82 1.2 mrg
83 1.2 mrg /* Packet status is returned in a pre-packet header */
84 1.2 mrg struct rx_pph {
85 1.20 simonb uint16_t len;
86 1.20 simonb uint16_t flags;
87 1.20 simonb uint16_t pad[12];
88 1.2 mrg };
89 1.2 mrg
90 1.2 mrg /* packet status flags bits */
91 1.2 mrg #define RXF_NO 0x8 /* odd number of nibbles */
92 1.2 mrg #define RXF_RXER 0x4 /* receive symbol error */
93 1.2 mrg #define RXF_CRC 0x2 /* crc error */
94 1.2 mrg #define RXF_OV 0x1 /* fifo overflow */
95 1.2 mrg
96 1.2 mrg /* number of descriptors used in a ring */
97 1.2 mrg #define BCE_NRXDESC 128
98 1.2 mrg #define BCE_NTXDESC 128
99 1.1 mrg
100 1.2 mrg /*
101 1.2 mrg * Mbuf pointers. We need these to keep track of the virtual addresses
102 1.2 mrg * of our mbuf chains since we can only convert from physical to virtual,
103 1.2 mrg * not the other way around.
104 1.2 mrg */
105 1.2 mrg struct bce_chain_data {
106 1.2 mrg struct mbuf *bce_tx_chain[BCE_NTXDESC];
107 1.2 mrg struct mbuf *bce_rx_chain[BCE_NRXDESC];
108 1.20 simonb bus_dmamap_t bce_tx_map[BCE_NTXDESC];
109 1.20 simonb bus_dmamap_t bce_rx_map[BCE_NRXDESC];
110 1.2 mrg };
111 1.2 mrg
112 1.2 mrg #define BCE_TIMEOUT 100 /* # 10us for mii read/write */
113 1.2 mrg
114 1.2 mrg struct bce_softc {
115 1.36 mrg device_t bce_dev;
116 1.2 mrg bus_space_tag_t bce_btag;
117 1.2 mrg bus_space_handle_t bce_bhandle;
118 1.2 mrg bus_dma_tag_t bce_dmatag;
119 1.2 mrg struct ethercom ethercom; /* interface info */
120 1.2 mrg void *bce_intrhand;
121 1.2 mrg struct pci_attach_args bce_pa;
122 1.2 mrg struct mii_data bce_mii;
123 1.20 simonb uint32_t bce_phy; /* eeprom indicated phy */
124 1.2 mrg struct ifmedia bce_ifmedia; /* media info *//* Check */
125 1.20 simonb uint8_t enaddr[ETHER_ADDR_LEN];
126 1.2 mrg struct bce_dma_slot *bce_rx_ring; /* receive ring */
127 1.2 mrg struct bce_dma_slot *bce_tx_ring; /* transmit ring */
128 1.2 mrg struct bce_chain_data bce_cdata; /* mbufs */
129 1.2 mrg bus_dmamap_t bce_ring_map;
130 1.20 simonb uint32_t bce_intmask; /* current intr mask */
131 1.20 simonb uint32_t bce_rxin; /* last rx descriptor seen */
132 1.20 simonb uint32_t bce_txin; /* last tx descriptor seen */
133 1.2 mrg int bce_txsfree; /* no. tx slots available */
134 1.2 mrg int bce_txsnext; /* next available tx slot */
135 1.16 ad callout_t bce_timeout;
136 1.34 tls krndsource_t rnd_source;
137 1.2 mrg };
138 1.1 mrg
139 1.1 mrg /* for ring descriptors */
140 1.1 mrg #define BCE_RXBUF_LEN (MCLBYTES - 4)
141 1.1 mrg #define BCE_INIT_RXDESC(sc, x) \
142 1.1 mrg do { \
143 1.1 mrg struct bce_dma_slot *__bced = &sc->bce_rx_ring[x]; \
144 1.1 mrg \
145 1.20 simonb *mtod(sc->bce_cdata.bce_rx_chain[x], uint32_t *) = 0; \
146 1.1 mrg __bced->addr = \
147 1.1 mrg htole32(sc->bce_cdata.bce_rx_map[x]->dm_segs[0].ds_addr \
148 1.1 mrg + 0x40000000); \
149 1.1 mrg if (x != (BCE_NRXDESC - 1)) \
150 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN); \
151 1.1 mrg else \
152 1.1 mrg __bced->ctrl = htole32(BCE_RXBUF_LEN | CTRL_EOT); \
153 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map, \
154 1.1 mrg sizeof(struct bce_dma_slot) * x, \
155 1.1 mrg sizeof(struct bce_dma_slot), \
156 1.1 mrg BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
157 1.2 mrg } while (/* CONSTCOND */ 0)
158 1.2 mrg
159 1.25 cegger static int bce_probe(device_t, cfdata_t, void *);
160 1.22 dyoung static void bce_attach(device_t, device_t, void *);
161 1.14 christos static int bce_ioctl(struct ifnet *, u_long, void *);
162 1.2 mrg static void bce_start(struct ifnet *);
163 1.2 mrg static void bce_watchdog(struct ifnet *);
164 1.2 mrg static int bce_intr(void *);
165 1.2 mrg static void bce_rxintr(struct bce_softc *);
166 1.2 mrg static void bce_txintr(struct bce_softc *);
167 1.2 mrg static int bce_init(struct ifnet *);
168 1.20 simonb static void bce_add_mac(struct bce_softc *, uint8_t *, unsigned long);
169 1.2 mrg static int bce_add_rxbuf(struct bce_softc *, int);
170 1.2 mrg static void bce_rxdrain(struct bce_softc *);
171 1.2 mrg static void bce_stop(struct ifnet *, int);
172 1.2 mrg static void bce_reset(struct bce_softc *);
173 1.31 dyoung static bool bce_resume(device_t, const pmf_qual_t *);
174 1.2 mrg static void bce_set_filter(struct ifnet *);
175 1.50 msaitoh static int bce_mii_read(device_t, int, int, uint16_t *);
176 1.50 msaitoh static int bce_mii_write(device_t, int, int, uint16_t);
177 1.37 matt static void bce_statchg(struct ifnet *);
178 1.2 mrg static void bce_tick(void *);
179 1.2 mrg
180 1.36 mrg CFATTACH_DECL_NEW(bce, sizeof(struct bce_softc),
181 1.36 mrg bce_probe, bce_attach, NULL, NULL);
182 1.2 mrg
183 1.1 mrg static const struct bce_product {
184 1.1 mrg pci_vendor_id_t bp_vendor;
185 1.1 mrg pci_product_id_t bp_product;
186 1.2 mrg const char *bp_name;
187 1.1 mrg } bce_products[] = {
188 1.1 mrg {
189 1.1 mrg PCI_VENDOR_BROADCOM,
190 1.1 mrg PCI_PRODUCT_BROADCOM_BCM4401,
191 1.1 mrg "Broadcom BCM4401 10/100 Ethernet"
192 1.1 mrg },
193 1.1 mrg {
194 1.8 christos PCI_VENDOR_BROADCOM,
195 1.8 christos PCI_PRODUCT_BROADCOM_BCM4401_B0,
196 1.8 christos "Broadcom BCM4401-B0 10/100 Ethernet"
197 1.8 christos },
198 1.8 christos {
199 1.46 msaitoh PCI_VENDOR_BROADCOM,
200 1.46 msaitoh PCI_PRODUCT_BROADCOM_BCM4401_B1,
201 1.46 msaitoh "Broadcom BCM4401-B1 10/100 Ethernet"
202 1.46 msaitoh },
203 1.46 msaitoh {
204 1.8 christos
205 1.1 mrg 0,
206 1.1 mrg 0,
207 1.1 mrg NULL
208 1.1 mrg },
209 1.1 mrg };
210 1.1 mrg
211 1.1 mrg static const struct bce_product *
212 1.1 mrg bce_lookup(const struct pci_attach_args * pa)
213 1.1 mrg {
214 1.1 mrg const struct bce_product *bp;
215 1.1 mrg
216 1.1 mrg for (bp = bce_products; bp->bp_name != NULL; bp++) {
217 1.1 mrg if (PCI_VENDOR(pa->pa_id) == bp->bp_vendor &&
218 1.1 mrg PCI_PRODUCT(pa->pa_id) == bp->bp_product)
219 1.1 mrg return (bp);
220 1.1 mrg }
221 1.1 mrg
222 1.1 mrg return (NULL);
223 1.1 mrg }
224 1.1 mrg
225 1.1 mrg /*
226 1.1 mrg * Probe for a Broadcom chip. Check the PCI vendor and device IDs
227 1.1 mrg * against drivers product list, and return its name if a match is found.
228 1.1 mrg */
229 1.6 thorpej static int
230 1.25 cegger bce_probe(device_t parent, cfdata_t match, void *aux)
231 1.1 mrg {
232 1.1 mrg struct pci_attach_args *pa = (struct pci_attach_args *) aux;
233 1.1 mrg
234 1.1 mrg if (bce_lookup(pa) != NULL)
235 1.1 mrg return (1);
236 1.1 mrg
237 1.1 mrg return (0);
238 1.1 mrg }
239 1.1 mrg
240 1.6 thorpej static void
241 1.22 dyoung bce_attach(device_t parent, device_t self, void *aux)
242 1.1 mrg {
243 1.22 dyoung struct bce_softc *sc = device_private(self);
244 1.1 mrg struct pci_attach_args *pa = aux;
245 1.1 mrg const struct bce_product *bp;
246 1.1 mrg pci_chipset_tag_t pc = pa->pa_pc;
247 1.1 mrg pci_intr_handle_t ih;
248 1.1 mrg const char *intrstr = NULL;
249 1.20 simonb uint32_t command;
250 1.22 dyoung pcireg_t memtype, pmode;
251 1.20 simonb bus_addr_t memaddr;
252 1.20 simonb bus_size_t memsize;
253 1.22 dyoung void *kva;
254 1.22 dyoung bus_dma_segment_t seg;
255 1.22 dyoung int error, i, pmreg, rseg;
256 1.50 msaitoh uint16_t phyval;
257 1.22 dyoung struct ifnet *ifp;
258 1.52 msaitoh struct mii_data *mii = &sc->bce_mii;
259 1.38 christos char intrbuf[PCI_INTRSTR_LEN];
260 1.1 mrg
261 1.36 mrg sc->bce_dev = self;
262 1.36 mrg
263 1.1 mrg bp = bce_lookup(pa);
264 1.1 mrg KASSERT(bp != NULL);
265 1.1 mrg
266 1.1 mrg sc->bce_pa = *pa;
267 1.13 mrg
268 1.13 mrg /* BCM440x can only address 30 bits (1GB) */
269 1.13 mrg if (bus_dmatag_subregion(pa->pa_dmat, 0, (1 << 30),
270 1.20 simonb &(sc->bce_dmatag), BUS_DMA_NOWAIT) != 0) {
271 1.22 dyoung aprint_error_dev(self,
272 1.22 dyoung "WARNING: failed to restrict dma range,"
273 1.22 dyoung " falling back to parent bus dma range\n");
274 1.13 mrg sc->bce_dmatag = pa->pa_dmat;
275 1.13 mrg }
276 1.1 mrg
277 1.3 mrg aprint_naive(": Ethernet controller\n");
278 1.20 simonb aprint_normal(": %s\n", bp->bp_name);
279 1.1 mrg
280 1.1 mrg /*
281 1.1 mrg * Map control/status registers.
282 1.1 mrg */
283 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
284 1.1 mrg command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
285 1.1 mrg pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
286 1.1 mrg command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
287 1.1 mrg
288 1.1 mrg if (!(command & PCI_COMMAND_MEM_ENABLE)) {
289 1.22 dyoung aprint_error_dev(self, "failed to enable memory mapping!\n");
290 1.1 mrg return;
291 1.1 mrg }
292 1.1 mrg memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BCE_PCI_BAR0);
293 1.1 mrg switch (memtype) {
294 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
295 1.1 mrg case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
296 1.2 mrg if (pci_mapreg_map(pa, BCE_PCI_BAR0, memtype, 0, &sc->bce_btag,
297 1.2 mrg &sc->bce_bhandle, &memaddr, &memsize) == 0)
298 1.1 mrg break;
299 1.51 mrg /* FALLTHROUGH */
300 1.1 mrg default:
301 1.22 dyoung aprint_error_dev(self, "unable to find mem space\n");
302 1.1 mrg return;
303 1.1 mrg }
304 1.1 mrg
305 1.1 mrg /* Get it out of power save mode if needed. */
306 1.22 dyoung if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, NULL)) {
307 1.45 msaitoh pmode = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR)
308 1.45 msaitoh & PCI_PMCSR_STATE_MASK;
309 1.45 msaitoh if (pmode == PCI_PMCSR_STATE_D3) {
310 1.1 mrg /*
311 1.1 mrg * The card has lost all configuration data in
312 1.1 mrg * this state, so punt.
313 1.1 mrg */
314 1.22 dyoung aprint_error_dev(self,
315 1.22 dyoung "unable to wake up from power state D3\n");
316 1.1 mrg return;
317 1.1 mrg }
318 1.45 msaitoh if (pmode != PCI_PMCSR_STATE_D0) {
319 1.22 dyoung aprint_normal_dev(self,
320 1.22 dyoung "waking up from power state D%d\n", pmode);
321 1.45 msaitoh pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR, 0);
322 1.1 mrg }
323 1.1 mrg }
324 1.1 mrg if (pci_intr_map(pa, &ih)) {
325 1.22 dyoung aprint_error_dev(self, "couldn't map interrupt\n");
326 1.1 mrg return;
327 1.1 mrg }
328 1.38 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
329 1.1 mrg
330 1.48 jdolecek sc->bce_intrhand = pci_intr_establish_xname(pc, ih, IPL_NET, bce_intr,
331 1.48 jdolecek sc, device_xname(self));
332 1.1 mrg
333 1.1 mrg if (sc->bce_intrhand == NULL) {
334 1.22 dyoung aprint_error_dev(self, "couldn't establish interrupt\n");
335 1.1 mrg if (intrstr != NULL)
336 1.28 njoly aprint_error(" at %s", intrstr);
337 1.28 njoly aprint_error("\n");
338 1.1 mrg return;
339 1.1 mrg }
340 1.22 dyoung aprint_normal_dev(self, "interrupting at %s\n", intrstr);
341 1.1 mrg
342 1.1 mrg /* reset the chip */
343 1.1 mrg bce_reset(sc);
344 1.1 mrg
345 1.1 mrg /*
346 1.1 mrg * Allocate DMA-safe memory for ring descriptors.
347 1.1 mrg * The receive, and transmit rings can not share the same
348 1.1 mrg * 4k space, however both are allocated at once here.
349 1.1 mrg */
350 1.2 mrg /*
351 1.2 mrg * XXX PAGE_SIZE is wasteful; we only need 1KB + 1KB, but
352 1.3 mrg * due to the limition above. ??
353 1.2 mrg */
354 1.1 mrg if ((error = bus_dmamem_alloc(sc->bce_dmatag,
355 1.2 mrg 2 * PAGE_SIZE, PAGE_SIZE, 2 * PAGE_SIZE,
356 1.20 simonb &seg, 1, &rseg, BUS_DMA_NOWAIT))) {
357 1.22 dyoung aprint_error_dev(self,
358 1.22 dyoung "unable to alloc space for ring descriptors, error = %d\n",
359 1.22 dyoung error);
360 1.1 mrg return;
361 1.1 mrg }
362 1.1 mrg /* map ring space to kernel */
363 1.1 mrg if ((error = bus_dmamem_map(sc->bce_dmatag, &seg, rseg,
364 1.2 mrg 2 * PAGE_SIZE, &kva, BUS_DMA_NOWAIT))) {
365 1.22 dyoung aprint_error_dev(self,
366 1.22 dyoung "unable to map DMA buffers, error = %d\n", error);
367 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
368 1.1 mrg return;
369 1.1 mrg }
370 1.1 mrg /* create a dma map for the ring */
371 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag,
372 1.2 mrg 2 * PAGE_SIZE, 1, 2 * PAGE_SIZE, 0, BUS_DMA_NOWAIT,
373 1.20 simonb &sc->bce_ring_map))) {
374 1.22 dyoung aprint_error_dev(self,
375 1.22 dyoung "unable to create ring DMA map, error = %d\n", error);
376 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
377 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
378 1.1 mrg return;
379 1.1 mrg }
380 1.1 mrg /* connect the ring space to the dma map */
381 1.1 mrg if (bus_dmamap_load(sc->bce_dmatag, sc->bce_ring_map, kva,
382 1.2 mrg 2 * PAGE_SIZE, NULL, BUS_DMA_NOWAIT)) {
383 1.1 mrg bus_dmamap_destroy(sc->bce_dmatag, sc->bce_ring_map);
384 1.1 mrg bus_dmamem_unmap(sc->bce_dmatag, kva, 2 * PAGE_SIZE);
385 1.1 mrg bus_dmamem_free(sc->bce_dmatag, &seg, rseg);
386 1.1 mrg return;
387 1.1 mrg }
388 1.1 mrg /* save the ring space in softc */
389 1.1 mrg sc->bce_rx_ring = (struct bce_dma_slot *) kva;
390 1.14 christos sc->bce_tx_ring = (struct bce_dma_slot *) ((char *)kva + PAGE_SIZE);
391 1.1 mrg
392 1.1 mrg /* Create the transmit buffer DMA maps. */
393 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
394 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES,
395 1.2 mrg BCE_NTXFRAGS, MCLBYTES, 0, 0, &sc->bce_cdata.bce_tx_map[i])) != 0) {
396 1.22 dyoung aprint_error_dev(self,
397 1.22 dyoung "unable to create tx DMA map, error = %d\n", error);
398 1.1 mrg }
399 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
400 1.1 mrg }
401 1.1 mrg
402 1.1 mrg /* Create the receive buffer DMA maps. */
403 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
404 1.1 mrg if ((error = bus_dmamap_create(sc->bce_dmatag, MCLBYTES, 1,
405 1.2 mrg MCLBYTES, 0, 0, &sc->bce_cdata.bce_rx_map[i])) != 0) {
406 1.22 dyoung aprint_error_dev(self,
407 1.22 dyoung "unable to create rx DMA map, error = %d\n", error);
408 1.1 mrg }
409 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
410 1.1 mrg }
411 1.1 mrg
412 1.1 mrg /* Set up ifnet structure */
413 1.1 mrg ifp = &sc->ethercom.ec_if;
414 1.22 dyoung strcpy(ifp->if_xname, device_xname(self));
415 1.1 mrg ifp->if_softc = sc;
416 1.1 mrg ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
417 1.1 mrg ifp->if_ioctl = bce_ioctl;
418 1.1 mrg ifp->if_start = bce_start;
419 1.1 mrg ifp->if_watchdog = bce_watchdog;
420 1.1 mrg ifp->if_init = bce_init;
421 1.1 mrg ifp->if_stop = bce_stop;
422 1.1 mrg IFQ_SET_READY(&ifp->if_snd);
423 1.1 mrg
424 1.1 mrg /* Initialize our media structures and probe the MII. */
425 1.1 mrg
426 1.52 msaitoh mii->mii_ifp = ifp;
427 1.52 msaitoh mii->mii_readreg = bce_mii_read;
428 1.52 msaitoh mii->mii_writereg = bce_mii_write;
429 1.52 msaitoh mii->mii_statchg = bce_statchg;
430 1.52 msaitoh
431 1.52 msaitoh sc->ethercom.ec_mii = mii;
432 1.52 msaitoh ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
433 1.52 msaitoh mii_attach(sc->bce_dev, mii, 0xffffffff, MII_PHY_ANY,
434 1.24 mrg MII_OFFSET_ANY, MIIF_FORCEANEG|MIIF_DOPAUSE);
435 1.52 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
436 1.52 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
437 1.52 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
438 1.1 mrg } else
439 1.52 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
440 1.1 mrg /* get the phy */
441 1.3 mrg sc->bce_phy = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
442 1.3 mrg BCE_MAGIC_PHY) & 0x1f;
443 1.1 mrg /*
444 1.1 mrg * Enable activity led.
445 1.1 mrg * XXX This should be in a phy driver, but not currently.
446 1.1 mrg */
447 1.50 msaitoh bce_mii_read(sc->bce_dev, 1, 26, &phyval);
448 1.36 mrg bce_mii_write(sc->bce_dev, 1, 26, /* MAGIC */
449 1.50 msaitoh phyval & 0x7fff); /* MAGIC */
450 1.1 mrg /* enable traffic meter led mode */
451 1.50 msaitoh bce_mii_read(sc->bce_dev, 1, 27, &phyval);
452 1.36 mrg bce_mii_write(sc->bce_dev, 1, 27, /* MAGIC */
453 1.50 msaitoh phyval | (1 << 6)); /* MAGIC */
454 1.1 mrg
455 1.1 mrg /* Attach the interface */
456 1.1 mrg if_attach(ifp);
457 1.43 ozaki if_deferred_start_init(ifp, NULL);
458 1.3 mrg sc->enaddr[0] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
459 1.3 mrg BCE_MAGIC_ENET0);
460 1.3 mrg sc->enaddr[1] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
461 1.3 mrg BCE_MAGIC_ENET1);
462 1.3 mrg sc->enaddr[2] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
463 1.3 mrg BCE_MAGIC_ENET2);
464 1.3 mrg sc->enaddr[3] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
465 1.3 mrg BCE_MAGIC_ENET3);
466 1.3 mrg sc->enaddr[4] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
467 1.3 mrg BCE_MAGIC_ENET4);
468 1.3 mrg sc->enaddr[5] = bus_space_read_1(sc->bce_btag, sc->bce_bhandle,
469 1.3 mrg BCE_MAGIC_ENET5);
470 1.22 dyoung aprint_normal_dev(self, "Ethernet address %s\n",
471 1.20 simonb ether_sprintf(sc->enaddr));
472 1.1 mrg ether_ifattach(ifp, sc->enaddr);
473 1.22 dyoung rnd_attach_source(&sc->rnd_source, device_xname(self),
474 1.39 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
475 1.16 ad callout_init(&sc->bce_timeout, 0);
476 1.21 simonb
477 1.27 tsutsui if (pmf_device_register(self, NULL, bce_resume))
478 1.27 tsutsui pmf_class_network_register(self, ifp);
479 1.27 tsutsui else
480 1.21 simonb aprint_error_dev(self, "couldn't establish power handler\n");
481 1.1 mrg }
482 1.1 mrg
483 1.1 mrg /* handle media, and ethernet requests */
484 1.1 mrg static int
485 1.14 christos bce_ioctl(struct ifnet *ifp, u_long cmd, void *data)
486 1.1 mrg {
487 1.20 simonb int s, error;
488 1.1 mrg
489 1.1 mrg s = splnet();
490 1.19 dyoung error = ether_ioctl(ifp, cmd, data);
491 1.19 dyoung if (error == ENETRESET) {
492 1.19 dyoung /* change multicast list */
493 1.19 dyoung error = 0;
494 1.1 mrg }
495 1.1 mrg
496 1.1 mrg /* Try to get more packets going. */
497 1.1 mrg bce_start(ifp);
498 1.1 mrg
499 1.1 mrg splx(s);
500 1.1 mrg return error;
501 1.1 mrg }
502 1.1 mrg
503 1.1 mrg /* Start packet transmission on the interface. */
504 1.1 mrg static void
505 1.6 thorpej bce_start(struct ifnet *ifp)
506 1.1 mrg {
507 1.1 mrg struct bce_softc *sc = ifp->if_softc;
508 1.1 mrg struct mbuf *m0;
509 1.20 simonb bus_dmamap_t dmamap;
510 1.20 simonb int txstart;
511 1.20 simonb int txsfree;
512 1.20 simonb int newpkts = 0;
513 1.20 simonb int error;
514 1.1 mrg
515 1.1 mrg /*
516 1.20 simonb * do not start another if currently transmitting, and more
517 1.20 simonb * descriptors(tx slots) are needed for next packet.
518 1.20 simonb */
519 1.1 mrg if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
520 1.1 mrg return;
521 1.1 mrg
522 1.1 mrg /* determine number of descriptors available */
523 1.1 mrg if (sc->bce_txsnext >= sc->bce_txin)
524 1.1 mrg txsfree = BCE_NTXDESC - 1 + sc->bce_txin - sc->bce_txsnext;
525 1.1 mrg else
526 1.1 mrg txsfree = sc->bce_txin - sc->bce_txsnext - 1;
527 1.1 mrg
528 1.1 mrg /*
529 1.20 simonb * Loop through the send queue, setting up transmit descriptors
530 1.20 simonb * until we drain the queue, or use up all available transmit
531 1.20 simonb * descriptors.
532 1.20 simonb */
533 1.1 mrg while (txsfree > 0) {
534 1.20 simonb int seg;
535 1.1 mrg
536 1.1 mrg /* Grab a packet off the queue. */
537 1.1 mrg IFQ_POLL(&ifp->if_snd, m0);
538 1.1 mrg if (m0 == NULL)
539 1.1 mrg break;
540 1.1 mrg
541 1.1 mrg /* get the transmit slot dma map */
542 1.1 mrg dmamap = sc->bce_cdata.bce_tx_map[sc->bce_txsnext];
543 1.1 mrg
544 1.1 mrg /*
545 1.1 mrg * Load the DMA map. If this fails, the packet either
546 1.1 mrg * didn't fit in the alloted number of segments, or we
547 1.1 mrg * were short on resources. If the packet will not fit,
548 1.1 mrg * it will be dropped. If short on resources, it will
549 1.1 mrg * be tried again later.
550 1.1 mrg */
551 1.1 mrg error = bus_dmamap_load_mbuf(sc->bce_dmatag, dmamap, m0,
552 1.2 mrg BUS_DMA_WRITE | BUS_DMA_NOWAIT);
553 1.1 mrg if (error == EFBIG) {
554 1.36 mrg aprint_error_dev(sc->bce_dev,
555 1.22 dyoung "Tx packet consumes too many DMA segments, "
556 1.22 dyoung "dropping...\n");
557 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
558 1.1 mrg m_freem(m0);
559 1.1 mrg ifp->if_oerrors++;
560 1.1 mrg continue;
561 1.1 mrg } else if (error) {
562 1.1 mrg /* short on resources, come back later */
563 1.36 mrg aprint_error_dev(sc->bce_dev,
564 1.22 dyoung "unable to load Tx buffer, error = %d\n",
565 1.22 dyoung error);
566 1.1 mrg break;
567 1.1 mrg }
568 1.1 mrg /* If not enough descriptors available, try again later */
569 1.1 mrg if (dmamap->dm_nsegs > txsfree) {
570 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
571 1.1 mrg bus_dmamap_unload(sc->bce_dmatag, dmamap);
572 1.1 mrg break;
573 1.1 mrg }
574 1.1 mrg /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
575 1.1 mrg
576 1.1 mrg /* So take it off the queue */
577 1.1 mrg IFQ_DEQUEUE(&ifp->if_snd, m0);
578 1.1 mrg
579 1.1 mrg /* save the pointer so it can be freed later */
580 1.1 mrg sc->bce_cdata.bce_tx_chain[sc->bce_txsnext] = m0;
581 1.1 mrg
582 1.1 mrg /* Sync the data DMA map. */
583 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, dmamap, 0, dmamap->dm_mapsize,
584 1.1 mrg BUS_DMASYNC_PREWRITE);
585 1.1 mrg
586 1.1 mrg /* Initialize the transmit descriptor(s). */
587 1.1 mrg txstart = sc->bce_txsnext;
588 1.1 mrg for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
589 1.20 simonb uint32_t ctrl;
590 1.1 mrg
591 1.1 mrg ctrl = dmamap->dm_segs[seg].ds_len & CTRL_BC_MASK;
592 1.1 mrg if (seg == 0)
593 1.1 mrg ctrl |= CTRL_SOF;
594 1.1 mrg if (seg == dmamap->dm_nsegs - 1)
595 1.1 mrg ctrl |= CTRL_EOF;
596 1.1 mrg if (sc->bce_txsnext == BCE_NTXDESC - 1)
597 1.1 mrg ctrl |= CTRL_EOT;
598 1.1 mrg ctrl |= CTRL_IOC;
599 1.2 mrg sc->bce_tx_ring[sc->bce_txsnext].ctrl = htole32(ctrl);
600 1.1 mrg sc->bce_tx_ring[sc->bce_txsnext].addr =
601 1.2 mrg htole32(dmamap->dm_segs[seg].ds_addr + 0x40000000); /* MAGIC */
602 1.1 mrg if (sc->bce_txsnext + 1 > BCE_NTXDESC - 1)
603 1.1 mrg sc->bce_txsnext = 0;
604 1.1 mrg else
605 1.1 mrg sc->bce_txsnext++;
606 1.1 mrg txsfree--;
607 1.1 mrg }
608 1.1 mrg /* sync descriptors being used */
609 1.26 jakllsch if ( sc->bce_txsnext > txstart ) {
610 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
611 1.26 jakllsch PAGE_SIZE + sizeof(struct bce_dma_slot) * txstart,
612 1.26 jakllsch sizeof(struct bce_dma_slot) * dmamap->dm_nsegs,
613 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
614 1.26 jakllsch } else {
615 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag, sc->bce_ring_map,
616 1.26 jakllsch PAGE_SIZE + sizeof(struct bce_dma_slot) * txstart,
617 1.26 jakllsch sizeof(struct bce_dma_slot) *
618 1.26 jakllsch (BCE_NTXDESC - txstart),
619 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
620 1.26 jakllsch if ( sc->bce_txsnext != 0 ) {
621 1.26 jakllsch bus_dmamap_sync(sc->bce_dmatag,
622 1.26 jakllsch sc->bce_ring_map, PAGE_SIZE,
623 1.26 jakllsch sc->bce_txsnext *
624 1.26 jakllsch sizeof(struct bce_dma_slot),
625 1.26 jakllsch BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
626 1.26 jakllsch }
627 1.26 jakllsch }
628 1.1 mrg
629 1.1 mrg /* Give the packet to the chip. */
630 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_DPTR,
631 1.20 simonb sc->bce_txsnext * sizeof(struct bce_dma_slot));
632 1.1 mrg
633 1.1 mrg newpkts++;
634 1.1 mrg
635 1.1 mrg /* Pass the packet to any BPF listeners. */
636 1.47 msaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
637 1.1 mrg }
638 1.1 mrg if (txsfree == 0) {
639 1.1 mrg /* No more slots left; notify upper layer. */
640 1.1 mrg ifp->if_flags |= IFF_OACTIVE;
641 1.1 mrg }
642 1.1 mrg if (newpkts) {
643 1.1 mrg /* Set a watchdog timer in case the chip flakes out. */
644 1.1 mrg ifp->if_timer = 5;
645 1.1 mrg }
646 1.1 mrg }
647 1.1 mrg
648 1.1 mrg /* Watchdog timer handler. */
649 1.1 mrg static void
650 1.6 thorpej bce_watchdog(struct ifnet *ifp)
651 1.1 mrg {
652 1.1 mrg struct bce_softc *sc = ifp->if_softc;
653 1.1 mrg
654 1.55 msaitoh device_printf(sc->bce_dev, "device timeout\n");
655 1.1 mrg ifp->if_oerrors++;
656 1.1 mrg
657 1.1 mrg (void) bce_init(ifp);
658 1.1 mrg
659 1.1 mrg /* Try to get more packets going. */
660 1.1 mrg bce_start(ifp);
661 1.1 mrg }
662 1.1 mrg
663 1.1 mrg int
664 1.6 thorpej bce_intr(void *xsc)
665 1.1 mrg {
666 1.1 mrg struct bce_softc *sc;
667 1.1 mrg struct ifnet *ifp;
668 1.20 simonb uint32_t intstatus;
669 1.20 simonb int wantinit;
670 1.20 simonb int handled = 0;
671 1.1 mrg
672 1.1 mrg sc = xsc;
673 1.1 mrg ifp = &sc->ethercom.ec_if;
674 1.1 mrg
675 1.1 mrg for (wantinit = 0; wantinit == 0;) {
676 1.2 mrg intstatus = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
677 1.2 mrg BCE_INT_STS);
678 1.1 mrg
679 1.1 mrg /* ignore if not ours, or unsolicited interrupts */
680 1.5 mycroft intstatus &= sc->bce_intmask;
681 1.1 mrg if (intstatus == 0)
682 1.1 mrg break;
683 1.1 mrg
684 1.1 mrg handled = 1;
685 1.1 mrg
686 1.1 mrg /* Ack interrupt */
687 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_STS,
688 1.2 mrg intstatus);
689 1.1 mrg
690 1.1 mrg /* Receive interrupts. */
691 1.2 mrg if (intstatus & I_RI)
692 1.1 mrg bce_rxintr(sc);
693 1.1 mrg /* Transmit interrupts. */
694 1.2 mrg if (intstatus & I_XI)
695 1.1 mrg bce_txintr(sc);
696 1.1 mrg /* Error interrupts */
697 1.1 mrg if (intstatus & ~(I_RI | I_XI)) {
698 1.22 dyoung const char *msg = NULL;
699 1.1 mrg if (intstatus & I_XU)
700 1.22 dyoung msg = "transmit fifo underflow";
701 1.1 mrg if (intstatus & I_RO) {
702 1.22 dyoung msg = "receive fifo overflow";
703 1.1 mrg ifp->if_ierrors++;
704 1.1 mrg }
705 1.1 mrg if (intstatus & I_RU)
706 1.22 dyoung msg = "receive descriptor underflow";
707 1.1 mrg if (intstatus & I_DE)
708 1.22 dyoung msg = "descriptor protocol error";
709 1.1 mrg if (intstatus & I_PD)
710 1.22 dyoung msg = "data error";
711 1.1 mrg if (intstatus & I_PC)
712 1.22 dyoung msg = "descriptor error";
713 1.1 mrg if (intstatus & I_TO)
714 1.22 dyoung msg = "general purpose timeout";
715 1.22 dyoung if (msg != NULL)
716 1.36 mrg aprint_error_dev(sc->bce_dev, "%s\n", msg);
717 1.1 mrg wantinit = 1;
718 1.1 mrg }
719 1.1 mrg }
720 1.1 mrg
721 1.1 mrg if (handled) {
722 1.1 mrg if (wantinit)
723 1.1 mrg bce_init(ifp);
724 1.35 tls rnd_add_uint32(&sc->rnd_source, intstatus);
725 1.1 mrg /* Try to get more packets going. */
726 1.43 ozaki if_schedule_deferred_start(ifp);
727 1.1 mrg }
728 1.1 mrg return (handled);
729 1.1 mrg }
730 1.1 mrg
731 1.1 mrg /* Receive interrupt handler */
732 1.1 mrg void
733 1.6 thorpej bce_rxintr(struct bce_softc *sc)
734 1.1 mrg {
735 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
736 1.1 mrg struct rx_pph *pph;
737 1.1 mrg struct mbuf *m;
738 1.20 simonb int curr;
739 1.20 simonb int len;
740 1.20 simonb int i;
741 1.1 mrg
742 1.1 mrg /* get pointer to active receive slot */
743 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS)
744 1.2 mrg & RS_CD_MASK;
745 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
746 1.1 mrg if (curr >= BCE_NRXDESC)
747 1.1 mrg curr = BCE_NRXDESC - 1;
748 1.1 mrg
749 1.1 mrg /* process packets up to but not current packet being worked on */
750 1.2 mrg for (i = sc->bce_rxin; i != curr;
751 1.2 mrg i + 1 > BCE_NRXDESC - 1 ? i = 0 : i++) {
752 1.1 mrg /* complete any post dma memory ops on packet */
753 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[i], 0,
754 1.2 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
755 1.2 mrg BUS_DMASYNC_POSTREAD);
756 1.1 mrg
757 1.1 mrg /*
758 1.1 mrg * If the packet had an error, simply recycle the buffer,
759 1.1 mrg * resetting the len, and flags.
760 1.1 mrg */
761 1.1 mrg pph = mtod(sc->bce_cdata.bce_rx_chain[i], struct rx_pph *);
762 1.1 mrg if (pph->flags & (RXF_NO | RXF_RXER | RXF_CRC | RXF_OV)) {
763 1.1 mrg ifp->if_ierrors++;
764 1.1 mrg pph->len = 0;
765 1.1 mrg pph->flags = 0;
766 1.1 mrg continue;
767 1.1 mrg }
768 1.1 mrg /* receive the packet */
769 1.1 mrg len = pph->len;
770 1.1 mrg if (len == 0)
771 1.1 mrg continue; /* no packet if empty */
772 1.1 mrg pph->len = 0;
773 1.1 mrg pph->flags = 0;
774 1.1 mrg /* bump past pre header to packet */
775 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data += 30; /* MAGIC */
776 1.1 mrg
777 1.1 mrg /*
778 1.7 thorpej * The chip includes the CRC with every packet. Trim
779 1.7 thorpej * it off here.
780 1.7 thorpej */
781 1.7 thorpej len -= ETHER_CRC_LEN;
782 1.7 thorpej
783 1.7 thorpej /*
784 1.1 mrg * If the packet is small enough to fit in a
785 1.1 mrg * single header mbuf, allocate one and copy
786 1.1 mrg * the data into it. This greatly reduces
787 1.1 mrg * memory consumption when receiving lots
788 1.1 mrg * of small packets.
789 1.1 mrg *
790 1.1 mrg * Otherwise, add a new buffer to the receive
791 1.1 mrg * chain. If this fails, drop the packet and
792 1.1 mrg * recycle the old buffer.
793 1.1 mrg */
794 1.1 mrg if (len <= (MHLEN - 2)) {
795 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
796 1.1 mrg if (m == NULL)
797 1.1 mrg goto dropit;
798 1.1 mrg m->m_data += 2;
799 1.14 christos memcpy(mtod(m, void *),
800 1.14 christos mtod(sc->bce_cdata.bce_rx_chain[i], void *), len);
801 1.2 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30; /* MAGIC */
802 1.1 mrg } else {
803 1.1 mrg m = sc->bce_cdata.bce_rx_chain[i];
804 1.1 mrg if (bce_add_rxbuf(sc, i) != 0) {
805 1.1 mrg dropit:
806 1.1 mrg ifp->if_ierrors++;
807 1.1 mrg /* continue to use old buffer */
808 1.1 mrg sc->bce_cdata.bce_rx_chain[i]->m_data -= 30;
809 1.1 mrg bus_dmamap_sync(sc->bce_dmatag,
810 1.2 mrg sc->bce_cdata.bce_rx_map[i], 0,
811 1.1 mrg sc->bce_cdata.bce_rx_map[i]->dm_mapsize,
812 1.2 mrg BUS_DMASYNC_PREREAD);
813 1.1 mrg continue;
814 1.1 mrg }
815 1.1 mrg }
816 1.1 mrg
817 1.42 ozaki m_set_rcvif(m, ifp);
818 1.1 mrg m->m_pkthdr.len = m->m_len = len;
819 1.1 mrg
820 1.1 mrg /* Pass it on. */
821 1.41 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
822 1.1 mrg
823 1.1 mrg /* re-check current in case it changed */
824 1.2 mrg curr = (bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
825 1.2 mrg BCE_DMA_RXSTATUS) & RS_CD_MASK) /
826 1.2 mrg sizeof(struct bce_dma_slot);
827 1.1 mrg if (curr >= BCE_NRXDESC)
828 1.1 mrg curr = BCE_NRXDESC - 1;
829 1.1 mrg }
830 1.1 mrg sc->bce_rxin = curr;
831 1.1 mrg }
832 1.1 mrg
833 1.1 mrg /* Transmit interrupt handler */
834 1.1 mrg void
835 1.6 thorpej bce_txintr(struct bce_softc *sc)
836 1.1 mrg {
837 1.1 mrg struct ifnet *ifp = &sc->ethercom.ec_if;
838 1.20 simonb int curr;
839 1.20 simonb int i;
840 1.1 mrg
841 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
842 1.1 mrg
843 1.1 mrg /*
844 1.20 simonb * Go through the Tx list and free mbufs for those
845 1.20 simonb * frames which have been transmitted.
846 1.20 simonb */
847 1.1 mrg curr = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXSTATUS) &
848 1.1 mrg RS_CD_MASK;
849 1.1 mrg curr = curr / sizeof(struct bce_dma_slot);
850 1.1 mrg if (curr >= BCE_NTXDESC)
851 1.1 mrg curr = BCE_NTXDESC - 1;
852 1.2 mrg for (i = sc->bce_txin; i != curr;
853 1.2 mrg i + 1 > BCE_NTXDESC - 1 ? i = 0 : i++) {
854 1.1 mrg /* do any post dma memory ops on transmit data */
855 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] == NULL)
856 1.1 mrg continue;
857 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i], 0,
858 1.2 mrg sc->bce_cdata.bce_tx_map[i]->dm_mapsize,
859 1.2 mrg BUS_DMASYNC_POSTWRITE);
860 1.2 mrg bus_dmamap_unload(sc->bce_dmatag, sc->bce_cdata.bce_tx_map[i]);
861 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
862 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
863 1.1 mrg ifp->if_opackets++;
864 1.1 mrg }
865 1.1 mrg sc->bce_txin = curr;
866 1.1 mrg
867 1.1 mrg /*
868 1.1 mrg * If there are no more pending transmissions, cancel the watchdog
869 1.1 mrg * timer
870 1.1 mrg */
871 1.1 mrg if (sc->bce_txsnext == sc->bce_txin)
872 1.1 mrg ifp->if_timer = 0;
873 1.1 mrg }
874 1.1 mrg
875 1.1 mrg /* initialize the interface */
876 1.1 mrg static int
877 1.6 thorpej bce_init(struct ifnet *ifp)
878 1.1 mrg {
879 1.1 mrg struct bce_softc *sc = ifp->if_softc;
880 1.20 simonb uint32_t reg_win;
881 1.20 simonb int error;
882 1.20 simonb int i;
883 1.1 mrg
884 1.1 mrg /* Cancel any pending I/O. */
885 1.1 mrg bce_stop(ifp, 0);
886 1.1 mrg
887 1.1 mrg /* enable pci inerrupts, bursts, and prefetch */
888 1.1 mrg
889 1.1 mrg /* remap the pci registers to the Sonics config registers */
890 1.1 mrg
891 1.1 mrg /* save the current map, so it can be restored */
892 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
893 1.2 mrg BCE_REG_WIN);
894 1.2 mrg
895 1.1 mrg /* set register window to Sonics registers */
896 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
897 1.2 mrg BCE_SONICS_WIN);
898 1.1 mrg
899 1.1 mrg /* enable SB to PCI interrupt */
900 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
901 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC) |
902 1.2 mrg SBIV_ENET0);
903 1.1 mrg
904 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
905 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
906 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2) |
907 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
908 1.1 mrg
909 1.1 mrg /* restore to ethernet register space */
910 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
911 1.2 mrg reg_win);
912 1.1 mrg
913 1.1 mrg /* Reset the chip to a known state. */
914 1.1 mrg bce_reset(sc);
915 1.1 mrg
916 1.1 mrg /* Initialize transmit descriptors */
917 1.1 mrg memset(sc->bce_tx_ring, 0, BCE_NTXDESC * sizeof(struct bce_dma_slot));
918 1.1 mrg sc->bce_txsnext = 0;
919 1.1 mrg sc->bce_txin = 0;
920 1.1 mrg
921 1.1 mrg /* enable crc32 generation */
922 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL,
923 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MACCTL) |
924 1.2 mrg BCE_EMC_CG);
925 1.1 mrg
926 1.1 mrg /* setup DMA interrupt control */
927 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL, 1 << 24); /* MAGIC */
928 1.1 mrg
929 1.1 mrg /* setup packet filter */
930 1.1 mrg bce_set_filter(ifp);
931 1.1 mrg
932 1.1 mrg /* set max frame length, account for possible vlan tag */
933 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_MAX,
934 1.2 mrg ETHER_MAX_LEN + 32);
935 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_MAX,
936 1.2 mrg ETHER_MAX_LEN + 32);
937 1.1 mrg
938 1.1 mrg /* set tx watermark */
939 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_WATER, 56);
940 1.1 mrg
941 1.1 mrg /* enable transmit */
942 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, XC_XE);
943 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXADDR,
944 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + PAGE_SIZE + 0x40000000); /* MAGIC */
945 1.1 mrg
946 1.1 mrg /*
947 1.20 simonb * Give the receive ring to the chip, and
948 1.20 simonb * start the receive DMA engine.
949 1.20 simonb */
950 1.1 mrg sc->bce_rxin = 0;
951 1.1 mrg
952 1.1 mrg /* clear the rx descriptor ring */
953 1.1 mrg memset(sc->bce_rx_ring, 0, BCE_NRXDESC * sizeof(struct bce_dma_slot));
954 1.1 mrg /* enable receive */
955 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL,
956 1.3 mrg 30 << 1 | 1); /* MAGIC */
957 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXADDR,
958 1.2 mrg sc->bce_ring_map->dm_segs[0].ds_addr + 0x40000000); /* MAGIC */
959 1.1 mrg
960 1.54 msaitoh /* Initialize receive descriptors */
961 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
962 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] == NULL) {
963 1.1 mrg if ((error = bce_add_rxbuf(sc, i)) != 0) {
964 1.36 mrg aprint_error_dev(sc->bce_dev,
965 1.22 dyoung "unable to allocate or map rx(%d) "
966 1.22 dyoung "mbuf, error = %d\n", i, error);
967 1.1 mrg bce_rxdrain(sc);
968 1.1 mrg return (error);
969 1.1 mrg }
970 1.1 mrg } else
971 1.1 mrg BCE_INIT_RXDESC(sc, i);
972 1.1 mrg }
973 1.1 mrg
974 1.1 mrg /* Enable interrupts */
975 1.5 mycroft sc->bce_intmask =
976 1.5 mycroft I_XI | I_RI | I_XU | I_RO | I_RU | I_DE | I_PD | I_PC | I_TO;
977 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK,
978 1.5 mycroft sc->bce_intmask);
979 1.1 mrg
980 1.1 mrg /* start the receive dma */
981 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXDPTR,
982 1.2 mrg BCE_NRXDESC * sizeof(struct bce_dma_slot));
983 1.1 mrg
984 1.1 mrg /* set media */
985 1.19 dyoung if ((error = ether_mediachange(ifp)) != 0)
986 1.19 dyoung return error;
987 1.1 mrg
988 1.1 mrg /* turn on the ethernet mac */
989 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
990 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
991 1.2 mrg BCE_ENET_CTL) | EC_EE);
992 1.1 mrg
993 1.1 mrg /* start timer */
994 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
995 1.1 mrg
996 1.1 mrg /* mark as running, and no outputs active */
997 1.1 mrg ifp->if_flags |= IFF_RUNNING;
998 1.1 mrg ifp->if_flags &= ~IFF_OACTIVE;
999 1.1 mrg
1000 1.1 mrg return 0;
1001 1.1 mrg }
1002 1.1 mrg
1003 1.1 mrg /* add a mac address to packet filter */
1004 1.1 mrg void
1005 1.20 simonb bce_add_mac(struct bce_softc *sc, uint8_t *mac, u_long idx)
1006 1.1 mrg {
1007 1.20 simonb int i;
1008 1.20 simonb uint32_t rval;
1009 1.1 mrg
1010 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_LOW,
1011 1.53 msaitoh (uint32_t)mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5]);
1012 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_HI,
1013 1.2 mrg mac[0] << 8 | mac[1] | 0x10000); /* MAGIC */
1014 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1015 1.2 mrg idx << 16 | 8); /* MAGIC */
1016 1.1 mrg /* wait for write to complete */
1017 1.1 mrg for (i = 0; i < 100; i++) {
1018 1.2 mrg rval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1019 1.2 mrg BCE_FILT_CTL);
1020 1.2 mrg if (!(rval & 0x80000000)) /* MAGIC */
1021 1.1 mrg break;
1022 1.1 mrg delay(10);
1023 1.1 mrg }
1024 1.1 mrg if (i == 100) {
1025 1.36 mrg aprint_error_dev(sc->bce_dev,
1026 1.22 dyoung "timed out writing pkt filter ctl\n");
1027 1.1 mrg }
1028 1.1 mrg }
1029 1.1 mrg
1030 1.1 mrg /* Add a receive buffer to the indiciated descriptor. */
1031 1.1 mrg static int
1032 1.6 thorpej bce_add_rxbuf(struct bce_softc *sc, int idx)
1033 1.1 mrg {
1034 1.1 mrg struct mbuf *m;
1035 1.20 simonb int error;
1036 1.1 mrg
1037 1.1 mrg MGETHDR(m, M_DONTWAIT, MT_DATA);
1038 1.1 mrg if (m == NULL)
1039 1.1 mrg return (ENOBUFS);
1040 1.1 mrg
1041 1.1 mrg MCLGET(m, M_DONTWAIT);
1042 1.1 mrg if ((m->m_flags & M_EXT) == 0) {
1043 1.1 mrg m_freem(m);
1044 1.1 mrg return (ENOBUFS);
1045 1.1 mrg }
1046 1.1 mrg if (sc->bce_cdata.bce_rx_chain[idx] != NULL)
1047 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1048 1.2 mrg sc->bce_cdata.bce_rx_map[idx]);
1049 1.1 mrg
1050 1.1 mrg sc->bce_cdata.bce_rx_chain[idx] = m;
1051 1.1 mrg
1052 1.1 mrg error = bus_dmamap_load(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx],
1053 1.2 mrg m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1054 1.2 mrg BUS_DMA_READ | BUS_DMA_NOWAIT);
1055 1.1 mrg if (error)
1056 1.1 mrg return (error);
1057 1.1 mrg
1058 1.1 mrg bus_dmamap_sync(sc->bce_dmatag, sc->bce_cdata.bce_rx_map[idx], 0,
1059 1.1 mrg sc->bce_cdata.bce_rx_map[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
1060 1.1 mrg
1061 1.1 mrg BCE_INIT_RXDESC(sc, idx);
1062 1.1 mrg
1063 1.1 mrg return (0);
1064 1.1 mrg
1065 1.1 mrg }
1066 1.1 mrg
1067 1.1 mrg /* Drain the receive queue. */
1068 1.1 mrg static void
1069 1.6 thorpej bce_rxdrain(struct bce_softc *sc)
1070 1.1 mrg {
1071 1.20 simonb int i;
1072 1.1 mrg
1073 1.1 mrg for (i = 0; i < BCE_NRXDESC; i++) {
1074 1.1 mrg if (sc->bce_cdata.bce_rx_chain[i] != NULL) {
1075 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1076 1.2 mrg sc->bce_cdata.bce_rx_map[i]);
1077 1.1 mrg m_freem(sc->bce_cdata.bce_rx_chain[i]);
1078 1.1 mrg sc->bce_cdata.bce_rx_chain[i] = NULL;
1079 1.1 mrg }
1080 1.1 mrg }
1081 1.1 mrg }
1082 1.1 mrg
1083 1.1 mrg /* Stop transmission on the interface */
1084 1.1 mrg static void
1085 1.6 thorpej bce_stop(struct ifnet *ifp, int disable)
1086 1.1 mrg {
1087 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1088 1.20 simonb int i;
1089 1.20 simonb uint32_t val;
1090 1.1 mrg
1091 1.1 mrg /* Stop the 1 second timer */
1092 1.1 mrg callout_stop(&sc->bce_timeout);
1093 1.1 mrg
1094 1.1 mrg /* Down the MII. */
1095 1.1 mrg mii_down(&sc->bce_mii);
1096 1.1 mrg
1097 1.1 mrg /* Disable interrupts. */
1098 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_INT_MASK, 0);
1099 1.5 mycroft sc->bce_intmask = 0;
1100 1.5 mycroft delay(10);
1101 1.1 mrg
1102 1.1 mrg /* Disable emac */
1103 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_ED);
1104 1.1 mrg for (i = 0; i < 200; i++) {
1105 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1106 1.2 mrg BCE_ENET_CTL);
1107 1.1 mrg if (!(val & EC_ED))
1108 1.1 mrg break;
1109 1.1 mrg delay(10);
1110 1.1 mrg }
1111 1.1 mrg
1112 1.1 mrg /* Stop the DMA */
1113 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXCTL, 0);
1114 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1115 1.1 mrg delay(10);
1116 1.1 mrg
1117 1.1 mrg /* Release any queued transmit buffers. */
1118 1.1 mrg for (i = 0; i < BCE_NTXDESC; i++) {
1119 1.1 mrg if (sc->bce_cdata.bce_tx_chain[i] != NULL) {
1120 1.2 mrg bus_dmamap_unload(sc->bce_dmatag,
1121 1.2 mrg sc->bce_cdata.bce_tx_map[i]);
1122 1.1 mrg m_freem(sc->bce_cdata.bce_tx_chain[i]);
1123 1.1 mrg sc->bce_cdata.bce_tx_chain[i] = NULL;
1124 1.1 mrg }
1125 1.1 mrg }
1126 1.1 mrg
1127 1.23 dyoung /* Mark the interface down and cancel the watchdog timer. */
1128 1.23 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1129 1.23 dyoung ifp->if_timer = 0;
1130 1.23 dyoung
1131 1.1 mrg /* drain receive queue */
1132 1.1 mrg if (disable)
1133 1.1 mrg bce_rxdrain(sc);
1134 1.1 mrg }
1135 1.1 mrg
1136 1.1 mrg /* reset the chip */
1137 1.1 mrg static void
1138 1.6 thorpej bce_reset(struct bce_softc *sc)
1139 1.1 mrg {
1140 1.20 simonb uint32_t val;
1141 1.20 simonb uint32_t sbval;
1142 1.20 simonb int i;
1143 1.1 mrg
1144 1.1 mrg /* if SB core is up */
1145 1.2 mrg sbval = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1146 1.2 mrg BCE_SBTMSTATELOW);
1147 1.1 mrg if ((sbval & (SBTML_RESET | SBTML_REJ | SBTML_CLK)) == SBTML_CLK) {
1148 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMAI_CTL,
1149 1.2 mrg 0);
1150 1.1 mrg
1151 1.1 mrg /* disable emac */
1152 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1153 1.2 mrg EC_ED);
1154 1.1 mrg for (i = 0; i < 200; i++) {
1155 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1156 1.2 mrg BCE_ENET_CTL);
1157 1.1 mrg if (!(val & EC_ED))
1158 1.1 mrg break;
1159 1.1 mrg delay(10);
1160 1.1 mrg }
1161 1.22 dyoung if (i == 200) {
1162 1.36 mrg aprint_error_dev(sc->bce_dev,
1163 1.22 dyoung "timed out disabling ethernet mac\n");
1164 1.22 dyoung }
1165 1.1 mrg
1166 1.1 mrg /* reset the dma engines */
1167 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_TXCTL, 0);
1168 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DMA_RXSTATUS);
1169 1.1 mrg /* if error on receive, wait to go idle */
1170 1.3 mrg if (val & RS_ERROR) {
1171 1.1 mrg for (i = 0; i < 100; i++) {
1172 1.2 mrg val = bus_space_read_4(sc->bce_btag,
1173 1.2 mrg sc->bce_bhandle, BCE_DMA_RXSTATUS);
1174 1.3 mrg if (val & RS_DMA_IDLE)
1175 1.1 mrg break;
1176 1.1 mrg delay(10);
1177 1.1 mrg }
1178 1.22 dyoung if (i == 100) {
1179 1.36 mrg aprint_error_dev(sc->bce_dev,
1180 1.22 dyoung "receive dma did not go idle after"
1181 1.22 dyoung " error\n");
1182 1.22 dyoung }
1183 1.1 mrg }
1184 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1185 1.2 mrg BCE_DMA_RXSTATUS, 0);
1186 1.1 mrg
1187 1.1 mrg /* reset ethernet mac */
1188 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL,
1189 1.2 mrg EC_ES);
1190 1.1 mrg for (i = 0; i < 200; i++) {
1191 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1192 1.2 mrg BCE_ENET_CTL);
1193 1.1 mrg if (!(val & EC_ES))
1194 1.1 mrg break;
1195 1.1 mrg delay(10);
1196 1.1 mrg }
1197 1.22 dyoung if (i == 200) {
1198 1.36 mrg aprint_error_dev(sc->bce_dev,
1199 1.22 dyoung "timed out resetting ethernet mac\n");
1200 1.22 dyoung }
1201 1.1 mrg } else {
1202 1.20 simonb uint32_t reg_win;
1203 1.1 mrg
1204 1.1 mrg /* remap the pci registers to the Sonics config registers */
1205 1.1 mrg
1206 1.1 mrg /* save the current map, so it can be restored */
1207 1.2 mrg reg_win = pci_conf_read(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1208 1.2 mrg BCE_REG_WIN);
1209 1.1 mrg /* set register window to Sonics registers */
1210 1.2 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag,
1211 1.2 mrg BCE_REG_WIN, BCE_SONICS_WIN);
1212 1.1 mrg
1213 1.1 mrg /* enable SB to PCI interrupt */
1214 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBINTVEC,
1215 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1216 1.20 simonb BCE_SBINTVEC) |
1217 1.2 mrg SBIV_ENET0);
1218 1.1 mrg
1219 1.1 mrg /* enable prefetch and bursts for sonics-to-pci translation 2 */
1220 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SPCI_TR2,
1221 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1222 1.2 mrg BCE_SPCI_TR2) |
1223 1.2 mrg SBTOPCI_PREF | SBTOPCI_BURST);
1224 1.1 mrg
1225 1.1 mrg /* restore to ethernet register space */
1226 1.1 mrg pci_conf_write(sc->bce_pa.pa_pc, sc->bce_pa.pa_tag, BCE_REG_WIN,
1227 1.20 simonb reg_win);
1228 1.1 mrg }
1229 1.1 mrg
1230 1.1 mrg /* disable SB core if not in reset */
1231 1.1 mrg if (!(sbval & SBTML_RESET)) {
1232 1.1 mrg
1233 1.1 mrg /* set the reject bit */
1234 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1235 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_CLK);
1236 1.1 mrg for (i = 0; i < 200; i++) {
1237 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1238 1.2 mrg BCE_SBTMSTATELOW);
1239 1.1 mrg if (val & SBTML_REJ)
1240 1.1 mrg break;
1241 1.1 mrg delay(1);
1242 1.1 mrg }
1243 1.22 dyoung if (i == 200) {
1244 1.36 mrg aprint_error_dev(sc->bce_dev,
1245 1.22 dyoung "while resetting core, reject did not set\n");
1246 1.22 dyoung }
1247 1.1 mrg /* wait until busy is clear */
1248 1.1 mrg for (i = 0; i < 200; i++) {
1249 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1250 1.2 mrg BCE_SBTMSTATEHI);
1251 1.1 mrg if (!(val & 0x4))
1252 1.1 mrg break;
1253 1.1 mrg delay(1);
1254 1.1 mrg }
1255 1.22 dyoung if (i == 200) {
1256 1.36 mrg aprint_error_dev(sc->bce_dev,
1257 1.22 dyoung "while resetting core, busy did not clear\n");
1258 1.22 dyoung }
1259 1.1 mrg /* set reset and reject while enabling the clocks */
1260 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1261 1.2 mrg BCE_SBTMSTATELOW,
1262 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_REJ | SBTML_RESET);
1263 1.2 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1264 1.2 mrg BCE_SBTMSTATELOW);
1265 1.1 mrg delay(10);
1266 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1267 1.2 mrg BCE_SBTMSTATELOW, SBTML_REJ | SBTML_RESET);
1268 1.1 mrg delay(1);
1269 1.1 mrg }
1270 1.1 mrg /* enable clock */
1271 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1272 1.2 mrg SBTML_FGC | SBTML_CLK | SBTML_RESET);
1273 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1274 1.1 mrg delay(1);
1275 1.1 mrg
1276 1.1 mrg /* clear any error bits that may be on */
1277 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI);
1278 1.1 mrg if (val & 1)
1279 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATEHI,
1280 1.2 mrg 0);
1281 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE);
1282 1.3 mrg if (val & SBIM_MAGIC_ERRORBITS)
1283 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBIMSTATE,
1284 1.3 mrg val & ~SBIM_MAGIC_ERRORBITS);
1285 1.1 mrg
1286 1.1 mrg /* clear reset and allow it to propagate throughout the core */
1287 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1288 1.2 mrg SBTML_FGC | SBTML_CLK);
1289 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1290 1.1 mrg delay(1);
1291 1.1 mrg
1292 1.1 mrg /* leave clock enabled */
1293 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW,
1294 1.2 mrg SBTML_CLK);
1295 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_SBTMSTATELOW);
1296 1.1 mrg delay(1);
1297 1.1 mrg
1298 1.1 mrg /* initialize MDC preamble, frequency */
1299 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_CTL, 0x8d); /* MAGIC */
1300 1.1 mrg
1301 1.1 mrg /* enable phy, differs for internal, and external */
1302 1.1 mrg val = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL);
1303 1.1 mrg if (!(val & BCE_DC_IP)) {
1304 1.1 mrg /* select external phy */
1305 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_ENET_CTL, EC_EP);
1306 1.1 mrg } else if (val & BCE_DC_ER) { /* internal, clear reset bit if on */
1307 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_DEVCTL,
1308 1.2 mrg val & ~BCE_DC_ER);
1309 1.1 mrg delay(100);
1310 1.1 mrg }
1311 1.1 mrg }
1312 1.1 mrg
1313 1.1 mrg /* Set up the receive filter. */
1314 1.1 mrg void
1315 1.6 thorpej bce_set_filter(struct ifnet *ifp)
1316 1.1 mrg {
1317 1.1 mrg struct bce_softc *sc = ifp->if_softc;
1318 1.1 mrg
1319 1.1 mrg if (ifp->if_flags & IFF_PROMISC) {
1320 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1321 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1322 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL)
1323 1.2 mrg | ERC_PE);
1324 1.1 mrg } else {
1325 1.1 mrg ifp->if_flags &= ~IFF_ALLMULTI;
1326 1.1 mrg
1327 1.1 mrg /* turn off promiscuous */
1328 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1329 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1330 1.2 mrg BCE_RX_CTL) & ~ERC_PE);
1331 1.1 mrg
1332 1.1 mrg /* enable/disable broadcast */
1333 1.1 mrg if (ifp->if_flags & IFF_BROADCAST)
1334 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1335 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1336 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) & ~ERC_DB);
1337 1.1 mrg else
1338 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle,
1339 1.2 mrg BCE_RX_CTL, bus_space_read_4(sc->bce_btag,
1340 1.2 mrg sc->bce_bhandle, BCE_RX_CTL) | ERC_DB);
1341 1.1 mrg
1342 1.1 mrg /* disable the filter */
1343 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1344 1.2 mrg 0);
1345 1.1 mrg
1346 1.1 mrg /* add our own address */
1347 1.1 mrg bce_add_mac(sc, sc->enaddr, 0);
1348 1.1 mrg
1349 1.1 mrg /* for now accept all multicast */
1350 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL,
1351 1.1 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_RX_CTL) |
1352 1.2 mrg ERC_AM);
1353 1.1 mrg ifp->if_flags |= IFF_ALLMULTI;
1354 1.1 mrg
1355 1.1 mrg /* enable the filter */
1356 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_FILT_CTL,
1357 1.2 mrg bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1358 1.2 mrg BCE_FILT_CTL) | 1);
1359 1.1 mrg }
1360 1.1 mrg }
1361 1.1 mrg
1362 1.21 simonb static bool
1363 1.31 dyoung bce_resume(device_t self, const pmf_qual_t *qual)
1364 1.21 simonb {
1365 1.22 dyoung struct bce_softc *sc = device_private(self);
1366 1.21 simonb
1367 1.21 simonb bce_reset(sc);
1368 1.21 simonb
1369 1.21 simonb return true;
1370 1.21 simonb }
1371 1.21 simonb
1372 1.1 mrg /* Read a PHY register on the MII. */
1373 1.1 mrg int
1374 1.50 msaitoh bce_mii_read(device_t self, int phy, int reg, uint16_t *val)
1375 1.1 mrg {
1376 1.22 dyoung struct bce_softc *sc = device_private(self);
1377 1.20 simonb int i;
1378 1.50 msaitoh uint32_t data;
1379 1.1 mrg
1380 1.1 mrg /* clear mii_int */
1381 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS, BCE_MIINTR);
1382 1.1 mrg
1383 1.1 mrg /* Read the PHY register */
1384 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1385 1.2 mrg (MII_COMMAND_READ << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1386 1.2 mrg (MII_COMMAND_ACK << 16) | BCE_MIPHY(phy) | BCE_MIREG(reg)); /* MAGIC */
1387 1.1 mrg
1388 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1389 1.50 msaitoh data = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1390 1.50 msaitoh BCE_MI_STS);
1391 1.50 msaitoh if (data & BCE_MIINTR)
1392 1.1 mrg break;
1393 1.1 mrg delay(10);
1394 1.1 mrg }
1395 1.50 msaitoh data = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM);
1396 1.1 mrg if (i == BCE_TIMEOUT) {
1397 1.36 mrg aprint_error_dev(sc->bce_dev,
1398 1.22 dyoung "PHY read timed out reading phy %d, reg %d, val = "
1399 1.50 msaitoh "0x%08x\n", phy, reg, data);
1400 1.50 msaitoh return ETIMEDOUT;
1401 1.1 mrg }
1402 1.50 msaitoh *val = data & BCE_MICOMM_DATA;
1403 1.50 msaitoh return 0;
1404 1.1 mrg }
1405 1.1 mrg
1406 1.1 mrg /* Write a PHY register on the MII */
1407 1.50 msaitoh int
1408 1.50 msaitoh bce_mii_write(device_t self, int phy, int reg, uint16_t val)
1409 1.1 mrg {
1410 1.22 dyoung struct bce_softc *sc = device_private(self);
1411 1.20 simonb int i;
1412 1.50 msaitoh uint32_t data;
1413 1.1 mrg
1414 1.1 mrg /* clear mii_int */
1415 1.2 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_STS,
1416 1.2 mrg BCE_MIINTR);
1417 1.1 mrg
1418 1.1 mrg /* Write the PHY register */
1419 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_MI_COMM,
1420 1.2 mrg (MII_COMMAND_WRITE << 28) | (MII_COMMAND_START << 30) | /* MAGIC */
1421 1.2 mrg (MII_COMMAND_ACK << 16) | (val & BCE_MICOMM_DATA) | /* MAGIC */
1422 1.2 mrg BCE_MIPHY(phy) | BCE_MIREG(reg));
1423 1.1 mrg
1424 1.1 mrg /* wait for write to complete */
1425 1.1 mrg for (i = 0; i < BCE_TIMEOUT; i++) {
1426 1.50 msaitoh data = bus_space_read_4(sc->bce_btag, sc->bce_bhandle,
1427 1.2 mrg BCE_MI_STS);
1428 1.50 msaitoh if (data & BCE_MIINTR)
1429 1.1 mrg break;
1430 1.1 mrg delay(10);
1431 1.1 mrg }
1432 1.1 mrg if (i == BCE_TIMEOUT) {
1433 1.36 mrg aprint_error_dev(sc->bce_dev,
1434 1.50 msaitoh "PHY timed out writing phy %d, reg %d, val = 0x%04hx\n",
1435 1.50 msaitoh phy, reg, val);
1436 1.50 msaitoh return ETIMEDOUT;
1437 1.1 mrg }
1438 1.50 msaitoh
1439 1.50 msaitoh return 0;
1440 1.1 mrg }
1441 1.1 mrg
1442 1.1 mrg /* sync hardware duplex mode to software state */
1443 1.1 mrg void
1444 1.37 matt bce_statchg(struct ifnet *ifp)
1445 1.1 mrg {
1446 1.37 matt struct bce_softc *sc = ifp->if_softc;
1447 1.20 simonb uint32_t reg;
1448 1.50 msaitoh uint16_t phyval;
1449 1.1 mrg
1450 1.1 mrg /* if needed, change register to match duplex mode */
1451 1.1 mrg reg = bus_space_read_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL);
1452 1.1 mrg if (sc->bce_mii.mii_media_active & IFM_FDX && !(reg & EXC_FD))
1453 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1454 1.2 mrg reg | EXC_FD);
1455 1.1 mrg else if (!(sc->bce_mii.mii_media_active & IFM_FDX) && reg & EXC_FD)
1456 1.1 mrg bus_space_write_4(sc->bce_btag, sc->bce_bhandle, BCE_TX_CTL,
1457 1.2 mrg reg & ~EXC_FD);
1458 1.1 mrg
1459 1.1 mrg /*
1460 1.20 simonb * Enable activity led.
1461 1.20 simonb * XXX This should be in a phy driver, but not currently.
1462 1.20 simonb */
1463 1.50 msaitoh bce_mii_read(sc->bce_dev, 1, 26, &phyval);
1464 1.36 mrg bce_mii_write(sc->bce_dev, 1, 26, /* MAGIC */
1465 1.50 msaitoh phyval & 0x7fff); /* MAGIC */
1466 1.1 mrg /* enable traffic meter led mode */
1467 1.50 msaitoh bce_mii_read(sc->bce_dev, 1, 27, &phyval);
1468 1.36 mrg bce_mii_write(sc->bce_dev, 1, 26, /* MAGIC */
1469 1.50 msaitoh phyval | (1 << 6)); /* MAGIC */
1470 1.1 mrg }
1471 1.1 mrg
1472 1.1 mrg /* One second timer, checks link status */
1473 1.1 mrg static void
1474 1.6 thorpej bce_tick(void *v)
1475 1.1 mrg {
1476 1.1 mrg struct bce_softc *sc = v;
1477 1.55 msaitoh int s;
1478 1.1 mrg
1479 1.55 msaitoh s = splnet();
1480 1.1 mrg mii_tick(&sc->bce_mii);
1481 1.55 msaitoh splx(s);
1482 1.1 mrg
1483 1.1 mrg callout_reset(&sc->bce_timeout, hz, bce_tick, sc);
1484 1.1 mrg }
1485