ixgbe_82598.c revision 1.1 1 1.1 dyoung /******************************************************************************
2 1.1 dyoung
3 1.1 dyoung Copyright (c) 2001-2010, Intel Corporation
4 1.1 dyoung All rights reserved.
5 1.1 dyoung
6 1.1 dyoung Redistribution and use in source and binary forms, with or without
7 1.1 dyoung modification, are permitted provided that the following conditions are met:
8 1.1 dyoung
9 1.1 dyoung 1. Redistributions of source code must retain the above copyright notice,
10 1.1 dyoung this list of conditions and the following disclaimer.
11 1.1 dyoung
12 1.1 dyoung 2. Redistributions in binary form must reproduce the above copyright
13 1.1 dyoung notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung documentation and/or other materials provided with the distribution.
15 1.1 dyoung
16 1.1 dyoung 3. Neither the name of the Intel Corporation nor the names of its
17 1.1 dyoung contributors may be used to endorse or promote products derived from
18 1.1 dyoung this software without specific prior written permission.
19 1.1 dyoung
20 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.1 dyoung AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 dyoung IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 dyoung ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.1 dyoung LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung
32 1.1 dyoung ******************************************************************************/
33 1.1 dyoung /*$FreeBSD: src/sys/dev/ixgbe/ixgbe_82598.c,v 1.11 2010/11/26 22:46:32 jfv Exp $*/
34 1.1 dyoung /*$NetBSD: ixgbe_82598.c,v 1.1 2011/08/12 21:55:29 dyoung Exp $*/
35 1.1 dyoung
36 1.1 dyoung #include "ixgbe_type.h"
37 1.1 dyoung #include "ixgbe_api.h"
38 1.1 dyoung #include "ixgbe_common.h"
39 1.1 dyoung #include "ixgbe_phy.h"
40 1.1 dyoung
41 1.1 dyoung u32 ixgbe_get_pcie_msix_count_82598(struct ixgbe_hw *hw);
42 1.1 dyoung s32 ixgbe_init_ops_82598(struct ixgbe_hw *hw);
43 1.1 dyoung static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
44 1.1 dyoung ixgbe_link_speed *speed,
45 1.1 dyoung bool *autoneg);
46 1.1 dyoung static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw);
47 1.1 dyoung s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw, s32 packetbuf_num);
48 1.1 dyoung static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
49 1.1 dyoung bool autoneg_wait_to_complete);
50 1.1 dyoung static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
51 1.1 dyoung ixgbe_link_speed *speed, bool *link_up,
52 1.1 dyoung bool link_up_wait_to_complete);
53 1.1 dyoung static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
54 1.1 dyoung ixgbe_link_speed speed,
55 1.1 dyoung bool autoneg,
56 1.1 dyoung bool autoneg_wait_to_complete);
57 1.1 dyoung static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
58 1.1 dyoung ixgbe_link_speed speed,
59 1.1 dyoung bool autoneg,
60 1.1 dyoung bool autoneg_wait_to_complete);
61 1.1 dyoung static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw);
62 1.1 dyoung s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw);
63 1.1 dyoung void ixgbe_enable_relaxed_ordering_82598(struct ixgbe_hw *hw);
64 1.1 dyoung s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
65 1.1 dyoung static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
66 1.1 dyoung s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan,
67 1.1 dyoung u32 vind, bool vlan_on);
68 1.1 dyoung static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw);
69 1.1 dyoung s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val);
70 1.1 dyoung s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val);
71 1.1 dyoung s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
72 1.1 dyoung u8 *eeprom_data);
73 1.1 dyoung u32 ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw *hw);
74 1.1 dyoung s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw);
75 1.1 dyoung void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw);
76 1.1 dyoung void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw);
77 1.1 dyoung
78 1.1 dyoung /**
79 1.1 dyoung * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
80 1.1 dyoung * @hw: pointer to the HW structure
81 1.1 dyoung *
82 1.1 dyoung * The defaults for 82598 should be in the range of 50us to 50ms,
83 1.1 dyoung * however the hardware default for these parts is 500us to 1ms which is less
84 1.1 dyoung * than the 10ms recommended by the pci-e spec. To address this we need to
85 1.1 dyoung * increase the value to either 10ms to 250ms for capability version 1 config,
86 1.1 dyoung * or 16ms to 55ms for version 2.
87 1.1 dyoung **/
88 1.1 dyoung void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw)
89 1.1 dyoung {
90 1.1 dyoung u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR);
91 1.1 dyoung u16 pcie_devctl2;
92 1.1 dyoung
93 1.1 dyoung /* only take action if timeout value is defaulted to 0 */
94 1.1 dyoung if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK)
95 1.1 dyoung goto out;
96 1.1 dyoung
97 1.1 dyoung /*
98 1.1 dyoung * if capababilities version is type 1 we can write the
99 1.1 dyoung * timeout of 10ms to 250ms through the GCR register
100 1.1 dyoung */
101 1.1 dyoung if (!(gcr & IXGBE_GCR_CAP_VER2)) {
102 1.1 dyoung gcr |= IXGBE_GCR_CMPL_TMOUT_10ms;
103 1.1 dyoung goto out;
104 1.1 dyoung }
105 1.1 dyoung
106 1.1 dyoung /*
107 1.1 dyoung * for version 2 capabilities we need to write the config space
108 1.1 dyoung * directly in order to set the completion timeout value for
109 1.1 dyoung * 16ms to 55ms
110 1.1 dyoung */
111 1.1 dyoung pcie_devctl2 = IXGBE_READ_PCIE_WORD(hw, IXGBE_PCI_DEVICE_CONTROL2);
112 1.1 dyoung pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms;
113 1.1 dyoung IXGBE_WRITE_PCIE_WORD(hw, IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2);
114 1.1 dyoung out:
115 1.1 dyoung /* disable completion timeout resend */
116 1.1 dyoung gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND;
117 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr);
118 1.1 dyoung }
119 1.1 dyoung
120 1.1 dyoung /**
121 1.1 dyoung * ixgbe_get_pcie_msix_count_82598 - Gets MSI-X vector count
122 1.1 dyoung * @hw: pointer to hardware structure
123 1.1 dyoung *
124 1.1 dyoung * Read PCIe configuration space, and get the MSI-X vector count from
125 1.1 dyoung * the capabilities table.
126 1.1 dyoung **/
127 1.1 dyoung u32 ixgbe_get_pcie_msix_count_82598(struct ixgbe_hw *hw)
128 1.1 dyoung {
129 1.1 dyoung u32 msix_count = 18;
130 1.1 dyoung
131 1.1 dyoung DEBUGFUNC("ixgbe_get_pcie_msix_count_82598");
132 1.1 dyoung
133 1.1 dyoung if (hw->mac.msix_vectors_from_pcie) {
134 1.1 dyoung msix_count = IXGBE_READ_PCIE_WORD(hw,
135 1.1 dyoung IXGBE_PCIE_MSIX_82598_CAPS);
136 1.1 dyoung msix_count &= IXGBE_PCIE_MSIX_TBL_SZ_MASK;
137 1.1 dyoung
138 1.1 dyoung /* MSI-X count is zero-based in HW, so increment to give
139 1.1 dyoung * proper value */
140 1.1 dyoung msix_count++;
141 1.1 dyoung }
142 1.1 dyoung return msix_count;
143 1.1 dyoung }
144 1.1 dyoung
145 1.1 dyoung /**
146 1.1 dyoung * ixgbe_init_ops_82598 - Inits func ptrs and MAC type
147 1.1 dyoung * @hw: pointer to hardware structure
148 1.1 dyoung *
149 1.1 dyoung * Initialize the function pointers and assign the MAC type for 82598.
150 1.1 dyoung * Does not touch the hardware.
151 1.1 dyoung **/
152 1.1 dyoung s32 ixgbe_init_ops_82598(struct ixgbe_hw *hw)
153 1.1 dyoung {
154 1.1 dyoung struct ixgbe_mac_info *mac = &hw->mac;
155 1.1 dyoung struct ixgbe_phy_info *phy = &hw->phy;
156 1.1 dyoung s32 ret_val;
157 1.1 dyoung
158 1.1 dyoung DEBUGFUNC("ixgbe_init_ops_82598");
159 1.1 dyoung
160 1.1 dyoung ret_val = ixgbe_init_phy_ops_generic(hw);
161 1.1 dyoung ret_val = ixgbe_init_ops_generic(hw);
162 1.1 dyoung
163 1.1 dyoung /* PHY */
164 1.1 dyoung phy->ops.init = &ixgbe_init_phy_ops_82598;
165 1.1 dyoung
166 1.1 dyoung /* MAC */
167 1.1 dyoung mac->ops.start_hw = &ixgbe_start_hw_82598;
168 1.1 dyoung mac->ops.enable_relaxed_ordering = &ixgbe_enable_relaxed_ordering_82598;
169 1.1 dyoung mac->ops.reset_hw = &ixgbe_reset_hw_82598;
170 1.1 dyoung mac->ops.get_media_type = &ixgbe_get_media_type_82598;
171 1.1 dyoung mac->ops.get_supported_physical_layer =
172 1.1 dyoung &ixgbe_get_supported_physical_layer_82598;
173 1.1 dyoung mac->ops.read_analog_reg8 = &ixgbe_read_analog_reg8_82598;
174 1.1 dyoung mac->ops.write_analog_reg8 = &ixgbe_write_analog_reg8_82598;
175 1.1 dyoung mac->ops.set_lan_id = &ixgbe_set_lan_id_multi_port_pcie_82598;
176 1.1 dyoung
177 1.1 dyoung /* RAR, Multicast, VLAN */
178 1.1 dyoung mac->ops.set_vmdq = &ixgbe_set_vmdq_82598;
179 1.1 dyoung mac->ops.clear_vmdq = &ixgbe_clear_vmdq_82598;
180 1.1 dyoung mac->ops.set_vfta = &ixgbe_set_vfta_82598;
181 1.1 dyoung mac->ops.clear_vfta = &ixgbe_clear_vfta_82598;
182 1.1 dyoung
183 1.1 dyoung /* Flow Control */
184 1.1 dyoung mac->ops.fc_enable = &ixgbe_fc_enable_82598;
185 1.1 dyoung
186 1.1 dyoung mac->mcft_size = 128;
187 1.1 dyoung mac->vft_size = 128;
188 1.1 dyoung mac->num_rar_entries = 16;
189 1.1 dyoung mac->rx_pb_size = 512;
190 1.1 dyoung mac->max_tx_queues = 32;
191 1.1 dyoung mac->max_rx_queues = 64;
192 1.1 dyoung mac->max_msix_vectors = ixgbe_get_pcie_msix_count_82598(hw);
193 1.1 dyoung
194 1.1 dyoung /* SFP+ Module */
195 1.1 dyoung phy->ops.read_i2c_eeprom = &ixgbe_read_i2c_eeprom_82598;
196 1.1 dyoung
197 1.1 dyoung /* Link */
198 1.1 dyoung mac->ops.check_link = &ixgbe_check_mac_link_82598;
199 1.1 dyoung mac->ops.setup_link = &ixgbe_setup_mac_link_82598;
200 1.1 dyoung mac->ops.flap_tx_laser = NULL;
201 1.1 dyoung mac->ops.get_link_capabilities =
202 1.1 dyoung &ixgbe_get_link_capabilities_82598;
203 1.1 dyoung
204 1.1 dyoung return ret_val;
205 1.1 dyoung }
206 1.1 dyoung
207 1.1 dyoung /**
208 1.1 dyoung * ixgbe_init_phy_ops_82598 - PHY/SFP specific init
209 1.1 dyoung * @hw: pointer to hardware structure
210 1.1 dyoung *
211 1.1 dyoung * Initialize any function pointers that were not able to be
212 1.1 dyoung * set during init_shared_code because the PHY/SFP type was
213 1.1 dyoung * not known. Perform the SFP init if necessary.
214 1.1 dyoung *
215 1.1 dyoung **/
216 1.1 dyoung s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw)
217 1.1 dyoung {
218 1.1 dyoung struct ixgbe_mac_info *mac = &hw->mac;
219 1.1 dyoung struct ixgbe_phy_info *phy = &hw->phy;
220 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
221 1.1 dyoung u16 list_offset, data_offset;
222 1.1 dyoung
223 1.1 dyoung DEBUGFUNC("ixgbe_init_phy_ops_82598");
224 1.1 dyoung
225 1.1 dyoung /* Identify the PHY */
226 1.1 dyoung phy->ops.identify(hw);
227 1.1 dyoung
228 1.1 dyoung /* Overwrite the link function pointers if copper PHY */
229 1.1 dyoung if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
230 1.1 dyoung mac->ops.setup_link = &ixgbe_setup_copper_link_82598;
231 1.1 dyoung mac->ops.get_link_capabilities =
232 1.1 dyoung &ixgbe_get_copper_link_capabilities_generic;
233 1.1 dyoung }
234 1.1 dyoung
235 1.1 dyoung switch (hw->phy.type) {
236 1.1 dyoung case ixgbe_phy_tn:
237 1.1 dyoung phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
238 1.1 dyoung phy->ops.check_link = &ixgbe_check_phy_link_tnx;
239 1.1 dyoung phy->ops.get_firmware_version =
240 1.1 dyoung &ixgbe_get_phy_firmware_version_tnx;
241 1.1 dyoung break;
242 1.1 dyoung case ixgbe_phy_aq:
243 1.1 dyoung phy->ops.get_firmware_version =
244 1.1 dyoung &ixgbe_get_phy_firmware_version_generic;
245 1.1 dyoung break;
246 1.1 dyoung case ixgbe_phy_nl:
247 1.1 dyoung phy->ops.reset = &ixgbe_reset_phy_nl;
248 1.1 dyoung
249 1.1 dyoung /* Call SFP+ identify routine to get the SFP+ module type */
250 1.1 dyoung ret_val = phy->ops.identify_sfp(hw);
251 1.1 dyoung if (ret_val != IXGBE_SUCCESS)
252 1.1 dyoung goto out;
253 1.1 dyoung else if (hw->phy.sfp_type == ixgbe_sfp_type_unknown) {
254 1.1 dyoung ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
255 1.1 dyoung goto out;
256 1.1 dyoung }
257 1.1 dyoung
258 1.1 dyoung /* Check to see if SFP+ module is supported */
259 1.1 dyoung ret_val = ixgbe_get_sfp_init_sequence_offsets(hw,
260 1.1 dyoung &list_offset,
261 1.1 dyoung &data_offset);
262 1.1 dyoung if (ret_val != IXGBE_SUCCESS) {
263 1.1 dyoung ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
264 1.1 dyoung goto out;
265 1.1 dyoung }
266 1.1 dyoung break;
267 1.1 dyoung default:
268 1.1 dyoung break;
269 1.1 dyoung }
270 1.1 dyoung
271 1.1 dyoung out:
272 1.1 dyoung return ret_val;
273 1.1 dyoung }
274 1.1 dyoung
275 1.1 dyoung /**
276 1.1 dyoung * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
277 1.1 dyoung * @hw: pointer to hardware structure
278 1.1 dyoung *
279 1.1 dyoung * Starts the hardware using the generic start_hw function.
280 1.1 dyoung * Disables relaxed ordering Then set pcie completion timeout
281 1.1 dyoung *
282 1.1 dyoung **/
283 1.1 dyoung s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw)
284 1.1 dyoung {
285 1.1 dyoung u32 regval;
286 1.1 dyoung u32 i;
287 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
288 1.1 dyoung
289 1.1 dyoung DEBUGFUNC("ixgbe_start_hw_82598");
290 1.1 dyoung
291 1.1 dyoung ret_val = ixgbe_start_hw_generic(hw);
292 1.1 dyoung
293 1.1 dyoung /* Disable relaxed ordering */
294 1.1 dyoung for (i = 0; ((i < hw->mac.max_tx_queues) &&
295 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
296 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
297 1.1 dyoung regval &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
298 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
299 1.1 dyoung }
300 1.1 dyoung
301 1.1 dyoung for (i = 0; ((i < hw->mac.max_rx_queues) &&
302 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
303 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
304 1.1 dyoung regval &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
305 1.1 dyoung IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
306 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
307 1.1 dyoung }
308 1.1 dyoung
309 1.1 dyoung /* set the completion timeout for interface */
310 1.1 dyoung if (ret_val == IXGBE_SUCCESS)
311 1.1 dyoung ixgbe_set_pcie_completion_timeout(hw);
312 1.1 dyoung
313 1.1 dyoung return ret_val;
314 1.1 dyoung }
315 1.1 dyoung
316 1.1 dyoung /**
317 1.1 dyoung * ixgbe_get_link_capabilities_82598 - Determines link capabilities
318 1.1 dyoung * @hw: pointer to hardware structure
319 1.1 dyoung * @speed: pointer to link speed
320 1.1 dyoung * @autoneg: boolean auto-negotiation value
321 1.1 dyoung *
322 1.1 dyoung * Determines the link capabilities by reading the AUTOC register.
323 1.1 dyoung **/
324 1.1 dyoung static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
325 1.1 dyoung ixgbe_link_speed *speed,
326 1.1 dyoung bool *autoneg)
327 1.1 dyoung {
328 1.1 dyoung s32 status = IXGBE_SUCCESS;
329 1.1 dyoung u32 autoc = 0;
330 1.1 dyoung
331 1.1 dyoung DEBUGFUNC("ixgbe_get_link_capabilities_82598");
332 1.1 dyoung
333 1.1 dyoung /*
334 1.1 dyoung * Determine link capabilities based on the stored value of AUTOC,
335 1.1 dyoung * which represents EEPROM defaults. If AUTOC value has not been
336 1.1 dyoung * stored, use the current register value.
337 1.1 dyoung */
338 1.1 dyoung if (hw->mac.orig_link_settings_stored)
339 1.1 dyoung autoc = hw->mac.orig_autoc;
340 1.1 dyoung else
341 1.1 dyoung autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
342 1.1 dyoung
343 1.1 dyoung switch (autoc & IXGBE_AUTOC_LMS_MASK) {
344 1.1 dyoung case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
345 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
346 1.1 dyoung *autoneg = FALSE;
347 1.1 dyoung break;
348 1.1 dyoung
349 1.1 dyoung case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
350 1.1 dyoung *speed = IXGBE_LINK_SPEED_10GB_FULL;
351 1.1 dyoung *autoneg = FALSE;
352 1.1 dyoung break;
353 1.1 dyoung
354 1.1 dyoung case IXGBE_AUTOC_LMS_1G_AN:
355 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
356 1.1 dyoung *autoneg = TRUE;
357 1.1 dyoung break;
358 1.1 dyoung
359 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN:
360 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
361 1.1 dyoung *speed = IXGBE_LINK_SPEED_UNKNOWN;
362 1.1 dyoung if (autoc & IXGBE_AUTOC_KX4_SUPP)
363 1.1 dyoung *speed |= IXGBE_LINK_SPEED_10GB_FULL;
364 1.1 dyoung if (autoc & IXGBE_AUTOC_KX_SUPP)
365 1.1 dyoung *speed |= IXGBE_LINK_SPEED_1GB_FULL;
366 1.1 dyoung *autoneg = TRUE;
367 1.1 dyoung break;
368 1.1 dyoung
369 1.1 dyoung default:
370 1.1 dyoung status = IXGBE_ERR_LINK_SETUP;
371 1.1 dyoung break;
372 1.1 dyoung }
373 1.1 dyoung
374 1.1 dyoung return status;
375 1.1 dyoung }
376 1.1 dyoung
377 1.1 dyoung /**
378 1.1 dyoung * ixgbe_get_media_type_82598 - Determines media type
379 1.1 dyoung * @hw: pointer to hardware structure
380 1.1 dyoung *
381 1.1 dyoung * Returns the media type (fiber, copper, backplane)
382 1.1 dyoung **/
383 1.1 dyoung static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw)
384 1.1 dyoung {
385 1.1 dyoung enum ixgbe_media_type media_type;
386 1.1 dyoung
387 1.1 dyoung DEBUGFUNC("ixgbe_get_media_type_82598");
388 1.1 dyoung
389 1.1 dyoung /* Detect if there is a copper PHY attached. */
390 1.1 dyoung switch (hw->phy.type) {
391 1.1 dyoung case ixgbe_phy_cu_unknown:
392 1.1 dyoung case ixgbe_phy_tn:
393 1.1 dyoung case ixgbe_phy_aq:
394 1.1 dyoung media_type = ixgbe_media_type_copper;
395 1.1 dyoung goto out;
396 1.1 dyoung default:
397 1.1 dyoung break;
398 1.1 dyoung }
399 1.1 dyoung
400 1.1 dyoung /* Media type for I82598 is based on device ID */
401 1.1 dyoung switch (hw->device_id) {
402 1.1 dyoung case IXGBE_DEV_ID_82598:
403 1.1 dyoung case IXGBE_DEV_ID_82598_BX:
404 1.1 dyoung /* Default device ID is mezzanine card KX/KX4 */
405 1.1 dyoung media_type = ixgbe_media_type_backplane;
406 1.1 dyoung break;
407 1.1 dyoung case IXGBE_DEV_ID_82598AF_DUAL_PORT:
408 1.1 dyoung case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
409 1.1 dyoung case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
410 1.1 dyoung case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
411 1.1 dyoung case IXGBE_DEV_ID_82598EB_XF_LR:
412 1.1 dyoung case IXGBE_DEV_ID_82598EB_SFP_LOM:
413 1.1 dyoung media_type = ixgbe_media_type_fiber;
414 1.1 dyoung break;
415 1.1 dyoung case IXGBE_DEV_ID_82598EB_CX4:
416 1.1 dyoung case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
417 1.1 dyoung media_type = ixgbe_media_type_cx4;
418 1.1 dyoung break;
419 1.1 dyoung case IXGBE_DEV_ID_82598AT:
420 1.1 dyoung case IXGBE_DEV_ID_82598AT2:
421 1.1 dyoung media_type = ixgbe_media_type_copper;
422 1.1 dyoung break;
423 1.1 dyoung default:
424 1.1 dyoung media_type = ixgbe_media_type_unknown;
425 1.1 dyoung break;
426 1.1 dyoung }
427 1.1 dyoung out:
428 1.1 dyoung return media_type;
429 1.1 dyoung }
430 1.1 dyoung
431 1.1 dyoung /**
432 1.1 dyoung * ixgbe_fc_enable_82598 - Enable flow control
433 1.1 dyoung * @hw: pointer to hardware structure
434 1.1 dyoung * @packetbuf_num: packet buffer number (0-7)
435 1.1 dyoung *
436 1.1 dyoung * Enable flow control according to the current settings.
437 1.1 dyoung **/
438 1.1 dyoung s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw, s32 packetbuf_num)
439 1.1 dyoung {
440 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
441 1.1 dyoung u32 fctrl_reg;
442 1.1 dyoung u32 rmcs_reg;
443 1.1 dyoung u32 reg;
444 1.1 dyoung u32 rx_pba_size;
445 1.1 dyoung u32 link_speed = 0;
446 1.1 dyoung bool link_up;
447 1.1 dyoung
448 1.1 dyoung DEBUGFUNC("ixgbe_fc_enable_82598");
449 1.1 dyoung
450 1.1 dyoung /*
451 1.1 dyoung * On 82598 having Rx FC on causes resets while doing 1G
452 1.1 dyoung * so if it's on turn it off once we know link_speed. For
453 1.1 dyoung * more details see 82598 Specification update.
454 1.1 dyoung */
455 1.1 dyoung hw->mac.ops.check_link(hw, &link_speed, &link_up, FALSE);
456 1.1 dyoung if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) {
457 1.1 dyoung switch (hw->fc.requested_mode) {
458 1.1 dyoung case ixgbe_fc_full:
459 1.1 dyoung hw->fc.requested_mode = ixgbe_fc_tx_pause;
460 1.1 dyoung break;
461 1.1 dyoung case ixgbe_fc_rx_pause:
462 1.1 dyoung hw->fc.requested_mode = ixgbe_fc_none;
463 1.1 dyoung break;
464 1.1 dyoung default:
465 1.1 dyoung /* no change */
466 1.1 dyoung break;
467 1.1 dyoung }
468 1.1 dyoung }
469 1.1 dyoung
470 1.1 dyoung /* Negotiate the fc mode to use */
471 1.1 dyoung ret_val = ixgbe_fc_autoneg(hw);
472 1.1 dyoung if (ret_val == IXGBE_ERR_FLOW_CONTROL)
473 1.1 dyoung goto out;
474 1.1 dyoung
475 1.1 dyoung /* Disable any previous flow control settings */
476 1.1 dyoung fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
477 1.1 dyoung fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE);
478 1.1 dyoung
479 1.1 dyoung rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
480 1.1 dyoung rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X);
481 1.1 dyoung
482 1.1 dyoung /*
483 1.1 dyoung * The possible values of fc.current_mode are:
484 1.1 dyoung * 0: Flow control is completely disabled
485 1.1 dyoung * 1: Rx flow control is enabled (we can receive pause frames,
486 1.1 dyoung * but not send pause frames).
487 1.1 dyoung * 2: Tx flow control is enabled (we can send pause frames but
488 1.1 dyoung * we do not support receiving pause frames).
489 1.1 dyoung * 3: Both Rx and Tx flow control (symmetric) are enabled.
490 1.1 dyoung * other: Invalid.
491 1.1 dyoung */
492 1.1 dyoung switch (hw->fc.current_mode) {
493 1.1 dyoung case ixgbe_fc_none:
494 1.1 dyoung /*
495 1.1 dyoung * Flow control is disabled by software override or autoneg.
496 1.1 dyoung * The code below will actually disable it in the HW.
497 1.1 dyoung */
498 1.1 dyoung break;
499 1.1 dyoung case ixgbe_fc_rx_pause:
500 1.1 dyoung /*
501 1.1 dyoung * Rx Flow control is enabled and Tx Flow control is
502 1.1 dyoung * disabled by software override. Since there really
503 1.1 dyoung * isn't a way to advertise that we are capable of RX
504 1.1 dyoung * Pause ONLY, we will advertise that we support both
505 1.1 dyoung * symmetric and asymmetric Rx PAUSE. Later, we will
506 1.1 dyoung * disable the adapter's ability to send PAUSE frames.
507 1.1 dyoung */
508 1.1 dyoung fctrl_reg |= IXGBE_FCTRL_RFCE;
509 1.1 dyoung break;
510 1.1 dyoung case ixgbe_fc_tx_pause:
511 1.1 dyoung /*
512 1.1 dyoung * Tx Flow control is enabled, and Rx Flow control is
513 1.1 dyoung * disabled by software override.
514 1.1 dyoung */
515 1.1 dyoung rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
516 1.1 dyoung break;
517 1.1 dyoung case ixgbe_fc_full:
518 1.1 dyoung /* Flow control (both Rx and Tx) is enabled by SW override. */
519 1.1 dyoung fctrl_reg |= IXGBE_FCTRL_RFCE;
520 1.1 dyoung rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
521 1.1 dyoung break;
522 1.1 dyoung default:
523 1.1 dyoung DEBUGOUT("Flow control param set incorrectly\n");
524 1.1 dyoung ret_val = IXGBE_ERR_CONFIG;
525 1.1 dyoung goto out;
526 1.1 dyoung break;
527 1.1 dyoung }
528 1.1 dyoung
529 1.1 dyoung /* Set 802.3x based flow control settings. */
530 1.1 dyoung fctrl_reg |= IXGBE_FCTRL_DPF;
531 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg);
532 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg);
533 1.1 dyoung
534 1.1 dyoung /* Set up and enable Rx high/low water mark thresholds, enable XON. */
535 1.1 dyoung if (hw->fc.current_mode & ixgbe_fc_tx_pause) {
536 1.1 dyoung rx_pba_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(packetbuf_num));
537 1.1 dyoung rx_pba_size >>= IXGBE_RXPBSIZE_SHIFT;
538 1.1 dyoung
539 1.1 dyoung reg = (rx_pba_size - hw->fc.low_water) << 6;
540 1.1 dyoung if (hw->fc.send_xon)
541 1.1 dyoung reg |= IXGBE_FCRTL_XONE;
542 1.1 dyoung
543 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCRTL(packetbuf_num), reg);
544 1.1 dyoung
545 1.1 dyoung reg = (rx_pba_size - hw->fc.high_water) << 6;
546 1.1 dyoung reg |= IXGBE_FCRTH_FCEN;
547 1.1 dyoung
548 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCRTH(packetbuf_num), reg);
549 1.1 dyoung }
550 1.1 dyoung
551 1.1 dyoung /* Configure pause time (2 TCs per register) */
552 1.1 dyoung reg = IXGBE_READ_REG(hw, IXGBE_FCTTV(packetbuf_num / 2));
553 1.1 dyoung if ((packetbuf_num & 1) == 0)
554 1.1 dyoung reg = (reg & 0xFFFF0000) | hw->fc.pause_time;
555 1.1 dyoung else
556 1.1 dyoung reg = (reg & 0x0000FFFF) | (hw->fc.pause_time << 16);
557 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCTTV(packetbuf_num / 2), reg);
558 1.1 dyoung
559 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCRTV, (hw->fc.pause_time >> 1));
560 1.1 dyoung
561 1.1 dyoung out:
562 1.1 dyoung return ret_val;
563 1.1 dyoung }
564 1.1 dyoung
565 1.1 dyoung /**
566 1.1 dyoung * ixgbe_start_mac_link_82598 - Configures MAC link settings
567 1.1 dyoung * @hw: pointer to hardware structure
568 1.1 dyoung *
569 1.1 dyoung * Configures link settings based on values in the ixgbe_hw struct.
570 1.1 dyoung * Restarts the link. Performs autonegotiation if needed.
571 1.1 dyoung **/
572 1.1 dyoung static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
573 1.1 dyoung bool autoneg_wait_to_complete)
574 1.1 dyoung {
575 1.1 dyoung u32 autoc_reg;
576 1.1 dyoung u32 links_reg;
577 1.1 dyoung u32 i;
578 1.1 dyoung s32 status = IXGBE_SUCCESS;
579 1.1 dyoung
580 1.1 dyoung DEBUGFUNC("ixgbe_start_mac_link_82598");
581 1.1 dyoung
582 1.1 dyoung /* Restart link */
583 1.1 dyoung autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
584 1.1 dyoung autoc_reg |= IXGBE_AUTOC_AN_RESTART;
585 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
586 1.1 dyoung
587 1.1 dyoung /* Only poll for autoneg to complete if specified to do so */
588 1.1 dyoung if (autoneg_wait_to_complete) {
589 1.1 dyoung if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
590 1.1 dyoung IXGBE_AUTOC_LMS_KX4_AN ||
591 1.1 dyoung (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
592 1.1 dyoung IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
593 1.1 dyoung links_reg = 0; /* Just in case Autoneg time = 0 */
594 1.1 dyoung for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
595 1.1 dyoung links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
596 1.1 dyoung if (links_reg & IXGBE_LINKS_KX_AN_COMP)
597 1.1 dyoung break;
598 1.1 dyoung msec_delay(100);
599 1.1 dyoung }
600 1.1 dyoung if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
601 1.1 dyoung status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
602 1.1 dyoung DEBUGOUT("Autonegotiation did not complete.\n");
603 1.1 dyoung }
604 1.1 dyoung }
605 1.1 dyoung }
606 1.1 dyoung
607 1.1 dyoung /* Add delay to filter out noises during initial link setup */
608 1.1 dyoung msec_delay(50);
609 1.1 dyoung
610 1.1 dyoung return status;
611 1.1 dyoung }
612 1.1 dyoung
613 1.1 dyoung /**
614 1.1 dyoung * ixgbe_validate_link_ready - Function looks for phy link
615 1.1 dyoung * @hw: pointer to hardware structure
616 1.1 dyoung *
617 1.1 dyoung * Function indicates success when phy link is available. If phy is not ready
618 1.1 dyoung * within 5 seconds of MAC indicating link, the function returns error.
619 1.1 dyoung **/
620 1.1 dyoung static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw)
621 1.1 dyoung {
622 1.1 dyoung u32 timeout;
623 1.1 dyoung u16 an_reg;
624 1.1 dyoung
625 1.1 dyoung if (hw->device_id != IXGBE_DEV_ID_82598AT2)
626 1.1 dyoung return IXGBE_SUCCESS;
627 1.1 dyoung
628 1.1 dyoung for (timeout = 0;
629 1.1 dyoung timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) {
630 1.1 dyoung hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
631 1.1 dyoung IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &an_reg);
632 1.1 dyoung
633 1.1 dyoung if ((an_reg & IXGBE_MII_AUTONEG_COMPLETE) &&
634 1.1 dyoung (an_reg & IXGBE_MII_AUTONEG_LINK_UP))
635 1.1 dyoung break;
636 1.1 dyoung
637 1.1 dyoung msec_delay(100);
638 1.1 dyoung }
639 1.1 dyoung
640 1.1 dyoung if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) {
641 1.1 dyoung DEBUGOUT("Link was indicated but link is down\n");
642 1.1 dyoung return IXGBE_ERR_LINK_SETUP;
643 1.1 dyoung }
644 1.1 dyoung
645 1.1 dyoung return IXGBE_SUCCESS;
646 1.1 dyoung }
647 1.1 dyoung
648 1.1 dyoung /**
649 1.1 dyoung * ixgbe_check_mac_link_82598 - Get link/speed status
650 1.1 dyoung * @hw: pointer to hardware structure
651 1.1 dyoung * @speed: pointer to link speed
652 1.1 dyoung * @link_up: TRUE is link is up, FALSE otherwise
653 1.1 dyoung * @link_up_wait_to_complete: bool used to wait for link up or not
654 1.1 dyoung *
655 1.1 dyoung * Reads the links register to determine if link is up and the current speed
656 1.1 dyoung **/
657 1.1 dyoung static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
658 1.1 dyoung ixgbe_link_speed *speed, bool *link_up,
659 1.1 dyoung bool link_up_wait_to_complete)
660 1.1 dyoung {
661 1.1 dyoung u32 links_reg;
662 1.1 dyoung u32 i;
663 1.1 dyoung u16 link_reg, adapt_comp_reg;
664 1.1 dyoung
665 1.1 dyoung DEBUGFUNC("ixgbe_check_mac_link_82598");
666 1.1 dyoung
667 1.1 dyoung /*
668 1.1 dyoung * SERDES PHY requires us to read link status from undocumented
669 1.1 dyoung * register 0xC79F. Bit 0 set indicates link is up/ready; clear
670 1.1 dyoung * indicates link down. OxC00C is read to check that the XAUI lanes
671 1.1 dyoung * are active. Bit 0 clear indicates active; set indicates inactive.
672 1.1 dyoung */
673 1.1 dyoung if (hw->phy.type == ixgbe_phy_nl) {
674 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC79F, IXGBE_TWINAX_DEV, &link_reg);
675 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC79F, IXGBE_TWINAX_DEV, &link_reg);
676 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC00C, IXGBE_TWINAX_DEV,
677 1.1 dyoung &adapt_comp_reg);
678 1.1 dyoung if (link_up_wait_to_complete) {
679 1.1 dyoung for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
680 1.1 dyoung if ((link_reg & 1) &&
681 1.1 dyoung ((adapt_comp_reg & 1) == 0)) {
682 1.1 dyoung *link_up = TRUE;
683 1.1 dyoung break;
684 1.1 dyoung } else {
685 1.1 dyoung *link_up = FALSE;
686 1.1 dyoung }
687 1.1 dyoung msec_delay(100);
688 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC79F,
689 1.1 dyoung IXGBE_TWINAX_DEV,
690 1.1 dyoung &link_reg);
691 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC00C,
692 1.1 dyoung IXGBE_TWINAX_DEV,
693 1.1 dyoung &adapt_comp_reg);
694 1.1 dyoung }
695 1.1 dyoung } else {
696 1.1 dyoung if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0))
697 1.1 dyoung *link_up = TRUE;
698 1.1 dyoung else
699 1.1 dyoung *link_up = FALSE;
700 1.1 dyoung }
701 1.1 dyoung
702 1.1 dyoung if (*link_up == FALSE)
703 1.1 dyoung goto out;
704 1.1 dyoung }
705 1.1 dyoung
706 1.1 dyoung links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
707 1.1 dyoung if (link_up_wait_to_complete) {
708 1.1 dyoung for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
709 1.1 dyoung if (links_reg & IXGBE_LINKS_UP) {
710 1.1 dyoung *link_up = TRUE;
711 1.1 dyoung break;
712 1.1 dyoung } else {
713 1.1 dyoung *link_up = FALSE;
714 1.1 dyoung }
715 1.1 dyoung msec_delay(100);
716 1.1 dyoung links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
717 1.1 dyoung }
718 1.1 dyoung } else {
719 1.1 dyoung if (links_reg & IXGBE_LINKS_UP)
720 1.1 dyoung *link_up = TRUE;
721 1.1 dyoung else
722 1.1 dyoung *link_up = FALSE;
723 1.1 dyoung }
724 1.1 dyoung
725 1.1 dyoung if (links_reg & IXGBE_LINKS_SPEED)
726 1.1 dyoung *speed = IXGBE_LINK_SPEED_10GB_FULL;
727 1.1 dyoung else
728 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
729 1.1 dyoung
730 1.1 dyoung if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && (*link_up == TRUE) &&
731 1.1 dyoung (ixgbe_validate_link_ready(hw) != IXGBE_SUCCESS))
732 1.1 dyoung *link_up = FALSE;
733 1.1 dyoung
734 1.1 dyoung /* if link is down, zero out the current_mode */
735 1.1 dyoung if (*link_up == FALSE) {
736 1.1 dyoung hw->fc.current_mode = ixgbe_fc_none;
737 1.1 dyoung hw->fc.fc_was_autonegged = FALSE;
738 1.1 dyoung }
739 1.1 dyoung out:
740 1.1 dyoung return IXGBE_SUCCESS;
741 1.1 dyoung }
742 1.1 dyoung
743 1.1 dyoung /**
744 1.1 dyoung * ixgbe_setup_mac_link_82598 - Set MAC link speed
745 1.1 dyoung * @hw: pointer to hardware structure
746 1.1 dyoung * @speed: new link speed
747 1.1 dyoung * @autoneg: TRUE if autonegotiation enabled
748 1.1 dyoung * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
749 1.1 dyoung *
750 1.1 dyoung * Set the link speed in the AUTOC register and restarts link.
751 1.1 dyoung **/
752 1.1 dyoung static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
753 1.1 dyoung ixgbe_link_speed speed, bool autoneg,
754 1.1 dyoung bool autoneg_wait_to_complete)
755 1.1 dyoung {
756 1.1 dyoung s32 status = IXGBE_SUCCESS;
757 1.1 dyoung ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
758 1.1 dyoung u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
759 1.1 dyoung u32 autoc = curr_autoc;
760 1.1 dyoung u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
761 1.1 dyoung
762 1.1 dyoung DEBUGFUNC("ixgbe_setup_mac_link_82598");
763 1.1 dyoung
764 1.1 dyoung /* Check to see if speed passed in is supported. */
765 1.1 dyoung ixgbe_get_link_capabilities(hw, &link_capabilities, &autoneg);
766 1.1 dyoung speed &= link_capabilities;
767 1.1 dyoung
768 1.1 dyoung if (speed == IXGBE_LINK_SPEED_UNKNOWN)
769 1.1 dyoung status = IXGBE_ERR_LINK_SETUP;
770 1.1 dyoung
771 1.1 dyoung /* Set KX4/KX support according to speed requested */
772 1.1 dyoung else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN ||
773 1.1 dyoung link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
774 1.1 dyoung autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK;
775 1.1 dyoung if (speed & IXGBE_LINK_SPEED_10GB_FULL)
776 1.1 dyoung autoc |= IXGBE_AUTOC_KX4_SUPP;
777 1.1 dyoung if (speed & IXGBE_LINK_SPEED_1GB_FULL)
778 1.1 dyoung autoc |= IXGBE_AUTOC_KX_SUPP;
779 1.1 dyoung if (autoc != curr_autoc)
780 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
781 1.1 dyoung }
782 1.1 dyoung
783 1.1 dyoung if (status == IXGBE_SUCCESS) {
784 1.1 dyoung /*
785 1.1 dyoung * Setup and restart the link based on the new values in
786 1.1 dyoung * ixgbe_hw This will write the AUTOC register based on the new
787 1.1 dyoung * stored values
788 1.1 dyoung */
789 1.1 dyoung status = ixgbe_start_mac_link_82598(hw,
790 1.1 dyoung autoneg_wait_to_complete);
791 1.1 dyoung }
792 1.1 dyoung
793 1.1 dyoung return status;
794 1.1 dyoung }
795 1.1 dyoung
796 1.1 dyoung
797 1.1 dyoung /**
798 1.1 dyoung * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
799 1.1 dyoung * @hw: pointer to hardware structure
800 1.1 dyoung * @speed: new link speed
801 1.1 dyoung * @autoneg: TRUE if autonegotiation enabled
802 1.1 dyoung * @autoneg_wait_to_complete: TRUE if waiting is needed to complete
803 1.1 dyoung *
804 1.1 dyoung * Sets the link speed in the AUTOC register in the MAC and restarts link.
805 1.1 dyoung **/
806 1.1 dyoung static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
807 1.1 dyoung ixgbe_link_speed speed,
808 1.1 dyoung bool autoneg,
809 1.1 dyoung bool autoneg_wait_to_complete)
810 1.1 dyoung {
811 1.1 dyoung s32 status;
812 1.1 dyoung
813 1.1 dyoung DEBUGFUNC("ixgbe_setup_copper_link_82598");
814 1.1 dyoung
815 1.1 dyoung /* Setup the PHY according to input speed */
816 1.1 dyoung status = hw->phy.ops.setup_link_speed(hw, speed, autoneg,
817 1.1 dyoung autoneg_wait_to_complete);
818 1.1 dyoung /* Set up MAC */
819 1.1 dyoung ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
820 1.1 dyoung
821 1.1 dyoung return status;
822 1.1 dyoung }
823 1.1 dyoung
824 1.1 dyoung /**
825 1.1 dyoung * ixgbe_reset_hw_82598 - Performs hardware reset
826 1.1 dyoung * @hw: pointer to hardware structure
827 1.1 dyoung *
828 1.1 dyoung * Resets the hardware by resetting the transmit and receive units, masks and
829 1.1 dyoung * clears all interrupts, performing a PHY reset, and performing a link (MAC)
830 1.1 dyoung * reset.
831 1.1 dyoung **/
832 1.1 dyoung static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw)
833 1.1 dyoung {
834 1.1 dyoung s32 status = IXGBE_SUCCESS;
835 1.1 dyoung s32 phy_status = IXGBE_SUCCESS;
836 1.1 dyoung u32 ctrl;
837 1.1 dyoung u32 gheccr;
838 1.1 dyoung u32 i;
839 1.1 dyoung u32 autoc;
840 1.1 dyoung u8 analog_val;
841 1.1 dyoung
842 1.1 dyoung DEBUGFUNC("ixgbe_reset_hw_82598");
843 1.1 dyoung
844 1.1 dyoung /* Call adapter stop to disable tx/rx and clear interrupts */
845 1.1 dyoung hw->mac.ops.stop_adapter(hw);
846 1.1 dyoung
847 1.1 dyoung /*
848 1.1 dyoung * Power up the Atlas Tx lanes if they are currently powered down.
849 1.1 dyoung * Atlas Tx lanes are powered down for MAC loopback tests, but
850 1.1 dyoung * they are not automatically restored on reset.
851 1.1 dyoung */
852 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val);
853 1.1 dyoung if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) {
854 1.1 dyoung /* Enable Tx Atlas so packets can be transmitted again */
855 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
856 1.1 dyoung &analog_val);
857 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN;
858 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
859 1.1 dyoung analog_val);
860 1.1 dyoung
861 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
862 1.1 dyoung &analog_val);
863 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
864 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
865 1.1 dyoung analog_val);
866 1.1 dyoung
867 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
868 1.1 dyoung &analog_val);
869 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
870 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
871 1.1 dyoung analog_val);
872 1.1 dyoung
873 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
874 1.1 dyoung &analog_val);
875 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
876 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
877 1.1 dyoung analog_val);
878 1.1 dyoung }
879 1.1 dyoung
880 1.1 dyoung /* Reset PHY */
881 1.1 dyoung if (hw->phy.reset_disable == FALSE) {
882 1.1 dyoung /* PHY ops must be identified and initialized prior to reset */
883 1.1 dyoung
884 1.1 dyoung /* Init PHY and function pointers, perform SFP setup */
885 1.1 dyoung phy_status = hw->phy.ops.init(hw);
886 1.1 dyoung if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED)
887 1.1 dyoung goto reset_hw_out;
888 1.1 dyoung else if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT)
889 1.1 dyoung goto no_phy_reset;
890 1.1 dyoung
891 1.1 dyoung hw->phy.ops.reset(hw);
892 1.1 dyoung }
893 1.1 dyoung
894 1.1 dyoung no_phy_reset:
895 1.1 dyoung /*
896 1.1 dyoung * Prevent the PCI-E bus from from hanging by disabling PCI-E master
897 1.1 dyoung * access and verify no pending requests before reset
898 1.1 dyoung */
899 1.1 dyoung ixgbe_disable_pcie_master(hw);
900 1.1 dyoung
901 1.1 dyoung mac_reset_top:
902 1.1 dyoung /*
903 1.1 dyoung * Issue global reset to the MAC. This needs to be a SW reset.
904 1.1 dyoung * If link reset is used, it might reset the MAC when mng is using it
905 1.1 dyoung */
906 1.1 dyoung ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
907 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_CTRL, (ctrl | IXGBE_CTRL_RST));
908 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
909 1.1 dyoung
910 1.1 dyoung /* Poll for reset bit to self-clear indicating reset is complete */
911 1.1 dyoung for (i = 0; i < 10; i++) {
912 1.1 dyoung usec_delay(1);
913 1.1 dyoung ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
914 1.1 dyoung if (!(ctrl & IXGBE_CTRL_RST))
915 1.1 dyoung break;
916 1.1 dyoung }
917 1.1 dyoung if (ctrl & IXGBE_CTRL_RST) {
918 1.1 dyoung status = IXGBE_ERR_RESET_FAILED;
919 1.1 dyoung DEBUGOUT("Reset polling failed to complete.\n");
920 1.1 dyoung }
921 1.1 dyoung
922 1.1 dyoung /*
923 1.1 dyoung * Double resets are required for recovery from certain error
924 1.1 dyoung * conditions. Between resets, it is necessary to stall to allow time
925 1.1 dyoung * for any pending HW events to complete. We use 1usec since that is
926 1.1 dyoung * what is needed for ixgbe_disable_pcie_master(). The second reset
927 1.1 dyoung * then clears out any effects of those events.
928 1.1 dyoung */
929 1.1 dyoung if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
930 1.1 dyoung hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
931 1.1 dyoung usec_delay(1);
932 1.1 dyoung goto mac_reset_top;
933 1.1 dyoung }
934 1.1 dyoung
935 1.1 dyoung msec_delay(50);
936 1.1 dyoung
937 1.1 dyoung gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR);
938 1.1 dyoung gheccr &= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6));
939 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr);
940 1.1 dyoung
941 1.1 dyoung /*
942 1.1 dyoung * Store the original AUTOC value if it has not been
943 1.1 dyoung * stored off yet. Otherwise restore the stored original
944 1.1 dyoung * AUTOC value since the reset operation sets back to deaults.
945 1.1 dyoung */
946 1.1 dyoung autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
947 1.1 dyoung if (hw->mac.orig_link_settings_stored == FALSE) {
948 1.1 dyoung hw->mac.orig_autoc = autoc;
949 1.1 dyoung hw->mac.orig_link_settings_stored = TRUE;
950 1.1 dyoung } else if (autoc != hw->mac.orig_autoc) {
951 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
952 1.1 dyoung }
953 1.1 dyoung
954 1.1 dyoung /* Store the permanent mac address */
955 1.1 dyoung hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
956 1.1 dyoung
957 1.1 dyoung /*
958 1.1 dyoung * Store MAC address from RAR0, clear receive address registers, and
959 1.1 dyoung * clear the multicast table
960 1.1 dyoung */
961 1.1 dyoung hw->mac.ops.init_rx_addrs(hw);
962 1.1 dyoung
963 1.1 dyoung reset_hw_out:
964 1.1 dyoung if (phy_status != IXGBE_SUCCESS)
965 1.1 dyoung status = phy_status;
966 1.1 dyoung
967 1.1 dyoung return status;
968 1.1 dyoung }
969 1.1 dyoung
970 1.1 dyoung /**
971 1.1 dyoung * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
972 1.1 dyoung * @hw: pointer to hardware struct
973 1.1 dyoung * @rar: receive address register index to associate with a VMDq index
974 1.1 dyoung * @vmdq: VMDq set index
975 1.1 dyoung **/
976 1.1 dyoung s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
977 1.1 dyoung {
978 1.1 dyoung u32 rar_high;
979 1.1 dyoung u32 rar_entries = hw->mac.num_rar_entries;
980 1.1 dyoung
981 1.1 dyoung DEBUGFUNC("ixgbe_set_vmdq_82598");
982 1.1 dyoung
983 1.1 dyoung /* Make sure we are using a valid rar index range */
984 1.1 dyoung if (rar >= rar_entries) {
985 1.1 dyoung DEBUGOUT1("RAR index %d is out of range.\n", rar);
986 1.1 dyoung return IXGBE_ERR_INVALID_ARGUMENT;
987 1.1 dyoung }
988 1.1 dyoung
989 1.1 dyoung rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
990 1.1 dyoung rar_high &= ~IXGBE_RAH_VIND_MASK;
991 1.1 dyoung rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK);
992 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
993 1.1 dyoung return IXGBE_SUCCESS;
994 1.1 dyoung }
995 1.1 dyoung
996 1.1 dyoung /**
997 1.1 dyoung * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
998 1.1 dyoung * @hw: pointer to hardware struct
999 1.1 dyoung * @rar: receive address register index to associate with a VMDq index
1000 1.1 dyoung * @vmdq: VMDq clear index (not used in 82598, but elsewhere)
1001 1.1 dyoung **/
1002 1.1 dyoung static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
1003 1.1 dyoung {
1004 1.1 dyoung u32 rar_high;
1005 1.1 dyoung u32 rar_entries = hw->mac.num_rar_entries;
1006 1.1 dyoung
1007 1.1 dyoung UNREFERENCED_PARAMETER(vmdq);
1008 1.1 dyoung
1009 1.1 dyoung /* Make sure we are using a valid rar index range */
1010 1.1 dyoung if (rar >= rar_entries) {
1011 1.1 dyoung DEBUGOUT1("RAR index %d is out of range.\n", rar);
1012 1.1 dyoung return IXGBE_ERR_INVALID_ARGUMENT;
1013 1.1 dyoung }
1014 1.1 dyoung
1015 1.1 dyoung rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
1016 1.1 dyoung if (rar_high & IXGBE_RAH_VIND_MASK) {
1017 1.1 dyoung rar_high &= ~IXGBE_RAH_VIND_MASK;
1018 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
1019 1.1 dyoung }
1020 1.1 dyoung
1021 1.1 dyoung return IXGBE_SUCCESS;
1022 1.1 dyoung }
1023 1.1 dyoung
1024 1.1 dyoung /**
1025 1.1 dyoung * ixgbe_set_vfta_82598 - Set VLAN filter table
1026 1.1 dyoung * @hw: pointer to hardware structure
1027 1.1 dyoung * @vlan: VLAN id to write to VLAN filter
1028 1.1 dyoung * @vind: VMDq output index that maps queue to VLAN id in VFTA
1029 1.1 dyoung * @vlan_on: boolean flag to turn on/off VLAN in VFTA
1030 1.1 dyoung *
1031 1.1 dyoung * Turn on/off specified VLAN in the VLAN filter table.
1032 1.1 dyoung **/
1033 1.1 dyoung s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind,
1034 1.1 dyoung bool vlan_on)
1035 1.1 dyoung {
1036 1.1 dyoung u32 regindex;
1037 1.1 dyoung u32 bitindex;
1038 1.1 dyoung u32 bits;
1039 1.1 dyoung u32 vftabyte;
1040 1.1 dyoung
1041 1.1 dyoung DEBUGFUNC("ixgbe_set_vfta_82598");
1042 1.1 dyoung
1043 1.1 dyoung if (vlan > 4095)
1044 1.1 dyoung return IXGBE_ERR_PARAM;
1045 1.1 dyoung
1046 1.1 dyoung /* Determine 32-bit word position in array */
1047 1.1 dyoung regindex = (vlan >> 5) & 0x7F; /* upper seven bits */
1048 1.1 dyoung
1049 1.1 dyoung /* Determine the location of the (VMD) queue index */
1050 1.1 dyoung vftabyte = ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */
1051 1.1 dyoung bitindex = (vlan & 0x7) << 2; /* lower 3 bits indicate nibble */
1052 1.1 dyoung
1053 1.1 dyoung /* Set the nibble for VMD queue index */
1054 1.1 dyoung bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex));
1055 1.1 dyoung bits &= (~(0x0F << bitindex));
1056 1.1 dyoung bits |= (vind << bitindex);
1057 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits);
1058 1.1 dyoung
1059 1.1 dyoung /* Determine the location of the bit for this VLAN id */
1060 1.1 dyoung bitindex = vlan & 0x1F; /* lower five bits */
1061 1.1 dyoung
1062 1.1 dyoung bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
1063 1.1 dyoung if (vlan_on)
1064 1.1 dyoung /* Turn on this VLAN id */
1065 1.1 dyoung bits |= (1 << bitindex);
1066 1.1 dyoung else
1067 1.1 dyoung /* Turn off this VLAN id */
1068 1.1 dyoung bits &= ~(1 << bitindex);
1069 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits);
1070 1.1 dyoung
1071 1.1 dyoung return IXGBE_SUCCESS;
1072 1.1 dyoung }
1073 1.1 dyoung
1074 1.1 dyoung /**
1075 1.1 dyoung * ixgbe_clear_vfta_82598 - Clear VLAN filter table
1076 1.1 dyoung * @hw: pointer to hardware structure
1077 1.1 dyoung *
1078 1.1 dyoung * Clears the VLAN filer table, and the VMDq index associated with the filter
1079 1.1 dyoung **/
1080 1.1 dyoung static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw)
1081 1.1 dyoung {
1082 1.1 dyoung u32 offset;
1083 1.1 dyoung u32 vlanbyte;
1084 1.1 dyoung
1085 1.1 dyoung DEBUGFUNC("ixgbe_clear_vfta_82598");
1086 1.1 dyoung
1087 1.1 dyoung for (offset = 0; offset < hw->mac.vft_size; offset++)
1088 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
1089 1.1 dyoung
1090 1.1 dyoung for (vlanbyte = 0; vlanbyte < 4; vlanbyte++)
1091 1.1 dyoung for (offset = 0; offset < hw->mac.vft_size; offset++)
1092 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset),
1093 1.1 dyoung 0);
1094 1.1 dyoung
1095 1.1 dyoung return IXGBE_SUCCESS;
1096 1.1 dyoung }
1097 1.1 dyoung
1098 1.1 dyoung /**
1099 1.1 dyoung * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
1100 1.1 dyoung * @hw: pointer to hardware structure
1101 1.1 dyoung * @reg: analog register to read
1102 1.1 dyoung * @val: read value
1103 1.1 dyoung *
1104 1.1 dyoung * Performs read operation to Atlas analog register specified.
1105 1.1 dyoung **/
1106 1.1 dyoung s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val)
1107 1.1 dyoung {
1108 1.1 dyoung u32 atlas_ctl;
1109 1.1 dyoung
1110 1.1 dyoung DEBUGFUNC("ixgbe_read_analog_reg8_82598");
1111 1.1 dyoung
1112 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL,
1113 1.1 dyoung IXGBE_ATLASCTL_WRITE_CMD | (reg << 8));
1114 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1115 1.1 dyoung usec_delay(10);
1116 1.1 dyoung atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
1117 1.1 dyoung *val = (u8)atlas_ctl;
1118 1.1 dyoung
1119 1.1 dyoung return IXGBE_SUCCESS;
1120 1.1 dyoung }
1121 1.1 dyoung
1122 1.1 dyoung /**
1123 1.1 dyoung * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
1124 1.1 dyoung * @hw: pointer to hardware structure
1125 1.1 dyoung * @reg: atlas register to write
1126 1.1 dyoung * @val: value to write
1127 1.1 dyoung *
1128 1.1 dyoung * Performs write operation to Atlas analog register specified.
1129 1.1 dyoung **/
1130 1.1 dyoung s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val)
1131 1.1 dyoung {
1132 1.1 dyoung u32 atlas_ctl;
1133 1.1 dyoung
1134 1.1 dyoung DEBUGFUNC("ixgbe_write_analog_reg8_82598");
1135 1.1 dyoung
1136 1.1 dyoung atlas_ctl = (reg << 8) | val;
1137 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl);
1138 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1139 1.1 dyoung usec_delay(10);
1140 1.1 dyoung
1141 1.1 dyoung return IXGBE_SUCCESS;
1142 1.1 dyoung }
1143 1.1 dyoung
1144 1.1 dyoung /**
1145 1.1 dyoung * ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface.
1146 1.1 dyoung * @hw: pointer to hardware structure
1147 1.1 dyoung * @byte_offset: EEPROM byte offset to read
1148 1.1 dyoung * @eeprom_data: value read
1149 1.1 dyoung *
1150 1.1 dyoung * Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
1151 1.1 dyoung **/
1152 1.1 dyoung s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
1153 1.1 dyoung u8 *eeprom_data)
1154 1.1 dyoung {
1155 1.1 dyoung s32 status = IXGBE_SUCCESS;
1156 1.1 dyoung u16 sfp_addr = 0;
1157 1.1 dyoung u16 sfp_data = 0;
1158 1.1 dyoung u16 sfp_stat = 0;
1159 1.1 dyoung u32 i;
1160 1.1 dyoung
1161 1.1 dyoung DEBUGFUNC("ixgbe_read_i2c_eeprom_82598");
1162 1.1 dyoung
1163 1.1 dyoung if (hw->phy.type == ixgbe_phy_nl) {
1164 1.1 dyoung /*
1165 1.1 dyoung * NetLogic phy SDA/SCL registers are at addresses 0xC30A to
1166 1.1 dyoung * 0xC30D. These registers are used to talk to the SFP+
1167 1.1 dyoung * module's EEPROM through the SDA/SCL (I2C) interface.
1168 1.1 dyoung */
1169 1.1 dyoung sfp_addr = (IXGBE_I2C_EEPROM_DEV_ADDR << 8) + byte_offset;
1170 1.1 dyoung sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK);
1171 1.1 dyoung hw->phy.ops.write_reg(hw,
1172 1.1 dyoung IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR,
1173 1.1 dyoung IXGBE_MDIO_PMA_PMD_DEV_TYPE,
1174 1.1 dyoung sfp_addr);
1175 1.1 dyoung
1176 1.1 dyoung /* Poll status */
1177 1.1 dyoung for (i = 0; i < 100; i++) {
1178 1.1 dyoung hw->phy.ops.read_reg(hw,
1179 1.1 dyoung IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT,
1180 1.1 dyoung IXGBE_MDIO_PMA_PMD_DEV_TYPE,
1181 1.1 dyoung &sfp_stat);
1182 1.1 dyoung sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK;
1183 1.1 dyoung if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS)
1184 1.1 dyoung break;
1185 1.1 dyoung msec_delay(10);
1186 1.1 dyoung }
1187 1.1 dyoung
1188 1.1 dyoung if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) {
1189 1.1 dyoung DEBUGOUT("EEPROM read did not pass.\n");
1190 1.1 dyoung status = IXGBE_ERR_SFP_NOT_PRESENT;
1191 1.1 dyoung goto out;
1192 1.1 dyoung }
1193 1.1 dyoung
1194 1.1 dyoung /* Read data */
1195 1.1 dyoung hw->phy.ops.read_reg(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA,
1196 1.1 dyoung IXGBE_MDIO_PMA_PMD_DEV_TYPE, &sfp_data);
1197 1.1 dyoung
1198 1.1 dyoung *eeprom_data = (u8)(sfp_data >> 8);
1199 1.1 dyoung } else {
1200 1.1 dyoung status = IXGBE_ERR_PHY;
1201 1.1 dyoung goto out;
1202 1.1 dyoung }
1203 1.1 dyoung
1204 1.1 dyoung out:
1205 1.1 dyoung return status;
1206 1.1 dyoung }
1207 1.1 dyoung
1208 1.1 dyoung /**
1209 1.1 dyoung * ixgbe_get_supported_physical_layer_82598 - Returns physical layer type
1210 1.1 dyoung * @hw: pointer to hardware structure
1211 1.1 dyoung *
1212 1.1 dyoung * Determines physical layer capabilities of the current configuration.
1213 1.1 dyoung **/
1214 1.1 dyoung u32 ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw *hw)
1215 1.1 dyoung {
1216 1.1 dyoung u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1217 1.1 dyoung u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1218 1.1 dyoung u32 pma_pmd_10g = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1219 1.1 dyoung u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1220 1.1 dyoung u16 ext_ability = 0;
1221 1.1 dyoung
1222 1.1 dyoung DEBUGFUNC("ixgbe_get_supported_physical_layer_82598");
1223 1.1 dyoung
1224 1.1 dyoung hw->phy.ops.identify(hw);
1225 1.1 dyoung
1226 1.1 dyoung /* Copper PHY must be checked before AUTOC LMS to determine correct
1227 1.1 dyoung * physical layer because 10GBase-T PHYs use LMS = KX4/KX */
1228 1.1 dyoung switch (hw->phy.type) {
1229 1.1 dyoung case ixgbe_phy_tn:
1230 1.1 dyoung case ixgbe_phy_aq:
1231 1.1 dyoung case ixgbe_phy_cu_unknown:
1232 1.1 dyoung hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
1233 1.1 dyoung IXGBE_MDIO_PMA_PMD_DEV_TYPE, &ext_ability);
1234 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
1235 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
1236 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
1237 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
1238 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_100BASETX_ABILITY)
1239 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1240 1.1 dyoung goto out;
1241 1.1 dyoung default:
1242 1.1 dyoung break;
1243 1.1 dyoung }
1244 1.1 dyoung
1245 1.1 dyoung switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1246 1.1 dyoung case IXGBE_AUTOC_LMS_1G_AN:
1247 1.1 dyoung case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1248 1.1 dyoung if (pma_pmd_1g == IXGBE_AUTOC_1G_KX)
1249 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1250 1.1 dyoung else
1251 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_BX;
1252 1.1 dyoung break;
1253 1.1 dyoung case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1254 1.1 dyoung if (pma_pmd_10g == IXGBE_AUTOC_10G_CX4)
1255 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1256 1.1 dyoung else if (pma_pmd_10g == IXGBE_AUTOC_10G_KX4)
1257 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1258 1.1 dyoung else /* XAUI */
1259 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1260 1.1 dyoung break;
1261 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN:
1262 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
1263 1.1 dyoung if (autoc & IXGBE_AUTOC_KX_SUPP)
1264 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1265 1.1 dyoung if (autoc & IXGBE_AUTOC_KX4_SUPP)
1266 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1267 1.1 dyoung break;
1268 1.1 dyoung default:
1269 1.1 dyoung break;
1270 1.1 dyoung }
1271 1.1 dyoung
1272 1.1 dyoung if (hw->phy.type == ixgbe_phy_nl) {
1273 1.1 dyoung hw->phy.ops.identify_sfp(hw);
1274 1.1 dyoung
1275 1.1 dyoung switch (hw->phy.sfp_type) {
1276 1.1 dyoung case ixgbe_sfp_type_da_cu:
1277 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1278 1.1 dyoung break;
1279 1.1 dyoung case ixgbe_sfp_type_sr:
1280 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1281 1.1 dyoung break;
1282 1.1 dyoung case ixgbe_sfp_type_lr:
1283 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1284 1.1 dyoung break;
1285 1.1 dyoung default:
1286 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1287 1.1 dyoung break;
1288 1.1 dyoung }
1289 1.1 dyoung }
1290 1.1 dyoung
1291 1.1 dyoung switch (hw->device_id) {
1292 1.1 dyoung case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
1293 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1294 1.1 dyoung break;
1295 1.1 dyoung case IXGBE_DEV_ID_82598AF_DUAL_PORT:
1296 1.1 dyoung case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
1297 1.1 dyoung case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
1298 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1299 1.1 dyoung break;
1300 1.1 dyoung case IXGBE_DEV_ID_82598EB_XF_LR:
1301 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1302 1.1 dyoung break;
1303 1.1 dyoung default:
1304 1.1 dyoung break;
1305 1.1 dyoung }
1306 1.1 dyoung
1307 1.1 dyoung out:
1308 1.1 dyoung return physical_layer;
1309 1.1 dyoung }
1310 1.1 dyoung
1311 1.1 dyoung /**
1312 1.1 dyoung * ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple
1313 1.1 dyoung * port devices.
1314 1.1 dyoung * @hw: pointer to the HW structure
1315 1.1 dyoung *
1316 1.1 dyoung * Calls common function and corrects issue with some single port devices
1317 1.1 dyoung * that enable LAN1 but not LAN0.
1318 1.1 dyoung **/
1319 1.1 dyoung void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw)
1320 1.1 dyoung {
1321 1.1 dyoung struct ixgbe_bus_info *bus = &hw->bus;
1322 1.1 dyoung u16 pci_gen = 0;
1323 1.1 dyoung u16 pci_ctrl2 = 0;
1324 1.1 dyoung
1325 1.1 dyoung DEBUGFUNC("ixgbe_set_lan_id_multi_port_pcie_82598");
1326 1.1 dyoung
1327 1.1 dyoung ixgbe_set_lan_id_multi_port_pcie(hw);
1328 1.1 dyoung
1329 1.1 dyoung /* check if LAN0 is disabled */
1330 1.1 dyoung hw->eeprom.ops.read(hw, IXGBE_PCIE_GENERAL_PTR, &pci_gen);
1331 1.1 dyoung if ((pci_gen != 0) && (pci_gen != 0xFFFF)) {
1332 1.1 dyoung
1333 1.1 dyoung hw->eeprom.ops.read(hw, pci_gen + IXGBE_PCIE_CTRL2, &pci_ctrl2);
1334 1.1 dyoung
1335 1.1 dyoung /* if LAN0 is completely disabled force function to 0 */
1336 1.1 dyoung if ((pci_ctrl2 & IXGBE_PCIE_CTRL2_LAN_DISABLE) &&
1337 1.1 dyoung !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DISABLE_SELECT) &&
1338 1.1 dyoung !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DUMMY_ENABLE)) {
1339 1.1 dyoung
1340 1.1 dyoung bus->func = 0;
1341 1.1 dyoung }
1342 1.1 dyoung }
1343 1.1 dyoung }
1344 1.1 dyoung
1345 1.1 dyoung /**
1346 1.1 dyoung * ixgbe_enable_relaxed_ordering_82598 - enable relaxed ordering
1347 1.1 dyoung * @hw: pointer to hardware structure
1348 1.1 dyoung *
1349 1.1 dyoung **/
1350 1.1 dyoung void ixgbe_enable_relaxed_ordering_82598(struct ixgbe_hw *hw)
1351 1.1 dyoung {
1352 1.1 dyoung u32 regval;
1353 1.1 dyoung u32 i;
1354 1.1 dyoung
1355 1.1 dyoung DEBUGFUNC("ixgbe_enable_relaxed_ordering_82598");
1356 1.1 dyoung
1357 1.1 dyoung /* Enable relaxed ordering */
1358 1.1 dyoung for (i = 0; ((i < hw->mac.max_tx_queues) &&
1359 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
1360 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
1361 1.1 dyoung regval |= IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
1362 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
1363 1.1 dyoung }
1364 1.1 dyoung
1365 1.1 dyoung for (i = 0; ((i < hw->mac.max_rx_queues) &&
1366 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
1367 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
1368 1.1 dyoung regval |= (IXGBE_DCA_RXCTRL_DESC_WRO_EN |
1369 1.1 dyoung IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
1370 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
1371 1.1 dyoung }
1372 1.1 dyoung
1373 1.1 dyoung }
1374