ixgbe_82598.c revision 1.3 1 1.1 dyoung /******************************************************************************
2 1.1 dyoung
3 1.2 msaitoh Copyright (c) 2001-2012, Intel Corporation
4 1.1 dyoung All rights reserved.
5 1.1 dyoung
6 1.1 dyoung Redistribution and use in source and binary forms, with or without
7 1.1 dyoung modification, are permitted provided that the following conditions are met:
8 1.1 dyoung
9 1.1 dyoung 1. Redistributions of source code must retain the above copyright notice,
10 1.1 dyoung this list of conditions and the following disclaimer.
11 1.1 dyoung
12 1.1 dyoung 2. Redistributions in binary form must reproduce the above copyright
13 1.1 dyoung notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung documentation and/or other materials provided with the distribution.
15 1.1 dyoung
16 1.1 dyoung 3. Neither the name of the Intel Corporation nor the names of its
17 1.1 dyoung contributors may be used to endorse or promote products derived from
18 1.1 dyoung this software without specific prior written permission.
19 1.1 dyoung
20 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.1 dyoung AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 dyoung IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 dyoung ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.1 dyoung LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung
32 1.1 dyoung ******************************************************************************/
33 1.3 msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_82598.c 238149 2012-07-05 20:51:44Z jfv $*/
34 1.2 msaitoh /*$NetBSD: ixgbe_82598.c,v 1.3 2015/04/02 09:26:55 msaitoh Exp $*/
35 1.1 dyoung
36 1.1 dyoung #include "ixgbe_type.h"
37 1.2 msaitoh #include "ixgbe_82598.h"
38 1.1 dyoung #include "ixgbe_api.h"
39 1.1 dyoung #include "ixgbe_common.h"
40 1.1 dyoung #include "ixgbe_phy.h"
41 1.1 dyoung
42 1.1 dyoung static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
43 1.2 msaitoh ixgbe_link_speed *speed,
44 1.2 msaitoh bool *autoneg);
45 1.1 dyoung static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw);
46 1.1 dyoung static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
47 1.2 msaitoh bool autoneg_wait_to_complete);
48 1.1 dyoung static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
49 1.2 msaitoh ixgbe_link_speed *speed, bool *link_up,
50 1.2 msaitoh bool link_up_wait_to_complete);
51 1.1 dyoung static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
52 1.2 msaitoh ixgbe_link_speed speed,
53 1.2 msaitoh bool autoneg,
54 1.2 msaitoh bool autoneg_wait_to_complete);
55 1.1 dyoung static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
56 1.2 msaitoh ixgbe_link_speed speed,
57 1.2 msaitoh bool autoneg,
58 1.2 msaitoh bool autoneg_wait_to_complete);
59 1.1 dyoung static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw);
60 1.1 dyoung static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
61 1.1 dyoung static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw);
62 1.2 msaitoh static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb,
63 1.2 msaitoh u32 headroom, int strategy);
64 1.1 dyoung
65 1.1 dyoung /**
66 1.1 dyoung * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
67 1.1 dyoung * @hw: pointer to the HW structure
68 1.1 dyoung *
69 1.1 dyoung * The defaults for 82598 should be in the range of 50us to 50ms,
70 1.1 dyoung * however the hardware default for these parts is 500us to 1ms which is less
71 1.1 dyoung * than the 10ms recommended by the pci-e spec. To address this we need to
72 1.1 dyoung * increase the value to either 10ms to 250ms for capability version 1 config,
73 1.1 dyoung * or 16ms to 55ms for version 2.
74 1.1 dyoung **/
75 1.1 dyoung void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw)
76 1.1 dyoung {
77 1.1 dyoung u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR);
78 1.1 dyoung u16 pcie_devctl2;
79 1.1 dyoung
80 1.1 dyoung /* only take action if timeout value is defaulted to 0 */
81 1.1 dyoung if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK)
82 1.1 dyoung goto out;
83 1.1 dyoung
84 1.1 dyoung /*
85 1.1 dyoung * if capababilities version is type 1 we can write the
86 1.1 dyoung * timeout of 10ms to 250ms through the GCR register
87 1.1 dyoung */
88 1.1 dyoung if (!(gcr & IXGBE_GCR_CAP_VER2)) {
89 1.1 dyoung gcr |= IXGBE_GCR_CMPL_TMOUT_10ms;
90 1.1 dyoung goto out;
91 1.1 dyoung }
92 1.1 dyoung
93 1.1 dyoung /*
94 1.1 dyoung * for version 2 capabilities we need to write the config space
95 1.1 dyoung * directly in order to set the completion timeout value for
96 1.1 dyoung * 16ms to 55ms
97 1.1 dyoung */
98 1.1 dyoung pcie_devctl2 = IXGBE_READ_PCIE_WORD(hw, IXGBE_PCI_DEVICE_CONTROL2);
99 1.1 dyoung pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms;
100 1.1 dyoung IXGBE_WRITE_PCIE_WORD(hw, IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2);
101 1.1 dyoung out:
102 1.1 dyoung /* disable completion timeout resend */
103 1.1 dyoung gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND;
104 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr);
105 1.1 dyoung }
106 1.1 dyoung
107 1.1 dyoung /**
108 1.1 dyoung * ixgbe_init_ops_82598 - Inits func ptrs and MAC type
109 1.1 dyoung * @hw: pointer to hardware structure
110 1.1 dyoung *
111 1.1 dyoung * Initialize the function pointers and assign the MAC type for 82598.
112 1.1 dyoung * Does not touch the hardware.
113 1.1 dyoung **/
114 1.1 dyoung s32 ixgbe_init_ops_82598(struct ixgbe_hw *hw)
115 1.1 dyoung {
116 1.1 dyoung struct ixgbe_mac_info *mac = &hw->mac;
117 1.1 dyoung struct ixgbe_phy_info *phy = &hw->phy;
118 1.1 dyoung s32 ret_val;
119 1.1 dyoung
120 1.1 dyoung DEBUGFUNC("ixgbe_init_ops_82598");
121 1.1 dyoung
122 1.1 dyoung ret_val = ixgbe_init_phy_ops_generic(hw);
123 1.1 dyoung ret_val = ixgbe_init_ops_generic(hw);
124 1.1 dyoung
125 1.1 dyoung /* PHY */
126 1.1 dyoung phy->ops.init = &ixgbe_init_phy_ops_82598;
127 1.1 dyoung
128 1.1 dyoung /* MAC */
129 1.1 dyoung mac->ops.start_hw = &ixgbe_start_hw_82598;
130 1.1 dyoung mac->ops.enable_relaxed_ordering = &ixgbe_enable_relaxed_ordering_82598;
131 1.1 dyoung mac->ops.reset_hw = &ixgbe_reset_hw_82598;
132 1.1 dyoung mac->ops.get_media_type = &ixgbe_get_media_type_82598;
133 1.1 dyoung mac->ops.get_supported_physical_layer =
134 1.2 msaitoh &ixgbe_get_supported_physical_layer_82598;
135 1.1 dyoung mac->ops.read_analog_reg8 = &ixgbe_read_analog_reg8_82598;
136 1.1 dyoung mac->ops.write_analog_reg8 = &ixgbe_write_analog_reg8_82598;
137 1.1 dyoung mac->ops.set_lan_id = &ixgbe_set_lan_id_multi_port_pcie_82598;
138 1.1 dyoung
139 1.1 dyoung /* RAR, Multicast, VLAN */
140 1.1 dyoung mac->ops.set_vmdq = &ixgbe_set_vmdq_82598;
141 1.1 dyoung mac->ops.clear_vmdq = &ixgbe_clear_vmdq_82598;
142 1.1 dyoung mac->ops.set_vfta = &ixgbe_set_vfta_82598;
143 1.2 msaitoh mac->ops.set_vlvf = NULL;
144 1.1 dyoung mac->ops.clear_vfta = &ixgbe_clear_vfta_82598;
145 1.1 dyoung
146 1.1 dyoung /* Flow Control */
147 1.1 dyoung mac->ops.fc_enable = &ixgbe_fc_enable_82598;
148 1.1 dyoung
149 1.2 msaitoh mac->mcft_size = 128;
150 1.2 msaitoh mac->vft_size = 128;
151 1.2 msaitoh mac->num_rar_entries = 16;
152 1.2 msaitoh mac->rx_pb_size = 512;
153 1.2 msaitoh mac->max_tx_queues = 32;
154 1.2 msaitoh mac->max_rx_queues = 64;
155 1.3 msaitoh mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
156 1.1 dyoung
157 1.1 dyoung /* SFP+ Module */
158 1.1 dyoung phy->ops.read_i2c_eeprom = &ixgbe_read_i2c_eeprom_82598;
159 1.1 dyoung
160 1.1 dyoung /* Link */
161 1.1 dyoung mac->ops.check_link = &ixgbe_check_mac_link_82598;
162 1.1 dyoung mac->ops.setup_link = &ixgbe_setup_mac_link_82598;
163 1.1 dyoung mac->ops.flap_tx_laser = NULL;
164 1.2 msaitoh mac->ops.get_link_capabilities = &ixgbe_get_link_capabilities_82598;
165 1.2 msaitoh mac->ops.setup_rxpba = &ixgbe_set_rxpba_82598;
166 1.2 msaitoh
167 1.2 msaitoh /* Manageability interface */
168 1.2 msaitoh mac->ops.set_fw_drv_ver = NULL;
169 1.1 dyoung
170 1.1 dyoung return ret_val;
171 1.1 dyoung }
172 1.1 dyoung
173 1.1 dyoung /**
174 1.1 dyoung * ixgbe_init_phy_ops_82598 - PHY/SFP specific init
175 1.1 dyoung * @hw: pointer to hardware structure
176 1.1 dyoung *
177 1.1 dyoung * Initialize any function pointers that were not able to be
178 1.1 dyoung * set during init_shared_code because the PHY/SFP type was
179 1.1 dyoung * not known. Perform the SFP init if necessary.
180 1.1 dyoung *
181 1.1 dyoung **/
182 1.1 dyoung s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw)
183 1.1 dyoung {
184 1.1 dyoung struct ixgbe_mac_info *mac = &hw->mac;
185 1.1 dyoung struct ixgbe_phy_info *phy = &hw->phy;
186 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
187 1.1 dyoung u16 list_offset, data_offset;
188 1.1 dyoung
189 1.1 dyoung DEBUGFUNC("ixgbe_init_phy_ops_82598");
190 1.1 dyoung
191 1.1 dyoung /* Identify the PHY */
192 1.1 dyoung phy->ops.identify(hw);
193 1.1 dyoung
194 1.1 dyoung /* Overwrite the link function pointers if copper PHY */
195 1.1 dyoung if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
196 1.1 dyoung mac->ops.setup_link = &ixgbe_setup_copper_link_82598;
197 1.1 dyoung mac->ops.get_link_capabilities =
198 1.2 msaitoh &ixgbe_get_copper_link_capabilities_generic;
199 1.1 dyoung }
200 1.1 dyoung
201 1.1 dyoung switch (hw->phy.type) {
202 1.1 dyoung case ixgbe_phy_tn:
203 1.1 dyoung phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
204 1.1 dyoung phy->ops.check_link = &ixgbe_check_phy_link_tnx;
205 1.1 dyoung phy->ops.get_firmware_version =
206 1.2 msaitoh &ixgbe_get_phy_firmware_version_tnx;
207 1.1 dyoung break;
208 1.1 dyoung case ixgbe_phy_nl:
209 1.1 dyoung phy->ops.reset = &ixgbe_reset_phy_nl;
210 1.1 dyoung
211 1.1 dyoung /* Call SFP+ identify routine to get the SFP+ module type */
212 1.1 dyoung ret_val = phy->ops.identify_sfp(hw);
213 1.1 dyoung if (ret_val != IXGBE_SUCCESS)
214 1.1 dyoung goto out;
215 1.1 dyoung else if (hw->phy.sfp_type == ixgbe_sfp_type_unknown) {
216 1.1 dyoung ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
217 1.1 dyoung goto out;
218 1.1 dyoung }
219 1.1 dyoung
220 1.1 dyoung /* Check to see if SFP+ module is supported */
221 1.1 dyoung ret_val = ixgbe_get_sfp_init_sequence_offsets(hw,
222 1.2 msaitoh &list_offset,
223 1.2 msaitoh &data_offset);
224 1.1 dyoung if (ret_val != IXGBE_SUCCESS) {
225 1.1 dyoung ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
226 1.1 dyoung goto out;
227 1.1 dyoung }
228 1.1 dyoung break;
229 1.1 dyoung default:
230 1.1 dyoung break;
231 1.1 dyoung }
232 1.1 dyoung
233 1.1 dyoung out:
234 1.1 dyoung return ret_val;
235 1.1 dyoung }
236 1.1 dyoung
237 1.1 dyoung /**
238 1.1 dyoung * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
239 1.1 dyoung * @hw: pointer to hardware structure
240 1.1 dyoung *
241 1.1 dyoung * Starts the hardware using the generic start_hw function.
242 1.1 dyoung * Disables relaxed ordering Then set pcie completion timeout
243 1.1 dyoung *
244 1.1 dyoung **/
245 1.1 dyoung s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw)
246 1.1 dyoung {
247 1.1 dyoung u32 regval;
248 1.1 dyoung u32 i;
249 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
250 1.1 dyoung
251 1.1 dyoung DEBUGFUNC("ixgbe_start_hw_82598");
252 1.1 dyoung
253 1.1 dyoung ret_val = ixgbe_start_hw_generic(hw);
254 1.1 dyoung
255 1.1 dyoung /* Disable relaxed ordering */
256 1.1 dyoung for (i = 0; ((i < hw->mac.max_tx_queues) &&
257 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
258 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
259 1.3 msaitoh regval &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN;
260 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
261 1.1 dyoung }
262 1.1 dyoung
263 1.1 dyoung for (i = 0; ((i < hw->mac.max_rx_queues) &&
264 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
265 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
266 1.3 msaitoh regval &= ~(IXGBE_DCA_RXCTRL_DATA_WRO_EN |
267 1.3 msaitoh IXGBE_DCA_RXCTRL_HEAD_WRO_EN);
268 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
269 1.1 dyoung }
270 1.1 dyoung
271 1.1 dyoung /* set the completion timeout for interface */
272 1.1 dyoung if (ret_val == IXGBE_SUCCESS)
273 1.1 dyoung ixgbe_set_pcie_completion_timeout(hw);
274 1.1 dyoung
275 1.1 dyoung return ret_val;
276 1.1 dyoung }
277 1.1 dyoung
278 1.1 dyoung /**
279 1.1 dyoung * ixgbe_get_link_capabilities_82598 - Determines link capabilities
280 1.1 dyoung * @hw: pointer to hardware structure
281 1.1 dyoung * @speed: pointer to link speed
282 1.1 dyoung * @autoneg: boolean auto-negotiation value
283 1.1 dyoung *
284 1.1 dyoung * Determines the link capabilities by reading the AUTOC register.
285 1.1 dyoung **/
286 1.1 dyoung static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
287 1.2 msaitoh ixgbe_link_speed *speed,
288 1.2 msaitoh bool *autoneg)
289 1.1 dyoung {
290 1.1 dyoung s32 status = IXGBE_SUCCESS;
291 1.1 dyoung u32 autoc = 0;
292 1.1 dyoung
293 1.1 dyoung DEBUGFUNC("ixgbe_get_link_capabilities_82598");
294 1.1 dyoung
295 1.1 dyoung /*
296 1.1 dyoung * Determine link capabilities based on the stored value of AUTOC,
297 1.1 dyoung * which represents EEPROM defaults. If AUTOC value has not been
298 1.1 dyoung * stored, use the current register value.
299 1.1 dyoung */
300 1.1 dyoung if (hw->mac.orig_link_settings_stored)
301 1.1 dyoung autoc = hw->mac.orig_autoc;
302 1.1 dyoung else
303 1.1 dyoung autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
304 1.1 dyoung
305 1.1 dyoung switch (autoc & IXGBE_AUTOC_LMS_MASK) {
306 1.1 dyoung case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
307 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
308 1.1 dyoung *autoneg = FALSE;
309 1.1 dyoung break;
310 1.1 dyoung
311 1.1 dyoung case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
312 1.1 dyoung *speed = IXGBE_LINK_SPEED_10GB_FULL;
313 1.1 dyoung *autoneg = FALSE;
314 1.1 dyoung break;
315 1.1 dyoung
316 1.1 dyoung case IXGBE_AUTOC_LMS_1G_AN:
317 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
318 1.1 dyoung *autoneg = TRUE;
319 1.1 dyoung break;
320 1.1 dyoung
321 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN:
322 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
323 1.1 dyoung *speed = IXGBE_LINK_SPEED_UNKNOWN;
324 1.1 dyoung if (autoc & IXGBE_AUTOC_KX4_SUPP)
325 1.1 dyoung *speed |= IXGBE_LINK_SPEED_10GB_FULL;
326 1.1 dyoung if (autoc & IXGBE_AUTOC_KX_SUPP)
327 1.1 dyoung *speed |= IXGBE_LINK_SPEED_1GB_FULL;
328 1.1 dyoung *autoneg = TRUE;
329 1.1 dyoung break;
330 1.1 dyoung
331 1.1 dyoung default:
332 1.1 dyoung status = IXGBE_ERR_LINK_SETUP;
333 1.1 dyoung break;
334 1.1 dyoung }
335 1.1 dyoung
336 1.1 dyoung return status;
337 1.1 dyoung }
338 1.1 dyoung
339 1.1 dyoung /**
340 1.1 dyoung * ixgbe_get_media_type_82598 - Determines media type
341 1.1 dyoung * @hw: pointer to hardware structure
342 1.1 dyoung *
343 1.1 dyoung * Returns the media type (fiber, copper, backplane)
344 1.1 dyoung **/
345 1.1 dyoung static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw)
346 1.1 dyoung {
347 1.1 dyoung enum ixgbe_media_type media_type;
348 1.1 dyoung
349 1.1 dyoung DEBUGFUNC("ixgbe_get_media_type_82598");
350 1.1 dyoung
351 1.1 dyoung /* Detect if there is a copper PHY attached. */
352 1.1 dyoung switch (hw->phy.type) {
353 1.1 dyoung case ixgbe_phy_cu_unknown:
354 1.1 dyoung case ixgbe_phy_tn:
355 1.1 dyoung media_type = ixgbe_media_type_copper;
356 1.1 dyoung goto out;
357 1.1 dyoung default:
358 1.1 dyoung break;
359 1.1 dyoung }
360 1.1 dyoung
361 1.1 dyoung /* Media type for I82598 is based on device ID */
362 1.1 dyoung switch (hw->device_id) {
363 1.1 dyoung case IXGBE_DEV_ID_82598:
364 1.1 dyoung case IXGBE_DEV_ID_82598_BX:
365 1.1 dyoung /* Default device ID is mezzanine card KX/KX4 */
366 1.1 dyoung media_type = ixgbe_media_type_backplane;
367 1.1 dyoung break;
368 1.1 dyoung case IXGBE_DEV_ID_82598AF_DUAL_PORT:
369 1.1 dyoung case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
370 1.1 dyoung case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
371 1.1 dyoung case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
372 1.1 dyoung case IXGBE_DEV_ID_82598EB_XF_LR:
373 1.1 dyoung case IXGBE_DEV_ID_82598EB_SFP_LOM:
374 1.1 dyoung media_type = ixgbe_media_type_fiber;
375 1.1 dyoung break;
376 1.1 dyoung case IXGBE_DEV_ID_82598EB_CX4:
377 1.1 dyoung case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
378 1.1 dyoung media_type = ixgbe_media_type_cx4;
379 1.1 dyoung break;
380 1.1 dyoung case IXGBE_DEV_ID_82598AT:
381 1.1 dyoung case IXGBE_DEV_ID_82598AT2:
382 1.1 dyoung media_type = ixgbe_media_type_copper;
383 1.1 dyoung break;
384 1.1 dyoung default:
385 1.1 dyoung media_type = ixgbe_media_type_unknown;
386 1.1 dyoung break;
387 1.1 dyoung }
388 1.1 dyoung out:
389 1.1 dyoung return media_type;
390 1.1 dyoung }
391 1.1 dyoung
392 1.1 dyoung /**
393 1.1 dyoung * ixgbe_fc_enable_82598 - Enable flow control
394 1.1 dyoung * @hw: pointer to hardware structure
395 1.1 dyoung *
396 1.1 dyoung * Enable flow control according to the current settings.
397 1.1 dyoung **/
398 1.3 msaitoh s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw)
399 1.1 dyoung {
400 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
401 1.1 dyoung u32 fctrl_reg;
402 1.1 dyoung u32 rmcs_reg;
403 1.1 dyoung u32 reg;
404 1.3 msaitoh u32 fcrtl, fcrth;
405 1.1 dyoung u32 link_speed = 0;
406 1.3 msaitoh int i;
407 1.1 dyoung bool link_up;
408 1.1 dyoung
409 1.1 dyoung DEBUGFUNC("ixgbe_fc_enable_82598");
410 1.1 dyoung
411 1.3 msaitoh /* Validate the water mark configuration */
412 1.3 msaitoh if (!hw->fc.pause_time) {
413 1.3 msaitoh ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
414 1.3 msaitoh goto out;
415 1.3 msaitoh }
416 1.3 msaitoh
417 1.3 msaitoh /* Low water mark of zero causes XOFF floods */
418 1.3 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
419 1.3 msaitoh if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
420 1.3 msaitoh hw->fc.high_water[i]) {
421 1.3 msaitoh if (!hw->fc.low_water[i] ||
422 1.3 msaitoh hw->fc.low_water[i] >= hw->fc.high_water[i]) {
423 1.3 msaitoh DEBUGOUT("Invalid water mark configuration\n");
424 1.3 msaitoh ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
425 1.3 msaitoh goto out;
426 1.3 msaitoh }
427 1.3 msaitoh }
428 1.3 msaitoh }
429 1.3 msaitoh
430 1.1 dyoung /*
431 1.1 dyoung * On 82598 having Rx FC on causes resets while doing 1G
432 1.1 dyoung * so if it's on turn it off once we know link_speed. For
433 1.1 dyoung * more details see 82598 Specification update.
434 1.1 dyoung */
435 1.1 dyoung hw->mac.ops.check_link(hw, &link_speed, &link_up, FALSE);
436 1.1 dyoung if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) {
437 1.1 dyoung switch (hw->fc.requested_mode) {
438 1.1 dyoung case ixgbe_fc_full:
439 1.1 dyoung hw->fc.requested_mode = ixgbe_fc_tx_pause;
440 1.1 dyoung break;
441 1.1 dyoung case ixgbe_fc_rx_pause:
442 1.1 dyoung hw->fc.requested_mode = ixgbe_fc_none;
443 1.1 dyoung break;
444 1.1 dyoung default:
445 1.1 dyoung /* no change */
446 1.1 dyoung break;
447 1.1 dyoung }
448 1.1 dyoung }
449 1.1 dyoung
450 1.1 dyoung /* Negotiate the fc mode to use */
451 1.3 msaitoh ixgbe_fc_autoneg(hw);
452 1.1 dyoung
453 1.1 dyoung /* Disable any previous flow control settings */
454 1.1 dyoung fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
455 1.1 dyoung fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE);
456 1.1 dyoung
457 1.1 dyoung rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
458 1.1 dyoung rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X);
459 1.1 dyoung
460 1.1 dyoung /*
461 1.1 dyoung * The possible values of fc.current_mode are:
462 1.1 dyoung * 0: Flow control is completely disabled
463 1.1 dyoung * 1: Rx flow control is enabled (we can receive pause frames,
464 1.1 dyoung * but not send pause frames).
465 1.1 dyoung * 2: Tx flow control is enabled (we can send pause frames but
466 1.1 dyoung * we do not support receiving pause frames).
467 1.1 dyoung * 3: Both Rx and Tx flow control (symmetric) are enabled.
468 1.1 dyoung * other: Invalid.
469 1.1 dyoung */
470 1.1 dyoung switch (hw->fc.current_mode) {
471 1.1 dyoung case ixgbe_fc_none:
472 1.1 dyoung /*
473 1.1 dyoung * Flow control is disabled by software override or autoneg.
474 1.1 dyoung * The code below will actually disable it in the HW.
475 1.1 dyoung */
476 1.1 dyoung break;
477 1.1 dyoung case ixgbe_fc_rx_pause:
478 1.1 dyoung /*
479 1.1 dyoung * Rx Flow control is enabled and Tx Flow control is
480 1.1 dyoung * disabled by software override. Since there really
481 1.1 dyoung * isn't a way to advertise that we are capable of RX
482 1.1 dyoung * Pause ONLY, we will advertise that we support both
483 1.1 dyoung * symmetric and asymmetric Rx PAUSE. Later, we will
484 1.1 dyoung * disable the adapter's ability to send PAUSE frames.
485 1.1 dyoung */
486 1.1 dyoung fctrl_reg |= IXGBE_FCTRL_RFCE;
487 1.1 dyoung break;
488 1.1 dyoung case ixgbe_fc_tx_pause:
489 1.1 dyoung /*
490 1.1 dyoung * Tx Flow control is enabled, and Rx Flow control is
491 1.1 dyoung * disabled by software override.
492 1.1 dyoung */
493 1.1 dyoung rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
494 1.1 dyoung break;
495 1.1 dyoung case ixgbe_fc_full:
496 1.1 dyoung /* Flow control (both Rx and Tx) is enabled by SW override. */
497 1.1 dyoung fctrl_reg |= IXGBE_FCTRL_RFCE;
498 1.1 dyoung rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
499 1.1 dyoung break;
500 1.1 dyoung default:
501 1.1 dyoung DEBUGOUT("Flow control param set incorrectly\n");
502 1.1 dyoung ret_val = IXGBE_ERR_CONFIG;
503 1.1 dyoung goto out;
504 1.1 dyoung break;
505 1.1 dyoung }
506 1.1 dyoung
507 1.1 dyoung /* Set 802.3x based flow control settings. */
508 1.1 dyoung fctrl_reg |= IXGBE_FCTRL_DPF;
509 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg);
510 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg);
511 1.1 dyoung
512 1.1 dyoung /* Set up and enable Rx high/low water mark thresholds, enable XON. */
513 1.3 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
514 1.3 msaitoh if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
515 1.3 msaitoh hw->fc.high_water[i]) {
516 1.3 msaitoh fcrtl = (hw->fc.low_water[i] << 10) | IXGBE_FCRTL_XONE;
517 1.3 msaitoh fcrth = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN;
518 1.3 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), fcrtl);
519 1.3 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), fcrth);
520 1.3 msaitoh } else {
521 1.3 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), 0);
522 1.3 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), 0);
523 1.3 msaitoh }
524 1.1 dyoung
525 1.1 dyoung }
526 1.1 dyoung
527 1.1 dyoung /* Configure pause time (2 TCs per register) */
528 1.3 msaitoh reg = hw->fc.pause_time * 0x00010001;
529 1.3 msaitoh for (i = 0; i < (IXGBE_DCB_MAX_TRAFFIC_CLASS / 2); i++)
530 1.3 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
531 1.1 dyoung
532 1.3 msaitoh /* Configure flow control refresh threshold value */
533 1.3 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
534 1.1 dyoung
535 1.1 dyoung out:
536 1.1 dyoung return ret_val;
537 1.1 dyoung }
538 1.1 dyoung
539 1.1 dyoung /**
540 1.1 dyoung * ixgbe_start_mac_link_82598 - Configures MAC link settings
541 1.1 dyoung * @hw: pointer to hardware structure
542 1.1 dyoung *
543 1.1 dyoung * Configures link settings based on values in the ixgbe_hw struct.
544 1.1 dyoung * Restarts the link. Performs autonegotiation if needed.
545 1.1 dyoung **/
546 1.1 dyoung static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
547 1.2 msaitoh bool autoneg_wait_to_complete)
548 1.1 dyoung {
549 1.1 dyoung u32 autoc_reg;
550 1.1 dyoung u32 links_reg;
551 1.1 dyoung u32 i;
552 1.1 dyoung s32 status = IXGBE_SUCCESS;
553 1.1 dyoung
554 1.1 dyoung DEBUGFUNC("ixgbe_start_mac_link_82598");
555 1.1 dyoung
556 1.1 dyoung /* Restart link */
557 1.1 dyoung autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
558 1.1 dyoung autoc_reg |= IXGBE_AUTOC_AN_RESTART;
559 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
560 1.1 dyoung
561 1.1 dyoung /* Only poll for autoneg to complete if specified to do so */
562 1.1 dyoung if (autoneg_wait_to_complete) {
563 1.1 dyoung if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
564 1.1 dyoung IXGBE_AUTOC_LMS_KX4_AN ||
565 1.1 dyoung (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
566 1.1 dyoung IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
567 1.1 dyoung links_reg = 0; /* Just in case Autoneg time = 0 */
568 1.1 dyoung for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
569 1.1 dyoung links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
570 1.1 dyoung if (links_reg & IXGBE_LINKS_KX_AN_COMP)
571 1.1 dyoung break;
572 1.1 dyoung msec_delay(100);
573 1.1 dyoung }
574 1.1 dyoung if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
575 1.1 dyoung status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
576 1.1 dyoung DEBUGOUT("Autonegotiation did not complete.\n");
577 1.1 dyoung }
578 1.1 dyoung }
579 1.1 dyoung }
580 1.1 dyoung
581 1.1 dyoung /* Add delay to filter out noises during initial link setup */
582 1.1 dyoung msec_delay(50);
583 1.1 dyoung
584 1.1 dyoung return status;
585 1.1 dyoung }
586 1.1 dyoung
587 1.1 dyoung /**
588 1.1 dyoung * ixgbe_validate_link_ready - Function looks for phy link
589 1.1 dyoung * @hw: pointer to hardware structure
590 1.1 dyoung *
591 1.1 dyoung * Function indicates success when phy link is available. If phy is not ready
592 1.1 dyoung * within 5 seconds of MAC indicating link, the function returns error.
593 1.1 dyoung **/
594 1.1 dyoung static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw)
595 1.1 dyoung {
596 1.1 dyoung u32 timeout;
597 1.1 dyoung u16 an_reg;
598 1.1 dyoung
599 1.1 dyoung if (hw->device_id != IXGBE_DEV_ID_82598AT2)
600 1.1 dyoung return IXGBE_SUCCESS;
601 1.1 dyoung
602 1.1 dyoung for (timeout = 0;
603 1.1 dyoung timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) {
604 1.1 dyoung hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
605 1.2 msaitoh IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &an_reg);
606 1.1 dyoung
607 1.1 dyoung if ((an_reg & IXGBE_MII_AUTONEG_COMPLETE) &&
608 1.1 dyoung (an_reg & IXGBE_MII_AUTONEG_LINK_UP))
609 1.1 dyoung break;
610 1.1 dyoung
611 1.1 dyoung msec_delay(100);
612 1.1 dyoung }
613 1.1 dyoung
614 1.1 dyoung if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) {
615 1.1 dyoung DEBUGOUT("Link was indicated but link is down\n");
616 1.1 dyoung return IXGBE_ERR_LINK_SETUP;
617 1.1 dyoung }
618 1.1 dyoung
619 1.1 dyoung return IXGBE_SUCCESS;
620 1.1 dyoung }
621 1.1 dyoung
622 1.1 dyoung /**
623 1.1 dyoung * ixgbe_check_mac_link_82598 - Get link/speed status
624 1.1 dyoung * @hw: pointer to hardware structure
625 1.1 dyoung * @speed: pointer to link speed
626 1.1 dyoung * @link_up: TRUE is link is up, FALSE otherwise
627 1.1 dyoung * @link_up_wait_to_complete: bool used to wait for link up or not
628 1.1 dyoung *
629 1.1 dyoung * Reads the links register to determine if link is up and the current speed
630 1.1 dyoung **/
631 1.1 dyoung static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
632 1.2 msaitoh ixgbe_link_speed *speed, bool *link_up,
633 1.2 msaitoh bool link_up_wait_to_complete)
634 1.1 dyoung {
635 1.1 dyoung u32 links_reg;
636 1.1 dyoung u32 i;
637 1.1 dyoung u16 link_reg, adapt_comp_reg;
638 1.1 dyoung
639 1.1 dyoung DEBUGFUNC("ixgbe_check_mac_link_82598");
640 1.1 dyoung
641 1.1 dyoung /*
642 1.1 dyoung * SERDES PHY requires us to read link status from undocumented
643 1.1 dyoung * register 0xC79F. Bit 0 set indicates link is up/ready; clear
644 1.1 dyoung * indicates link down. OxC00C is read to check that the XAUI lanes
645 1.1 dyoung * are active. Bit 0 clear indicates active; set indicates inactive.
646 1.1 dyoung */
647 1.1 dyoung if (hw->phy.type == ixgbe_phy_nl) {
648 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC79F, IXGBE_TWINAX_DEV, &link_reg);
649 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC79F, IXGBE_TWINAX_DEV, &link_reg);
650 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC00C, IXGBE_TWINAX_DEV,
651 1.2 msaitoh &adapt_comp_reg);
652 1.1 dyoung if (link_up_wait_to_complete) {
653 1.1 dyoung for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
654 1.1 dyoung if ((link_reg & 1) &&
655 1.1 dyoung ((adapt_comp_reg & 1) == 0)) {
656 1.1 dyoung *link_up = TRUE;
657 1.1 dyoung break;
658 1.1 dyoung } else {
659 1.1 dyoung *link_up = FALSE;
660 1.1 dyoung }
661 1.1 dyoung msec_delay(100);
662 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC79F,
663 1.2 msaitoh IXGBE_TWINAX_DEV,
664 1.2 msaitoh &link_reg);
665 1.1 dyoung hw->phy.ops.read_reg(hw, 0xC00C,
666 1.2 msaitoh IXGBE_TWINAX_DEV,
667 1.2 msaitoh &adapt_comp_reg);
668 1.1 dyoung }
669 1.1 dyoung } else {
670 1.1 dyoung if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0))
671 1.1 dyoung *link_up = TRUE;
672 1.1 dyoung else
673 1.1 dyoung *link_up = FALSE;
674 1.1 dyoung }
675 1.1 dyoung
676 1.1 dyoung if (*link_up == FALSE)
677 1.1 dyoung goto out;
678 1.1 dyoung }
679 1.1 dyoung
680 1.1 dyoung links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
681 1.1 dyoung if (link_up_wait_to_complete) {
682 1.1 dyoung for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
683 1.1 dyoung if (links_reg & IXGBE_LINKS_UP) {
684 1.1 dyoung *link_up = TRUE;
685 1.1 dyoung break;
686 1.1 dyoung } else {
687 1.1 dyoung *link_up = FALSE;
688 1.1 dyoung }
689 1.1 dyoung msec_delay(100);
690 1.1 dyoung links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
691 1.1 dyoung }
692 1.1 dyoung } else {
693 1.1 dyoung if (links_reg & IXGBE_LINKS_UP)
694 1.1 dyoung *link_up = TRUE;
695 1.1 dyoung else
696 1.1 dyoung *link_up = FALSE;
697 1.1 dyoung }
698 1.1 dyoung
699 1.1 dyoung if (links_reg & IXGBE_LINKS_SPEED)
700 1.1 dyoung *speed = IXGBE_LINK_SPEED_10GB_FULL;
701 1.1 dyoung else
702 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
703 1.1 dyoung
704 1.1 dyoung if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && (*link_up == TRUE) &&
705 1.1 dyoung (ixgbe_validate_link_ready(hw) != IXGBE_SUCCESS))
706 1.1 dyoung *link_up = FALSE;
707 1.1 dyoung
708 1.1 dyoung out:
709 1.1 dyoung return IXGBE_SUCCESS;
710 1.1 dyoung }
711 1.1 dyoung
712 1.1 dyoung /**
713 1.1 dyoung * ixgbe_setup_mac_link_82598 - Set MAC link speed
714 1.1 dyoung * @hw: pointer to hardware structure
715 1.1 dyoung * @speed: new link speed
716 1.1 dyoung * @autoneg: TRUE if autonegotiation enabled
717 1.1 dyoung * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
718 1.1 dyoung *
719 1.1 dyoung * Set the link speed in the AUTOC register and restarts link.
720 1.1 dyoung **/
721 1.1 dyoung static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
722 1.2 msaitoh ixgbe_link_speed speed, bool autoneg,
723 1.2 msaitoh bool autoneg_wait_to_complete)
724 1.1 dyoung {
725 1.2 msaitoh s32 status = IXGBE_SUCCESS;
726 1.1 dyoung ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
727 1.2 msaitoh u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
728 1.2 msaitoh u32 autoc = curr_autoc;
729 1.2 msaitoh u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
730 1.1 dyoung
731 1.1 dyoung DEBUGFUNC("ixgbe_setup_mac_link_82598");
732 1.1 dyoung
733 1.1 dyoung /* Check to see if speed passed in is supported. */
734 1.1 dyoung ixgbe_get_link_capabilities(hw, &link_capabilities, &autoneg);
735 1.1 dyoung speed &= link_capabilities;
736 1.1 dyoung
737 1.1 dyoung if (speed == IXGBE_LINK_SPEED_UNKNOWN)
738 1.1 dyoung status = IXGBE_ERR_LINK_SETUP;
739 1.1 dyoung
740 1.1 dyoung /* Set KX4/KX support according to speed requested */
741 1.1 dyoung else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN ||
742 1.2 msaitoh link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
743 1.1 dyoung autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK;
744 1.1 dyoung if (speed & IXGBE_LINK_SPEED_10GB_FULL)
745 1.1 dyoung autoc |= IXGBE_AUTOC_KX4_SUPP;
746 1.1 dyoung if (speed & IXGBE_LINK_SPEED_1GB_FULL)
747 1.1 dyoung autoc |= IXGBE_AUTOC_KX_SUPP;
748 1.1 dyoung if (autoc != curr_autoc)
749 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
750 1.1 dyoung }
751 1.1 dyoung
752 1.1 dyoung if (status == IXGBE_SUCCESS) {
753 1.1 dyoung /*
754 1.1 dyoung * Setup and restart the link based on the new values in
755 1.1 dyoung * ixgbe_hw This will write the AUTOC register based on the new
756 1.1 dyoung * stored values
757 1.1 dyoung */
758 1.1 dyoung status = ixgbe_start_mac_link_82598(hw,
759 1.2 msaitoh autoneg_wait_to_complete);
760 1.1 dyoung }
761 1.1 dyoung
762 1.1 dyoung return status;
763 1.1 dyoung }
764 1.1 dyoung
765 1.1 dyoung
766 1.1 dyoung /**
767 1.1 dyoung * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
768 1.1 dyoung * @hw: pointer to hardware structure
769 1.1 dyoung * @speed: new link speed
770 1.1 dyoung * @autoneg: TRUE if autonegotiation enabled
771 1.1 dyoung * @autoneg_wait_to_complete: TRUE if waiting is needed to complete
772 1.1 dyoung *
773 1.1 dyoung * Sets the link speed in the AUTOC register in the MAC and restarts link.
774 1.1 dyoung **/
775 1.1 dyoung static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
776 1.2 msaitoh ixgbe_link_speed speed,
777 1.2 msaitoh bool autoneg,
778 1.2 msaitoh bool autoneg_wait_to_complete)
779 1.1 dyoung {
780 1.1 dyoung s32 status;
781 1.1 dyoung
782 1.1 dyoung DEBUGFUNC("ixgbe_setup_copper_link_82598");
783 1.1 dyoung
784 1.1 dyoung /* Setup the PHY according to input speed */
785 1.1 dyoung status = hw->phy.ops.setup_link_speed(hw, speed, autoneg,
786 1.2 msaitoh autoneg_wait_to_complete);
787 1.1 dyoung /* Set up MAC */
788 1.1 dyoung ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
789 1.1 dyoung
790 1.1 dyoung return status;
791 1.1 dyoung }
792 1.1 dyoung
793 1.1 dyoung /**
794 1.1 dyoung * ixgbe_reset_hw_82598 - Performs hardware reset
795 1.1 dyoung * @hw: pointer to hardware structure
796 1.1 dyoung *
797 1.1 dyoung * Resets the hardware by resetting the transmit and receive units, masks and
798 1.1 dyoung * clears all interrupts, performing a PHY reset, and performing a link (MAC)
799 1.1 dyoung * reset.
800 1.1 dyoung **/
801 1.1 dyoung static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw)
802 1.1 dyoung {
803 1.1 dyoung s32 status = IXGBE_SUCCESS;
804 1.1 dyoung s32 phy_status = IXGBE_SUCCESS;
805 1.1 dyoung u32 ctrl;
806 1.1 dyoung u32 gheccr;
807 1.1 dyoung u32 i;
808 1.1 dyoung u32 autoc;
809 1.1 dyoung u8 analog_val;
810 1.1 dyoung
811 1.1 dyoung DEBUGFUNC("ixgbe_reset_hw_82598");
812 1.1 dyoung
813 1.1 dyoung /* Call adapter stop to disable tx/rx and clear interrupts */
814 1.2 msaitoh status = hw->mac.ops.stop_adapter(hw);
815 1.2 msaitoh if (status != IXGBE_SUCCESS)
816 1.2 msaitoh goto reset_hw_out;
817 1.1 dyoung
818 1.1 dyoung /*
819 1.1 dyoung * Power up the Atlas Tx lanes if they are currently powered down.
820 1.1 dyoung * Atlas Tx lanes are powered down for MAC loopback tests, but
821 1.1 dyoung * they are not automatically restored on reset.
822 1.1 dyoung */
823 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val);
824 1.1 dyoung if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) {
825 1.1 dyoung /* Enable Tx Atlas so packets can be transmitted again */
826 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
827 1.2 msaitoh &analog_val);
828 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN;
829 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
830 1.2 msaitoh analog_val);
831 1.1 dyoung
832 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
833 1.2 msaitoh &analog_val);
834 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
835 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
836 1.2 msaitoh analog_val);
837 1.1 dyoung
838 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
839 1.2 msaitoh &analog_val);
840 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
841 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
842 1.2 msaitoh analog_val);
843 1.1 dyoung
844 1.1 dyoung hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
845 1.2 msaitoh &analog_val);
846 1.1 dyoung analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
847 1.1 dyoung hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
848 1.2 msaitoh analog_val);
849 1.1 dyoung }
850 1.1 dyoung
851 1.1 dyoung /* Reset PHY */
852 1.1 dyoung if (hw->phy.reset_disable == FALSE) {
853 1.1 dyoung /* PHY ops must be identified and initialized prior to reset */
854 1.1 dyoung
855 1.1 dyoung /* Init PHY and function pointers, perform SFP setup */
856 1.1 dyoung phy_status = hw->phy.ops.init(hw);
857 1.1 dyoung if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED)
858 1.1 dyoung goto reset_hw_out;
859 1.2 msaitoh if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT)
860 1.2 msaitoh goto mac_reset_top;
861 1.1 dyoung
862 1.1 dyoung hw->phy.ops.reset(hw);
863 1.1 dyoung }
864 1.1 dyoung
865 1.1 dyoung mac_reset_top:
866 1.1 dyoung /*
867 1.1 dyoung * Issue global reset to the MAC. This needs to be a SW reset.
868 1.1 dyoung * If link reset is used, it might reset the MAC when mng is using it
869 1.1 dyoung */
870 1.2 msaitoh ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL) | IXGBE_CTRL_RST;
871 1.2 msaitoh IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
872 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
873 1.1 dyoung
874 1.1 dyoung /* Poll for reset bit to self-clear indicating reset is complete */
875 1.1 dyoung for (i = 0; i < 10; i++) {
876 1.1 dyoung usec_delay(1);
877 1.1 dyoung ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
878 1.1 dyoung if (!(ctrl & IXGBE_CTRL_RST))
879 1.1 dyoung break;
880 1.1 dyoung }
881 1.1 dyoung if (ctrl & IXGBE_CTRL_RST) {
882 1.1 dyoung status = IXGBE_ERR_RESET_FAILED;
883 1.1 dyoung DEBUGOUT("Reset polling failed to complete.\n");
884 1.1 dyoung }
885 1.1 dyoung
886 1.2 msaitoh msec_delay(50);
887 1.2 msaitoh
888 1.1 dyoung /*
889 1.1 dyoung * Double resets are required for recovery from certain error
890 1.1 dyoung * conditions. Between resets, it is necessary to stall to allow time
891 1.2 msaitoh * for any pending HW events to complete.
892 1.1 dyoung */
893 1.1 dyoung if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
894 1.1 dyoung hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
895 1.1 dyoung goto mac_reset_top;
896 1.1 dyoung }
897 1.1 dyoung
898 1.1 dyoung gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR);
899 1.1 dyoung gheccr &= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6));
900 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr);
901 1.1 dyoung
902 1.1 dyoung /*
903 1.1 dyoung * Store the original AUTOC value if it has not been
904 1.1 dyoung * stored off yet. Otherwise restore the stored original
905 1.1 dyoung * AUTOC value since the reset operation sets back to deaults.
906 1.1 dyoung */
907 1.1 dyoung autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
908 1.1 dyoung if (hw->mac.orig_link_settings_stored == FALSE) {
909 1.1 dyoung hw->mac.orig_autoc = autoc;
910 1.1 dyoung hw->mac.orig_link_settings_stored = TRUE;
911 1.1 dyoung } else if (autoc != hw->mac.orig_autoc) {
912 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
913 1.1 dyoung }
914 1.1 dyoung
915 1.1 dyoung /* Store the permanent mac address */
916 1.1 dyoung hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
917 1.1 dyoung
918 1.1 dyoung /*
919 1.1 dyoung * Store MAC address from RAR0, clear receive address registers, and
920 1.1 dyoung * clear the multicast table
921 1.1 dyoung */
922 1.1 dyoung hw->mac.ops.init_rx_addrs(hw);
923 1.1 dyoung
924 1.1 dyoung reset_hw_out:
925 1.1 dyoung if (phy_status != IXGBE_SUCCESS)
926 1.1 dyoung status = phy_status;
927 1.1 dyoung
928 1.1 dyoung return status;
929 1.1 dyoung }
930 1.1 dyoung
931 1.1 dyoung /**
932 1.1 dyoung * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
933 1.1 dyoung * @hw: pointer to hardware struct
934 1.1 dyoung * @rar: receive address register index to associate with a VMDq index
935 1.1 dyoung * @vmdq: VMDq set index
936 1.1 dyoung **/
937 1.1 dyoung s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
938 1.1 dyoung {
939 1.1 dyoung u32 rar_high;
940 1.1 dyoung u32 rar_entries = hw->mac.num_rar_entries;
941 1.1 dyoung
942 1.1 dyoung DEBUGFUNC("ixgbe_set_vmdq_82598");
943 1.1 dyoung
944 1.1 dyoung /* Make sure we are using a valid rar index range */
945 1.1 dyoung if (rar >= rar_entries) {
946 1.1 dyoung DEBUGOUT1("RAR index %d is out of range.\n", rar);
947 1.1 dyoung return IXGBE_ERR_INVALID_ARGUMENT;
948 1.1 dyoung }
949 1.1 dyoung
950 1.1 dyoung rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
951 1.1 dyoung rar_high &= ~IXGBE_RAH_VIND_MASK;
952 1.1 dyoung rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK);
953 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
954 1.1 dyoung return IXGBE_SUCCESS;
955 1.1 dyoung }
956 1.1 dyoung
957 1.1 dyoung /**
958 1.1 dyoung * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
959 1.1 dyoung * @hw: pointer to hardware struct
960 1.1 dyoung * @rar: receive address register index to associate with a VMDq index
961 1.1 dyoung * @vmdq: VMDq clear index (not used in 82598, but elsewhere)
962 1.1 dyoung **/
963 1.1 dyoung static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
964 1.1 dyoung {
965 1.1 dyoung u32 rar_high;
966 1.1 dyoung u32 rar_entries = hw->mac.num_rar_entries;
967 1.1 dyoung
968 1.2 msaitoh UNREFERENCED_1PARAMETER(vmdq);
969 1.1 dyoung
970 1.1 dyoung /* Make sure we are using a valid rar index range */
971 1.1 dyoung if (rar >= rar_entries) {
972 1.1 dyoung DEBUGOUT1("RAR index %d is out of range.\n", rar);
973 1.1 dyoung return IXGBE_ERR_INVALID_ARGUMENT;
974 1.1 dyoung }
975 1.1 dyoung
976 1.1 dyoung rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
977 1.1 dyoung if (rar_high & IXGBE_RAH_VIND_MASK) {
978 1.1 dyoung rar_high &= ~IXGBE_RAH_VIND_MASK;
979 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
980 1.1 dyoung }
981 1.1 dyoung
982 1.1 dyoung return IXGBE_SUCCESS;
983 1.1 dyoung }
984 1.1 dyoung
985 1.1 dyoung /**
986 1.1 dyoung * ixgbe_set_vfta_82598 - Set VLAN filter table
987 1.1 dyoung * @hw: pointer to hardware structure
988 1.1 dyoung * @vlan: VLAN id to write to VLAN filter
989 1.1 dyoung * @vind: VMDq output index that maps queue to VLAN id in VFTA
990 1.1 dyoung * @vlan_on: boolean flag to turn on/off VLAN in VFTA
991 1.1 dyoung *
992 1.1 dyoung * Turn on/off specified VLAN in the VLAN filter table.
993 1.1 dyoung **/
994 1.1 dyoung s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind,
995 1.2 msaitoh bool vlan_on)
996 1.1 dyoung {
997 1.1 dyoung u32 regindex;
998 1.1 dyoung u32 bitindex;
999 1.1 dyoung u32 bits;
1000 1.1 dyoung u32 vftabyte;
1001 1.1 dyoung
1002 1.1 dyoung DEBUGFUNC("ixgbe_set_vfta_82598");
1003 1.1 dyoung
1004 1.1 dyoung if (vlan > 4095)
1005 1.1 dyoung return IXGBE_ERR_PARAM;
1006 1.1 dyoung
1007 1.1 dyoung /* Determine 32-bit word position in array */
1008 1.1 dyoung regindex = (vlan >> 5) & 0x7F; /* upper seven bits */
1009 1.1 dyoung
1010 1.1 dyoung /* Determine the location of the (VMD) queue index */
1011 1.1 dyoung vftabyte = ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */
1012 1.1 dyoung bitindex = (vlan & 0x7) << 2; /* lower 3 bits indicate nibble */
1013 1.1 dyoung
1014 1.1 dyoung /* Set the nibble for VMD queue index */
1015 1.1 dyoung bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex));
1016 1.1 dyoung bits &= (~(0x0F << bitindex));
1017 1.1 dyoung bits |= (vind << bitindex);
1018 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits);
1019 1.1 dyoung
1020 1.1 dyoung /* Determine the location of the bit for this VLAN id */
1021 1.1 dyoung bitindex = vlan & 0x1F; /* lower five bits */
1022 1.1 dyoung
1023 1.1 dyoung bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
1024 1.1 dyoung if (vlan_on)
1025 1.1 dyoung /* Turn on this VLAN id */
1026 1.1 dyoung bits |= (1 << bitindex);
1027 1.1 dyoung else
1028 1.1 dyoung /* Turn off this VLAN id */
1029 1.1 dyoung bits &= ~(1 << bitindex);
1030 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits);
1031 1.1 dyoung
1032 1.1 dyoung return IXGBE_SUCCESS;
1033 1.1 dyoung }
1034 1.1 dyoung
1035 1.1 dyoung /**
1036 1.1 dyoung * ixgbe_clear_vfta_82598 - Clear VLAN filter table
1037 1.1 dyoung * @hw: pointer to hardware structure
1038 1.1 dyoung *
1039 1.1 dyoung * Clears the VLAN filer table, and the VMDq index associated with the filter
1040 1.1 dyoung **/
1041 1.1 dyoung static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw)
1042 1.1 dyoung {
1043 1.1 dyoung u32 offset;
1044 1.1 dyoung u32 vlanbyte;
1045 1.1 dyoung
1046 1.1 dyoung DEBUGFUNC("ixgbe_clear_vfta_82598");
1047 1.1 dyoung
1048 1.1 dyoung for (offset = 0; offset < hw->mac.vft_size; offset++)
1049 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
1050 1.1 dyoung
1051 1.1 dyoung for (vlanbyte = 0; vlanbyte < 4; vlanbyte++)
1052 1.1 dyoung for (offset = 0; offset < hw->mac.vft_size; offset++)
1053 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset),
1054 1.2 msaitoh 0);
1055 1.1 dyoung
1056 1.1 dyoung return IXGBE_SUCCESS;
1057 1.1 dyoung }
1058 1.1 dyoung
1059 1.1 dyoung /**
1060 1.1 dyoung * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
1061 1.1 dyoung * @hw: pointer to hardware structure
1062 1.1 dyoung * @reg: analog register to read
1063 1.1 dyoung * @val: read value
1064 1.1 dyoung *
1065 1.1 dyoung * Performs read operation to Atlas analog register specified.
1066 1.1 dyoung **/
1067 1.1 dyoung s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val)
1068 1.1 dyoung {
1069 1.1 dyoung u32 atlas_ctl;
1070 1.1 dyoung
1071 1.1 dyoung DEBUGFUNC("ixgbe_read_analog_reg8_82598");
1072 1.1 dyoung
1073 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL,
1074 1.2 msaitoh IXGBE_ATLASCTL_WRITE_CMD | (reg << 8));
1075 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1076 1.1 dyoung usec_delay(10);
1077 1.1 dyoung atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
1078 1.1 dyoung *val = (u8)atlas_ctl;
1079 1.1 dyoung
1080 1.1 dyoung return IXGBE_SUCCESS;
1081 1.1 dyoung }
1082 1.1 dyoung
1083 1.1 dyoung /**
1084 1.1 dyoung * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
1085 1.1 dyoung * @hw: pointer to hardware structure
1086 1.1 dyoung * @reg: atlas register to write
1087 1.1 dyoung * @val: value to write
1088 1.1 dyoung *
1089 1.1 dyoung * Performs write operation to Atlas analog register specified.
1090 1.1 dyoung **/
1091 1.1 dyoung s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val)
1092 1.1 dyoung {
1093 1.1 dyoung u32 atlas_ctl;
1094 1.1 dyoung
1095 1.1 dyoung DEBUGFUNC("ixgbe_write_analog_reg8_82598");
1096 1.1 dyoung
1097 1.1 dyoung atlas_ctl = (reg << 8) | val;
1098 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl);
1099 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1100 1.1 dyoung usec_delay(10);
1101 1.1 dyoung
1102 1.1 dyoung return IXGBE_SUCCESS;
1103 1.1 dyoung }
1104 1.1 dyoung
1105 1.1 dyoung /**
1106 1.1 dyoung * ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface.
1107 1.1 dyoung * @hw: pointer to hardware structure
1108 1.1 dyoung * @byte_offset: EEPROM byte offset to read
1109 1.1 dyoung * @eeprom_data: value read
1110 1.1 dyoung *
1111 1.1 dyoung * Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
1112 1.1 dyoung **/
1113 1.1 dyoung s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
1114 1.2 msaitoh u8 *eeprom_data)
1115 1.1 dyoung {
1116 1.1 dyoung s32 status = IXGBE_SUCCESS;
1117 1.1 dyoung u16 sfp_addr = 0;
1118 1.1 dyoung u16 sfp_data = 0;
1119 1.1 dyoung u16 sfp_stat = 0;
1120 1.1 dyoung u32 i;
1121 1.1 dyoung
1122 1.1 dyoung DEBUGFUNC("ixgbe_read_i2c_eeprom_82598");
1123 1.1 dyoung
1124 1.1 dyoung if (hw->phy.type == ixgbe_phy_nl) {
1125 1.1 dyoung /*
1126 1.1 dyoung * NetLogic phy SDA/SCL registers are at addresses 0xC30A to
1127 1.1 dyoung * 0xC30D. These registers are used to talk to the SFP+
1128 1.1 dyoung * module's EEPROM through the SDA/SCL (I2C) interface.
1129 1.1 dyoung */
1130 1.1 dyoung sfp_addr = (IXGBE_I2C_EEPROM_DEV_ADDR << 8) + byte_offset;
1131 1.1 dyoung sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK);
1132 1.1 dyoung hw->phy.ops.write_reg(hw,
1133 1.2 msaitoh IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR,
1134 1.2 msaitoh IXGBE_MDIO_PMA_PMD_DEV_TYPE,
1135 1.2 msaitoh sfp_addr);
1136 1.1 dyoung
1137 1.1 dyoung /* Poll status */
1138 1.1 dyoung for (i = 0; i < 100; i++) {
1139 1.1 dyoung hw->phy.ops.read_reg(hw,
1140 1.2 msaitoh IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT,
1141 1.2 msaitoh IXGBE_MDIO_PMA_PMD_DEV_TYPE,
1142 1.2 msaitoh &sfp_stat);
1143 1.1 dyoung sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK;
1144 1.1 dyoung if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS)
1145 1.1 dyoung break;
1146 1.1 dyoung msec_delay(10);
1147 1.1 dyoung }
1148 1.1 dyoung
1149 1.1 dyoung if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) {
1150 1.1 dyoung DEBUGOUT("EEPROM read did not pass.\n");
1151 1.1 dyoung status = IXGBE_ERR_SFP_NOT_PRESENT;
1152 1.1 dyoung goto out;
1153 1.1 dyoung }
1154 1.1 dyoung
1155 1.1 dyoung /* Read data */
1156 1.1 dyoung hw->phy.ops.read_reg(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA,
1157 1.2 msaitoh IXGBE_MDIO_PMA_PMD_DEV_TYPE, &sfp_data);
1158 1.1 dyoung
1159 1.1 dyoung *eeprom_data = (u8)(sfp_data >> 8);
1160 1.1 dyoung } else {
1161 1.1 dyoung status = IXGBE_ERR_PHY;
1162 1.1 dyoung goto out;
1163 1.1 dyoung }
1164 1.1 dyoung
1165 1.1 dyoung out:
1166 1.1 dyoung return status;
1167 1.1 dyoung }
1168 1.1 dyoung
1169 1.1 dyoung /**
1170 1.1 dyoung * ixgbe_get_supported_physical_layer_82598 - Returns physical layer type
1171 1.1 dyoung * @hw: pointer to hardware structure
1172 1.1 dyoung *
1173 1.1 dyoung * Determines physical layer capabilities of the current configuration.
1174 1.1 dyoung **/
1175 1.1 dyoung u32 ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw *hw)
1176 1.1 dyoung {
1177 1.1 dyoung u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1178 1.1 dyoung u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1179 1.1 dyoung u32 pma_pmd_10g = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1180 1.1 dyoung u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1181 1.1 dyoung u16 ext_ability = 0;
1182 1.1 dyoung
1183 1.1 dyoung DEBUGFUNC("ixgbe_get_supported_physical_layer_82598");
1184 1.1 dyoung
1185 1.1 dyoung hw->phy.ops.identify(hw);
1186 1.1 dyoung
1187 1.1 dyoung /* Copper PHY must be checked before AUTOC LMS to determine correct
1188 1.1 dyoung * physical layer because 10GBase-T PHYs use LMS = KX4/KX */
1189 1.1 dyoung switch (hw->phy.type) {
1190 1.1 dyoung case ixgbe_phy_tn:
1191 1.1 dyoung case ixgbe_phy_cu_unknown:
1192 1.1 dyoung hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
1193 1.1 dyoung IXGBE_MDIO_PMA_PMD_DEV_TYPE, &ext_ability);
1194 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
1195 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
1196 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
1197 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
1198 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_100BASETX_ABILITY)
1199 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1200 1.1 dyoung goto out;
1201 1.1 dyoung default:
1202 1.1 dyoung break;
1203 1.1 dyoung }
1204 1.1 dyoung
1205 1.1 dyoung switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1206 1.1 dyoung case IXGBE_AUTOC_LMS_1G_AN:
1207 1.1 dyoung case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1208 1.1 dyoung if (pma_pmd_1g == IXGBE_AUTOC_1G_KX)
1209 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1210 1.1 dyoung else
1211 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_BX;
1212 1.1 dyoung break;
1213 1.1 dyoung case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1214 1.1 dyoung if (pma_pmd_10g == IXGBE_AUTOC_10G_CX4)
1215 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1216 1.1 dyoung else if (pma_pmd_10g == IXGBE_AUTOC_10G_KX4)
1217 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1218 1.1 dyoung else /* XAUI */
1219 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1220 1.1 dyoung break;
1221 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN:
1222 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
1223 1.1 dyoung if (autoc & IXGBE_AUTOC_KX_SUPP)
1224 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1225 1.1 dyoung if (autoc & IXGBE_AUTOC_KX4_SUPP)
1226 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1227 1.1 dyoung break;
1228 1.1 dyoung default:
1229 1.1 dyoung break;
1230 1.1 dyoung }
1231 1.1 dyoung
1232 1.1 dyoung if (hw->phy.type == ixgbe_phy_nl) {
1233 1.1 dyoung hw->phy.ops.identify_sfp(hw);
1234 1.1 dyoung
1235 1.1 dyoung switch (hw->phy.sfp_type) {
1236 1.1 dyoung case ixgbe_sfp_type_da_cu:
1237 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1238 1.1 dyoung break;
1239 1.1 dyoung case ixgbe_sfp_type_sr:
1240 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1241 1.1 dyoung break;
1242 1.1 dyoung case ixgbe_sfp_type_lr:
1243 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1244 1.1 dyoung break;
1245 1.1 dyoung default:
1246 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1247 1.1 dyoung break;
1248 1.1 dyoung }
1249 1.1 dyoung }
1250 1.1 dyoung
1251 1.1 dyoung switch (hw->device_id) {
1252 1.1 dyoung case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
1253 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1254 1.1 dyoung break;
1255 1.1 dyoung case IXGBE_DEV_ID_82598AF_DUAL_PORT:
1256 1.1 dyoung case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
1257 1.1 dyoung case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
1258 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1259 1.1 dyoung break;
1260 1.1 dyoung case IXGBE_DEV_ID_82598EB_XF_LR:
1261 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1262 1.1 dyoung break;
1263 1.1 dyoung default:
1264 1.1 dyoung break;
1265 1.1 dyoung }
1266 1.1 dyoung
1267 1.1 dyoung out:
1268 1.1 dyoung return physical_layer;
1269 1.1 dyoung }
1270 1.1 dyoung
1271 1.1 dyoung /**
1272 1.1 dyoung * ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple
1273 1.1 dyoung * port devices.
1274 1.1 dyoung * @hw: pointer to the HW structure
1275 1.1 dyoung *
1276 1.1 dyoung * Calls common function and corrects issue with some single port devices
1277 1.1 dyoung * that enable LAN1 but not LAN0.
1278 1.1 dyoung **/
1279 1.1 dyoung void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw)
1280 1.1 dyoung {
1281 1.1 dyoung struct ixgbe_bus_info *bus = &hw->bus;
1282 1.1 dyoung u16 pci_gen = 0;
1283 1.1 dyoung u16 pci_ctrl2 = 0;
1284 1.1 dyoung
1285 1.1 dyoung DEBUGFUNC("ixgbe_set_lan_id_multi_port_pcie_82598");
1286 1.1 dyoung
1287 1.1 dyoung ixgbe_set_lan_id_multi_port_pcie(hw);
1288 1.1 dyoung
1289 1.1 dyoung /* check if LAN0 is disabled */
1290 1.1 dyoung hw->eeprom.ops.read(hw, IXGBE_PCIE_GENERAL_PTR, &pci_gen);
1291 1.1 dyoung if ((pci_gen != 0) && (pci_gen != 0xFFFF)) {
1292 1.1 dyoung
1293 1.1 dyoung hw->eeprom.ops.read(hw, pci_gen + IXGBE_PCIE_CTRL2, &pci_ctrl2);
1294 1.1 dyoung
1295 1.1 dyoung /* if LAN0 is completely disabled force function to 0 */
1296 1.1 dyoung if ((pci_ctrl2 & IXGBE_PCIE_CTRL2_LAN_DISABLE) &&
1297 1.1 dyoung !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DISABLE_SELECT) &&
1298 1.1 dyoung !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DUMMY_ENABLE)) {
1299 1.1 dyoung
1300 1.1 dyoung bus->func = 0;
1301 1.1 dyoung }
1302 1.1 dyoung }
1303 1.1 dyoung }
1304 1.1 dyoung
1305 1.1 dyoung /**
1306 1.1 dyoung * ixgbe_enable_relaxed_ordering_82598 - enable relaxed ordering
1307 1.1 dyoung * @hw: pointer to hardware structure
1308 1.1 dyoung *
1309 1.1 dyoung **/
1310 1.1 dyoung void ixgbe_enable_relaxed_ordering_82598(struct ixgbe_hw *hw)
1311 1.1 dyoung {
1312 1.1 dyoung u32 regval;
1313 1.1 dyoung u32 i;
1314 1.1 dyoung
1315 1.1 dyoung DEBUGFUNC("ixgbe_enable_relaxed_ordering_82598");
1316 1.1 dyoung
1317 1.1 dyoung /* Enable relaxed ordering */
1318 1.1 dyoung for (i = 0; ((i < hw->mac.max_tx_queues) &&
1319 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
1320 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
1321 1.3 msaitoh regval |= IXGBE_DCA_TXCTRL_DESC_WRO_EN;
1322 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
1323 1.1 dyoung }
1324 1.1 dyoung
1325 1.1 dyoung for (i = 0; ((i < hw->mac.max_rx_queues) &&
1326 1.1 dyoung (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
1327 1.1 dyoung regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
1328 1.3 msaitoh regval |= IXGBE_DCA_RXCTRL_DATA_WRO_EN |
1329 1.3 msaitoh IXGBE_DCA_RXCTRL_HEAD_WRO_EN;
1330 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
1331 1.1 dyoung }
1332 1.1 dyoung
1333 1.1 dyoung }
1334 1.2 msaitoh
1335 1.2 msaitoh /**
1336 1.2 msaitoh * ixgbe_set_rxpba_82598 - Initialize RX packet buffer
1337 1.2 msaitoh * @hw: pointer to hardware structure
1338 1.2 msaitoh * @num_pb: number of packet buffers to allocate
1339 1.2 msaitoh * @headroom: reserve n KB of headroom
1340 1.2 msaitoh * @strategy: packet buffer allocation strategy
1341 1.2 msaitoh **/
1342 1.2 msaitoh static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb,
1343 1.2 msaitoh u32 headroom, int strategy)
1344 1.2 msaitoh {
1345 1.2 msaitoh u32 rxpktsize = IXGBE_RXPBSIZE_64KB;
1346 1.2 msaitoh u8 i = 0;
1347 1.2 msaitoh UNREFERENCED_1PARAMETER(headroom);
1348 1.2 msaitoh
1349 1.2 msaitoh if (!num_pb)
1350 1.2 msaitoh return;
1351 1.2 msaitoh
1352 1.2 msaitoh /* Setup Rx packet buffer sizes */
1353 1.2 msaitoh switch (strategy) {
1354 1.2 msaitoh case PBA_STRATEGY_WEIGHTED:
1355 1.2 msaitoh /* Setup the first four at 80KB */
1356 1.2 msaitoh rxpktsize = IXGBE_RXPBSIZE_80KB;
1357 1.2 msaitoh for (; i < 4; i++)
1358 1.2 msaitoh IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1359 1.2 msaitoh /* Setup the last four at 48KB...don't re-init i */
1360 1.2 msaitoh rxpktsize = IXGBE_RXPBSIZE_48KB;
1361 1.2 msaitoh /* Fall Through */
1362 1.2 msaitoh case PBA_STRATEGY_EQUAL:
1363 1.2 msaitoh default:
1364 1.2 msaitoh /* Divide the remaining Rx packet buffer evenly among the TCs */
1365 1.2 msaitoh for (; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1366 1.2 msaitoh IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1367 1.2 msaitoh break;
1368 1.2 msaitoh }
1369 1.2 msaitoh
1370 1.2 msaitoh /* Setup Tx packet buffer sizes */
1371 1.2 msaitoh for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1372 1.2 msaitoh IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), IXGBE_TXPBSIZE_40KB);
1373 1.2 msaitoh
1374 1.2 msaitoh return;
1375 1.2 msaitoh }
1376