Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_82598.c revision 1.7
      1  1.1   dyoung /******************************************************************************
      2  1.1   dyoung 
      3  1.7  msaitoh   Copyright (c) 2001-2015, Intel Corporation
      4  1.1   dyoung   All rights reserved.
      5  1.1   dyoung 
      6  1.1   dyoung   Redistribution and use in source and binary forms, with or without
      7  1.1   dyoung   modification, are permitted provided that the following conditions are met:
      8  1.1   dyoung 
      9  1.1   dyoung    1. Redistributions of source code must retain the above copyright notice,
     10  1.1   dyoung       this list of conditions and the following disclaimer.
     11  1.1   dyoung 
     12  1.1   dyoung    2. Redistributions in binary form must reproduce the above copyright
     13  1.1   dyoung       notice, this list of conditions and the following disclaimer in the
     14  1.1   dyoung       documentation and/or other materials provided with the distribution.
     15  1.1   dyoung 
     16  1.1   dyoung    3. Neither the name of the Intel Corporation nor the names of its
     17  1.1   dyoung       contributors may be used to endorse or promote products derived from
     18  1.1   dyoung       this software without specific prior written permission.
     19  1.1   dyoung 
     20  1.1   dyoung   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21  1.1   dyoung   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  1.1   dyoung   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  1.1   dyoung   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24  1.1   dyoung   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  1.1   dyoung   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  1.1   dyoung   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  1.1   dyoung   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  1.1   dyoung   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  1.1   dyoung   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  1.1   dyoung   POSSIBILITY OF SUCH DAMAGE.
     31  1.1   dyoung 
     32  1.1   dyoung ******************************************************************************/
     33  1.7  msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_82598.c 282289 2015-04-30 22:53:27Z erj $*/
     34  1.6  msaitoh /*$NetBSD: ixgbe_82598.c,v 1.7 2016/12/01 06:56:28 msaitoh Exp $*/
     35  1.1   dyoung 
     36  1.1   dyoung #include "ixgbe_type.h"
     37  1.2  msaitoh #include "ixgbe_82598.h"
     38  1.1   dyoung #include "ixgbe_api.h"
     39  1.1   dyoung #include "ixgbe_common.h"
     40  1.1   dyoung #include "ixgbe_phy.h"
     41  1.1   dyoung 
     42  1.6  msaitoh #define IXGBE_82598_MAX_TX_QUEUES 32
     43  1.6  msaitoh #define IXGBE_82598_MAX_RX_QUEUES 64
     44  1.6  msaitoh #define IXGBE_82598_RAR_ENTRIES   16
     45  1.6  msaitoh #define IXGBE_82598_MC_TBL_SIZE  128
     46  1.6  msaitoh #define IXGBE_82598_VFT_TBL_SIZE 128
     47  1.6  msaitoh #define IXGBE_82598_RX_PB_SIZE   512
     48  1.6  msaitoh 
     49  1.1   dyoung static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
     50  1.2  msaitoh 					     ixgbe_link_speed *speed,
     51  1.2  msaitoh 					     bool *autoneg);
     52  1.1   dyoung static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw);
     53  1.1   dyoung static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
     54  1.2  msaitoh 				      bool autoneg_wait_to_complete);
     55  1.1   dyoung static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
     56  1.2  msaitoh 				      ixgbe_link_speed *speed, bool *link_up,
     57  1.2  msaitoh 				      bool link_up_wait_to_complete);
     58  1.1   dyoung static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
     59  1.2  msaitoh 				      ixgbe_link_speed speed,
     60  1.2  msaitoh 				      bool autoneg_wait_to_complete);
     61  1.1   dyoung static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
     62  1.2  msaitoh 					 ixgbe_link_speed speed,
     63  1.2  msaitoh 					 bool autoneg_wait_to_complete);
     64  1.1   dyoung static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw);
     65  1.1   dyoung static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
     66  1.1   dyoung static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw);
     67  1.2  msaitoh static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb,
     68  1.2  msaitoh 				  u32 headroom, int strategy);
     69  1.4  msaitoh static s32 ixgbe_read_i2c_sff8472_82598(struct ixgbe_hw *hw, u8 byte_offset,
     70  1.4  msaitoh 					u8 *sff8472_data);
     71  1.1   dyoung /**
     72  1.1   dyoung  *  ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
     73  1.1   dyoung  *  @hw: pointer to the HW structure
     74  1.1   dyoung  *
     75  1.1   dyoung  *  The defaults for 82598 should be in the range of 50us to 50ms,
     76  1.1   dyoung  *  however the hardware default for these parts is 500us to 1ms which is less
     77  1.1   dyoung  *  than the 10ms recommended by the pci-e spec.  To address this we need to
     78  1.1   dyoung  *  increase the value to either 10ms to 250ms for capability version 1 config,
     79  1.1   dyoung  *  or 16ms to 55ms for version 2.
     80  1.1   dyoung  **/
     81  1.1   dyoung void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw)
     82  1.1   dyoung {
     83  1.1   dyoung 	u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR);
     84  1.1   dyoung 	u16 pcie_devctl2;
     85  1.1   dyoung 
     86  1.1   dyoung 	/* only take action if timeout value is defaulted to 0 */
     87  1.1   dyoung 	if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK)
     88  1.1   dyoung 		goto out;
     89  1.1   dyoung 
     90  1.1   dyoung 	/*
     91  1.1   dyoung 	 * if capababilities version is type 1 we can write the
     92  1.1   dyoung 	 * timeout of 10ms to 250ms through the GCR register
     93  1.1   dyoung 	 */
     94  1.1   dyoung 	if (!(gcr & IXGBE_GCR_CAP_VER2)) {
     95  1.1   dyoung 		gcr |= IXGBE_GCR_CMPL_TMOUT_10ms;
     96  1.1   dyoung 		goto out;
     97  1.1   dyoung 	}
     98  1.1   dyoung 
     99  1.1   dyoung 	/*
    100  1.1   dyoung 	 * for version 2 capabilities we need to write the config space
    101  1.1   dyoung 	 * directly in order to set the completion timeout value for
    102  1.1   dyoung 	 * 16ms to 55ms
    103  1.1   dyoung 	 */
    104  1.1   dyoung 	pcie_devctl2 = IXGBE_READ_PCIE_WORD(hw, IXGBE_PCI_DEVICE_CONTROL2);
    105  1.1   dyoung 	pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms;
    106  1.1   dyoung 	IXGBE_WRITE_PCIE_WORD(hw, IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2);
    107  1.1   dyoung out:
    108  1.1   dyoung 	/* disable completion timeout resend */
    109  1.1   dyoung 	gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND;
    110  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr);
    111  1.1   dyoung }
    112  1.1   dyoung 
    113  1.1   dyoung /**
    114  1.1   dyoung  *  ixgbe_init_ops_82598 - Inits func ptrs and MAC type
    115  1.1   dyoung  *  @hw: pointer to hardware structure
    116  1.1   dyoung  *
    117  1.1   dyoung  *  Initialize the function pointers and assign the MAC type for 82598.
    118  1.1   dyoung  *  Does not touch the hardware.
    119  1.1   dyoung  **/
    120  1.1   dyoung s32 ixgbe_init_ops_82598(struct ixgbe_hw *hw)
    121  1.1   dyoung {
    122  1.1   dyoung 	struct ixgbe_mac_info *mac = &hw->mac;
    123  1.1   dyoung 	struct ixgbe_phy_info *phy = &hw->phy;
    124  1.1   dyoung 	s32 ret_val;
    125  1.1   dyoung 
    126  1.1   dyoung 	DEBUGFUNC("ixgbe_init_ops_82598");
    127  1.1   dyoung 
    128  1.1   dyoung 	ret_val = ixgbe_init_phy_ops_generic(hw);
    129  1.1   dyoung 	ret_val = ixgbe_init_ops_generic(hw);
    130  1.1   dyoung 
    131  1.1   dyoung 	/* PHY */
    132  1.6  msaitoh 	phy->ops.init = ixgbe_init_phy_ops_82598;
    133  1.1   dyoung 
    134  1.1   dyoung 	/* MAC */
    135  1.6  msaitoh 	mac->ops.start_hw = ixgbe_start_hw_82598;
    136  1.6  msaitoh 	mac->ops.enable_relaxed_ordering = ixgbe_enable_relaxed_ordering_82598;
    137  1.6  msaitoh 	mac->ops.reset_hw = ixgbe_reset_hw_82598;
    138  1.6  msaitoh 	mac->ops.get_media_type = ixgbe_get_media_type_82598;
    139  1.1   dyoung 	mac->ops.get_supported_physical_layer =
    140  1.6  msaitoh 				ixgbe_get_supported_physical_layer_82598;
    141  1.6  msaitoh 	mac->ops.read_analog_reg8 = ixgbe_read_analog_reg8_82598;
    142  1.6  msaitoh 	mac->ops.write_analog_reg8 = ixgbe_write_analog_reg8_82598;
    143  1.6  msaitoh 	mac->ops.set_lan_id = ixgbe_set_lan_id_multi_port_pcie_82598;
    144  1.6  msaitoh 	mac->ops.enable_rx_dma = ixgbe_enable_rx_dma_82598;
    145  1.1   dyoung 
    146  1.1   dyoung 	/* RAR, Multicast, VLAN */
    147  1.6  msaitoh 	mac->ops.set_vmdq = ixgbe_set_vmdq_82598;
    148  1.6  msaitoh 	mac->ops.clear_vmdq = ixgbe_clear_vmdq_82598;
    149  1.6  msaitoh 	mac->ops.set_vfta = ixgbe_set_vfta_82598;
    150  1.2  msaitoh 	mac->ops.set_vlvf = NULL;
    151  1.6  msaitoh 	mac->ops.clear_vfta = ixgbe_clear_vfta_82598;
    152  1.1   dyoung 
    153  1.1   dyoung 	/* Flow Control */
    154  1.6  msaitoh 	mac->ops.fc_enable = ixgbe_fc_enable_82598;
    155  1.1   dyoung 
    156  1.6  msaitoh 	mac->mcft_size		= IXGBE_82598_MC_TBL_SIZE;
    157  1.6  msaitoh 	mac->vft_size		= IXGBE_82598_VFT_TBL_SIZE;
    158  1.6  msaitoh 	mac->num_rar_entries	= IXGBE_82598_RAR_ENTRIES;
    159  1.6  msaitoh 	mac->rx_pb_size		= IXGBE_82598_RX_PB_SIZE;
    160  1.6  msaitoh 	mac->max_rx_queues	= IXGBE_82598_MAX_RX_QUEUES;
    161  1.6  msaitoh 	mac->max_tx_queues	= IXGBE_82598_MAX_TX_QUEUES;
    162  1.3  msaitoh 	mac->max_msix_vectors	= ixgbe_get_pcie_msix_count_generic(hw);
    163  1.1   dyoung 
    164  1.1   dyoung 	/* SFP+ Module */
    165  1.6  msaitoh 	phy->ops.read_i2c_eeprom = ixgbe_read_i2c_eeprom_82598;
    166  1.6  msaitoh 	phy->ops.read_i2c_sff8472 = ixgbe_read_i2c_sff8472_82598;
    167  1.1   dyoung 
    168  1.1   dyoung 	/* Link */
    169  1.6  msaitoh 	mac->ops.check_link = ixgbe_check_mac_link_82598;
    170  1.6  msaitoh 	mac->ops.setup_link = ixgbe_setup_mac_link_82598;
    171  1.1   dyoung 	mac->ops.flap_tx_laser = NULL;
    172  1.6  msaitoh 	mac->ops.get_link_capabilities = ixgbe_get_link_capabilities_82598;
    173  1.6  msaitoh 	mac->ops.setup_rxpba = ixgbe_set_rxpba_82598;
    174  1.2  msaitoh 
    175  1.2  msaitoh 	/* Manageability interface */
    176  1.2  msaitoh 	mac->ops.set_fw_drv_ver = NULL;
    177  1.1   dyoung 
    178  1.5  msaitoh 	mac->ops.get_rtrup2tc = NULL;
    179  1.5  msaitoh 
    180  1.1   dyoung 	return ret_val;
    181  1.1   dyoung }
    182  1.1   dyoung 
    183  1.1   dyoung /**
    184  1.1   dyoung  *  ixgbe_init_phy_ops_82598 - PHY/SFP specific init
    185  1.1   dyoung  *  @hw: pointer to hardware structure
    186  1.1   dyoung  *
    187  1.1   dyoung  *  Initialize any function pointers that were not able to be
    188  1.1   dyoung  *  set during init_shared_code because the PHY/SFP type was
    189  1.1   dyoung  *  not known.  Perform the SFP init if necessary.
    190  1.1   dyoung  *
    191  1.1   dyoung  **/
    192  1.1   dyoung s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw)
    193  1.1   dyoung {
    194  1.1   dyoung 	struct ixgbe_mac_info *mac = &hw->mac;
    195  1.1   dyoung 	struct ixgbe_phy_info *phy = &hw->phy;
    196  1.1   dyoung 	s32 ret_val = IXGBE_SUCCESS;
    197  1.1   dyoung 	u16 list_offset, data_offset;
    198  1.1   dyoung 
    199  1.1   dyoung 	DEBUGFUNC("ixgbe_init_phy_ops_82598");
    200  1.1   dyoung 
    201  1.1   dyoung 	/* Identify the PHY */
    202  1.1   dyoung 	phy->ops.identify(hw);
    203  1.1   dyoung 
    204  1.1   dyoung 	/* Overwrite the link function pointers if copper PHY */
    205  1.1   dyoung 	if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
    206  1.6  msaitoh 		mac->ops.setup_link = ixgbe_setup_copper_link_82598;
    207  1.1   dyoung 		mac->ops.get_link_capabilities =
    208  1.6  msaitoh 				ixgbe_get_copper_link_capabilities_generic;
    209  1.1   dyoung 	}
    210  1.1   dyoung 
    211  1.1   dyoung 	switch (hw->phy.type) {
    212  1.1   dyoung 	case ixgbe_phy_tn:
    213  1.6  msaitoh 		phy->ops.setup_link = ixgbe_setup_phy_link_tnx;
    214  1.6  msaitoh 		phy->ops.check_link = ixgbe_check_phy_link_tnx;
    215  1.1   dyoung 		phy->ops.get_firmware_version =
    216  1.6  msaitoh 					ixgbe_get_phy_firmware_version_tnx;
    217  1.1   dyoung 		break;
    218  1.1   dyoung 	case ixgbe_phy_nl:
    219  1.6  msaitoh 		phy->ops.reset = ixgbe_reset_phy_nl;
    220  1.1   dyoung 
    221  1.1   dyoung 		/* Call SFP+ identify routine to get the SFP+ module type */
    222  1.1   dyoung 		ret_val = phy->ops.identify_sfp(hw);
    223  1.1   dyoung 		if (ret_val != IXGBE_SUCCESS)
    224  1.1   dyoung 			goto out;
    225  1.1   dyoung 		else if (hw->phy.sfp_type == ixgbe_sfp_type_unknown) {
    226  1.1   dyoung 			ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
    227  1.1   dyoung 			goto out;
    228  1.1   dyoung 		}
    229  1.1   dyoung 
    230  1.1   dyoung 		/* Check to see if SFP+ module is supported */
    231  1.1   dyoung 		ret_val = ixgbe_get_sfp_init_sequence_offsets(hw,
    232  1.2  msaitoh 							      &list_offset,
    233  1.2  msaitoh 							      &data_offset);
    234  1.1   dyoung 		if (ret_val != IXGBE_SUCCESS) {
    235  1.1   dyoung 			ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
    236  1.1   dyoung 			goto out;
    237  1.1   dyoung 		}
    238  1.1   dyoung 		break;
    239  1.1   dyoung 	default:
    240  1.1   dyoung 		break;
    241  1.1   dyoung 	}
    242  1.1   dyoung 
    243  1.1   dyoung out:
    244  1.1   dyoung 	return ret_val;
    245  1.1   dyoung }
    246  1.1   dyoung 
    247  1.1   dyoung /**
    248  1.1   dyoung  *  ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
    249  1.1   dyoung  *  @hw: pointer to hardware structure
    250  1.1   dyoung  *
    251  1.1   dyoung  *  Starts the hardware using the generic start_hw function.
    252  1.1   dyoung  *  Disables relaxed ordering Then set pcie completion timeout
    253  1.1   dyoung  *
    254  1.1   dyoung  **/
    255  1.1   dyoung s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw)
    256  1.1   dyoung {
    257  1.1   dyoung 	u32 regval;
    258  1.1   dyoung 	u32 i;
    259  1.1   dyoung 	s32 ret_val = IXGBE_SUCCESS;
    260  1.1   dyoung 
    261  1.1   dyoung 	DEBUGFUNC("ixgbe_start_hw_82598");
    262  1.1   dyoung 
    263  1.1   dyoung 	ret_val = ixgbe_start_hw_generic(hw);
    264  1.7  msaitoh 	if (ret_val)
    265  1.7  msaitoh 		return ret_val;
    266  1.1   dyoung 
    267  1.1   dyoung 	/* Disable relaxed ordering */
    268  1.1   dyoung 	for (i = 0; ((i < hw->mac.max_tx_queues) &&
    269  1.1   dyoung 	     (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
    270  1.1   dyoung 		regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
    271  1.3  msaitoh 		regval &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN;
    272  1.1   dyoung 		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
    273  1.1   dyoung 	}
    274  1.1   dyoung 
    275  1.1   dyoung 	for (i = 0; ((i < hw->mac.max_rx_queues) &&
    276  1.1   dyoung 	     (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
    277  1.1   dyoung 		regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
    278  1.3  msaitoh 		regval &= ~(IXGBE_DCA_RXCTRL_DATA_WRO_EN |
    279  1.3  msaitoh 			    IXGBE_DCA_RXCTRL_HEAD_WRO_EN);
    280  1.1   dyoung 		IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
    281  1.1   dyoung 	}
    282  1.1   dyoung 
    283  1.1   dyoung 	/* set the completion timeout for interface */
    284  1.7  msaitoh 	ixgbe_set_pcie_completion_timeout(hw);
    285  1.1   dyoung 
    286  1.1   dyoung 	return ret_val;
    287  1.1   dyoung }
    288  1.1   dyoung 
    289  1.1   dyoung /**
    290  1.1   dyoung  *  ixgbe_get_link_capabilities_82598 - Determines link capabilities
    291  1.1   dyoung  *  @hw: pointer to hardware structure
    292  1.1   dyoung  *  @speed: pointer to link speed
    293  1.1   dyoung  *  @autoneg: boolean auto-negotiation value
    294  1.1   dyoung  *
    295  1.1   dyoung  *  Determines the link capabilities by reading the AUTOC register.
    296  1.1   dyoung  **/
    297  1.1   dyoung static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
    298  1.2  msaitoh 					     ixgbe_link_speed *speed,
    299  1.2  msaitoh 					     bool *autoneg)
    300  1.1   dyoung {
    301  1.1   dyoung 	s32 status = IXGBE_SUCCESS;
    302  1.1   dyoung 	u32 autoc = 0;
    303  1.1   dyoung 
    304  1.1   dyoung 	DEBUGFUNC("ixgbe_get_link_capabilities_82598");
    305  1.1   dyoung 
    306  1.1   dyoung 	/*
    307  1.1   dyoung 	 * Determine link capabilities based on the stored value of AUTOC,
    308  1.1   dyoung 	 * which represents EEPROM defaults.  If AUTOC value has not been
    309  1.1   dyoung 	 * stored, use the current register value.
    310  1.1   dyoung 	 */
    311  1.1   dyoung 	if (hw->mac.orig_link_settings_stored)
    312  1.1   dyoung 		autoc = hw->mac.orig_autoc;
    313  1.1   dyoung 	else
    314  1.1   dyoung 		autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
    315  1.1   dyoung 
    316  1.1   dyoung 	switch (autoc & IXGBE_AUTOC_LMS_MASK) {
    317  1.1   dyoung 	case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
    318  1.1   dyoung 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
    319  1.1   dyoung 		*autoneg = FALSE;
    320  1.1   dyoung 		break;
    321  1.1   dyoung 
    322  1.1   dyoung 	case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
    323  1.1   dyoung 		*speed = IXGBE_LINK_SPEED_10GB_FULL;
    324  1.1   dyoung 		*autoneg = FALSE;
    325  1.1   dyoung 		break;
    326  1.1   dyoung 
    327  1.1   dyoung 	case IXGBE_AUTOC_LMS_1G_AN:
    328  1.1   dyoung 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
    329  1.1   dyoung 		*autoneg = TRUE;
    330  1.1   dyoung 		break;
    331  1.1   dyoung 
    332  1.1   dyoung 	case IXGBE_AUTOC_LMS_KX4_AN:
    333  1.1   dyoung 	case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
    334  1.1   dyoung 		*speed = IXGBE_LINK_SPEED_UNKNOWN;
    335  1.1   dyoung 		if (autoc & IXGBE_AUTOC_KX4_SUPP)
    336  1.1   dyoung 			*speed |= IXGBE_LINK_SPEED_10GB_FULL;
    337  1.1   dyoung 		if (autoc & IXGBE_AUTOC_KX_SUPP)
    338  1.1   dyoung 			*speed |= IXGBE_LINK_SPEED_1GB_FULL;
    339  1.1   dyoung 		*autoneg = TRUE;
    340  1.1   dyoung 		break;
    341  1.1   dyoung 
    342  1.1   dyoung 	default:
    343  1.1   dyoung 		status = IXGBE_ERR_LINK_SETUP;
    344  1.1   dyoung 		break;
    345  1.1   dyoung 	}
    346  1.1   dyoung 
    347  1.1   dyoung 	return status;
    348  1.1   dyoung }
    349  1.1   dyoung 
    350  1.1   dyoung /**
    351  1.1   dyoung  *  ixgbe_get_media_type_82598 - Determines media type
    352  1.1   dyoung  *  @hw: pointer to hardware structure
    353  1.1   dyoung  *
    354  1.1   dyoung  *  Returns the media type (fiber, copper, backplane)
    355  1.1   dyoung  **/
    356  1.1   dyoung static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw)
    357  1.1   dyoung {
    358  1.1   dyoung 	enum ixgbe_media_type media_type;
    359  1.1   dyoung 
    360  1.1   dyoung 	DEBUGFUNC("ixgbe_get_media_type_82598");
    361  1.1   dyoung 
    362  1.1   dyoung 	/* Detect if there is a copper PHY attached. */
    363  1.1   dyoung 	switch (hw->phy.type) {
    364  1.1   dyoung 	case ixgbe_phy_cu_unknown:
    365  1.1   dyoung 	case ixgbe_phy_tn:
    366  1.1   dyoung 		media_type = ixgbe_media_type_copper;
    367  1.1   dyoung 		goto out;
    368  1.1   dyoung 	default:
    369  1.1   dyoung 		break;
    370  1.1   dyoung 	}
    371  1.1   dyoung 
    372  1.1   dyoung 	/* Media type for I82598 is based on device ID */
    373  1.1   dyoung 	switch (hw->device_id) {
    374  1.1   dyoung 	case IXGBE_DEV_ID_82598:
    375  1.1   dyoung 	case IXGBE_DEV_ID_82598_BX:
    376  1.1   dyoung 		/* Default device ID is mezzanine card KX/KX4 */
    377  1.1   dyoung 		media_type = ixgbe_media_type_backplane;
    378  1.1   dyoung 		break;
    379  1.1   dyoung 	case IXGBE_DEV_ID_82598AF_DUAL_PORT:
    380  1.1   dyoung 	case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
    381  1.1   dyoung 	case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
    382  1.1   dyoung 	case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
    383  1.1   dyoung 	case IXGBE_DEV_ID_82598EB_XF_LR:
    384  1.1   dyoung 	case IXGBE_DEV_ID_82598EB_SFP_LOM:
    385  1.1   dyoung 		media_type = ixgbe_media_type_fiber;
    386  1.1   dyoung 		break;
    387  1.1   dyoung 	case IXGBE_DEV_ID_82598EB_CX4:
    388  1.1   dyoung 	case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
    389  1.1   dyoung 		media_type = ixgbe_media_type_cx4;
    390  1.1   dyoung 		break;
    391  1.1   dyoung 	case IXGBE_DEV_ID_82598AT:
    392  1.1   dyoung 	case IXGBE_DEV_ID_82598AT2:
    393  1.1   dyoung 		media_type = ixgbe_media_type_copper;
    394  1.1   dyoung 		break;
    395  1.1   dyoung 	default:
    396  1.1   dyoung 		media_type = ixgbe_media_type_unknown;
    397  1.1   dyoung 		break;
    398  1.1   dyoung 	}
    399  1.1   dyoung out:
    400  1.1   dyoung 	return media_type;
    401  1.1   dyoung }
    402  1.1   dyoung 
    403  1.1   dyoung /**
    404  1.1   dyoung  *  ixgbe_fc_enable_82598 - Enable flow control
    405  1.1   dyoung  *  @hw: pointer to hardware structure
    406  1.1   dyoung  *
    407  1.1   dyoung  *  Enable flow control according to the current settings.
    408  1.1   dyoung  **/
    409  1.3  msaitoh s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw)
    410  1.1   dyoung {
    411  1.1   dyoung 	s32 ret_val = IXGBE_SUCCESS;
    412  1.1   dyoung 	u32 fctrl_reg;
    413  1.1   dyoung 	u32 rmcs_reg;
    414  1.1   dyoung 	u32 reg;
    415  1.3  msaitoh 	u32 fcrtl, fcrth;
    416  1.1   dyoung 	u32 link_speed = 0;
    417  1.3  msaitoh 	int i;
    418  1.1   dyoung 	bool link_up;
    419  1.1   dyoung 
    420  1.1   dyoung 	DEBUGFUNC("ixgbe_fc_enable_82598");
    421  1.1   dyoung 
    422  1.3  msaitoh 	/* Validate the water mark configuration */
    423  1.3  msaitoh 	if (!hw->fc.pause_time) {
    424  1.3  msaitoh 		ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
    425  1.3  msaitoh 		goto out;
    426  1.3  msaitoh 	}
    427  1.3  msaitoh 
    428  1.3  msaitoh 	/* Low water mark of zero causes XOFF floods */
    429  1.3  msaitoh 	for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
    430  1.3  msaitoh 		if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
    431  1.3  msaitoh 		    hw->fc.high_water[i]) {
    432  1.3  msaitoh 			if (!hw->fc.low_water[i] ||
    433  1.3  msaitoh 			    hw->fc.low_water[i] >= hw->fc.high_water[i]) {
    434  1.3  msaitoh 				DEBUGOUT("Invalid water mark configuration\n");
    435  1.3  msaitoh 				ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
    436  1.3  msaitoh 				goto out;
    437  1.3  msaitoh 			}
    438  1.3  msaitoh 		}
    439  1.3  msaitoh 	}
    440  1.3  msaitoh 
    441  1.1   dyoung 	/*
    442  1.1   dyoung 	 * On 82598 having Rx FC on causes resets while doing 1G
    443  1.1   dyoung 	 * so if it's on turn it off once we know link_speed. For
    444  1.1   dyoung 	 * more details see 82598 Specification update.
    445  1.1   dyoung 	 */
    446  1.1   dyoung 	hw->mac.ops.check_link(hw, &link_speed, &link_up, FALSE);
    447  1.1   dyoung 	if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) {
    448  1.1   dyoung 		switch (hw->fc.requested_mode) {
    449  1.1   dyoung 		case ixgbe_fc_full:
    450  1.1   dyoung 			hw->fc.requested_mode = ixgbe_fc_tx_pause;
    451  1.1   dyoung 			break;
    452  1.1   dyoung 		case ixgbe_fc_rx_pause:
    453  1.1   dyoung 			hw->fc.requested_mode = ixgbe_fc_none;
    454  1.1   dyoung 			break;
    455  1.1   dyoung 		default:
    456  1.1   dyoung 			/* no change */
    457  1.1   dyoung 			break;
    458  1.1   dyoung 		}
    459  1.1   dyoung 	}
    460  1.1   dyoung 
    461  1.1   dyoung 	/* Negotiate the fc mode to use */
    462  1.3  msaitoh 	ixgbe_fc_autoneg(hw);
    463  1.1   dyoung 
    464  1.1   dyoung 	/* Disable any previous flow control settings */
    465  1.1   dyoung 	fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
    466  1.1   dyoung 	fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE);
    467  1.1   dyoung 
    468  1.1   dyoung 	rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
    469  1.1   dyoung 	rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X);
    470  1.1   dyoung 
    471  1.1   dyoung 	/*
    472  1.1   dyoung 	 * The possible values of fc.current_mode are:
    473  1.1   dyoung 	 * 0: Flow control is completely disabled
    474  1.1   dyoung 	 * 1: Rx flow control is enabled (we can receive pause frames,
    475  1.1   dyoung 	 *    but not send pause frames).
    476  1.1   dyoung 	 * 2: Tx flow control is enabled (we can send pause frames but
    477  1.1   dyoung 	 *     we do not support receiving pause frames).
    478  1.1   dyoung 	 * 3: Both Rx and Tx flow control (symmetric) are enabled.
    479  1.1   dyoung 	 * other: Invalid.
    480  1.1   dyoung 	 */
    481  1.1   dyoung 	switch (hw->fc.current_mode) {
    482  1.1   dyoung 	case ixgbe_fc_none:
    483  1.1   dyoung 		/*
    484  1.1   dyoung 		 * Flow control is disabled by software override or autoneg.
    485  1.1   dyoung 		 * The code below will actually disable it in the HW.
    486  1.1   dyoung 		 */
    487  1.1   dyoung 		break;
    488  1.1   dyoung 	case ixgbe_fc_rx_pause:
    489  1.1   dyoung 		/*
    490  1.1   dyoung 		 * Rx Flow control is enabled and Tx Flow control is
    491  1.1   dyoung 		 * disabled by software override. Since there really
    492  1.1   dyoung 		 * isn't a way to advertise that we are capable of RX
    493  1.1   dyoung 		 * Pause ONLY, we will advertise that we support both
    494  1.1   dyoung 		 * symmetric and asymmetric Rx PAUSE.  Later, we will
    495  1.1   dyoung 		 * disable the adapter's ability to send PAUSE frames.
    496  1.1   dyoung 		 */
    497  1.1   dyoung 		fctrl_reg |= IXGBE_FCTRL_RFCE;
    498  1.1   dyoung 		break;
    499  1.1   dyoung 	case ixgbe_fc_tx_pause:
    500  1.1   dyoung 		/*
    501  1.1   dyoung 		 * Tx Flow control is enabled, and Rx Flow control is
    502  1.1   dyoung 		 * disabled by software override.
    503  1.1   dyoung 		 */
    504  1.1   dyoung 		rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
    505  1.1   dyoung 		break;
    506  1.1   dyoung 	case ixgbe_fc_full:
    507  1.1   dyoung 		/* Flow control (both Rx and Tx) is enabled by SW override. */
    508  1.1   dyoung 		fctrl_reg |= IXGBE_FCTRL_RFCE;
    509  1.1   dyoung 		rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
    510  1.1   dyoung 		break;
    511  1.1   dyoung 	default:
    512  1.1   dyoung 		DEBUGOUT("Flow control param set incorrectly\n");
    513  1.1   dyoung 		ret_val = IXGBE_ERR_CONFIG;
    514  1.1   dyoung 		goto out;
    515  1.1   dyoung 		break;
    516  1.1   dyoung 	}
    517  1.1   dyoung 
    518  1.1   dyoung 	/* Set 802.3x based flow control settings. */
    519  1.1   dyoung 	fctrl_reg |= IXGBE_FCTRL_DPF;
    520  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg);
    521  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg);
    522  1.1   dyoung 
    523  1.1   dyoung 	/* Set up and enable Rx high/low water mark thresholds, enable XON. */
    524  1.3  msaitoh 	for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
    525  1.3  msaitoh 		if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
    526  1.3  msaitoh 		    hw->fc.high_water[i]) {
    527  1.3  msaitoh 			fcrtl = (hw->fc.low_water[i] << 10) | IXGBE_FCRTL_XONE;
    528  1.3  msaitoh 			fcrth = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN;
    529  1.3  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), fcrtl);
    530  1.3  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), fcrth);
    531  1.3  msaitoh 		} else {
    532  1.3  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), 0);
    533  1.3  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), 0);
    534  1.3  msaitoh 		}
    535  1.1   dyoung 
    536  1.1   dyoung 	}
    537  1.1   dyoung 
    538  1.1   dyoung 	/* Configure pause time (2 TCs per register) */
    539  1.3  msaitoh 	reg = hw->fc.pause_time * 0x00010001;
    540  1.3  msaitoh 	for (i = 0; i < (IXGBE_DCB_MAX_TRAFFIC_CLASS / 2); i++)
    541  1.3  msaitoh 		IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
    542  1.1   dyoung 
    543  1.3  msaitoh 	/* Configure flow control refresh threshold value */
    544  1.3  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
    545  1.1   dyoung 
    546  1.1   dyoung out:
    547  1.1   dyoung 	return ret_val;
    548  1.1   dyoung }
    549  1.1   dyoung 
    550  1.1   dyoung /**
    551  1.1   dyoung  *  ixgbe_start_mac_link_82598 - Configures MAC link settings
    552  1.1   dyoung  *  @hw: pointer to hardware structure
    553  1.1   dyoung  *
    554  1.1   dyoung  *  Configures link settings based on values in the ixgbe_hw struct.
    555  1.1   dyoung  *  Restarts the link.  Performs autonegotiation if needed.
    556  1.1   dyoung  **/
    557  1.1   dyoung static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
    558  1.2  msaitoh 				      bool autoneg_wait_to_complete)
    559  1.1   dyoung {
    560  1.1   dyoung 	u32 autoc_reg;
    561  1.1   dyoung 	u32 links_reg;
    562  1.1   dyoung 	u32 i;
    563  1.1   dyoung 	s32 status = IXGBE_SUCCESS;
    564  1.1   dyoung 
    565  1.1   dyoung 	DEBUGFUNC("ixgbe_start_mac_link_82598");
    566  1.1   dyoung 
    567  1.1   dyoung 	/* Restart link */
    568  1.1   dyoung 	autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
    569  1.1   dyoung 	autoc_reg |= IXGBE_AUTOC_AN_RESTART;
    570  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
    571  1.1   dyoung 
    572  1.1   dyoung 	/* Only poll for autoneg to complete if specified to do so */
    573  1.1   dyoung 	if (autoneg_wait_to_complete) {
    574  1.1   dyoung 		if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
    575  1.1   dyoung 		     IXGBE_AUTOC_LMS_KX4_AN ||
    576  1.1   dyoung 		    (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
    577  1.1   dyoung 		     IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
    578  1.1   dyoung 			links_reg = 0; /* Just in case Autoneg time = 0 */
    579  1.1   dyoung 			for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
    580  1.1   dyoung 				links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
    581  1.1   dyoung 				if (links_reg & IXGBE_LINKS_KX_AN_COMP)
    582  1.1   dyoung 					break;
    583  1.1   dyoung 				msec_delay(100);
    584  1.1   dyoung 			}
    585  1.1   dyoung 			if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
    586  1.1   dyoung 				status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
    587  1.1   dyoung 				DEBUGOUT("Autonegotiation did not complete.\n");
    588  1.1   dyoung 			}
    589  1.1   dyoung 		}
    590  1.1   dyoung 	}
    591  1.1   dyoung 
    592  1.1   dyoung 	/* Add delay to filter out noises during initial link setup */
    593  1.1   dyoung 	msec_delay(50);
    594  1.1   dyoung 
    595  1.1   dyoung 	return status;
    596  1.1   dyoung }
    597  1.1   dyoung 
    598  1.1   dyoung /**
    599  1.1   dyoung  *  ixgbe_validate_link_ready - Function looks for phy link
    600  1.1   dyoung  *  @hw: pointer to hardware structure
    601  1.1   dyoung  *
    602  1.1   dyoung  *  Function indicates success when phy link is available. If phy is not ready
    603  1.1   dyoung  *  within 5 seconds of MAC indicating link, the function returns error.
    604  1.1   dyoung  **/
    605  1.1   dyoung static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw)
    606  1.1   dyoung {
    607  1.1   dyoung 	u32 timeout;
    608  1.1   dyoung 	u16 an_reg;
    609  1.1   dyoung 
    610  1.1   dyoung 	if (hw->device_id != IXGBE_DEV_ID_82598AT2)
    611  1.1   dyoung 		return IXGBE_SUCCESS;
    612  1.1   dyoung 
    613  1.1   dyoung 	for (timeout = 0;
    614  1.1   dyoung 	     timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) {
    615  1.1   dyoung 		hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
    616  1.2  msaitoh 				     IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &an_reg);
    617  1.1   dyoung 
    618  1.1   dyoung 		if ((an_reg & IXGBE_MII_AUTONEG_COMPLETE) &&
    619  1.1   dyoung 		    (an_reg & IXGBE_MII_AUTONEG_LINK_UP))
    620  1.1   dyoung 			break;
    621  1.1   dyoung 
    622  1.1   dyoung 		msec_delay(100);
    623  1.1   dyoung 	}
    624  1.1   dyoung 
    625  1.1   dyoung 	if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) {
    626  1.1   dyoung 		DEBUGOUT("Link was indicated but link is down\n");
    627  1.1   dyoung 		return IXGBE_ERR_LINK_SETUP;
    628  1.1   dyoung 	}
    629  1.1   dyoung 
    630  1.1   dyoung 	return IXGBE_SUCCESS;
    631  1.1   dyoung }
    632  1.1   dyoung 
    633  1.1   dyoung /**
    634  1.1   dyoung  *  ixgbe_check_mac_link_82598 - Get link/speed status
    635  1.1   dyoung  *  @hw: pointer to hardware structure
    636  1.1   dyoung  *  @speed: pointer to link speed
    637  1.1   dyoung  *  @link_up: TRUE is link is up, FALSE otherwise
    638  1.1   dyoung  *  @link_up_wait_to_complete: bool used to wait for link up or not
    639  1.1   dyoung  *
    640  1.1   dyoung  *  Reads the links register to determine if link is up and the current speed
    641  1.1   dyoung  **/
    642  1.1   dyoung static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
    643  1.2  msaitoh 				      ixgbe_link_speed *speed, bool *link_up,
    644  1.2  msaitoh 				      bool link_up_wait_to_complete)
    645  1.1   dyoung {
    646  1.1   dyoung 	u32 links_reg;
    647  1.1   dyoung 	u32 i;
    648  1.1   dyoung 	u16 link_reg, adapt_comp_reg;
    649  1.1   dyoung 
    650  1.1   dyoung 	DEBUGFUNC("ixgbe_check_mac_link_82598");
    651  1.1   dyoung 
    652  1.1   dyoung 	/*
    653  1.1   dyoung 	 * SERDES PHY requires us to read link status from undocumented
    654  1.1   dyoung 	 * register 0xC79F.  Bit 0 set indicates link is up/ready; clear
    655  1.1   dyoung 	 * indicates link down.  OxC00C is read to check that the XAUI lanes
    656  1.1   dyoung 	 * are active.  Bit 0 clear indicates active; set indicates inactive.
    657  1.1   dyoung 	 */
    658  1.1   dyoung 	if (hw->phy.type == ixgbe_phy_nl) {
    659  1.1   dyoung 		hw->phy.ops.read_reg(hw, 0xC79F, IXGBE_TWINAX_DEV, &link_reg);
    660  1.1   dyoung 		hw->phy.ops.read_reg(hw, 0xC79F, IXGBE_TWINAX_DEV, &link_reg);
    661  1.1   dyoung 		hw->phy.ops.read_reg(hw, 0xC00C, IXGBE_TWINAX_DEV,
    662  1.2  msaitoh 				     &adapt_comp_reg);
    663  1.1   dyoung 		if (link_up_wait_to_complete) {
    664  1.1   dyoung 			for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
    665  1.1   dyoung 				if ((link_reg & 1) &&
    666  1.1   dyoung 				    ((adapt_comp_reg & 1) == 0)) {
    667  1.1   dyoung 					*link_up = TRUE;
    668  1.1   dyoung 					break;
    669  1.1   dyoung 				} else {
    670  1.1   dyoung 					*link_up = FALSE;
    671  1.1   dyoung 				}
    672  1.1   dyoung 				msec_delay(100);
    673  1.1   dyoung 				hw->phy.ops.read_reg(hw, 0xC79F,
    674  1.2  msaitoh 						     IXGBE_TWINAX_DEV,
    675  1.2  msaitoh 						     &link_reg);
    676  1.1   dyoung 				hw->phy.ops.read_reg(hw, 0xC00C,
    677  1.2  msaitoh 						     IXGBE_TWINAX_DEV,
    678  1.2  msaitoh 						     &adapt_comp_reg);
    679  1.1   dyoung 			}
    680  1.1   dyoung 		} else {
    681  1.1   dyoung 			if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0))
    682  1.1   dyoung 				*link_up = TRUE;
    683  1.1   dyoung 			else
    684  1.1   dyoung 				*link_up = FALSE;
    685  1.1   dyoung 		}
    686  1.1   dyoung 
    687  1.1   dyoung 		if (*link_up == FALSE)
    688  1.1   dyoung 			goto out;
    689  1.1   dyoung 	}
    690  1.1   dyoung 
    691  1.1   dyoung 	links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
    692  1.1   dyoung 	if (link_up_wait_to_complete) {
    693  1.1   dyoung 		for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
    694  1.1   dyoung 			if (links_reg & IXGBE_LINKS_UP) {
    695  1.1   dyoung 				*link_up = TRUE;
    696  1.1   dyoung 				break;
    697  1.1   dyoung 			} else {
    698  1.1   dyoung 				*link_up = FALSE;
    699  1.1   dyoung 			}
    700  1.1   dyoung 			msec_delay(100);
    701  1.1   dyoung 			links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
    702  1.1   dyoung 		}
    703  1.1   dyoung 	} else {
    704  1.1   dyoung 		if (links_reg & IXGBE_LINKS_UP)
    705  1.1   dyoung 			*link_up = TRUE;
    706  1.1   dyoung 		else
    707  1.1   dyoung 			*link_up = FALSE;
    708  1.1   dyoung 	}
    709  1.1   dyoung 
    710  1.1   dyoung 	if (links_reg & IXGBE_LINKS_SPEED)
    711  1.1   dyoung 		*speed = IXGBE_LINK_SPEED_10GB_FULL;
    712  1.1   dyoung 	else
    713  1.1   dyoung 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
    714  1.1   dyoung 
    715  1.1   dyoung 	if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && (*link_up == TRUE) &&
    716  1.1   dyoung 	    (ixgbe_validate_link_ready(hw) != IXGBE_SUCCESS))
    717  1.1   dyoung 		*link_up = FALSE;
    718  1.1   dyoung 
    719  1.1   dyoung out:
    720  1.1   dyoung 	return IXGBE_SUCCESS;
    721  1.1   dyoung }
    722  1.1   dyoung 
    723  1.1   dyoung /**
    724  1.1   dyoung  *  ixgbe_setup_mac_link_82598 - Set MAC link speed
    725  1.1   dyoung  *  @hw: pointer to hardware structure
    726  1.1   dyoung  *  @speed: new link speed
    727  1.1   dyoung  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    728  1.1   dyoung  *
    729  1.1   dyoung  *  Set the link speed in the AUTOC register and restarts link.
    730  1.1   dyoung  **/
    731  1.1   dyoung static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
    732  1.4  msaitoh 				      ixgbe_link_speed speed,
    733  1.2  msaitoh 				      bool autoneg_wait_to_complete)
    734  1.1   dyoung {
    735  1.4  msaitoh 	bool autoneg = FALSE;
    736  1.2  msaitoh 	s32 status = IXGBE_SUCCESS;
    737  1.1   dyoung 	ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
    738  1.2  msaitoh 	u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
    739  1.2  msaitoh 	u32 autoc = curr_autoc;
    740  1.2  msaitoh 	u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
    741  1.1   dyoung 
    742  1.1   dyoung 	DEBUGFUNC("ixgbe_setup_mac_link_82598");
    743  1.1   dyoung 
    744  1.1   dyoung 	/* Check to see if speed passed in is supported. */
    745  1.1   dyoung 	ixgbe_get_link_capabilities(hw, &link_capabilities, &autoneg);
    746  1.1   dyoung 	speed &= link_capabilities;
    747  1.1   dyoung 
    748  1.1   dyoung 	if (speed == IXGBE_LINK_SPEED_UNKNOWN)
    749  1.1   dyoung 		status = IXGBE_ERR_LINK_SETUP;
    750  1.1   dyoung 
    751  1.1   dyoung 	/* Set KX4/KX support according to speed requested */
    752  1.1   dyoung 	else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN ||
    753  1.2  msaitoh 		 link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
    754  1.1   dyoung 		autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK;
    755  1.1   dyoung 		if (speed & IXGBE_LINK_SPEED_10GB_FULL)
    756  1.1   dyoung 			autoc |= IXGBE_AUTOC_KX4_SUPP;
    757  1.1   dyoung 		if (speed & IXGBE_LINK_SPEED_1GB_FULL)
    758  1.1   dyoung 			autoc |= IXGBE_AUTOC_KX_SUPP;
    759  1.1   dyoung 		if (autoc != curr_autoc)
    760  1.1   dyoung 			IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
    761  1.1   dyoung 	}
    762  1.1   dyoung 
    763  1.1   dyoung 	if (status == IXGBE_SUCCESS) {
    764  1.1   dyoung 		/*
    765  1.1   dyoung 		 * Setup and restart the link based on the new values in
    766  1.1   dyoung 		 * ixgbe_hw This will write the AUTOC register based on the new
    767  1.1   dyoung 		 * stored values
    768  1.1   dyoung 		 */
    769  1.1   dyoung 		status = ixgbe_start_mac_link_82598(hw,
    770  1.2  msaitoh 						    autoneg_wait_to_complete);
    771  1.1   dyoung 	}
    772  1.1   dyoung 
    773  1.1   dyoung 	return status;
    774  1.1   dyoung }
    775  1.1   dyoung 
    776  1.1   dyoung 
    777  1.1   dyoung /**
    778  1.1   dyoung  *  ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
    779  1.1   dyoung  *  @hw: pointer to hardware structure
    780  1.1   dyoung  *  @speed: new link speed
    781  1.1   dyoung  *  @autoneg_wait_to_complete: TRUE if waiting is needed to complete
    782  1.1   dyoung  *
    783  1.1   dyoung  *  Sets the link speed in the AUTOC register in the MAC and restarts link.
    784  1.1   dyoung  **/
    785  1.1   dyoung static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
    786  1.2  msaitoh 					 ixgbe_link_speed speed,
    787  1.2  msaitoh 					 bool autoneg_wait_to_complete)
    788  1.1   dyoung {
    789  1.1   dyoung 	s32 status;
    790  1.1   dyoung 
    791  1.1   dyoung 	DEBUGFUNC("ixgbe_setup_copper_link_82598");
    792  1.1   dyoung 
    793  1.1   dyoung 	/* Setup the PHY according to input speed */
    794  1.4  msaitoh 	status = hw->phy.ops.setup_link_speed(hw, speed,
    795  1.2  msaitoh 					      autoneg_wait_to_complete);
    796  1.1   dyoung 	/* Set up MAC */
    797  1.1   dyoung 	ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
    798  1.1   dyoung 
    799  1.1   dyoung 	return status;
    800  1.1   dyoung }
    801  1.1   dyoung 
    802  1.1   dyoung /**
    803  1.1   dyoung  *  ixgbe_reset_hw_82598 - Performs hardware reset
    804  1.1   dyoung  *  @hw: pointer to hardware structure
    805  1.1   dyoung  *
    806  1.1   dyoung  *  Resets the hardware by resetting the transmit and receive units, masks and
    807  1.1   dyoung  *  clears all interrupts, performing a PHY reset, and performing a link (MAC)
    808  1.1   dyoung  *  reset.
    809  1.1   dyoung  **/
    810  1.1   dyoung static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw)
    811  1.1   dyoung {
    812  1.1   dyoung 	s32 status = IXGBE_SUCCESS;
    813  1.1   dyoung 	s32 phy_status = IXGBE_SUCCESS;
    814  1.1   dyoung 	u32 ctrl;
    815  1.1   dyoung 	u32 gheccr;
    816  1.1   dyoung 	u32 i;
    817  1.1   dyoung 	u32 autoc;
    818  1.1   dyoung 	u8  analog_val;
    819  1.1   dyoung 
    820  1.1   dyoung 	DEBUGFUNC("ixgbe_reset_hw_82598");
    821  1.1   dyoung 
    822  1.1   dyoung 	/* Call adapter stop to disable tx/rx and clear interrupts */
    823  1.2  msaitoh 	status = hw->mac.ops.stop_adapter(hw);
    824  1.2  msaitoh 	if (status != IXGBE_SUCCESS)
    825  1.2  msaitoh 		goto reset_hw_out;
    826  1.1   dyoung 
    827  1.1   dyoung 	/*
    828  1.1   dyoung 	 * Power up the Atlas Tx lanes if they are currently powered down.
    829  1.1   dyoung 	 * Atlas Tx lanes are powered down for MAC loopback tests, but
    830  1.1   dyoung 	 * they are not automatically restored on reset.
    831  1.1   dyoung 	 */
    832  1.1   dyoung 	hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val);
    833  1.1   dyoung 	if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) {
    834  1.1   dyoung 		/* Enable Tx Atlas so packets can be transmitted again */
    835  1.1   dyoung 		hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
    836  1.2  msaitoh 					     &analog_val);
    837  1.1   dyoung 		analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN;
    838  1.1   dyoung 		hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
    839  1.2  msaitoh 					      analog_val);
    840  1.1   dyoung 
    841  1.1   dyoung 		hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
    842  1.2  msaitoh 					     &analog_val);
    843  1.1   dyoung 		analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
    844  1.1   dyoung 		hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
    845  1.2  msaitoh 					      analog_val);
    846  1.1   dyoung 
    847  1.1   dyoung 		hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
    848  1.2  msaitoh 					     &analog_val);
    849  1.1   dyoung 		analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
    850  1.1   dyoung 		hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
    851  1.2  msaitoh 					      analog_val);
    852  1.1   dyoung 
    853  1.1   dyoung 		hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
    854  1.2  msaitoh 					     &analog_val);
    855  1.1   dyoung 		analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
    856  1.1   dyoung 		hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
    857  1.2  msaitoh 					      analog_val);
    858  1.1   dyoung 	}
    859  1.1   dyoung 
    860  1.1   dyoung 	/* Reset PHY */
    861  1.1   dyoung 	if (hw->phy.reset_disable == FALSE) {
    862  1.1   dyoung 		/* PHY ops must be identified and initialized prior to reset */
    863  1.1   dyoung 
    864  1.1   dyoung 		/* Init PHY and function pointers, perform SFP setup */
    865  1.1   dyoung 		phy_status = hw->phy.ops.init(hw);
    866  1.1   dyoung 		if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED)
    867  1.1   dyoung 			goto reset_hw_out;
    868  1.2  msaitoh 		if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT)
    869  1.2  msaitoh 			goto mac_reset_top;
    870  1.1   dyoung 
    871  1.1   dyoung 		hw->phy.ops.reset(hw);
    872  1.1   dyoung 	}
    873  1.1   dyoung 
    874  1.1   dyoung mac_reset_top:
    875  1.1   dyoung 	/*
    876  1.1   dyoung 	 * Issue global reset to the MAC.  This needs to be a SW reset.
    877  1.1   dyoung 	 * If link reset is used, it might reset the MAC when mng is using it
    878  1.1   dyoung 	 */
    879  1.2  msaitoh 	ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL) | IXGBE_CTRL_RST;
    880  1.2  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
    881  1.1   dyoung 	IXGBE_WRITE_FLUSH(hw);
    882  1.1   dyoung 
    883  1.1   dyoung 	/* Poll for reset bit to self-clear indicating reset is complete */
    884  1.1   dyoung 	for (i = 0; i < 10; i++) {
    885  1.1   dyoung 		usec_delay(1);
    886  1.1   dyoung 		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
    887  1.1   dyoung 		if (!(ctrl & IXGBE_CTRL_RST))
    888  1.1   dyoung 			break;
    889  1.1   dyoung 	}
    890  1.1   dyoung 	if (ctrl & IXGBE_CTRL_RST) {
    891  1.1   dyoung 		status = IXGBE_ERR_RESET_FAILED;
    892  1.1   dyoung 		DEBUGOUT("Reset polling failed to complete.\n");
    893  1.1   dyoung 	}
    894  1.1   dyoung 
    895  1.2  msaitoh 	msec_delay(50);
    896  1.2  msaitoh 
    897  1.1   dyoung 	/*
    898  1.1   dyoung 	 * Double resets are required for recovery from certain error
    899  1.1   dyoung 	 * conditions.  Between resets, it is necessary to stall to allow time
    900  1.2  msaitoh 	 * for any pending HW events to complete.
    901  1.1   dyoung 	 */
    902  1.1   dyoung 	if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
    903  1.1   dyoung 		hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
    904  1.1   dyoung 		goto mac_reset_top;
    905  1.1   dyoung 	}
    906  1.1   dyoung 
    907  1.1   dyoung 	gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR);
    908  1.1   dyoung 	gheccr &= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6));
    909  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr);
    910  1.1   dyoung 
    911  1.1   dyoung 	/*
    912  1.1   dyoung 	 * Store the original AUTOC value if it has not been
    913  1.1   dyoung 	 * stored off yet.  Otherwise restore the stored original
    914  1.1   dyoung 	 * AUTOC value since the reset operation sets back to deaults.
    915  1.1   dyoung 	 */
    916  1.1   dyoung 	autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
    917  1.1   dyoung 	if (hw->mac.orig_link_settings_stored == FALSE) {
    918  1.1   dyoung 		hw->mac.orig_autoc = autoc;
    919  1.1   dyoung 		hw->mac.orig_link_settings_stored = TRUE;
    920  1.1   dyoung 	} else if (autoc != hw->mac.orig_autoc) {
    921  1.1   dyoung 		IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
    922  1.1   dyoung 	}
    923  1.1   dyoung 
    924  1.1   dyoung 	/* Store the permanent mac address */
    925  1.1   dyoung 	hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
    926  1.1   dyoung 
    927  1.1   dyoung 	/*
    928  1.1   dyoung 	 * Store MAC address from RAR0, clear receive address registers, and
    929  1.1   dyoung 	 * clear the multicast table
    930  1.1   dyoung 	 */
    931  1.1   dyoung 	hw->mac.ops.init_rx_addrs(hw);
    932  1.1   dyoung 
    933  1.1   dyoung reset_hw_out:
    934  1.1   dyoung 	if (phy_status != IXGBE_SUCCESS)
    935  1.1   dyoung 		status = phy_status;
    936  1.1   dyoung 
    937  1.1   dyoung 	return status;
    938  1.1   dyoung }
    939  1.1   dyoung 
    940  1.1   dyoung /**
    941  1.1   dyoung  *  ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
    942  1.1   dyoung  *  @hw: pointer to hardware struct
    943  1.1   dyoung  *  @rar: receive address register index to associate with a VMDq index
    944  1.1   dyoung  *  @vmdq: VMDq set index
    945  1.1   dyoung  **/
    946  1.1   dyoung s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
    947  1.1   dyoung {
    948  1.1   dyoung 	u32 rar_high;
    949  1.1   dyoung 	u32 rar_entries = hw->mac.num_rar_entries;
    950  1.1   dyoung 
    951  1.1   dyoung 	DEBUGFUNC("ixgbe_set_vmdq_82598");
    952  1.1   dyoung 
    953  1.1   dyoung 	/* Make sure we are using a valid rar index range */
    954  1.1   dyoung 	if (rar >= rar_entries) {
    955  1.1   dyoung 		DEBUGOUT1("RAR index %d is out of range.\n", rar);
    956  1.1   dyoung 		return IXGBE_ERR_INVALID_ARGUMENT;
    957  1.1   dyoung 	}
    958  1.1   dyoung 
    959  1.1   dyoung 	rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
    960  1.1   dyoung 	rar_high &= ~IXGBE_RAH_VIND_MASK;
    961  1.1   dyoung 	rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK);
    962  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
    963  1.1   dyoung 	return IXGBE_SUCCESS;
    964  1.1   dyoung }
    965  1.1   dyoung 
    966  1.1   dyoung /**
    967  1.1   dyoung  *  ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
    968  1.1   dyoung  *  @hw: pointer to hardware struct
    969  1.1   dyoung  *  @rar: receive address register index to associate with a VMDq index
    970  1.1   dyoung  *  @vmdq: VMDq clear index (not used in 82598, but elsewhere)
    971  1.1   dyoung  **/
    972  1.1   dyoung static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
    973  1.1   dyoung {
    974  1.1   dyoung 	u32 rar_high;
    975  1.1   dyoung 	u32 rar_entries = hw->mac.num_rar_entries;
    976  1.1   dyoung 
    977  1.2  msaitoh 	UNREFERENCED_1PARAMETER(vmdq);
    978  1.1   dyoung 
    979  1.1   dyoung 	/* Make sure we are using a valid rar index range */
    980  1.1   dyoung 	if (rar >= rar_entries) {
    981  1.1   dyoung 		DEBUGOUT1("RAR index %d is out of range.\n", rar);
    982  1.1   dyoung 		return IXGBE_ERR_INVALID_ARGUMENT;
    983  1.1   dyoung 	}
    984  1.1   dyoung 
    985  1.1   dyoung 	rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
    986  1.1   dyoung 	if (rar_high & IXGBE_RAH_VIND_MASK) {
    987  1.1   dyoung 		rar_high &= ~IXGBE_RAH_VIND_MASK;
    988  1.1   dyoung 		IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
    989  1.1   dyoung 	}
    990  1.1   dyoung 
    991  1.1   dyoung 	return IXGBE_SUCCESS;
    992  1.1   dyoung }
    993  1.1   dyoung 
    994  1.1   dyoung /**
    995  1.1   dyoung  *  ixgbe_set_vfta_82598 - Set VLAN filter table
    996  1.1   dyoung  *  @hw: pointer to hardware structure
    997  1.1   dyoung  *  @vlan: VLAN id to write to VLAN filter
    998  1.1   dyoung  *  @vind: VMDq output index that maps queue to VLAN id in VFTA
    999  1.1   dyoung  *  @vlan_on: boolean flag to turn on/off VLAN in VFTA
   1000  1.1   dyoung  *
   1001  1.1   dyoung  *  Turn on/off specified VLAN in the VLAN filter table.
   1002  1.1   dyoung  **/
   1003  1.1   dyoung s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind,
   1004  1.2  msaitoh 			 bool vlan_on)
   1005  1.1   dyoung {
   1006  1.1   dyoung 	u32 regindex;
   1007  1.1   dyoung 	u32 bitindex;
   1008  1.1   dyoung 	u32 bits;
   1009  1.1   dyoung 	u32 vftabyte;
   1010  1.1   dyoung 
   1011  1.1   dyoung 	DEBUGFUNC("ixgbe_set_vfta_82598");
   1012  1.1   dyoung 
   1013  1.1   dyoung 	if (vlan > 4095)
   1014  1.1   dyoung 		return IXGBE_ERR_PARAM;
   1015  1.1   dyoung 
   1016  1.1   dyoung 	/* Determine 32-bit word position in array */
   1017  1.1   dyoung 	regindex = (vlan >> 5) & 0x7F;   /* upper seven bits */
   1018  1.1   dyoung 
   1019  1.1   dyoung 	/* Determine the location of the (VMD) queue index */
   1020  1.1   dyoung 	vftabyte =  ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */
   1021  1.1   dyoung 	bitindex = (vlan & 0x7) << 2;    /* lower 3 bits indicate nibble */
   1022  1.1   dyoung 
   1023  1.1   dyoung 	/* Set the nibble for VMD queue index */
   1024  1.1   dyoung 	bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex));
   1025  1.1   dyoung 	bits &= (~(0x0F << bitindex));
   1026  1.1   dyoung 	bits |= (vind << bitindex);
   1027  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits);
   1028  1.1   dyoung 
   1029  1.1   dyoung 	/* Determine the location of the bit for this VLAN id */
   1030  1.1   dyoung 	bitindex = vlan & 0x1F;   /* lower five bits */
   1031  1.1   dyoung 
   1032  1.1   dyoung 	bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
   1033  1.1   dyoung 	if (vlan_on)
   1034  1.1   dyoung 		/* Turn on this VLAN id */
   1035  1.1   dyoung 		bits |= (1 << bitindex);
   1036  1.1   dyoung 	else
   1037  1.1   dyoung 		/* Turn off this VLAN id */
   1038  1.1   dyoung 		bits &= ~(1 << bitindex);
   1039  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits);
   1040  1.1   dyoung 
   1041  1.1   dyoung 	return IXGBE_SUCCESS;
   1042  1.1   dyoung }
   1043  1.1   dyoung 
   1044  1.1   dyoung /**
   1045  1.1   dyoung  *  ixgbe_clear_vfta_82598 - Clear VLAN filter table
   1046  1.1   dyoung  *  @hw: pointer to hardware structure
   1047  1.1   dyoung  *
   1048  1.1   dyoung  *  Clears the VLAN filer table, and the VMDq index associated with the filter
   1049  1.1   dyoung  **/
   1050  1.1   dyoung static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw)
   1051  1.1   dyoung {
   1052  1.1   dyoung 	u32 offset;
   1053  1.1   dyoung 	u32 vlanbyte;
   1054  1.1   dyoung 
   1055  1.1   dyoung 	DEBUGFUNC("ixgbe_clear_vfta_82598");
   1056  1.1   dyoung 
   1057  1.1   dyoung 	for (offset = 0; offset < hw->mac.vft_size; offset++)
   1058  1.1   dyoung 		IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
   1059  1.1   dyoung 
   1060  1.1   dyoung 	for (vlanbyte = 0; vlanbyte < 4; vlanbyte++)
   1061  1.1   dyoung 		for (offset = 0; offset < hw->mac.vft_size; offset++)
   1062  1.1   dyoung 			IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset),
   1063  1.2  msaitoh 					0);
   1064  1.1   dyoung 
   1065  1.1   dyoung 	return IXGBE_SUCCESS;
   1066  1.1   dyoung }
   1067  1.1   dyoung 
   1068  1.1   dyoung /**
   1069  1.1   dyoung  *  ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
   1070  1.1   dyoung  *  @hw: pointer to hardware structure
   1071  1.1   dyoung  *  @reg: analog register to read
   1072  1.1   dyoung  *  @val: read value
   1073  1.1   dyoung  *
   1074  1.1   dyoung  *  Performs read operation to Atlas analog register specified.
   1075  1.1   dyoung  **/
   1076  1.1   dyoung s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val)
   1077  1.1   dyoung {
   1078  1.1   dyoung 	u32  atlas_ctl;
   1079  1.1   dyoung 
   1080  1.1   dyoung 	DEBUGFUNC("ixgbe_read_analog_reg8_82598");
   1081  1.1   dyoung 
   1082  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL,
   1083  1.2  msaitoh 			IXGBE_ATLASCTL_WRITE_CMD | (reg << 8));
   1084  1.1   dyoung 	IXGBE_WRITE_FLUSH(hw);
   1085  1.1   dyoung 	usec_delay(10);
   1086  1.1   dyoung 	atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
   1087  1.1   dyoung 	*val = (u8)atlas_ctl;
   1088  1.1   dyoung 
   1089  1.1   dyoung 	return IXGBE_SUCCESS;
   1090  1.1   dyoung }
   1091  1.1   dyoung 
   1092  1.1   dyoung /**
   1093  1.1   dyoung  *  ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
   1094  1.1   dyoung  *  @hw: pointer to hardware structure
   1095  1.1   dyoung  *  @reg: atlas register to write
   1096  1.1   dyoung  *  @val: value to write
   1097  1.1   dyoung  *
   1098  1.1   dyoung  *  Performs write operation to Atlas analog register specified.
   1099  1.1   dyoung  **/
   1100  1.1   dyoung s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val)
   1101  1.1   dyoung {
   1102  1.1   dyoung 	u32  atlas_ctl;
   1103  1.1   dyoung 
   1104  1.1   dyoung 	DEBUGFUNC("ixgbe_write_analog_reg8_82598");
   1105  1.1   dyoung 
   1106  1.1   dyoung 	atlas_ctl = (reg << 8) | val;
   1107  1.1   dyoung 	IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl);
   1108  1.1   dyoung 	IXGBE_WRITE_FLUSH(hw);
   1109  1.1   dyoung 	usec_delay(10);
   1110  1.1   dyoung 
   1111  1.1   dyoung 	return IXGBE_SUCCESS;
   1112  1.1   dyoung }
   1113  1.1   dyoung 
   1114  1.1   dyoung /**
   1115  1.4  msaitoh  *  ixgbe_read_i2c_phy_82598 - Reads 8 bit word over I2C interface.
   1116  1.1   dyoung  *  @hw: pointer to hardware structure
   1117  1.4  msaitoh  *  @dev_addr: address to read from
   1118  1.4  msaitoh  *  @byte_offset: byte offset to read from dev_addr
   1119  1.1   dyoung  *  @eeprom_data: value read
   1120  1.1   dyoung  *
   1121  1.1   dyoung  *  Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
   1122  1.1   dyoung  **/
   1123  1.4  msaitoh static s32 ixgbe_read_i2c_phy_82598(struct ixgbe_hw *hw, u8 dev_addr,
   1124  1.4  msaitoh 				    u8 byte_offset, u8 *eeprom_data)
   1125  1.1   dyoung {
   1126  1.1   dyoung 	s32 status = IXGBE_SUCCESS;
   1127  1.1   dyoung 	u16 sfp_addr = 0;
   1128  1.1   dyoung 	u16 sfp_data = 0;
   1129  1.1   dyoung 	u16 sfp_stat = 0;
   1130  1.5  msaitoh 	u16 gssr;
   1131  1.1   dyoung 	u32 i;
   1132  1.1   dyoung 
   1133  1.4  msaitoh 	DEBUGFUNC("ixgbe_read_i2c_phy_82598");
   1134  1.1   dyoung 
   1135  1.5  msaitoh 	if (IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1)
   1136  1.5  msaitoh 		gssr = IXGBE_GSSR_PHY1_SM;
   1137  1.5  msaitoh 	else
   1138  1.5  msaitoh 		gssr = IXGBE_GSSR_PHY0_SM;
   1139  1.5  msaitoh 
   1140  1.5  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, gssr) != IXGBE_SUCCESS)
   1141  1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
   1142  1.5  msaitoh 
   1143  1.1   dyoung 	if (hw->phy.type == ixgbe_phy_nl) {
   1144  1.1   dyoung 		/*
   1145  1.1   dyoung 		 * NetLogic phy SDA/SCL registers are at addresses 0xC30A to
   1146  1.1   dyoung 		 * 0xC30D. These registers are used to talk to the SFP+
   1147  1.1   dyoung 		 * module's EEPROM through the SDA/SCL (I2C) interface.
   1148  1.1   dyoung 		 */
   1149  1.4  msaitoh 		sfp_addr = (dev_addr << 8) + byte_offset;
   1150  1.1   dyoung 		sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK);
   1151  1.5  msaitoh 		hw->phy.ops.write_reg_mdi(hw,
   1152  1.5  msaitoh 					  IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR,
   1153  1.5  msaitoh 					  IXGBE_MDIO_PMA_PMD_DEV_TYPE,
   1154  1.5  msaitoh 					  sfp_addr);
   1155  1.1   dyoung 
   1156  1.1   dyoung 		/* Poll status */
   1157  1.1   dyoung 		for (i = 0; i < 100; i++) {
   1158  1.5  msaitoh 			hw->phy.ops.read_reg_mdi(hw,
   1159  1.5  msaitoh 						IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT,
   1160  1.5  msaitoh 						IXGBE_MDIO_PMA_PMD_DEV_TYPE,
   1161  1.5  msaitoh 						&sfp_stat);
   1162  1.1   dyoung 			sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK;
   1163  1.1   dyoung 			if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS)
   1164  1.1   dyoung 				break;
   1165  1.1   dyoung 			msec_delay(10);
   1166  1.1   dyoung 		}
   1167  1.1   dyoung 
   1168  1.1   dyoung 		if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) {
   1169  1.1   dyoung 			DEBUGOUT("EEPROM read did not pass.\n");
   1170  1.1   dyoung 			status = IXGBE_ERR_SFP_NOT_PRESENT;
   1171  1.1   dyoung 			goto out;
   1172  1.1   dyoung 		}
   1173  1.1   dyoung 
   1174  1.1   dyoung 		/* Read data */
   1175  1.5  msaitoh 		hw->phy.ops.read_reg_mdi(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA,
   1176  1.5  msaitoh 					IXGBE_MDIO_PMA_PMD_DEV_TYPE, &sfp_data);
   1177  1.1   dyoung 
   1178  1.1   dyoung 		*eeprom_data = (u8)(sfp_data >> 8);
   1179  1.1   dyoung 	} else {
   1180  1.1   dyoung 		status = IXGBE_ERR_PHY;
   1181  1.1   dyoung 	}
   1182  1.1   dyoung 
   1183  1.1   dyoung out:
   1184  1.5  msaitoh 	hw->mac.ops.release_swfw_sync(hw, gssr);
   1185  1.1   dyoung 	return status;
   1186  1.1   dyoung }
   1187  1.1   dyoung 
   1188  1.1   dyoung /**
   1189  1.4  msaitoh  *  ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface.
   1190  1.4  msaitoh  *  @hw: pointer to hardware structure
   1191  1.4  msaitoh  *  @byte_offset: EEPROM byte offset to read
   1192  1.4  msaitoh  *  @eeprom_data: value read
   1193  1.4  msaitoh  *
   1194  1.4  msaitoh  *  Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
   1195  1.4  msaitoh  **/
   1196  1.4  msaitoh s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
   1197  1.4  msaitoh 				u8 *eeprom_data)
   1198  1.4  msaitoh {
   1199  1.4  msaitoh 	return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR,
   1200  1.4  msaitoh 					byte_offset, eeprom_data);
   1201  1.4  msaitoh }
   1202  1.4  msaitoh 
   1203  1.4  msaitoh /**
   1204  1.4  msaitoh  *  ixgbe_read_i2c_sff8472_82598 - Reads 8 bit word over I2C interface.
   1205  1.4  msaitoh  *  @hw: pointer to hardware structure
   1206  1.4  msaitoh  *  @byte_offset: byte offset at address 0xA2
   1207  1.4  msaitoh  *  @eeprom_data: value read
   1208  1.4  msaitoh  *
   1209  1.4  msaitoh  *  Performs 8 byte read operation to SFP module's SFF-8472 data over I2C
   1210  1.4  msaitoh  **/
   1211  1.4  msaitoh static s32 ixgbe_read_i2c_sff8472_82598(struct ixgbe_hw *hw, u8 byte_offset,
   1212  1.4  msaitoh 					u8 *sff8472_data)
   1213  1.4  msaitoh {
   1214  1.4  msaitoh 	return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR2,
   1215  1.4  msaitoh 					byte_offset, sff8472_data);
   1216  1.4  msaitoh }
   1217  1.4  msaitoh 
   1218  1.4  msaitoh /**
   1219  1.1   dyoung  *  ixgbe_get_supported_physical_layer_82598 - Returns physical layer type
   1220  1.1   dyoung  *  @hw: pointer to hardware structure
   1221  1.1   dyoung  *
   1222  1.1   dyoung  *  Determines physical layer capabilities of the current configuration.
   1223  1.1   dyoung  **/
   1224  1.1   dyoung u32 ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw *hw)
   1225  1.1   dyoung {
   1226  1.1   dyoung 	u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
   1227  1.1   dyoung 	u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
   1228  1.1   dyoung 	u32 pma_pmd_10g = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
   1229  1.1   dyoung 	u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
   1230  1.1   dyoung 	u16 ext_ability = 0;
   1231  1.1   dyoung 
   1232  1.1   dyoung 	DEBUGFUNC("ixgbe_get_supported_physical_layer_82598");
   1233  1.1   dyoung 
   1234  1.1   dyoung 	hw->phy.ops.identify(hw);
   1235  1.1   dyoung 
   1236  1.1   dyoung 	/* Copper PHY must be checked before AUTOC LMS to determine correct
   1237  1.1   dyoung 	 * physical layer because 10GBase-T PHYs use LMS = KX4/KX */
   1238  1.1   dyoung 	switch (hw->phy.type) {
   1239  1.1   dyoung 	case ixgbe_phy_tn:
   1240  1.1   dyoung 	case ixgbe_phy_cu_unknown:
   1241  1.1   dyoung 		hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
   1242  1.1   dyoung 		IXGBE_MDIO_PMA_PMD_DEV_TYPE, &ext_ability);
   1243  1.1   dyoung 		if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
   1244  1.1   dyoung 			physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
   1245  1.1   dyoung 		if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
   1246  1.1   dyoung 			physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
   1247  1.1   dyoung 		if (ext_ability & IXGBE_MDIO_PHY_100BASETX_ABILITY)
   1248  1.1   dyoung 			physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
   1249  1.1   dyoung 		goto out;
   1250  1.1   dyoung 	default:
   1251  1.1   dyoung 		break;
   1252  1.1   dyoung 	}
   1253  1.1   dyoung 
   1254  1.1   dyoung 	switch (autoc & IXGBE_AUTOC_LMS_MASK) {
   1255  1.1   dyoung 	case IXGBE_AUTOC_LMS_1G_AN:
   1256  1.1   dyoung 	case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
   1257  1.1   dyoung 		if (pma_pmd_1g == IXGBE_AUTOC_1G_KX)
   1258  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
   1259  1.1   dyoung 		else
   1260  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_BX;
   1261  1.1   dyoung 		break;
   1262  1.1   dyoung 	case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
   1263  1.1   dyoung 		if (pma_pmd_10g == IXGBE_AUTOC_10G_CX4)
   1264  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
   1265  1.1   dyoung 		else if (pma_pmd_10g == IXGBE_AUTOC_10G_KX4)
   1266  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
   1267  1.1   dyoung 		else /* XAUI */
   1268  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
   1269  1.1   dyoung 		break;
   1270  1.1   dyoung 	case IXGBE_AUTOC_LMS_KX4_AN:
   1271  1.1   dyoung 	case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
   1272  1.1   dyoung 		if (autoc & IXGBE_AUTOC_KX_SUPP)
   1273  1.1   dyoung 			physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
   1274  1.1   dyoung 		if (autoc & IXGBE_AUTOC_KX4_SUPP)
   1275  1.1   dyoung 			physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
   1276  1.1   dyoung 		break;
   1277  1.1   dyoung 	default:
   1278  1.1   dyoung 		break;
   1279  1.1   dyoung 	}
   1280  1.1   dyoung 
   1281  1.1   dyoung 	if (hw->phy.type == ixgbe_phy_nl) {
   1282  1.1   dyoung 		hw->phy.ops.identify_sfp(hw);
   1283  1.1   dyoung 
   1284  1.1   dyoung 		switch (hw->phy.sfp_type) {
   1285  1.1   dyoung 		case ixgbe_sfp_type_da_cu:
   1286  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
   1287  1.1   dyoung 			break;
   1288  1.1   dyoung 		case ixgbe_sfp_type_sr:
   1289  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
   1290  1.1   dyoung 			break;
   1291  1.1   dyoung 		case ixgbe_sfp_type_lr:
   1292  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
   1293  1.1   dyoung 			break;
   1294  1.1   dyoung 		default:
   1295  1.1   dyoung 			physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
   1296  1.1   dyoung 			break;
   1297  1.1   dyoung 		}
   1298  1.1   dyoung 	}
   1299  1.1   dyoung 
   1300  1.1   dyoung 	switch (hw->device_id) {
   1301  1.1   dyoung 	case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
   1302  1.1   dyoung 		physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
   1303  1.1   dyoung 		break;
   1304  1.1   dyoung 	case IXGBE_DEV_ID_82598AF_DUAL_PORT:
   1305  1.1   dyoung 	case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
   1306  1.1   dyoung 	case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
   1307  1.1   dyoung 		physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
   1308  1.1   dyoung 		break;
   1309  1.1   dyoung 	case IXGBE_DEV_ID_82598EB_XF_LR:
   1310  1.1   dyoung 		physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
   1311  1.1   dyoung 		break;
   1312  1.1   dyoung 	default:
   1313  1.1   dyoung 		break;
   1314  1.1   dyoung 	}
   1315  1.1   dyoung 
   1316  1.1   dyoung out:
   1317  1.1   dyoung 	return physical_layer;
   1318  1.1   dyoung }
   1319  1.1   dyoung 
   1320  1.1   dyoung /**
   1321  1.1   dyoung  *  ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple
   1322  1.1   dyoung  *  port devices.
   1323  1.1   dyoung  *  @hw: pointer to the HW structure
   1324  1.1   dyoung  *
   1325  1.1   dyoung  *  Calls common function and corrects issue with some single port devices
   1326  1.1   dyoung  *  that enable LAN1 but not LAN0.
   1327  1.1   dyoung  **/
   1328  1.1   dyoung void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw)
   1329  1.1   dyoung {
   1330  1.1   dyoung 	struct ixgbe_bus_info *bus = &hw->bus;
   1331  1.1   dyoung 	u16 pci_gen = 0;
   1332  1.1   dyoung 	u16 pci_ctrl2 = 0;
   1333  1.1   dyoung 
   1334  1.1   dyoung 	DEBUGFUNC("ixgbe_set_lan_id_multi_port_pcie_82598");
   1335  1.1   dyoung 
   1336  1.1   dyoung 	ixgbe_set_lan_id_multi_port_pcie(hw);
   1337  1.1   dyoung 
   1338  1.1   dyoung 	/* check if LAN0 is disabled */
   1339  1.1   dyoung 	hw->eeprom.ops.read(hw, IXGBE_PCIE_GENERAL_PTR, &pci_gen);
   1340  1.1   dyoung 	if ((pci_gen != 0) && (pci_gen != 0xFFFF)) {
   1341  1.1   dyoung 
   1342  1.1   dyoung 		hw->eeprom.ops.read(hw, pci_gen + IXGBE_PCIE_CTRL2, &pci_ctrl2);
   1343  1.1   dyoung 
   1344  1.1   dyoung 		/* if LAN0 is completely disabled force function to 0 */
   1345  1.1   dyoung 		if ((pci_ctrl2 & IXGBE_PCIE_CTRL2_LAN_DISABLE) &&
   1346  1.1   dyoung 		    !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DISABLE_SELECT) &&
   1347  1.1   dyoung 		    !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DUMMY_ENABLE)) {
   1348  1.1   dyoung 
   1349  1.1   dyoung 			bus->func = 0;
   1350  1.1   dyoung 		}
   1351  1.1   dyoung 	}
   1352  1.1   dyoung }
   1353  1.1   dyoung 
   1354  1.1   dyoung /**
   1355  1.1   dyoung  *  ixgbe_enable_relaxed_ordering_82598 - enable relaxed ordering
   1356  1.1   dyoung  *  @hw: pointer to hardware structure
   1357  1.1   dyoung  *
   1358  1.1   dyoung  **/
   1359  1.1   dyoung void ixgbe_enable_relaxed_ordering_82598(struct ixgbe_hw *hw)
   1360  1.1   dyoung {
   1361  1.1   dyoung 	u32 regval;
   1362  1.1   dyoung 	u32 i;
   1363  1.1   dyoung 
   1364  1.1   dyoung 	DEBUGFUNC("ixgbe_enable_relaxed_ordering_82598");
   1365  1.1   dyoung 
   1366  1.1   dyoung 	/* Enable relaxed ordering */
   1367  1.1   dyoung 	for (i = 0; ((i < hw->mac.max_tx_queues) &&
   1368  1.1   dyoung 	     (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
   1369  1.1   dyoung 		regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
   1370  1.3  msaitoh 		regval |= IXGBE_DCA_TXCTRL_DESC_WRO_EN;
   1371  1.1   dyoung 		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
   1372  1.1   dyoung 	}
   1373  1.1   dyoung 
   1374  1.1   dyoung 	for (i = 0; ((i < hw->mac.max_rx_queues) &&
   1375  1.1   dyoung 	     (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
   1376  1.1   dyoung 		regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
   1377  1.3  msaitoh 		regval |= IXGBE_DCA_RXCTRL_DATA_WRO_EN |
   1378  1.3  msaitoh 			  IXGBE_DCA_RXCTRL_HEAD_WRO_EN;
   1379  1.1   dyoung 		IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
   1380  1.1   dyoung 	}
   1381  1.1   dyoung 
   1382  1.1   dyoung }
   1383  1.2  msaitoh 
   1384  1.2  msaitoh /**
   1385  1.2  msaitoh  * ixgbe_set_rxpba_82598 - Initialize RX packet buffer
   1386  1.2  msaitoh  * @hw: pointer to hardware structure
   1387  1.2  msaitoh  * @num_pb: number of packet buffers to allocate
   1388  1.2  msaitoh  * @headroom: reserve n KB of headroom
   1389  1.2  msaitoh  * @strategy: packet buffer allocation strategy
   1390  1.2  msaitoh  **/
   1391  1.2  msaitoh static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb,
   1392  1.2  msaitoh 				  u32 headroom, int strategy)
   1393  1.2  msaitoh {
   1394  1.2  msaitoh 	u32 rxpktsize = IXGBE_RXPBSIZE_64KB;
   1395  1.2  msaitoh 	u8 i = 0;
   1396  1.2  msaitoh 	UNREFERENCED_1PARAMETER(headroom);
   1397  1.2  msaitoh 
   1398  1.2  msaitoh 	if (!num_pb)
   1399  1.2  msaitoh 		return;
   1400  1.2  msaitoh 
   1401  1.2  msaitoh 	/* Setup Rx packet buffer sizes */
   1402  1.2  msaitoh 	switch (strategy) {
   1403  1.2  msaitoh 	case PBA_STRATEGY_WEIGHTED:
   1404  1.2  msaitoh 		/* Setup the first four at 80KB */
   1405  1.2  msaitoh 		rxpktsize = IXGBE_RXPBSIZE_80KB;
   1406  1.2  msaitoh 		for (; i < 4; i++)
   1407  1.2  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
   1408  1.2  msaitoh 		/* Setup the last four at 48KB...don't re-init i */
   1409  1.2  msaitoh 		rxpktsize = IXGBE_RXPBSIZE_48KB;
   1410  1.2  msaitoh 		/* Fall Through */
   1411  1.2  msaitoh 	case PBA_STRATEGY_EQUAL:
   1412  1.2  msaitoh 	default:
   1413  1.2  msaitoh 		/* Divide the remaining Rx packet buffer evenly among the TCs */
   1414  1.2  msaitoh 		for (; i < IXGBE_MAX_PACKET_BUFFERS; i++)
   1415  1.2  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
   1416  1.2  msaitoh 		break;
   1417  1.2  msaitoh 	}
   1418  1.2  msaitoh 
   1419  1.2  msaitoh 	/* Setup Tx packet buffer sizes */
   1420  1.2  msaitoh 	for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++)
   1421  1.2  msaitoh 		IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), IXGBE_TXPBSIZE_40KB);
   1422  1.6  msaitoh }
   1423  1.6  msaitoh 
   1424  1.6  msaitoh /**
   1425  1.6  msaitoh  *  ixgbe_enable_rx_dma_82598 - Enable the Rx DMA unit
   1426  1.6  msaitoh  *  @hw: pointer to hardware structure
   1427  1.6  msaitoh  *  @regval: register value to write to RXCTRL
   1428  1.6  msaitoh  *
   1429  1.6  msaitoh  *  Enables the Rx DMA unit
   1430  1.6  msaitoh  **/
   1431  1.6  msaitoh s32 ixgbe_enable_rx_dma_82598(struct ixgbe_hw *hw, u32 regval)
   1432  1.6  msaitoh {
   1433  1.6  msaitoh 	DEBUGFUNC("ixgbe_enable_rx_dma_82598");
   1434  1.2  msaitoh 
   1435  1.6  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
   1436  1.6  msaitoh 
   1437  1.6  msaitoh 	return IXGBE_SUCCESS;
   1438  1.2  msaitoh }
   1439