ixgbe_vf.c revision 1.1.30.5 1 1.1 dyoung /******************************************************************************
2 1.1 dyoung
3 1.1.30.5 skrll Copyright (c) 2001-2015, Intel Corporation
4 1.1 dyoung All rights reserved.
5 1.1.30.2 skrll
6 1.1.30.2 skrll Redistribution and use in source and binary forms, with or without
7 1.1 dyoung modification, are permitted provided that the following conditions are met:
8 1.1.30.2 skrll
9 1.1.30.2 skrll 1. Redistributions of source code must retain the above copyright notice,
10 1.1 dyoung this list of conditions and the following disclaimer.
11 1.1.30.2 skrll
12 1.1.30.2 skrll 2. Redistributions in binary form must reproduce the above copyright
13 1.1.30.2 skrll notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung documentation and/or other materials provided with the distribution.
15 1.1.30.2 skrll
16 1.1.30.2 skrll 3. Neither the name of the Intel Corporation nor the names of its
17 1.1.30.2 skrll contributors may be used to endorse or promote products derived from
18 1.1 dyoung this software without specific prior written permission.
19 1.1.30.2 skrll
20 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.1.30.2 skrll AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1.30.2 skrll IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1.30.2 skrll ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.1.30.2 skrll LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1.30.2 skrll CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1.30.2 skrll SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1.30.2 skrll INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1.30.2 skrll CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung
32 1.1 dyoung ******************************************************************************/
33 1.1.30.5 skrll /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_vf.c 292674 2015-12-23 22:45:17Z sbruno $*/
34 1.1.30.5 skrll /*$NetBSD: ixgbe_vf.c,v 1.1.30.5 2016/12/05 10:55:17 skrll Exp $*/
35 1.1 dyoung
36 1.1 dyoung
37 1.1 dyoung #include "ixgbe_api.h"
38 1.1 dyoung #include "ixgbe_type.h"
39 1.1 dyoung #include "ixgbe_vf.h"
40 1.1 dyoung
41 1.1 dyoung #ifndef IXGBE_VFWRITE_REG
42 1.1 dyoung #define IXGBE_VFWRITE_REG IXGBE_WRITE_REG
43 1.1 dyoung #endif
44 1.1 dyoung #ifndef IXGBE_VFREAD_REG
45 1.1 dyoung #define IXGBE_VFREAD_REG IXGBE_READ_REG
46 1.1 dyoung #endif
47 1.1 dyoung
48 1.1 dyoung /**
49 1.1 dyoung * ixgbe_init_ops_vf - Initialize the pointers for vf
50 1.1 dyoung * @hw: pointer to hardware structure
51 1.1 dyoung *
52 1.1 dyoung * This will assign function pointers, adapter-specific functions can
53 1.1 dyoung * override the assignment of generic function pointers by assigning
54 1.1 dyoung * their own adapter-specific function pointers.
55 1.1 dyoung * Does not touch the hardware.
56 1.1 dyoung **/
57 1.1 dyoung s32 ixgbe_init_ops_vf(struct ixgbe_hw *hw)
58 1.1 dyoung {
59 1.1 dyoung /* MAC */
60 1.1 dyoung hw->mac.ops.init_hw = ixgbe_init_hw_vf;
61 1.1 dyoung hw->mac.ops.reset_hw = ixgbe_reset_hw_vf;
62 1.1 dyoung hw->mac.ops.start_hw = ixgbe_start_hw_vf;
63 1.1 dyoung /* Cannot clear stats on VF */
64 1.1 dyoung hw->mac.ops.clear_hw_cntrs = NULL;
65 1.1 dyoung hw->mac.ops.get_media_type = NULL;
66 1.1 dyoung hw->mac.ops.get_mac_addr = ixgbe_get_mac_addr_vf;
67 1.1.30.1 skrll hw->mac.ops.stop_adapter = ixgbe_stop_adapter_vf;
68 1.1 dyoung hw->mac.ops.get_bus_info = NULL;
69 1.1 dyoung
70 1.1 dyoung /* Link */
71 1.1 dyoung hw->mac.ops.setup_link = ixgbe_setup_mac_link_vf;
72 1.1 dyoung hw->mac.ops.check_link = ixgbe_check_mac_link_vf;
73 1.1 dyoung hw->mac.ops.get_link_capabilities = NULL;
74 1.1 dyoung
75 1.1 dyoung /* RAR, Multicast, VLAN */
76 1.1 dyoung hw->mac.ops.set_rar = ixgbe_set_rar_vf;
77 1.1.30.1 skrll hw->mac.ops.set_uc_addr = ixgbevf_set_uc_addr_vf;
78 1.1 dyoung hw->mac.ops.init_rx_addrs = NULL;
79 1.1 dyoung hw->mac.ops.update_mc_addr_list = ixgbe_update_mc_addr_list_vf;
80 1.1 dyoung hw->mac.ops.enable_mc = NULL;
81 1.1 dyoung hw->mac.ops.disable_mc = NULL;
82 1.1 dyoung hw->mac.ops.clear_vfta = NULL;
83 1.1 dyoung hw->mac.ops.set_vfta = ixgbe_set_vfta_vf;
84 1.1 dyoung
85 1.1 dyoung hw->mac.max_tx_queues = 1;
86 1.1 dyoung hw->mac.max_rx_queues = 1;
87 1.1 dyoung
88 1.1 dyoung hw->mbx.ops.init_params = ixgbe_init_mbx_params_vf;
89 1.1 dyoung
90 1.1 dyoung return IXGBE_SUCCESS;
91 1.1 dyoung }
92 1.1 dyoung
93 1.1.30.5 skrll /* ixgbe_virt_clr_reg - Set register to default (power on) state.
94 1.1.30.5 skrll * @hw: pointer to hardware structure
95 1.1.30.5 skrll */
96 1.1.30.5 skrll static void ixgbe_virt_clr_reg(struct ixgbe_hw *hw)
97 1.1.30.5 skrll {
98 1.1.30.5 skrll int i;
99 1.1.30.5 skrll u32 vfsrrctl;
100 1.1.30.5 skrll u32 vfdca_rxctrl;
101 1.1.30.5 skrll u32 vfdca_txctrl;
102 1.1.30.5 skrll
103 1.1.30.5 skrll /* VRSRRCTL default values (BSIZEPACKET = 2048, BSIZEHEADER = 256) */
104 1.1.30.5 skrll vfsrrctl = 0x100 << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
105 1.1.30.5 skrll vfsrrctl |= 0x800 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
106 1.1.30.5 skrll
107 1.1.30.5 skrll /* DCA_RXCTRL default value */
108 1.1.30.5 skrll vfdca_rxctrl = IXGBE_DCA_RXCTRL_DESC_RRO_EN |
109 1.1.30.5 skrll IXGBE_DCA_RXCTRL_DATA_WRO_EN |
110 1.1.30.5 skrll IXGBE_DCA_RXCTRL_HEAD_WRO_EN;
111 1.1.30.5 skrll
112 1.1.30.5 skrll /* DCA_TXCTRL default value */
113 1.1.30.5 skrll vfdca_txctrl = IXGBE_DCA_TXCTRL_DESC_RRO_EN |
114 1.1.30.5 skrll IXGBE_DCA_TXCTRL_DESC_WRO_EN |
115 1.1.30.5 skrll IXGBE_DCA_TXCTRL_DATA_RRO_EN;
116 1.1.30.5 skrll
117 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, 0);
118 1.1.30.5 skrll
119 1.1.30.5 skrll for (i = 0; i < 7; i++) {
120 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFRDH(i), 0);
121 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFRDT(i), 0);
122 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFRXDCTL(i), 0);
123 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFSRRCTL(i), vfsrrctl);
124 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFTDH(i), 0);
125 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFTDT(i), 0);
126 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(i), 0);
127 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFTDWBAH(i), 0);
128 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFTDWBAL(i), 0);
129 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFDCA_RXCTRL(i), vfdca_rxctrl);
130 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFDCA_TXCTRL(i), vfdca_txctrl);
131 1.1.30.5 skrll }
132 1.1.30.5 skrll
133 1.1.30.5 skrll IXGBE_WRITE_FLUSH(hw);
134 1.1.30.5 skrll }
135 1.1.30.5 skrll
136 1.1 dyoung /**
137 1.1 dyoung * ixgbe_start_hw_vf - Prepare hardware for Tx/Rx
138 1.1 dyoung * @hw: pointer to hardware structure
139 1.1 dyoung *
140 1.1 dyoung * Starts the hardware by filling the bus info structure and media type, clears
141 1.1 dyoung * all on chip counters, initializes receive address registers, multicast
142 1.1 dyoung * table, VLAN filter table, calls routine to set up link and flow control
143 1.1 dyoung * settings, and leaves transmit and receive units disabled and uninitialized
144 1.1 dyoung **/
145 1.1 dyoung s32 ixgbe_start_hw_vf(struct ixgbe_hw *hw)
146 1.1 dyoung {
147 1.1 dyoung /* Clear adapter stopped flag */
148 1.1 dyoung hw->adapter_stopped = FALSE;
149 1.1 dyoung
150 1.1 dyoung return IXGBE_SUCCESS;
151 1.1 dyoung }
152 1.1 dyoung
153 1.1 dyoung /**
154 1.1 dyoung * ixgbe_init_hw_vf - virtual function hardware initialization
155 1.1 dyoung * @hw: pointer to hardware structure
156 1.1 dyoung *
157 1.1 dyoung * Initialize the hardware by resetting the hardware and then starting
158 1.1 dyoung * the hardware
159 1.1 dyoung **/
160 1.1 dyoung s32 ixgbe_init_hw_vf(struct ixgbe_hw *hw)
161 1.1 dyoung {
162 1.1 dyoung s32 status = hw->mac.ops.start_hw(hw);
163 1.1 dyoung
164 1.1 dyoung hw->mac.ops.get_mac_addr(hw, hw->mac.addr);
165 1.1 dyoung
166 1.1 dyoung return status;
167 1.1 dyoung }
168 1.1 dyoung
169 1.1 dyoung /**
170 1.1 dyoung * ixgbe_reset_hw_vf - Performs hardware reset
171 1.1 dyoung * @hw: pointer to hardware structure
172 1.1 dyoung *
173 1.1 dyoung * Resets the hardware by reseting the transmit and receive units, masks and
174 1.1 dyoung * clears all interrupts.
175 1.1 dyoung **/
176 1.1 dyoung s32 ixgbe_reset_hw_vf(struct ixgbe_hw *hw)
177 1.1 dyoung {
178 1.1 dyoung struct ixgbe_mbx_info *mbx = &hw->mbx;
179 1.1 dyoung u32 timeout = IXGBE_VF_INIT_TIMEOUT;
180 1.1 dyoung s32 ret_val = IXGBE_ERR_INVALID_MAC_ADDR;
181 1.1.30.5 skrll u32 msgbuf[IXGBE_VF_PERMADDR_MSG_LEN];
182 1.1 dyoung u8 *addr = (u8 *)(&msgbuf[1]);
183 1.1 dyoung
184 1.1 dyoung DEBUGFUNC("ixgbevf_reset_hw_vf");
185 1.1 dyoung
186 1.1 dyoung /* Call adapter stop to disable tx/rx and clear interrupts */
187 1.1 dyoung hw->mac.ops.stop_adapter(hw);
188 1.1 dyoung
189 1.1.30.5 skrll /* reset the api version */
190 1.1.30.5 skrll hw->api_version = ixgbe_mbox_api_10;
191 1.1.30.2 skrll
192 1.1 dyoung DEBUGOUT("Issuing a function level reset to MAC\n");
193 1.1 dyoung
194 1.1.30.5 skrll IXGBE_VFWRITE_REG(hw, IXGBE_VFCTRL, IXGBE_CTRL_RST);
195 1.1.30.1 skrll IXGBE_WRITE_FLUSH(hw);
196 1.1.30.1 skrll
197 1.1.30.1 skrll msec_delay(50);
198 1.1 dyoung
199 1.1 dyoung /* we cannot reset while the RSTI / RSTD bits are asserted */
200 1.1 dyoung while (!mbx->ops.check_for_rst(hw, 0) && timeout) {
201 1.1 dyoung timeout--;
202 1.1 dyoung usec_delay(5);
203 1.1 dyoung }
204 1.1 dyoung
205 1.1.30.3 skrll if (!timeout)
206 1.1.30.3 skrll return IXGBE_ERR_RESET_FAILED;
207 1.1.30.3 skrll
208 1.1.30.5 skrll /* Reset VF registers to initial values */
209 1.1.30.5 skrll ixgbe_virt_clr_reg(hw);
210 1.1.30.5 skrll
211 1.1.30.3 skrll /* mailbox timeout can now become active */
212 1.1.30.3 skrll mbx->timeout = IXGBE_VF_MBX_INIT_TIMEOUT;
213 1.1.30.3 skrll
214 1.1.30.3 skrll msgbuf[0] = IXGBE_VF_RESET;
215 1.1.30.3 skrll mbx->ops.write_posted(hw, msgbuf, 1, 0);
216 1.1.30.3 skrll
217 1.1.30.3 skrll msec_delay(10);
218 1.1.30.3 skrll
219 1.1.30.3 skrll /*
220 1.1.30.3 skrll * set our "perm_addr" based on info provided by PF
221 1.1.30.3 skrll * also set up the mc_filter_type which is piggy backed
222 1.1.30.3 skrll * on the mac address in word 3
223 1.1.30.3 skrll */
224 1.1.30.3 skrll ret_val = mbx->ops.read_posted(hw, msgbuf,
225 1.1.30.3 skrll IXGBE_VF_PERMADDR_MSG_LEN, 0);
226 1.1.30.3 skrll if (ret_val)
227 1.1.30.3 skrll return ret_val;
228 1.1.30.3 skrll
229 1.1.30.3 skrll if (msgbuf[0] != (IXGBE_VF_RESET | IXGBE_VT_MSGTYPE_ACK) &&
230 1.1.30.3 skrll msgbuf[0] != (IXGBE_VF_RESET | IXGBE_VT_MSGTYPE_NACK))
231 1.1.30.3 skrll return IXGBE_ERR_INVALID_MAC_ADDR;
232 1.1.30.3 skrll
233 1.1.30.3 skrll memcpy(hw->mac.perm_addr, addr, IXGBE_ETH_LENGTH_OF_ADDRESS);
234 1.1.30.3 skrll hw->mac.mc_filter_type = msgbuf[IXGBE_VF_MC_TYPE_WORD];
235 1.1 dyoung
236 1.1 dyoung return ret_val;
237 1.1 dyoung }
238 1.1 dyoung
239 1.1 dyoung /**
240 1.1.30.1 skrll * ixgbe_stop_adapter_vf - Generic stop Tx/Rx units
241 1.1 dyoung * @hw: pointer to hardware structure
242 1.1 dyoung *
243 1.1 dyoung * Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts,
244 1.1 dyoung * disables transmit and receive units. The adapter_stopped flag is used by
245 1.1 dyoung * the shared code and drivers to determine if the adapter is in a stopped
246 1.1 dyoung * state and should not touch the hardware.
247 1.1 dyoung **/
248 1.1.30.1 skrll s32 ixgbe_stop_adapter_vf(struct ixgbe_hw *hw)
249 1.1 dyoung {
250 1.1 dyoung u32 reg_val;
251 1.1 dyoung u16 i;
252 1.1 dyoung
253 1.1 dyoung /*
254 1.1 dyoung * Set the adapter_stopped flag so other driver functions stop touching
255 1.1 dyoung * the hardware
256 1.1 dyoung */
257 1.1 dyoung hw->adapter_stopped = TRUE;
258 1.1 dyoung
259 1.1 dyoung /* Clear interrupt mask to stop from interrupts being generated */
260 1.1 dyoung IXGBE_VFWRITE_REG(hw, IXGBE_VTEIMC, IXGBE_VF_IRQ_CLEAR_MASK);
261 1.1 dyoung
262 1.1.30.1 skrll /* Clear any pending interrupts, flush previous writes */
263 1.1 dyoung IXGBE_VFREAD_REG(hw, IXGBE_VTEICR);
264 1.1 dyoung
265 1.1 dyoung /* Disable the transmit unit. Each queue must be disabled. */
266 1.1.30.1 skrll for (i = 0; i < hw->mac.max_tx_queues; i++)
267 1.1.30.1 skrll IXGBE_VFWRITE_REG(hw, IXGBE_VFTXDCTL(i), IXGBE_TXDCTL_SWFLSH);
268 1.1.30.1 skrll
269 1.1.30.1 skrll /* Disable the receive unit by stopping each queue */
270 1.1.30.1 skrll for (i = 0; i < hw->mac.max_rx_queues; i++) {
271 1.1.30.1 skrll reg_val = IXGBE_VFREAD_REG(hw, IXGBE_VFRXDCTL(i));
272 1.1.30.1 skrll reg_val &= ~IXGBE_RXDCTL_ENABLE;
273 1.1.30.1 skrll IXGBE_VFWRITE_REG(hw, IXGBE_VFRXDCTL(i), reg_val);
274 1.1 dyoung }
275 1.1.30.5 skrll /* Clear packet split and pool config */
276 1.1.30.5 skrll IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, 0);
277 1.1 dyoung
278 1.1.30.1 skrll /* flush all queues disables */
279 1.1.30.1 skrll IXGBE_WRITE_FLUSH(hw);
280 1.1.30.1 skrll msec_delay(2);
281 1.1.30.1 skrll
282 1.1 dyoung return IXGBE_SUCCESS;
283 1.1 dyoung }
284 1.1 dyoung
285 1.1 dyoung /**
286 1.1 dyoung * ixgbe_mta_vector - Determines bit-vector in multicast table to set
287 1.1 dyoung * @hw: pointer to hardware structure
288 1.1 dyoung * @mc_addr: the multicast address
289 1.1 dyoung *
290 1.1 dyoung * Extracts the 12 bits, from a multicast address, to determine which
291 1.1 dyoung * bit-vector to set in the multicast table. The hardware uses 12 bits, from
292 1.1 dyoung * incoming rx multicast addresses, to determine the bit-vector to check in
293 1.1 dyoung * the MTA. Which of the 4 combination, of 12-bits, the hardware uses is set
294 1.1 dyoung * by the MO field of the MCSTCTRL. The MO field is set during initialization
295 1.1 dyoung * to mc_filter_type.
296 1.1 dyoung **/
297 1.1 dyoung static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr)
298 1.1 dyoung {
299 1.1 dyoung u32 vector = 0;
300 1.1 dyoung
301 1.1 dyoung switch (hw->mac.mc_filter_type) {
302 1.1 dyoung case 0: /* use bits [47:36] of the address */
303 1.1 dyoung vector = ((mc_addr[4] >> 4) | (((u16)mc_addr[5]) << 4));
304 1.1 dyoung break;
305 1.1 dyoung case 1: /* use bits [46:35] of the address */
306 1.1 dyoung vector = ((mc_addr[4] >> 3) | (((u16)mc_addr[5]) << 5));
307 1.1 dyoung break;
308 1.1 dyoung case 2: /* use bits [45:34] of the address */
309 1.1 dyoung vector = ((mc_addr[4] >> 2) | (((u16)mc_addr[5]) << 6));
310 1.1 dyoung break;
311 1.1 dyoung case 3: /* use bits [43:32] of the address */
312 1.1 dyoung vector = ((mc_addr[4]) | (((u16)mc_addr[5]) << 8));
313 1.1 dyoung break;
314 1.1 dyoung default: /* Invalid mc_filter_type */
315 1.1 dyoung DEBUGOUT("MC filter type param set incorrectly\n");
316 1.1 dyoung ASSERT(0);
317 1.1 dyoung break;
318 1.1 dyoung }
319 1.1 dyoung
320 1.1 dyoung /* vector can only be 12-bits or boundary will be exceeded */
321 1.1 dyoung vector &= 0xFFF;
322 1.1 dyoung return vector;
323 1.1 dyoung }
324 1.1 dyoung
325 1.1.30.2 skrll static void ixgbevf_write_msg_read_ack(struct ixgbe_hw *hw,
326 1.1.30.2 skrll u32 *msg, u16 size)
327 1.1.30.2 skrll {
328 1.1.30.2 skrll struct ixgbe_mbx_info *mbx = &hw->mbx;
329 1.1.30.2 skrll u32 retmsg[IXGBE_VFMAILBOX_SIZE];
330 1.1.30.2 skrll s32 retval = mbx->ops.write_posted(hw, msg, size, 0);
331 1.1.30.2 skrll
332 1.1.30.2 skrll if (!retval)
333 1.1.30.2 skrll mbx->ops.read_posted(hw, retmsg, size, 0);
334 1.1.30.2 skrll }
335 1.1.30.2 skrll
336 1.1 dyoung /**
337 1.1 dyoung * ixgbe_set_rar_vf - set device MAC address
338 1.1 dyoung * @hw: pointer to hardware structure
339 1.1 dyoung * @index: Receive address register to write
340 1.1 dyoung * @addr: Address to put into receive address register
341 1.1 dyoung * @vmdq: VMDq "set" or "pool" index
342 1.1 dyoung * @enable_addr: set flag that address is active
343 1.1 dyoung **/
344 1.1 dyoung s32 ixgbe_set_rar_vf(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
345 1.1.30.1 skrll u32 enable_addr)
346 1.1 dyoung {
347 1.1 dyoung struct ixgbe_mbx_info *mbx = &hw->mbx;
348 1.1 dyoung u32 msgbuf[3];
349 1.1 dyoung u8 *msg_addr = (u8 *)(&msgbuf[1]);
350 1.1 dyoung s32 ret_val;
351 1.1.30.1 skrll UNREFERENCED_3PARAMETER(vmdq, enable_addr, index);
352 1.1 dyoung
353 1.1 dyoung memset(msgbuf, 0, 12);
354 1.1 dyoung msgbuf[0] = IXGBE_VF_SET_MAC_ADDR;
355 1.1 dyoung memcpy(msg_addr, addr, 6);
356 1.1 dyoung ret_val = mbx->ops.write_posted(hw, msgbuf, 3, 0);
357 1.1 dyoung
358 1.1 dyoung if (!ret_val)
359 1.1 dyoung ret_val = mbx->ops.read_posted(hw, msgbuf, 3, 0);
360 1.1 dyoung
361 1.1 dyoung msgbuf[0] &= ~IXGBE_VT_MSGTYPE_CTS;
362 1.1 dyoung
363 1.1 dyoung /* if nacked the address was rejected, use "perm_addr" */
364 1.1 dyoung if (!ret_val &&
365 1.1 dyoung (msgbuf[0] == (IXGBE_VF_SET_MAC_ADDR | IXGBE_VT_MSGTYPE_NACK)))
366 1.1 dyoung ixgbe_get_mac_addr_vf(hw, hw->mac.addr);
367 1.1 dyoung
368 1.1 dyoung return ret_val;
369 1.1 dyoung }
370 1.1 dyoung
371 1.1 dyoung /**
372 1.1 dyoung * ixgbe_update_mc_addr_list_vf - Update Multicast addresses
373 1.1 dyoung * @hw: pointer to the HW structure
374 1.1 dyoung * @mc_addr_list: array of multicast addresses to program
375 1.1 dyoung * @mc_addr_count: number of multicast addresses to program
376 1.1 dyoung * @next: caller supplied function to return next address in list
377 1.1 dyoung *
378 1.1 dyoung * Updates the Multicast Table Array.
379 1.1 dyoung **/
380 1.1 dyoung s32 ixgbe_update_mc_addr_list_vf(struct ixgbe_hw *hw, u8 *mc_addr_list,
381 1.1.30.1 skrll u32 mc_addr_count, ixgbe_mc_addr_itr next,
382 1.1.30.1 skrll bool clear)
383 1.1 dyoung {
384 1.1 dyoung struct ixgbe_mbx_info *mbx = &hw->mbx;
385 1.1 dyoung u32 msgbuf[IXGBE_VFMAILBOX_SIZE];
386 1.1 dyoung u16 *vector_list = (u16 *)&msgbuf[1];
387 1.1 dyoung u32 vector;
388 1.1 dyoung u32 cnt, i;
389 1.1 dyoung u32 vmdq;
390 1.1 dyoung
391 1.1.30.1 skrll UNREFERENCED_1PARAMETER(clear);
392 1.1.30.1 skrll
393 1.1 dyoung DEBUGFUNC("ixgbe_update_mc_addr_list_vf");
394 1.1 dyoung
395 1.1 dyoung /* Each entry in the list uses 1 16 bit word. We have 30
396 1.1 dyoung * 16 bit words available in our HW msg buffer (minus 1 for the
397 1.1 dyoung * msg type). That's 30 hash values if we pack 'em right. If
398 1.1 dyoung * there are more than 30 MC addresses to add then punt the
399 1.1 dyoung * extras for now and then add code to handle more than 30 later.
400 1.1 dyoung * It would be unusual for a server to request that many multi-cast
401 1.1 dyoung * addresses except for in large enterprise network environments.
402 1.1 dyoung */
403 1.1 dyoung
404 1.1 dyoung DEBUGOUT1("MC Addr Count = %d\n", mc_addr_count);
405 1.1 dyoung
406 1.1 dyoung cnt = (mc_addr_count > 30) ? 30 : mc_addr_count;
407 1.1 dyoung msgbuf[0] = IXGBE_VF_SET_MULTICAST;
408 1.1 dyoung msgbuf[0] |= cnt << IXGBE_VT_MSGINFO_SHIFT;
409 1.1 dyoung
410 1.1 dyoung for (i = 0; i < cnt; i++) {
411 1.1 dyoung vector = ixgbe_mta_vector(hw, next(hw, &mc_addr_list, &vmdq));
412 1.1 dyoung DEBUGOUT1("Hash value = 0x%03X\n", vector);
413 1.1 dyoung vector_list[i] = (u16)vector;
414 1.1 dyoung }
415 1.1 dyoung
416 1.1 dyoung return mbx->ops.write_posted(hw, msgbuf, IXGBE_VFMAILBOX_SIZE, 0);
417 1.1 dyoung }
418 1.1 dyoung
419 1.1 dyoung /**
420 1.1 dyoung * ixgbe_set_vfta_vf - Set/Unset vlan filter table address
421 1.1 dyoung * @hw: pointer to the HW structure
422 1.1 dyoung * @vlan: 12 bit VLAN ID
423 1.1 dyoung * @vind: unused by VF drivers
424 1.1 dyoung * @vlan_on: if TRUE then set bit, else clear bit
425 1.1 dyoung **/
426 1.1 dyoung s32 ixgbe_set_vfta_vf(struct ixgbe_hw *hw, u32 vlan, u32 vind, bool vlan_on)
427 1.1 dyoung {
428 1.1 dyoung struct ixgbe_mbx_info *mbx = &hw->mbx;
429 1.1 dyoung u32 msgbuf[2];
430 1.1.30.1 skrll s32 ret_val;
431 1.1.30.1 skrll UNREFERENCED_1PARAMETER(vind);
432 1.1 dyoung
433 1.1 dyoung msgbuf[0] = IXGBE_VF_SET_VLAN;
434 1.1 dyoung msgbuf[1] = vlan;
435 1.1 dyoung /* Setting the 8 bit field MSG INFO to TRUE indicates "add" */
436 1.1.30.4 skrll msgbuf[0] |= (u32)vlan_on << IXGBE_VT_MSGINFO_SHIFT;
437 1.1 dyoung
438 1.1.30.1 skrll ret_val = mbx->ops.write_posted(hw, msgbuf, 2, 0);
439 1.1.30.1 skrll if (!ret_val)
440 1.1.30.1 skrll ret_val = mbx->ops.read_posted(hw, msgbuf, 1, 0);
441 1.1.30.1 skrll
442 1.1.30.1 skrll if (!ret_val && (msgbuf[0] & IXGBE_VT_MSGTYPE_ACK))
443 1.1.30.1 skrll return IXGBE_SUCCESS;
444 1.1.30.1 skrll
445 1.1.30.1 skrll return ret_val | (msgbuf[0] & IXGBE_VT_MSGTYPE_NACK);
446 1.1 dyoung }
447 1.1 dyoung
448 1.1 dyoung /**
449 1.1 dyoung * ixgbe_get_num_of_tx_queues_vf - Get number of TX queues
450 1.1 dyoung * @hw: pointer to hardware structure
451 1.1 dyoung *
452 1.1 dyoung * Returns the number of transmit queues for the given adapter.
453 1.1 dyoung **/
454 1.1 dyoung u32 ixgbe_get_num_of_tx_queues_vf(struct ixgbe_hw *hw)
455 1.1 dyoung {
456 1.1.30.1 skrll UNREFERENCED_1PARAMETER(hw);
457 1.1 dyoung return IXGBE_VF_MAX_TX_QUEUES;
458 1.1 dyoung }
459 1.1 dyoung
460 1.1 dyoung /**
461 1.1 dyoung * ixgbe_get_num_of_rx_queues_vf - Get number of RX queues
462 1.1 dyoung * @hw: pointer to hardware structure
463 1.1 dyoung *
464 1.1 dyoung * Returns the number of receive queues for the given adapter.
465 1.1 dyoung **/
466 1.1 dyoung u32 ixgbe_get_num_of_rx_queues_vf(struct ixgbe_hw *hw)
467 1.1 dyoung {
468 1.1.30.1 skrll UNREFERENCED_1PARAMETER(hw);
469 1.1 dyoung return IXGBE_VF_MAX_RX_QUEUES;
470 1.1 dyoung }
471 1.1 dyoung
472 1.1 dyoung /**
473 1.1 dyoung * ixgbe_get_mac_addr_vf - Read device MAC address
474 1.1 dyoung * @hw: pointer to the HW structure
475 1.1 dyoung **/
476 1.1 dyoung s32 ixgbe_get_mac_addr_vf(struct ixgbe_hw *hw, u8 *mac_addr)
477 1.1 dyoung {
478 1.1 dyoung int i;
479 1.1 dyoung
480 1.1 dyoung for (i = 0; i < IXGBE_ETH_LENGTH_OF_ADDRESS; i++)
481 1.1 dyoung mac_addr[i] = hw->mac.perm_addr[i];
482 1.1 dyoung
483 1.1 dyoung return IXGBE_SUCCESS;
484 1.1 dyoung }
485 1.1 dyoung
486 1.1.30.1 skrll s32 ixgbevf_set_uc_addr_vf(struct ixgbe_hw *hw, u32 index, u8 *addr)
487 1.1.30.1 skrll {
488 1.1.30.1 skrll struct ixgbe_mbx_info *mbx = &hw->mbx;
489 1.1.30.1 skrll u32 msgbuf[3];
490 1.1.30.1 skrll u8 *msg_addr = (u8 *)(&msgbuf[1]);
491 1.1.30.1 skrll s32 ret_val;
492 1.1.30.1 skrll
493 1.1.30.1 skrll memset(msgbuf, 0, sizeof(msgbuf));
494 1.1.30.1 skrll /*
495 1.1.30.1 skrll * If index is one then this is the start of a new list and needs
496 1.1.30.1 skrll * indication to the PF so it can do it's own list management.
497 1.1.30.1 skrll * If it is zero then that tells the PF to just clear all of
498 1.1.30.1 skrll * this VF's macvlans and there is no new list.
499 1.1.30.1 skrll */
500 1.1.30.1 skrll msgbuf[0] |= index << IXGBE_VT_MSGINFO_SHIFT;
501 1.1.30.1 skrll msgbuf[0] |= IXGBE_VF_SET_MACVLAN;
502 1.1.30.1 skrll if (addr)
503 1.1.30.1 skrll memcpy(msg_addr, addr, 6);
504 1.1.30.1 skrll ret_val = mbx->ops.write_posted(hw, msgbuf, 3, 0);
505 1.1.30.1 skrll
506 1.1.30.1 skrll if (!ret_val)
507 1.1.30.1 skrll ret_val = mbx->ops.read_posted(hw, msgbuf, 3, 0);
508 1.1.30.1 skrll
509 1.1.30.1 skrll msgbuf[0] &= ~IXGBE_VT_MSGTYPE_CTS;
510 1.1.30.1 skrll
511 1.1.30.1 skrll if (!ret_val)
512 1.1.30.1 skrll if (msgbuf[0] == (IXGBE_VF_SET_MACVLAN | IXGBE_VT_MSGTYPE_NACK))
513 1.1.30.1 skrll ret_val = IXGBE_ERR_OUT_OF_MEM;
514 1.1.30.1 skrll
515 1.1.30.1 skrll return ret_val;
516 1.1.30.1 skrll }
517 1.1.30.1 skrll
518 1.1 dyoung /**
519 1.1 dyoung * ixgbe_setup_mac_link_vf - Setup MAC link settings
520 1.1 dyoung * @hw: pointer to hardware structure
521 1.1 dyoung * @speed: new link speed
522 1.1 dyoung * @autoneg: TRUE if autonegotiation enabled
523 1.1 dyoung * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
524 1.1 dyoung *
525 1.1 dyoung * Set the link speed in the AUTOC register and restarts link.
526 1.1 dyoung **/
527 1.1.30.2 skrll s32 ixgbe_setup_mac_link_vf(struct ixgbe_hw *hw, ixgbe_link_speed speed,
528 1.1.30.1 skrll bool autoneg_wait_to_complete)
529 1.1 dyoung {
530 1.1.30.2 skrll UNREFERENCED_3PARAMETER(hw, speed, autoneg_wait_to_complete);
531 1.1 dyoung return IXGBE_SUCCESS;
532 1.1 dyoung }
533 1.1 dyoung
534 1.1 dyoung /**
535 1.1 dyoung * ixgbe_check_mac_link_vf - Get link/speed status
536 1.1 dyoung * @hw: pointer to hardware structure
537 1.1 dyoung * @speed: pointer to link speed
538 1.1 dyoung * @link_up: TRUE is link is up, FALSE otherwise
539 1.1 dyoung * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
540 1.1 dyoung *
541 1.1 dyoung * Reads the links register to determine if link is up and the current speed
542 1.1 dyoung **/
543 1.1 dyoung s32 ixgbe_check_mac_link_vf(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
544 1.1.30.1 skrll bool *link_up, bool autoneg_wait_to_complete)
545 1.1 dyoung {
546 1.1.30.2 skrll struct ixgbe_mbx_info *mbx = &hw->mbx;
547 1.1.30.2 skrll struct ixgbe_mac_info *mac = &hw->mac;
548 1.1.30.2 skrll s32 ret_val = IXGBE_SUCCESS;
549 1.1 dyoung u32 links_reg;
550 1.1.30.2 skrll u32 in_msg = 0;
551 1.1.30.1 skrll UNREFERENCED_1PARAMETER(autoneg_wait_to_complete);
552 1.1 dyoung
553 1.1.30.2 skrll /* If we were hit with a reset drop the link */
554 1.1.30.2 skrll if (!mbx->ops.check_for_rst(hw, 0) || !mbx->timeout)
555 1.1.30.2 skrll mac->get_link_status = TRUE;
556 1.1.30.2 skrll
557 1.1.30.2 skrll if (!mac->get_link_status)
558 1.1.30.2 skrll goto out;
559 1.1.30.2 skrll
560 1.1.30.2 skrll /* if link status is down no point in checking to see if pf is up */
561 1.1.30.2 skrll links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
562 1.1.30.2 skrll if (!(links_reg & IXGBE_LINKS_UP))
563 1.1.30.2 skrll goto out;
564 1.1 dyoung
565 1.1.30.5 skrll /* for SFP+ modules and DA cables on 82599 it can take up to 500usecs
566 1.1.30.5 skrll * before the link status is correct
567 1.1.30.5 skrll */
568 1.1.30.5 skrll if (mac->type == ixgbe_mac_82599_vf) {
569 1.1.30.5 skrll int i;
570 1.1.30.5 skrll
571 1.1.30.5 skrll for (i = 0; i < 5; i++) {
572 1.1.30.5 skrll usec_delay(100);
573 1.1.30.5 skrll links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
574 1.1.30.5 skrll
575 1.1.30.5 skrll if (!(links_reg & IXGBE_LINKS_UP))
576 1.1.30.5 skrll goto out;
577 1.1.30.5 skrll }
578 1.1.30.5 skrll }
579 1.1.30.5 skrll
580 1.1.30.2 skrll switch (links_reg & IXGBE_LINKS_SPEED_82599) {
581 1.1.30.1 skrll case IXGBE_LINKS_SPEED_10G_82599:
582 1.1 dyoung *speed = IXGBE_LINK_SPEED_10GB_FULL;
583 1.1.30.1 skrll break;
584 1.1.30.1 skrll case IXGBE_LINKS_SPEED_1G_82599:
585 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
586 1.1.30.1 skrll break;
587 1.1.30.1 skrll case IXGBE_LINKS_SPEED_100_82599:
588 1.1.30.1 skrll *speed = IXGBE_LINK_SPEED_100_FULL;
589 1.1.30.1 skrll break;
590 1.1.30.1 skrll }
591 1.1 dyoung
592 1.1.30.2 skrll /* if the read failed it could just be a mailbox collision, best wait
593 1.1.30.2 skrll * until we are called again and don't report an error
594 1.1.30.2 skrll */
595 1.1.30.2 skrll if (mbx->ops.read(hw, &in_msg, 1, 0))
596 1.1.30.2 skrll goto out;
597 1.1.30.2 skrll
598 1.1.30.2 skrll if (!(in_msg & IXGBE_VT_MSGTYPE_CTS)) {
599 1.1.30.2 skrll /* msg is not CTS and is NACK we must have lost CTS status */
600 1.1.30.2 skrll if (in_msg & IXGBE_VT_MSGTYPE_NACK)
601 1.1.30.2 skrll ret_val = -1;
602 1.1.30.2 skrll goto out;
603 1.1.30.2 skrll }
604 1.1.30.2 skrll
605 1.1.30.2 skrll /* the pf is talking, if we timed out in the past we reinit */
606 1.1.30.2 skrll if (!mbx->timeout) {
607 1.1.30.2 skrll ret_val = -1;
608 1.1.30.2 skrll goto out;
609 1.1.30.2 skrll }
610 1.1.30.2 skrll
611 1.1.30.2 skrll /* if we passed all the tests above then the link is up and we no
612 1.1.30.2 skrll * longer need to check for link
613 1.1.30.2 skrll */
614 1.1.30.2 skrll mac->get_link_status = FALSE;
615 1.1.30.2 skrll
616 1.1.30.2 skrll out:
617 1.1.30.2 skrll *link_up = !mac->get_link_status;
618 1.1.30.2 skrll return ret_val;
619 1.1.30.2 skrll }
620 1.1.30.2 skrll
621 1.1.30.2 skrll /**
622 1.1.30.2 skrll * ixgbevf_rlpml_set_vf - Set the maximum receive packet length
623 1.1.30.2 skrll * @hw: pointer to the HW structure
624 1.1.30.2 skrll * @max_size: value to assign to max frame size
625 1.1.30.2 skrll **/
626 1.1.30.2 skrll void ixgbevf_rlpml_set_vf(struct ixgbe_hw *hw, u16 max_size)
627 1.1.30.2 skrll {
628 1.1.30.2 skrll u32 msgbuf[2];
629 1.1.30.2 skrll
630 1.1.30.2 skrll msgbuf[0] = IXGBE_VF_SET_LPE;
631 1.1.30.2 skrll msgbuf[1] = max_size;
632 1.1.30.2 skrll ixgbevf_write_msg_read_ack(hw, msgbuf, 2);
633 1.1.30.2 skrll }
634 1.1.30.2 skrll
635 1.1.30.2 skrll /**
636 1.1.30.2 skrll * ixgbevf_negotiate_api_version - Negotiate supported API version
637 1.1.30.2 skrll * @hw: pointer to the HW structure
638 1.1.30.2 skrll * @api: integer containing requested API version
639 1.1.30.2 skrll **/
640 1.1.30.2 skrll int ixgbevf_negotiate_api_version(struct ixgbe_hw *hw, int api)
641 1.1.30.2 skrll {
642 1.1.30.2 skrll int err;
643 1.1.30.2 skrll u32 msg[3];
644 1.1.30.2 skrll
645 1.1.30.2 skrll /* Negotiate the mailbox API version */
646 1.1.30.2 skrll msg[0] = IXGBE_VF_API_NEGOTIATE;
647 1.1.30.2 skrll msg[1] = api;
648 1.1.30.2 skrll msg[2] = 0;
649 1.1.30.2 skrll err = hw->mbx.ops.write_posted(hw, msg, 3, 0);
650 1.1.30.2 skrll
651 1.1.30.2 skrll if (!err)
652 1.1.30.2 skrll err = hw->mbx.ops.read_posted(hw, msg, 3, 0);
653 1.1.30.2 skrll
654 1.1.30.2 skrll if (!err) {
655 1.1.30.2 skrll msg[0] &= ~IXGBE_VT_MSGTYPE_CTS;
656 1.1.30.2 skrll
657 1.1.30.2 skrll /* Store value and return 0 on success */
658 1.1.30.2 skrll if (msg[0] == (IXGBE_VF_API_NEGOTIATE | IXGBE_VT_MSGTYPE_ACK)) {
659 1.1.30.2 skrll hw->api_version = api;
660 1.1.30.2 skrll return 0;
661 1.1.30.2 skrll }
662 1.1.30.2 skrll
663 1.1.30.2 skrll err = IXGBE_ERR_INVALID_ARGUMENT;
664 1.1.30.2 skrll }
665 1.1.30.2 skrll
666 1.1.30.2 skrll return err;
667 1.1.30.2 skrll }
668 1.1.30.2 skrll
669 1.1.30.2 skrll int ixgbevf_get_queues(struct ixgbe_hw *hw, unsigned int *num_tcs,
670 1.1.30.2 skrll unsigned int *default_tc)
671 1.1.30.2 skrll {
672 1.1.30.5 skrll int err;
673 1.1.30.5 skrll u32 msg[5];
674 1.1.30.5 skrll
675 1.1.30.5 skrll /* do nothing if API doesn't support ixgbevf_get_queues */
676 1.1.30.5 skrll switch (hw->api_version) {
677 1.1.30.5 skrll case ixgbe_mbox_api_11:
678 1.1.30.5 skrll break;
679 1.1.30.5 skrll default:
680 1.1.30.5 skrll return 0;
681 1.1.30.5 skrll }
682 1.1.30.5 skrll
683 1.1.30.5 skrll /* Fetch queue configuration from the PF */
684 1.1.30.5 skrll msg[0] = IXGBE_VF_GET_QUEUES;
685 1.1.30.5 skrll msg[1] = msg[2] = msg[3] = msg[4] = 0;
686 1.1.30.5 skrll err = hw->mbx.ops.write_posted(hw, msg, 5, 0);
687 1.1.30.5 skrll
688 1.1.30.5 skrll if (!err)
689 1.1.30.5 skrll err = hw->mbx.ops.read_posted(hw, msg, 5, 0);
690 1.1 dyoung
691 1.1.30.5 skrll if (!err) {
692 1.1.30.5 skrll msg[0] &= ~IXGBE_VT_MSGTYPE_CTS;
693 1.1.30.5 skrll
694 1.1.30.5 skrll /*
695 1.1.30.5 skrll * if we we didn't get an ACK there must have been
696 1.1.30.5 skrll * some sort of mailbox error so we should treat it
697 1.1.30.5 skrll * as such
698 1.1.30.5 skrll */
699 1.1.30.5 skrll if (msg[0] != (IXGBE_VF_GET_QUEUES | IXGBE_VT_MSGTYPE_ACK))
700 1.1.30.5 skrll return IXGBE_ERR_MBX;
701 1.1.30.5 skrll
702 1.1.30.5 skrll /* record and validate values from message */
703 1.1.30.5 skrll hw->mac.max_tx_queues = msg[IXGBE_VF_TX_QUEUES];
704 1.1.30.5 skrll if (hw->mac.max_tx_queues == 0 ||
705 1.1.30.5 skrll hw->mac.max_tx_queues > IXGBE_VF_MAX_TX_QUEUES)
706 1.1.30.5 skrll hw->mac.max_tx_queues = IXGBE_VF_MAX_TX_QUEUES;
707 1.1.30.5 skrll
708 1.1.30.5 skrll hw->mac.max_rx_queues = msg[IXGBE_VF_RX_QUEUES];
709 1.1.30.5 skrll if (hw->mac.max_rx_queues == 0 ||
710 1.1.30.5 skrll hw->mac.max_rx_queues > IXGBE_VF_MAX_RX_QUEUES)
711 1.1.30.5 skrll hw->mac.max_rx_queues = IXGBE_VF_MAX_RX_QUEUES;
712 1.1.30.5 skrll
713 1.1.30.5 skrll *num_tcs = msg[IXGBE_VF_TRANS_VLAN];
714 1.1.30.5 skrll /* in case of unknown state assume we cannot tag frames */
715 1.1.30.5 skrll if (*num_tcs > hw->mac.max_rx_queues)
716 1.1.30.5 skrll *num_tcs = 1;
717 1.1.30.5 skrll
718 1.1.30.5 skrll *default_tc = msg[IXGBE_VF_DEF_QUEUE];
719 1.1.30.5 skrll /* default to queue 0 on out-of-bounds queue number */
720 1.1.30.5 skrll if (*default_tc >= hw->mac.max_tx_queues)
721 1.1.30.5 skrll *default_tc = 0;
722 1.1.30.5 skrll }
723 1.1.30.5 skrll
724 1.1.30.5 skrll return err;
725 1.1.30.5 skrll }
726