Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_vf.c revision 1.10
      1 /******************************************************************************
      2 
      3   Copyright (c) 2001-2015, Intel Corporation
      4   All rights reserved.
      5 
      6   Redistribution and use in source and binary forms, with or without
      7   modification, are permitted provided that the following conditions are met:
      8 
      9    1. Redistributions of source code must retain the above copyright notice,
     10       this list of conditions and the following disclaimer.
     11 
     12    2. Redistributions in binary form must reproduce the above copyright
     13       notice, this list of conditions and the following disclaimer in the
     14       documentation and/or other materials provided with the distribution.
     15 
     16    3. Neither the name of the Intel Corporation nor the names of its
     17       contributors may be used to endorse or promote products derived from
     18       this software without specific prior written permission.
     19 
     20   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   POSSIBILITY OF SUCH DAMAGE.
     31 
     32 ******************************************************************************/
     33 /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_vf.c 285590 2015-07-15 00:35:50Z pkelsey $*/
     34 /*$NetBSD: ixgbe_vf.c,v 1.10 2016/12/02 10:24:31 msaitoh Exp $*/
     35 
     36 
     37 #include "ixgbe_api.h"
     38 #include "ixgbe_type.h"
     39 #include "ixgbe_vf.h"
     40 
     41 #ifndef IXGBE_VFWRITE_REG
     42 #define IXGBE_VFWRITE_REG IXGBE_WRITE_REG
     43 #endif
     44 #ifndef IXGBE_VFREAD_REG
     45 #define IXGBE_VFREAD_REG IXGBE_READ_REG
     46 #endif
     47 
     48 /**
     49  *  ixgbe_init_ops_vf - Initialize the pointers for vf
     50  *  @hw: pointer to hardware structure
     51  *
     52  *  This will assign function pointers, adapter-specific functions can
     53  *  override the assignment of generic function pointers by assigning
     54  *  their own adapter-specific function pointers.
     55  *  Does not touch the hardware.
     56  **/
     57 s32 ixgbe_init_ops_vf(struct ixgbe_hw *hw)
     58 {
     59 	/* MAC */
     60 	hw->mac.ops.init_hw = ixgbe_init_hw_vf;
     61 	hw->mac.ops.reset_hw = ixgbe_reset_hw_vf;
     62 	hw->mac.ops.start_hw = ixgbe_start_hw_vf;
     63 	/* Cannot clear stats on VF */
     64 	hw->mac.ops.clear_hw_cntrs = NULL;
     65 	hw->mac.ops.get_media_type = NULL;
     66 	hw->mac.ops.get_mac_addr = ixgbe_get_mac_addr_vf;
     67 	hw->mac.ops.stop_adapter = ixgbe_stop_adapter_vf;
     68 	hw->mac.ops.get_bus_info = NULL;
     69 
     70 	/* Link */
     71 	hw->mac.ops.setup_link = ixgbe_setup_mac_link_vf;
     72 	hw->mac.ops.check_link = ixgbe_check_mac_link_vf;
     73 	hw->mac.ops.get_link_capabilities = NULL;
     74 
     75 	/* RAR, Multicast, VLAN */
     76 	hw->mac.ops.set_rar = ixgbe_set_rar_vf;
     77 	hw->mac.ops.set_uc_addr = ixgbevf_set_uc_addr_vf;
     78 	hw->mac.ops.init_rx_addrs = NULL;
     79 	hw->mac.ops.update_mc_addr_list = ixgbe_update_mc_addr_list_vf;
     80 	hw->mac.ops.enable_mc = NULL;
     81 	hw->mac.ops.disable_mc = NULL;
     82 	hw->mac.ops.clear_vfta = NULL;
     83 	hw->mac.ops.set_vfta = ixgbe_set_vfta_vf;
     84 
     85 	hw->mac.max_tx_queues = 1;
     86 	hw->mac.max_rx_queues = 1;
     87 
     88 	hw->mbx.ops.init_params = ixgbe_init_mbx_params_vf;
     89 
     90 	return IXGBE_SUCCESS;
     91 }
     92 
     93 /* ixgbe_virt_clr_reg - Set register to default (power on) state.
     94  *  @hw: pointer to hardware structure
     95  */
     96 static void ixgbe_virt_clr_reg(struct ixgbe_hw *hw)
     97 {
     98 	int i;
     99 	u32 vfsrrctl;
    100 	u32 vfdca_rxctrl;
    101 	u32 vfdca_txctrl;
    102 
    103 	/* VRSRRCTL default values (BSIZEPACKET = 2048, BSIZEHEADER = 256) */
    104 	vfsrrctl = 0x100 << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
    105 	vfsrrctl |= 0x800 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
    106 
    107 	/* DCA_RXCTRL default value */
    108 	vfdca_rxctrl = IXGBE_DCA_RXCTRL_DESC_RRO_EN |
    109 		       IXGBE_DCA_RXCTRL_DATA_WRO_EN |
    110 		       IXGBE_DCA_RXCTRL_HEAD_WRO_EN;
    111 
    112 	/* DCA_TXCTRL default value */
    113 	vfdca_txctrl = IXGBE_DCA_TXCTRL_DESC_RRO_EN |
    114 		       IXGBE_DCA_TXCTRL_DESC_WRO_EN |
    115 		       IXGBE_DCA_TXCTRL_DATA_RRO_EN;
    116 
    117 	IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, 0);
    118 
    119 	for (i = 0; i < 7; i++) {
    120 		IXGBE_WRITE_REG(hw, IXGBE_VFRDH(i), 0);
    121 		IXGBE_WRITE_REG(hw, IXGBE_VFRDT(i), 0);
    122 		IXGBE_WRITE_REG(hw, IXGBE_VFRXDCTL(i), 0);
    123 		IXGBE_WRITE_REG(hw, IXGBE_VFSRRCTL(i), vfsrrctl);
    124 		IXGBE_WRITE_REG(hw, IXGBE_VFTDH(i), 0);
    125 		IXGBE_WRITE_REG(hw, IXGBE_VFTDT(i), 0);
    126 		IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(i), 0);
    127 		IXGBE_WRITE_REG(hw, IXGBE_VFTDWBAH(i), 0);
    128 		IXGBE_WRITE_REG(hw, IXGBE_VFTDWBAL(i), 0);
    129 		IXGBE_WRITE_REG(hw, IXGBE_VFDCA_RXCTRL(i), vfdca_rxctrl);
    130 		IXGBE_WRITE_REG(hw, IXGBE_VFDCA_TXCTRL(i), vfdca_txctrl);
    131 	}
    132 
    133 	IXGBE_WRITE_FLUSH(hw);
    134 }
    135 
    136 /**
    137  *  ixgbe_start_hw_vf - Prepare hardware for Tx/Rx
    138  *  @hw: pointer to hardware structure
    139  *
    140  *  Starts the hardware by filling the bus info structure and media type, clears
    141  *  all on chip counters, initializes receive address registers, multicast
    142  *  table, VLAN filter table, calls routine to set up link and flow control
    143  *  settings, and leaves transmit and receive units disabled and uninitialized
    144  **/
    145 s32 ixgbe_start_hw_vf(struct ixgbe_hw *hw)
    146 {
    147 	/* Clear adapter stopped flag */
    148 	hw->adapter_stopped = FALSE;
    149 
    150 	return IXGBE_SUCCESS;
    151 }
    152 
    153 /**
    154  *  ixgbe_init_hw_vf - virtual function hardware initialization
    155  *  @hw: pointer to hardware structure
    156  *
    157  *  Initialize the hardware by resetting the hardware and then starting
    158  *  the hardware
    159  **/
    160 s32 ixgbe_init_hw_vf(struct ixgbe_hw *hw)
    161 {
    162 	s32 status = hw->mac.ops.start_hw(hw);
    163 
    164 	hw->mac.ops.get_mac_addr(hw, hw->mac.addr);
    165 
    166 	return status;
    167 }
    168 
    169 /**
    170  *  ixgbe_reset_hw_vf - Performs hardware reset
    171  *  @hw: pointer to hardware structure
    172  *
    173  *  Resets the hardware by reseting the transmit and receive units, masks and
    174  *  clears all interrupts.
    175  **/
    176 s32 ixgbe_reset_hw_vf(struct ixgbe_hw *hw)
    177 {
    178 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    179 	u32 timeout = IXGBE_VF_INIT_TIMEOUT;
    180 	s32 ret_val = IXGBE_ERR_INVALID_MAC_ADDR;
    181 	u32 msgbuf[IXGBE_VF_PERMADDR_MSG_LEN];
    182 	u8 *addr = (u8 *)(&msgbuf[1]);
    183 
    184 	DEBUGFUNC("ixgbevf_reset_hw_vf");
    185 
    186 	/* Call adapter stop to disable tx/rx and clear interrupts */
    187 	hw->mac.ops.stop_adapter(hw);
    188 
    189 	/* reset the api version */
    190 	hw->api_version = ixgbe_mbox_api_10;
    191 
    192 	DEBUGOUT("Issuing a function level reset to MAC\n");
    193 
    194 	IXGBE_VFWRITE_REG(hw, IXGBE_VFCTRL, IXGBE_CTRL_RST);
    195 	IXGBE_WRITE_FLUSH(hw);
    196 
    197 	msec_delay(50);
    198 
    199 	/* we cannot reset while the RSTI / RSTD bits are asserted */
    200 	while (!mbx->ops.check_for_rst(hw, 0) && timeout) {
    201 		timeout--;
    202 		usec_delay(5);
    203 	}
    204 
    205 	if (!timeout)
    206 		return IXGBE_ERR_RESET_FAILED;
    207 
    208 	/* Reset VF registers to initial values */
    209 	ixgbe_virt_clr_reg(hw);
    210 
    211 	/* mailbox timeout can now become active */
    212 	mbx->timeout = IXGBE_VF_MBX_INIT_TIMEOUT;
    213 
    214 	msgbuf[0] = IXGBE_VF_RESET;
    215 	mbx->ops.write_posted(hw, msgbuf, 1, 0);
    216 
    217 	msec_delay(10);
    218 
    219 	/*
    220 	 * set our "perm_addr" based on info provided by PF
    221 	 * also set up the mc_filter_type which is piggy backed
    222 	 * on the mac address in word 3
    223 	 */
    224 	ret_val = mbx->ops.read_posted(hw, msgbuf,
    225 			IXGBE_VF_PERMADDR_MSG_LEN, 0);
    226 	if (ret_val)
    227 		return ret_val;
    228 
    229 	msgbuf[0] &= ~IXGBE_VT_MSGTYPE_CTS;
    230 
    231 	if (msgbuf[0] != (IXGBE_VF_RESET | IXGBE_VT_MSGTYPE_ACK) &&
    232 	    msgbuf[0] != (IXGBE_VF_RESET | IXGBE_VT_MSGTYPE_NACK))
    233 		return IXGBE_ERR_INVALID_MAC_ADDR;
    234 
    235 	memcpy(hw->mac.perm_addr, addr, IXGBE_ETH_LENGTH_OF_ADDRESS);
    236 	hw->mac.mc_filter_type = msgbuf[IXGBE_VF_MC_TYPE_WORD];
    237 
    238 	return ret_val;
    239 }
    240 
    241 /**
    242  *  ixgbe_stop_adapter_vf - Generic stop Tx/Rx units
    243  *  @hw: pointer to hardware structure
    244  *
    245  *  Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts,
    246  *  disables transmit and receive units. The adapter_stopped flag is used by
    247  *  the shared code and drivers to determine if the adapter is in a stopped
    248  *  state and should not touch the hardware.
    249  **/
    250 s32 ixgbe_stop_adapter_vf(struct ixgbe_hw *hw)
    251 {
    252 	u32 reg_val;
    253 	u16 i;
    254 
    255 	/*
    256 	 * Set the adapter_stopped flag so other driver functions stop touching
    257 	 * the hardware
    258 	 */
    259 	hw->adapter_stopped = TRUE;
    260 
    261 	/* Clear interrupt mask to stop from interrupts being generated */
    262 	IXGBE_VFWRITE_REG(hw, IXGBE_VTEIMC, IXGBE_VF_IRQ_CLEAR_MASK);
    263 
    264 	/* Clear any pending interrupts, flush previous writes */
    265 	IXGBE_VFREAD_REG(hw, IXGBE_VTEICR);
    266 
    267 	/* Disable the transmit unit.  Each queue must be disabled. */
    268 	for (i = 0; i < hw->mac.max_tx_queues; i++)
    269 		IXGBE_VFWRITE_REG(hw, IXGBE_VFTXDCTL(i), IXGBE_TXDCTL_SWFLSH);
    270 
    271 	/* Disable the receive unit by stopping each queue */
    272 	for (i = 0; i < hw->mac.max_rx_queues; i++) {
    273 		reg_val = IXGBE_VFREAD_REG(hw, IXGBE_VFRXDCTL(i));
    274 		reg_val &= ~IXGBE_RXDCTL_ENABLE;
    275 		IXGBE_VFWRITE_REG(hw, IXGBE_VFRXDCTL(i), reg_val);
    276 	}
    277 	/* Clear packet split and pool config */
    278 	IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, 0);
    279 
    280 	/* flush all queues disables */
    281 	IXGBE_WRITE_FLUSH(hw);
    282 	msec_delay(2);
    283 
    284 	return IXGBE_SUCCESS;
    285 }
    286 
    287 /**
    288  *  ixgbe_mta_vector - Determines bit-vector in multicast table to set
    289  *  @hw: pointer to hardware structure
    290  *  @mc_addr: the multicast address
    291  *
    292  *  Extracts the 12 bits, from a multicast address, to determine which
    293  *  bit-vector to set in the multicast table. The hardware uses 12 bits, from
    294  *  incoming rx multicast addresses, to determine the bit-vector to check in
    295  *  the MTA. Which of the 4 combination, of 12-bits, the hardware uses is set
    296  *  by the MO field of the MCSTCTRL. The MO field is set during initialization
    297  *  to mc_filter_type.
    298  **/
    299 static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr)
    300 {
    301 	u32 vector = 0;
    302 
    303 	switch (hw->mac.mc_filter_type) {
    304 	case 0:   /* use bits [47:36] of the address */
    305 		vector = ((mc_addr[4] >> 4) | (((u16)mc_addr[5]) << 4));
    306 		break;
    307 	case 1:   /* use bits [46:35] of the address */
    308 		vector = ((mc_addr[4] >> 3) | (((u16)mc_addr[5]) << 5));
    309 		break;
    310 	case 2:   /* use bits [45:34] of the address */
    311 		vector = ((mc_addr[4] >> 2) | (((u16)mc_addr[5]) << 6));
    312 		break;
    313 	case 3:   /* use bits [43:32] of the address */
    314 		vector = ((mc_addr[4]) | (((u16)mc_addr[5]) << 8));
    315 		break;
    316 	default:  /* Invalid mc_filter_type */
    317 		DEBUGOUT("MC filter type param set incorrectly\n");
    318 		ASSERT(0);
    319 		break;
    320 	}
    321 
    322 	/* vector can only be 12-bits or boundary will be exceeded */
    323 	vector &= 0xFFF;
    324 	return vector;
    325 }
    326 
    327 static void ixgbevf_write_msg_read_ack(struct ixgbe_hw *hw,
    328 					u32 *msg, u16 size)
    329 {
    330 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    331 	u32 retmsg[IXGBE_VFMAILBOX_SIZE];
    332 	s32 retval = mbx->ops.write_posted(hw, msg, size, 0);
    333 
    334 	if (!retval)
    335 		mbx->ops.read_posted(hw, retmsg, size, 0);
    336 }
    337 
    338 /**
    339  *  ixgbe_set_rar_vf - set device MAC address
    340  *  @hw: pointer to hardware structure
    341  *  @index: Receive address register to write
    342  *  @addr: Address to put into receive address register
    343  *  @vmdq: VMDq "set" or "pool" index
    344  *  @enable_addr: set flag that address is active
    345  **/
    346 s32 ixgbe_set_rar_vf(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
    347 		     u32 enable_addr)
    348 {
    349 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    350 	u32 msgbuf[3];
    351 	u8 *msg_addr = (u8 *)(&msgbuf[1]);
    352 	s32 ret_val;
    353 	UNREFERENCED_3PARAMETER(vmdq, enable_addr, index);
    354 
    355 	memset(msgbuf, 0, 12);
    356 	msgbuf[0] = IXGBE_VF_SET_MAC_ADDR;
    357 	memcpy(msg_addr, addr, 6);
    358 	ret_val = mbx->ops.write_posted(hw, msgbuf, 3, 0);
    359 
    360 	if (!ret_val)
    361 		ret_val = mbx->ops.read_posted(hw, msgbuf, 3, 0);
    362 
    363 	msgbuf[0] &= ~IXGBE_VT_MSGTYPE_CTS;
    364 
    365 	/* if nacked the address was rejected, use "perm_addr" */
    366 	if (!ret_val &&
    367 	    (msgbuf[0] == (IXGBE_VF_SET_MAC_ADDR | IXGBE_VT_MSGTYPE_NACK)))
    368 		ixgbe_get_mac_addr_vf(hw, hw->mac.addr);
    369 
    370 	return ret_val;
    371 }
    372 
    373 /**
    374  *  ixgbe_update_mc_addr_list_vf - Update Multicast addresses
    375  *  @hw: pointer to the HW structure
    376  *  @mc_addr_list: array of multicast addresses to program
    377  *  @mc_addr_count: number of multicast addresses to program
    378  *  @next: caller supplied function to return next address in list
    379  *
    380  *  Updates the Multicast Table Array.
    381  **/
    382 s32 ixgbe_update_mc_addr_list_vf(struct ixgbe_hw *hw, u8 *mc_addr_list,
    383 				 u32 mc_addr_count, ixgbe_mc_addr_itr next,
    384 				 bool clear)
    385 {
    386 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    387 	u32 msgbuf[IXGBE_VFMAILBOX_SIZE];
    388 	u16 *vector_list = (u16 *)&msgbuf[1];
    389 	u32 vector;
    390 	u32 cnt, i;
    391 	u32 vmdq;
    392 
    393 	UNREFERENCED_1PARAMETER(clear);
    394 
    395 	DEBUGFUNC("ixgbe_update_mc_addr_list_vf");
    396 
    397 	/* Each entry in the list uses 1 16 bit word.  We have 30
    398 	 * 16 bit words available in our HW msg buffer (minus 1 for the
    399 	 * msg type).  That's 30 hash values if we pack 'em right.  If
    400 	 * there are more than 30 MC addresses to add then punt the
    401 	 * extras for now and then add code to handle more than 30 later.
    402 	 * It would be unusual for a server to request that many multi-cast
    403 	 * addresses except for in large enterprise network environments.
    404 	 */
    405 
    406 	DEBUGOUT1("MC Addr Count = %d\n", mc_addr_count);
    407 
    408 	cnt = (mc_addr_count > 30) ? 30 : mc_addr_count;
    409 	msgbuf[0] = IXGBE_VF_SET_MULTICAST;
    410 	msgbuf[0] |= cnt << IXGBE_VT_MSGINFO_SHIFT;
    411 
    412 	for (i = 0; i < cnt; i++) {
    413 		vector = ixgbe_mta_vector(hw, next(hw, &mc_addr_list, &vmdq));
    414 		DEBUGOUT1("Hash value = 0x%03X\n", vector);
    415 		vector_list[i] = (u16)vector;
    416 	}
    417 
    418 	return mbx->ops.write_posted(hw, msgbuf, IXGBE_VFMAILBOX_SIZE, 0);
    419 }
    420 
    421 /**
    422  *  ixgbe_set_vfta_vf - Set/Unset vlan filter table address
    423  *  @hw: pointer to the HW structure
    424  *  @vlan: 12 bit VLAN ID
    425  *  @vind: unused by VF drivers
    426  *  @vlan_on: if TRUE then set bit, else clear bit
    427  **/
    428 s32 ixgbe_set_vfta_vf(struct ixgbe_hw *hw, u32 vlan, u32 vind, bool vlan_on)
    429 {
    430 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    431 	u32 msgbuf[2];
    432 	s32 ret_val;
    433 	UNREFERENCED_1PARAMETER(vind);
    434 
    435 	msgbuf[0] = IXGBE_VF_SET_VLAN;
    436 	msgbuf[1] = vlan;
    437 	/* Setting the 8 bit field MSG INFO to TRUE indicates "add" */
    438 	msgbuf[0] |= (u32)vlan_on << IXGBE_VT_MSGINFO_SHIFT;
    439 
    440 	ret_val = mbx->ops.write_posted(hw, msgbuf, 2, 0);
    441 	if (!ret_val)
    442 		ret_val = mbx->ops.read_posted(hw, msgbuf, 1, 0);
    443 
    444 	if (!ret_val && (msgbuf[0] & IXGBE_VT_MSGTYPE_ACK))
    445 		return IXGBE_SUCCESS;
    446 
    447 	return ret_val | (msgbuf[0] & IXGBE_VT_MSGTYPE_NACK);
    448 }
    449 
    450 /**
    451  *  ixgbe_get_num_of_tx_queues_vf - Get number of TX queues
    452  *  @hw: pointer to hardware structure
    453  *
    454  *  Returns the number of transmit queues for the given adapter.
    455  **/
    456 u32 ixgbe_get_num_of_tx_queues_vf(struct ixgbe_hw *hw)
    457 {
    458 	UNREFERENCED_1PARAMETER(hw);
    459 	return IXGBE_VF_MAX_TX_QUEUES;
    460 }
    461 
    462 /**
    463  *  ixgbe_get_num_of_rx_queues_vf - Get number of RX queues
    464  *  @hw: pointer to hardware structure
    465  *
    466  *  Returns the number of receive queues for the given adapter.
    467  **/
    468 u32 ixgbe_get_num_of_rx_queues_vf(struct ixgbe_hw *hw)
    469 {
    470 	UNREFERENCED_1PARAMETER(hw);
    471 	return IXGBE_VF_MAX_RX_QUEUES;
    472 }
    473 
    474 /**
    475  *  ixgbe_get_mac_addr_vf - Read device MAC address
    476  *  @hw: pointer to the HW structure
    477  **/
    478 s32 ixgbe_get_mac_addr_vf(struct ixgbe_hw *hw, u8 *mac_addr)
    479 {
    480 	int i;
    481 
    482 	for (i = 0; i < IXGBE_ETH_LENGTH_OF_ADDRESS; i++)
    483 		mac_addr[i] = hw->mac.perm_addr[i];
    484 
    485 	return IXGBE_SUCCESS;
    486 }
    487 
    488 s32 ixgbevf_set_uc_addr_vf(struct ixgbe_hw *hw, u32 index, u8 *addr)
    489 {
    490 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    491 	u32 msgbuf[3];
    492 	u8 *msg_addr = (u8 *)(&msgbuf[1]);
    493 	s32 ret_val;
    494 
    495 	memset(msgbuf, 0, sizeof(msgbuf));
    496 	/*
    497 	 * If index is one then this is the start of a new list and needs
    498 	 * indication to the PF so it can do it's own list management.
    499 	 * If it is zero then that tells the PF to just clear all of
    500 	 * this VF's macvlans and there is no new list.
    501 	 */
    502 	msgbuf[0] |= index << IXGBE_VT_MSGINFO_SHIFT;
    503 	msgbuf[0] |= IXGBE_VF_SET_MACVLAN;
    504 	if (addr)
    505 		memcpy(msg_addr, addr, 6);
    506 	ret_val = mbx->ops.write_posted(hw, msgbuf, 3, 0);
    507 
    508 	if (!ret_val)
    509 		ret_val = mbx->ops.read_posted(hw, msgbuf, 3, 0);
    510 
    511 	msgbuf[0] &= ~IXGBE_VT_MSGTYPE_CTS;
    512 
    513 	if (!ret_val)
    514 		if (msgbuf[0] == (IXGBE_VF_SET_MACVLAN | IXGBE_VT_MSGTYPE_NACK))
    515 			ret_val = IXGBE_ERR_OUT_OF_MEM;
    516 
    517 	return ret_val;
    518 }
    519 
    520 /**
    521  *  ixgbe_setup_mac_link_vf - Setup MAC link settings
    522  *  @hw: pointer to hardware structure
    523  *  @speed: new link speed
    524  *  @autoneg: TRUE if autonegotiation enabled
    525  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    526  *
    527  *  Set the link speed in the AUTOC register and restarts link.
    528  **/
    529 s32 ixgbe_setup_mac_link_vf(struct ixgbe_hw *hw, ixgbe_link_speed speed,
    530 			    bool autoneg_wait_to_complete)
    531 {
    532 	UNREFERENCED_3PARAMETER(hw, speed, autoneg_wait_to_complete);
    533 	return IXGBE_SUCCESS;
    534 }
    535 
    536 /**
    537  *  ixgbe_check_mac_link_vf - Get link/speed status
    538  *  @hw: pointer to hardware structure
    539  *  @speed: pointer to link speed
    540  *  @link_up: TRUE is link is up, FALSE otherwise
    541  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    542  *
    543  *  Reads the links register to determine if link is up and the current speed
    544  **/
    545 s32 ixgbe_check_mac_link_vf(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
    546 			    bool *link_up, bool autoneg_wait_to_complete)
    547 {
    548 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    549 	struct ixgbe_mac_info *mac = &hw->mac;
    550 	s32 ret_val = IXGBE_SUCCESS;
    551 	u32 links_reg;
    552 	u32 in_msg = 0;
    553 	UNREFERENCED_1PARAMETER(autoneg_wait_to_complete);
    554 
    555 	/* If we were hit with a reset drop the link */
    556 	if (!mbx->ops.check_for_rst(hw, 0) || !mbx->timeout)
    557 		mac->get_link_status = TRUE;
    558 
    559 	if (!mac->get_link_status)
    560 		goto out;
    561 
    562 	/* if link status is down no point in checking to see if pf is up */
    563 	links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
    564 	if (!(links_reg & IXGBE_LINKS_UP))
    565 		goto out;
    566 
    567 	/* for SFP+ modules and DA cables on 82599 it can take up to 500usecs
    568 	 * before the link status is correct
    569 	 */
    570 	if (mac->type == ixgbe_mac_82599_vf) {
    571 		int i;
    572 
    573 		for (i = 0; i < 5; i++) {
    574 			usec_delay(100);
    575 			links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
    576 
    577 			if (!(links_reg & IXGBE_LINKS_UP))
    578 				goto out;
    579 		}
    580 	}
    581 
    582 	switch (links_reg & IXGBE_LINKS_SPEED_82599) {
    583 	case IXGBE_LINKS_SPEED_10G_82599:
    584 		*speed = IXGBE_LINK_SPEED_10GB_FULL;
    585 		break;
    586 	case IXGBE_LINKS_SPEED_1G_82599:
    587 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
    588 		break;
    589 	case IXGBE_LINKS_SPEED_100_82599:
    590 		*speed = IXGBE_LINK_SPEED_100_FULL;
    591 		break;
    592 	}
    593 
    594 	/* if the read failed it could just be a mailbox collision, best wait
    595 	 * until we are called again and don't report an error
    596 	 */
    597 	if (mbx->ops.read(hw, &in_msg, 1, 0))
    598 		goto out;
    599 
    600 	if (!(in_msg & IXGBE_VT_MSGTYPE_CTS)) {
    601 		/* msg is not CTS and is NACK we must have lost CTS status */
    602 		if (in_msg & IXGBE_VT_MSGTYPE_NACK)
    603 			ret_val = -1;
    604 		goto out;
    605 	}
    606 
    607 	/* the pf is talking, if we timed out in the past we reinit */
    608 	if (!mbx->timeout) {
    609 		ret_val = -1;
    610 		goto out;
    611 	}
    612 
    613 	/* if we passed all the tests above then the link is up and we no
    614 	 * longer need to check for link
    615 	 */
    616 	mac->get_link_status = FALSE;
    617 
    618 out:
    619 	*link_up = !mac->get_link_status;
    620 	return ret_val;
    621 }
    622 
    623 /**
    624  *  ixgbevf_rlpml_set_vf - Set the maximum receive packet length
    625  *  @hw: pointer to the HW structure
    626  *  @max_size: value to assign to max frame size
    627  **/
    628 void ixgbevf_rlpml_set_vf(struct ixgbe_hw *hw, u16 max_size)
    629 {
    630 	u32 msgbuf[2];
    631 
    632 	msgbuf[0] = IXGBE_VF_SET_LPE;
    633 	msgbuf[1] = max_size;
    634 	ixgbevf_write_msg_read_ack(hw, msgbuf, 2);
    635 }
    636 
    637 /**
    638  *  ixgbevf_negotiate_api_version - Negotiate supported API version
    639  *  @hw: pointer to the HW structure
    640  *  @api: integer containing requested API version
    641  **/
    642 int ixgbevf_negotiate_api_version(struct ixgbe_hw *hw, int api)
    643 {
    644 	int err;
    645 	u32 msg[3];
    646 
    647 	/* Negotiate the mailbox API version */
    648 	msg[0] = IXGBE_VF_API_NEGOTIATE;
    649 	msg[1] = api;
    650 	msg[2] = 0;
    651 	err = hw->mbx.ops.write_posted(hw, msg, 3, 0);
    652 
    653 	if (!err)
    654 		err = hw->mbx.ops.read_posted(hw, msg, 3, 0);
    655 
    656 	if (!err) {
    657 		msg[0] &= ~IXGBE_VT_MSGTYPE_CTS;
    658 
    659 		/* Store value and return 0 on success */
    660 		if (msg[0] == (IXGBE_VF_API_NEGOTIATE | IXGBE_VT_MSGTYPE_ACK)) {
    661 			hw->api_version = api;
    662 			return 0;
    663 		}
    664 
    665 		err = IXGBE_ERR_INVALID_ARGUMENT;
    666 	}
    667 
    668 	return err;
    669 }
    670 
    671 int ixgbevf_get_queues(struct ixgbe_hw *hw, unsigned int *num_tcs,
    672 		       unsigned int *default_tc)
    673 {
    674 	int err;
    675 	u32 msg[5];
    676 
    677 	/* do nothing if API doesn't support ixgbevf_get_queues */
    678 	switch (hw->api_version) {
    679 	case ixgbe_mbox_api_11:
    680 		break;
    681 	default:
    682 		return 0;
    683 	}
    684 
    685 	/* Fetch queue configuration from the PF */
    686 	msg[0] = IXGBE_VF_GET_QUEUES;
    687 	msg[1] = msg[2] = msg[3] = msg[4] = 0;
    688 	err = hw->mbx.ops.write_posted(hw, msg, 5, 0);
    689 
    690 	if (!err)
    691 		err = hw->mbx.ops.read_posted(hw, msg, 5, 0);
    692 
    693 	if (!err) {
    694 		msg[0] &= ~IXGBE_VT_MSGTYPE_CTS;
    695 
    696 		/*
    697 		 * if we we didn't get an ACK there must have been
    698 		 * some sort of mailbox error so we should treat it
    699 		 * as such
    700 		 */
    701 		if (msg[0] != (IXGBE_VF_GET_QUEUES | IXGBE_VT_MSGTYPE_ACK))
    702 			return IXGBE_ERR_MBX;
    703 
    704 		/* record and validate values from message */
    705 		hw->mac.max_tx_queues = msg[IXGBE_VF_TX_QUEUES];
    706 		if (hw->mac.max_tx_queues == 0 ||
    707 		    hw->mac.max_tx_queues > IXGBE_VF_MAX_TX_QUEUES)
    708 			hw->mac.max_tx_queues = IXGBE_VF_MAX_TX_QUEUES;
    709 
    710 		hw->mac.max_rx_queues = msg[IXGBE_VF_RX_QUEUES];
    711 		if (hw->mac.max_rx_queues == 0 ||
    712 		    hw->mac.max_rx_queues > IXGBE_VF_MAX_RX_QUEUES)
    713 			hw->mac.max_rx_queues = IXGBE_VF_MAX_RX_QUEUES;
    714 
    715 		*num_tcs = msg[IXGBE_VF_TRANS_VLAN];
    716 		/* in case of unknown state assume we cannot tag frames */
    717 		if (*num_tcs > hw->mac.max_rx_queues)
    718 			*num_tcs = 1;
    719 
    720 		*default_tc = msg[IXGBE_VF_DEF_QUEUE];
    721 		/* default to queue 0 on out-of-bounds queue number */
    722 		if (*default_tc >= hw->mac.max_tx_queues)
    723 			*default_tc = 0;
    724 	}
    725 
    726 	return err;
    727 }
    728