Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_vf.c revision 1.3
      1 /******************************************************************************
      2 
      3   Copyright (c) 2001-2012, Intel Corporation
      4   All rights reserved.
      5 
      6   Redistribution and use in source and binary forms, with or without
      7   modification, are permitted provided that the following conditions are met:
      8 
      9    1. Redistributions of source code must retain the above copyright notice,
     10       this list of conditions and the following disclaimer.
     11 
     12    2. Redistributions in binary form must reproduce the above copyright
     13       notice, this list of conditions and the following disclaimer in the
     14       documentation and/or other materials provided with the distribution.
     15 
     16    3. Neither the name of the Intel Corporation nor the names of its
     17       contributors may be used to endorse or promote products derived from
     18       this software without specific prior written permission.
     19 
     20   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   POSSIBILITY OF SUCH DAMAGE.
     31 
     32 ******************************************************************************/
     33 /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_vf.c 238149 2012-07-05 20:51:44Z jfv $*/
     34 /*$NetBSD: ixgbe_vf.c,v 1.3 2015/04/02 09:26:55 msaitoh Exp $*/
     35 
     36 
     37 #include "ixgbe_api.h"
     38 #include "ixgbe_type.h"
     39 #include "ixgbe_vf.h"
     40 
     41 #ifndef IXGBE_VFWRITE_REG
     42 #define IXGBE_VFWRITE_REG IXGBE_WRITE_REG
     43 #endif
     44 #ifndef IXGBE_VFREAD_REG
     45 #define IXGBE_VFREAD_REG IXGBE_READ_REG
     46 #endif
     47 
     48 /**
     49  *  ixgbe_init_ops_vf - Initialize the pointers for vf
     50  *  @hw: pointer to hardware structure
     51  *
     52  *  This will assign function pointers, adapter-specific functions can
     53  *  override the assignment of generic function pointers by assigning
     54  *  their own adapter-specific function pointers.
     55  *  Does not touch the hardware.
     56  **/
     57 s32 ixgbe_init_ops_vf(struct ixgbe_hw *hw)
     58 {
     59 	/* MAC */
     60 	hw->mac.ops.init_hw = ixgbe_init_hw_vf;
     61 	hw->mac.ops.reset_hw = ixgbe_reset_hw_vf;
     62 	hw->mac.ops.start_hw = ixgbe_start_hw_vf;
     63 	/* Cannot clear stats on VF */
     64 	hw->mac.ops.clear_hw_cntrs = NULL;
     65 	hw->mac.ops.get_media_type = NULL;
     66 	hw->mac.ops.get_mac_addr = ixgbe_get_mac_addr_vf;
     67 	hw->mac.ops.stop_adapter = ixgbe_stop_adapter_vf;
     68 	hw->mac.ops.get_bus_info = NULL;
     69 
     70 	/* Link */
     71 	hw->mac.ops.setup_link = ixgbe_setup_mac_link_vf;
     72 	hw->mac.ops.check_link = ixgbe_check_mac_link_vf;
     73 	hw->mac.ops.get_link_capabilities = NULL;
     74 
     75 	/* RAR, Multicast, VLAN */
     76 	hw->mac.ops.set_rar = ixgbe_set_rar_vf;
     77 	hw->mac.ops.set_uc_addr = ixgbevf_set_uc_addr_vf;
     78 	hw->mac.ops.init_rx_addrs = NULL;
     79 	hw->mac.ops.update_mc_addr_list = ixgbe_update_mc_addr_list_vf;
     80 	hw->mac.ops.enable_mc = NULL;
     81 	hw->mac.ops.disable_mc = NULL;
     82 	hw->mac.ops.clear_vfta = NULL;
     83 	hw->mac.ops.set_vfta = ixgbe_set_vfta_vf;
     84 
     85 	hw->mac.max_tx_queues = 1;
     86 	hw->mac.max_rx_queues = 1;
     87 
     88 	hw->mbx.ops.init_params = ixgbe_init_mbx_params_vf;
     89 
     90 	return IXGBE_SUCCESS;
     91 }
     92 
     93 /**
     94  *  ixgbe_start_hw_vf - Prepare hardware for Tx/Rx
     95  *  @hw: pointer to hardware structure
     96  *
     97  *  Starts the hardware by filling the bus info structure and media type, clears
     98  *  all on chip counters, initializes receive address registers, multicast
     99  *  table, VLAN filter table, calls routine to set up link and flow control
    100  *  settings, and leaves transmit and receive units disabled and uninitialized
    101  **/
    102 s32 ixgbe_start_hw_vf(struct ixgbe_hw *hw)
    103 {
    104 	/* Clear adapter stopped flag */
    105 	hw->adapter_stopped = FALSE;
    106 
    107 	return IXGBE_SUCCESS;
    108 }
    109 
    110 /**
    111  *  ixgbe_init_hw_vf - virtual function hardware initialization
    112  *  @hw: pointer to hardware structure
    113  *
    114  *  Initialize the hardware by resetting the hardware and then starting
    115  *  the hardware
    116  **/
    117 s32 ixgbe_init_hw_vf(struct ixgbe_hw *hw)
    118 {
    119 	s32 status = hw->mac.ops.start_hw(hw);
    120 
    121 	hw->mac.ops.get_mac_addr(hw, hw->mac.addr);
    122 
    123 	return status;
    124 }
    125 
    126 /**
    127  *  ixgbe_reset_hw_vf - Performs hardware reset
    128  *  @hw: pointer to hardware structure
    129  *
    130  *  Resets the hardware by reseting the transmit and receive units, masks and
    131  *  clears all interrupts.
    132  **/
    133 s32 ixgbe_reset_hw_vf(struct ixgbe_hw *hw)
    134 {
    135 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    136 	u32 timeout = IXGBE_VF_INIT_TIMEOUT;
    137 	s32 ret_val = IXGBE_ERR_INVALID_MAC_ADDR;
    138 	u32 ctrl, msgbuf[IXGBE_VF_PERMADDR_MSG_LEN];
    139 	u8 *addr = (u8 *)(&msgbuf[1]);
    140 
    141 	DEBUGFUNC("ixgbevf_reset_hw_vf");
    142 
    143 	/* Call adapter stop to disable tx/rx and clear interrupts */
    144 	hw->mac.ops.stop_adapter(hw);
    145 
    146 	DEBUGOUT("Issuing a function level reset to MAC\n");
    147 
    148 	ctrl = IXGBE_VFREAD_REG(hw, IXGBE_VFCTRL) | IXGBE_CTRL_RST;
    149 	IXGBE_VFWRITE_REG(hw, IXGBE_VFCTRL, ctrl);
    150 	IXGBE_WRITE_FLUSH(hw);
    151 
    152 	msec_delay(50);
    153 
    154 	/* we cannot reset while the RSTI / RSTD bits are asserted */
    155 	while (!mbx->ops.check_for_rst(hw, 0) && timeout) {
    156 		timeout--;
    157 		usec_delay(5);
    158 	}
    159 
    160 	if (timeout) {
    161 		/* mailbox timeout can now become active */
    162 		mbx->timeout = IXGBE_VF_MBX_INIT_TIMEOUT;
    163 
    164 		msgbuf[0] = IXGBE_VF_RESET;
    165 		mbx->ops.write_posted(hw, msgbuf, 1, 0);
    166 
    167 		msec_delay(10);
    168 
    169 		/*
    170 		 * set our "perm_addr" based on info provided by PF
    171 		 * also set up the mc_filter_type which is piggy backed
    172 		 * on the mac address in word 3
    173 		 */
    174 		ret_val = mbx->ops.read_posted(hw, msgbuf,
    175 					       IXGBE_VF_PERMADDR_MSG_LEN, 0);
    176 		if (!ret_val) {
    177 			if (msgbuf[0] == (IXGBE_VF_RESET |
    178 					  IXGBE_VT_MSGTYPE_ACK)) {
    179 				memcpy(hw->mac.perm_addr, addr,
    180 				       IXGBE_ETH_LENGTH_OF_ADDRESS);
    181 				hw->mac.mc_filter_type =
    182 					msgbuf[IXGBE_VF_MC_TYPE_WORD];
    183 			} else {
    184 				ret_val = IXGBE_ERR_INVALID_MAC_ADDR;
    185 			}
    186 		}
    187 	}
    188 
    189 	return ret_val;
    190 }
    191 
    192 /**
    193  *  ixgbe_stop_adapter_vf - Generic stop Tx/Rx units
    194  *  @hw: pointer to hardware structure
    195  *
    196  *  Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts,
    197  *  disables transmit and receive units. The adapter_stopped flag is used by
    198  *  the shared code and drivers to determine if the adapter is in a stopped
    199  *  state and should not touch the hardware.
    200  **/
    201 s32 ixgbe_stop_adapter_vf(struct ixgbe_hw *hw)
    202 {
    203 	u32 reg_val;
    204 	u16 i;
    205 
    206 	/*
    207 	 * Set the adapter_stopped flag so other driver functions stop touching
    208 	 * the hardware
    209 	 */
    210 	hw->adapter_stopped = TRUE;
    211 
    212 	/* Clear interrupt mask to stop from interrupts being generated */
    213 	IXGBE_VFWRITE_REG(hw, IXGBE_VTEIMC, IXGBE_VF_IRQ_CLEAR_MASK);
    214 
    215 	/* Clear any pending interrupts, flush previous writes */
    216 	IXGBE_VFREAD_REG(hw, IXGBE_VTEICR);
    217 
    218 	/* Disable the transmit unit.  Each queue must be disabled. */
    219 	for (i = 0; i < hw->mac.max_tx_queues; i++)
    220 		IXGBE_VFWRITE_REG(hw, IXGBE_VFTXDCTL(i), IXGBE_TXDCTL_SWFLSH);
    221 
    222 	/* Disable the receive unit by stopping each queue */
    223 	for (i = 0; i < hw->mac.max_rx_queues; i++) {
    224 		reg_val = IXGBE_VFREAD_REG(hw, IXGBE_VFRXDCTL(i));
    225 		reg_val &= ~IXGBE_RXDCTL_ENABLE;
    226 		IXGBE_VFWRITE_REG(hw, IXGBE_VFRXDCTL(i), reg_val);
    227 	}
    228 
    229 	/* flush all queues disables */
    230 	IXGBE_WRITE_FLUSH(hw);
    231 	msec_delay(2);
    232 
    233 	return IXGBE_SUCCESS;
    234 }
    235 
    236 /**
    237  *  ixgbe_mta_vector - Determines bit-vector in multicast table to set
    238  *  @hw: pointer to hardware structure
    239  *  @mc_addr: the multicast address
    240  *
    241  *  Extracts the 12 bits, from a multicast address, to determine which
    242  *  bit-vector to set in the multicast table. The hardware uses 12 bits, from
    243  *  incoming rx multicast addresses, to determine the bit-vector to check in
    244  *  the MTA. Which of the 4 combination, of 12-bits, the hardware uses is set
    245  *  by the MO field of the MCSTCTRL. The MO field is set during initialization
    246  *  to mc_filter_type.
    247  **/
    248 static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr)
    249 {
    250 	u32 vector = 0;
    251 
    252 	switch (hw->mac.mc_filter_type) {
    253 	case 0:   /* use bits [47:36] of the address */
    254 		vector = ((mc_addr[4] >> 4) | (((u16)mc_addr[5]) << 4));
    255 		break;
    256 	case 1:   /* use bits [46:35] of the address */
    257 		vector = ((mc_addr[4] >> 3) | (((u16)mc_addr[5]) << 5));
    258 		break;
    259 	case 2:   /* use bits [45:34] of the address */
    260 		vector = ((mc_addr[4] >> 2) | (((u16)mc_addr[5]) << 6));
    261 		break;
    262 	case 3:   /* use bits [43:32] of the address */
    263 		vector = ((mc_addr[4]) | (((u16)mc_addr[5]) << 8));
    264 		break;
    265 	default:  /* Invalid mc_filter_type */
    266 		DEBUGOUT("MC filter type param set incorrectly\n");
    267 		ASSERT(0);
    268 		break;
    269 	}
    270 
    271 	/* vector can only be 12-bits or boundary will be exceeded */
    272 	vector &= 0xFFF;
    273 	return vector;
    274 }
    275 
    276 /**
    277  *  ixgbe_set_rar_vf - set device MAC address
    278  *  @hw: pointer to hardware structure
    279  *  @index: Receive address register to write
    280  *  @addr: Address to put into receive address register
    281  *  @vmdq: VMDq "set" or "pool" index
    282  *  @enable_addr: set flag that address is active
    283  **/
    284 s32 ixgbe_set_rar_vf(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
    285 		     u32 enable_addr)
    286 {
    287 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    288 	u32 msgbuf[3];
    289 	u8 *msg_addr = (u8 *)(&msgbuf[1]);
    290 	s32 ret_val;
    291 	UNREFERENCED_3PARAMETER(vmdq, enable_addr, index);
    292 
    293 	memset(msgbuf, 0, 12);
    294 	msgbuf[0] = IXGBE_VF_SET_MAC_ADDR;
    295 	memcpy(msg_addr, addr, 6);
    296 	ret_val = mbx->ops.write_posted(hw, msgbuf, 3, 0);
    297 
    298 	if (!ret_val)
    299 		ret_val = mbx->ops.read_posted(hw, msgbuf, 3, 0);
    300 
    301 	msgbuf[0] &= ~IXGBE_VT_MSGTYPE_CTS;
    302 
    303 	/* if nacked the address was rejected, use "perm_addr" */
    304 	if (!ret_val &&
    305 	    (msgbuf[0] == (IXGBE_VF_SET_MAC_ADDR | IXGBE_VT_MSGTYPE_NACK)))
    306 		ixgbe_get_mac_addr_vf(hw, hw->mac.addr);
    307 
    308 	return ret_val;
    309 }
    310 
    311 /**
    312  *  ixgbe_update_mc_addr_list_vf - Update Multicast addresses
    313  *  @hw: pointer to the HW structure
    314  *  @mc_addr_list: array of multicast addresses to program
    315  *  @mc_addr_count: number of multicast addresses to program
    316  *  @next: caller supplied function to return next address in list
    317  *
    318  *  Updates the Multicast Table Array.
    319  **/
    320 s32 ixgbe_update_mc_addr_list_vf(struct ixgbe_hw *hw, u8 *mc_addr_list,
    321 				 u32 mc_addr_count, ixgbe_mc_addr_itr next,
    322 				 bool clear)
    323 {
    324 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    325 	u32 msgbuf[IXGBE_VFMAILBOX_SIZE];
    326 	u16 *vector_list = (u16 *)&msgbuf[1];
    327 	u32 vector;
    328 	u32 cnt, i;
    329 	u32 vmdq;
    330 
    331 	UNREFERENCED_1PARAMETER(clear);
    332 
    333 	DEBUGFUNC("ixgbe_update_mc_addr_list_vf");
    334 
    335 	/* Each entry in the list uses 1 16 bit word.  We have 30
    336 	 * 16 bit words available in our HW msg buffer (minus 1 for the
    337 	 * msg type).  That's 30 hash values if we pack 'em right.  If
    338 	 * there are more than 30 MC addresses to add then punt the
    339 	 * extras for now and then add code to handle more than 30 later.
    340 	 * It would be unusual for a server to request that many multi-cast
    341 	 * addresses except for in large enterprise network environments.
    342 	 */
    343 
    344 	DEBUGOUT1("MC Addr Count = %d\n", mc_addr_count);
    345 
    346 	cnt = (mc_addr_count > 30) ? 30 : mc_addr_count;
    347 	msgbuf[0] = IXGBE_VF_SET_MULTICAST;
    348 	msgbuf[0] |= cnt << IXGBE_VT_MSGINFO_SHIFT;
    349 
    350 	for (i = 0; i < cnt; i++) {
    351 		vector = ixgbe_mta_vector(hw, next(hw, &mc_addr_list, &vmdq));
    352 		DEBUGOUT1("Hash value = 0x%03X\n", vector);
    353 		vector_list[i] = (u16)vector;
    354 	}
    355 
    356 	return mbx->ops.write_posted(hw, msgbuf, IXGBE_VFMAILBOX_SIZE, 0);
    357 }
    358 
    359 /**
    360  *  ixgbe_set_vfta_vf - Set/Unset vlan filter table address
    361  *  @hw: pointer to the HW structure
    362  *  @vlan: 12 bit VLAN ID
    363  *  @vind: unused by VF drivers
    364  *  @vlan_on: if TRUE then set bit, else clear bit
    365  **/
    366 s32 ixgbe_set_vfta_vf(struct ixgbe_hw *hw, u32 vlan, u32 vind, bool vlan_on)
    367 {
    368 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    369 	u32 msgbuf[2];
    370 	s32 ret_val;
    371 	UNREFERENCED_1PARAMETER(vind);
    372 
    373 	msgbuf[0] = IXGBE_VF_SET_VLAN;
    374 	msgbuf[1] = vlan;
    375 	/* Setting the 8 bit field MSG INFO to TRUE indicates "add" */
    376 	msgbuf[0] |= vlan_on << IXGBE_VT_MSGINFO_SHIFT;
    377 
    378 	ret_val = mbx->ops.write_posted(hw, msgbuf, 2, 0);
    379 	if (!ret_val)
    380 		ret_val = mbx->ops.read_posted(hw, msgbuf, 1, 0);
    381 
    382 	if (!ret_val && (msgbuf[0] & IXGBE_VT_MSGTYPE_ACK))
    383 		return IXGBE_SUCCESS;
    384 
    385 	return ret_val | (msgbuf[0] & IXGBE_VT_MSGTYPE_NACK);
    386 }
    387 
    388 /**
    389  *  ixgbe_get_num_of_tx_queues_vf - Get number of TX queues
    390  *  @hw: pointer to hardware structure
    391  *
    392  *  Returns the number of transmit queues for the given adapter.
    393  **/
    394 u32 ixgbe_get_num_of_tx_queues_vf(struct ixgbe_hw *hw)
    395 {
    396 	UNREFERENCED_1PARAMETER(hw);
    397 	return IXGBE_VF_MAX_TX_QUEUES;
    398 }
    399 
    400 /**
    401  *  ixgbe_get_num_of_rx_queues_vf - Get number of RX queues
    402  *  @hw: pointer to hardware structure
    403  *
    404  *  Returns the number of receive queues for the given adapter.
    405  **/
    406 u32 ixgbe_get_num_of_rx_queues_vf(struct ixgbe_hw *hw)
    407 {
    408 	UNREFERENCED_1PARAMETER(hw);
    409 	return IXGBE_VF_MAX_RX_QUEUES;
    410 }
    411 
    412 /**
    413  *  ixgbe_get_mac_addr_vf - Read device MAC address
    414  *  @hw: pointer to the HW structure
    415  **/
    416 s32 ixgbe_get_mac_addr_vf(struct ixgbe_hw *hw, u8 *mac_addr)
    417 {
    418 	int i;
    419 
    420 	for (i = 0; i < IXGBE_ETH_LENGTH_OF_ADDRESS; i++)
    421 		mac_addr[i] = hw->mac.perm_addr[i];
    422 
    423 	return IXGBE_SUCCESS;
    424 }
    425 
    426 s32 ixgbevf_set_uc_addr_vf(struct ixgbe_hw *hw, u32 index, u8 *addr)
    427 {
    428 	struct ixgbe_mbx_info *mbx = &hw->mbx;
    429 	u32 msgbuf[3];
    430 	u8 *msg_addr = (u8 *)(&msgbuf[1]);
    431 	s32 ret_val;
    432 
    433 	memset(msgbuf, 0, sizeof(msgbuf));
    434 	/*
    435 	 * If index is one then this is the start of a new list and needs
    436 	 * indication to the PF so it can do it's own list management.
    437 	 * If it is zero then that tells the PF to just clear all of
    438 	 * this VF's macvlans and there is no new list.
    439 	 */
    440 	msgbuf[0] |= index << IXGBE_VT_MSGINFO_SHIFT;
    441 	msgbuf[0] |= IXGBE_VF_SET_MACVLAN;
    442 	if (addr)
    443 		memcpy(msg_addr, addr, 6);
    444 	ret_val = mbx->ops.write_posted(hw, msgbuf, 3, 0);
    445 
    446 	if (!ret_val)
    447 		ret_val = mbx->ops.read_posted(hw, msgbuf, 3, 0);
    448 
    449 	msgbuf[0] &= ~IXGBE_VT_MSGTYPE_CTS;
    450 
    451 	if (!ret_val)
    452 		if (msgbuf[0] == (IXGBE_VF_SET_MACVLAN | IXGBE_VT_MSGTYPE_NACK))
    453 			ret_val = IXGBE_ERR_OUT_OF_MEM;
    454 
    455 	return ret_val;
    456 }
    457 
    458 /**
    459  *  ixgbe_setup_mac_link_vf - Setup MAC link settings
    460  *  @hw: pointer to hardware structure
    461  *  @speed: new link speed
    462  *  @autoneg: TRUE if autonegotiation enabled
    463  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    464  *
    465  *  Set the link speed in the AUTOC register and restarts link.
    466  **/
    467 s32 ixgbe_setup_mac_link_vf(struct ixgbe_hw *hw,
    468 			    ixgbe_link_speed speed, bool autoneg,
    469 			    bool autoneg_wait_to_complete)
    470 {
    471 	UNREFERENCED_4PARAMETER(hw, speed, autoneg, autoneg_wait_to_complete);
    472 	return IXGBE_SUCCESS;
    473 }
    474 
    475 /**
    476  *  ixgbe_check_mac_link_vf - Get link/speed status
    477  *  @hw: pointer to hardware structure
    478  *  @speed: pointer to link speed
    479  *  @link_up: TRUE is link is up, FALSE otherwise
    480  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    481  *
    482  *  Reads the links register to determine if link is up and the current speed
    483  **/
    484 s32 ixgbe_check_mac_link_vf(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
    485 			    bool *link_up, bool autoneg_wait_to_complete)
    486 {
    487 	u32 links_reg;
    488 	UNREFERENCED_1PARAMETER(autoneg_wait_to_complete);
    489 
    490 	if (!(hw->mbx.ops.check_for_rst(hw, 0))) {
    491 		*link_up = FALSE;
    492 		*speed = 0;
    493 		return -1;
    494 	}
    495 
    496 	links_reg = IXGBE_VFREAD_REG(hw, IXGBE_VFLINKS);
    497 
    498 	if (links_reg & IXGBE_LINKS_UP)
    499 		*link_up = TRUE;
    500 	else
    501 		*link_up = FALSE;
    502 
    503 	switch (links_reg & IXGBE_LINKS_SPEED_10G_82599) {
    504 	case IXGBE_LINKS_SPEED_10G_82599:
    505 		*speed = IXGBE_LINK_SPEED_10GB_FULL;
    506 		break;
    507 	case IXGBE_LINKS_SPEED_1G_82599:
    508 		*speed = IXGBE_LINK_SPEED_1GB_FULL;
    509 		break;
    510 	case IXGBE_LINKS_SPEED_100_82599:
    511 		*speed = IXGBE_LINK_SPEED_100_FULL;
    512 		break;
    513 	}
    514 
    515 	return IXGBE_SUCCESS;
    516 }
    517 
    518