njs_pci.c revision 1.9 1 1.9 joerg /* $NetBSD: njs_pci.c,v 1.9 2008/07/09 19:08:44 joerg Exp $ */
2 1.1 itohy
3 1.1 itohy /*-
4 1.1 itohy * Copyright (c) 2004 The NetBSD Foundation, Inc.
5 1.1 itohy * All rights reserved.
6 1.1 itohy *
7 1.1 itohy * This code is derived from software contributed to The NetBSD Foundation
8 1.1 itohy * by ITOH Yasufumi.
9 1.1 itohy *
10 1.1 itohy * Redistribution and use in source and binary forms, with or without
11 1.1 itohy * modification, are permitted provided that the following conditions
12 1.1 itohy * are met:
13 1.1 itohy * 1. Redistributions of source code must retain the above copyright
14 1.1 itohy * notice, this list of conditions and the following disclaimer.
15 1.1 itohy * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 itohy * notice, this list of conditions and the following disclaimer in the
17 1.1 itohy * documentation and/or other materials provided with the distribution.
18 1.1 itohy *
19 1.1 itohy * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 itohy * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 itohy * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 itohy * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 itohy * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 itohy * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 itohy * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 itohy * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 itohy * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 itohy * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 itohy * POSSIBILITY OF SUCH DAMAGE.
30 1.1 itohy */
31 1.1 itohy
32 1.1 itohy #include <sys/cdefs.h>
33 1.9 joerg __KERNEL_RCSID(0, "$NetBSD: njs_pci.c,v 1.9 2008/07/09 19:08:44 joerg Exp $");
34 1.1 itohy
35 1.1 itohy #include <sys/param.h>
36 1.1 itohy #include <sys/systm.h>
37 1.1 itohy #include <sys/kernel.h>
38 1.1 itohy #include <sys/device.h>
39 1.1 itohy
40 1.6 ad #include <sys/bus.h>
41 1.6 ad #include <sys/intr.h>
42 1.1 itohy
43 1.1 itohy #include <dev/scsipi/scsi_all.h>
44 1.1 itohy #include <dev/scsipi/scsipi_all.h>
45 1.1 itohy #include <dev/scsipi/scsiconf.h>
46 1.1 itohy
47 1.1 itohy #include <dev/pci/pcivar.h>
48 1.1 itohy #include <dev/pci/pcidevs.h>
49 1.1 itohy
50 1.1 itohy #include <dev/ic/ninjascsi32reg.h>
51 1.1 itohy #include <dev/ic/ninjascsi32var.h>
52 1.1 itohy
53 1.1 itohy #define NJSC32_PCI_BASEADDR_IO PCI_MAPREG_START
54 1.1 itohy #define NJSC32_PCI_BASEADDR_MEM (PCI_MAPREG_START + 4)
55 1.1 itohy
56 1.1 itohy struct njsc32_pci_softc {
57 1.1 itohy struct njsc32_softc sc_njsc32;
58 1.1 itohy
59 1.1 itohy pci_chipset_tag_t sc_pc;
60 1.1 itohy
61 1.1 itohy bus_space_handle_t sc_regmaph;
62 1.1 itohy bus_size_t sc_regmap_size;
63 1.1 itohy };
64 1.1 itohy
65 1.9 joerg static int njs_pci_match(device_t, cfdata_t, void *);
66 1.9 joerg static void njs_pci_attach(device_t, device_t, void *);
67 1.9 joerg static int njs_pci_detach(device_t, int);
68 1.1 itohy
69 1.9 joerg CFATTACH_DECL_NEW(njs_pci, sizeof(struct njsc32_pci_softc),
70 1.1 itohy njs_pci_match, njs_pci_attach, njs_pci_detach, NULL);
71 1.1 itohy
72 1.2 thorpej static const struct njsc32_pci_product {
73 1.1 itohy pci_vendor_id_t p_vendor;
74 1.1 itohy pci_product_id_t p_product;
75 1.1 itohy njsc32_model_t p_model;
76 1.1 itohy int p_clk; /* one of NJSC32_CLK_* */
77 1.1 itohy } njsc32_pci_products[] = {
78 1.1 itohy { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32UDE_IODATA,
79 1.1 itohy NJSC32_MODEL_32UDE | NJSC32_FLAG_DUALEDGE, NJSC32_CLK_40M },
80 1.1 itohy { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32UDE_LOGITEC,
81 1.1 itohy NJSC32_MODEL_32UDE | NJSC32_FLAG_DUALEDGE, NJSC32_CLK_40M },
82 1.1 itohy { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32UDE_LOGITEC2,
83 1.1 itohy NJSC32_MODEL_32UDE | NJSC32_FLAG_DUALEDGE, NJSC32_CLK_40M },
84 1.1 itohy { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32UDE_BUFFALO,
85 1.1 itohy NJSC32_MODEL_32UDE | NJSC32_FLAG_DUALEDGE, NJSC32_CLK_40M },
86 1.1 itohy
87 1.1 itohy { 0, 0,
88 1.1 itohy NJSC32_MODEL_INVALID, 0 },
89 1.1 itohy };
90 1.1 itohy
91 1.2 thorpej static const struct njsc32_pci_product *
92 1.2 thorpej njs_pci_lookup(const struct pci_attach_args *pa)
93 1.1 itohy {
94 1.1 itohy const struct njsc32_pci_product *p;
95 1.1 itohy
96 1.1 itohy for (p = njsc32_pci_products;
97 1.1 itohy p->p_model != NJSC32_MODEL_INVALID; p++) {
98 1.1 itohy if (PCI_VENDOR(pa->pa_id) == p->p_vendor &&
99 1.1 itohy PCI_PRODUCT(pa->pa_id) == p->p_product)
100 1.1 itohy return p;
101 1.1 itohy }
102 1.1 itohy
103 1.1 itohy return NULL;
104 1.1 itohy }
105 1.1 itohy
106 1.2 thorpej static int
107 1.9 joerg njs_pci_match(device_t parent, cfdata_t match, void *aux)
108 1.1 itohy {
109 1.1 itohy struct pci_attach_args *pa = aux;
110 1.1 itohy
111 1.1 itohy if (njs_pci_lookup(pa))
112 1.1 itohy return 1;
113 1.1 itohy
114 1.1 itohy return 0;
115 1.1 itohy }
116 1.1 itohy
117 1.2 thorpej static void
118 1.9 joerg njs_pci_attach(device_t parent, device_t self, void *aux)
119 1.1 itohy {
120 1.1 itohy struct pci_attach_args *pa = aux;
121 1.9 joerg struct njsc32_pci_softc *psc = device_private(self);
122 1.1 itohy struct njsc32_softc *sc = &psc->sc_njsc32;
123 1.1 itohy const struct njsc32_pci_product *prod;
124 1.1 itohy pci_intr_handle_t ih;
125 1.1 itohy pci_chipset_tag_t pc = pa->pa_pc;
126 1.1 itohy pcireg_t reg;
127 1.1 itohy const char *str_intr, *str_at;
128 1.1 itohy
129 1.1 itohy aprint_naive(": SCSI controller\n");
130 1.1 itohy if ((prod = njs_pci_lookup(pa)) == NULL)
131 1.1 itohy panic("njs_pci_attach");
132 1.1 itohy
133 1.1 itohy aprint_normal(": Workbit NinjaSCSI-32 SCSI adapter\n");
134 1.9 joerg sc->sc_dev = self;
135 1.1 itohy sc->sc_model = prod->p_model;
136 1.1 itohy sc->sc_clk = prod->p_clk;
137 1.1 itohy
138 1.1 itohy psc->sc_pc = pc;
139 1.1 itohy
140 1.1 itohy /* enable device and DMA */
141 1.1 itohy reg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
142 1.1 itohy reg |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
143 1.1 itohy PCI_COMMAND_MASTER_ENABLE;
144 1.1 itohy pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, reg);
145 1.1 itohy
146 1.1 itohy /*
147 1.1 itohy * Map registers.
148 1.1 itohy * Try memory map first, and then try I/O.
149 1.1 itohy */
150 1.1 itohy if (pci_mapreg_map(pa, NJSC32_PCI_BASEADDR_MEM,
151 1.1 itohy PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
152 1.1 itohy &sc->sc_regt, &psc->sc_regmaph, NULL, &psc->sc_regmap_size) == 0) {
153 1.1 itohy if (bus_space_subregion(sc->sc_regt, psc->sc_regmaph,
154 1.1 itohy NJSC32_MEMOFFSET_REG, NJSC32_REGSIZE, &sc->sc_regh) != 0) {
155 1.1 itohy /* failed -- undo map and try I/O */
156 1.1 itohy bus_space_unmap(sc->sc_regt, psc->sc_regmaph,
157 1.1 itohy psc->sc_regmap_size);
158 1.1 itohy goto try_io;
159 1.1 itohy }
160 1.1 itohy #ifdef NJSC32_DEBUG
161 1.9 joerg printf("%s: memory space mapped\n", device_xname(self));
162 1.1 itohy #endif
163 1.1 itohy sc->sc_flags = NJSC32_MEM_MAPPED;
164 1.1 itohy } else {
165 1.1 itohy try_io:
166 1.1 itohy if (pci_mapreg_map(pa, NJSC32_PCI_BASEADDR_IO,
167 1.1 itohy PCI_MAPREG_TYPE_IO, 0, &sc->sc_regt, &sc->sc_regh,
168 1.1 itohy NULL, &psc->sc_regmap_size) == 0) {
169 1.1 itohy #ifdef NJSC32_DEBUG
170 1.9 joerg printf("%s: io space mapped\n", device_xname(self));
171 1.1 itohy #endif
172 1.1 itohy sc->sc_flags = NJSC32_IO_MAPPED;
173 1.1 itohy } else {
174 1.9 joerg aprint_error_dev(self, "unable to map device registers\n");
175 1.1 itohy return;
176 1.1 itohy }
177 1.1 itohy }
178 1.1 itohy
179 1.1 itohy sc->sc_dmat = pa->pa_dmat;
180 1.1 itohy
181 1.1 itohy /* map interrupt */
182 1.1 itohy if (pci_intr_map(pa, &ih)) {
183 1.9 joerg aprint_error_dev(self, "couldn't map interrupt\n");
184 1.1 itohy return;
185 1.1 itohy }
186 1.1 itohy
187 1.1 itohy str_intr = pci_intr_string(pa->pa_pc, ih);
188 1.1 itohy str_at = " at ";
189 1.1 itohy if (str_intr == NULL)
190 1.1 itohy str_at = str_intr = "";
191 1.1 itohy
192 1.1 itohy /* setup interrupt handler */
193 1.1 itohy if ((sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, njsc32_intr, sc))
194 1.1 itohy == NULL) {
195 1.9 joerg aprint_error_dev(self, "unable to establish interrupt%s%s\n",
196 1.7 cegger str_at, str_intr);
197 1.1 itohy return;
198 1.1 itohy }
199 1.9 joerg printf("%s: interrupting%s%s\n", device_xname(self), str_at, str_intr);
200 1.1 itohy
201 1.1 itohy /* attach */
202 1.1 itohy njsc32_attach(sc);
203 1.1 itohy }
204 1.1 itohy
205 1.2 thorpej static int
206 1.9 joerg njs_pci_detach(device_t self, int flags)
207 1.1 itohy {
208 1.9 joerg struct njsc32_pci_softc *psc = device_private(self);
209 1.1 itohy struct njsc32_softc *sc = &psc->sc_njsc32;
210 1.1 itohy int rv;
211 1.1 itohy
212 1.1 itohy rv = njsc32_detach(sc, flags);
213 1.1 itohy if (rv)
214 1.1 itohy return rv;
215 1.1 itohy
216 1.1 itohy if (sc->sc_ih)
217 1.1 itohy pci_intr_disestablish(psc->sc_pc, sc->sc_ih);
218 1.1 itohy
219 1.1 itohy if (sc->sc_flags & NJSC32_IO_MAPPED)
220 1.1 itohy bus_space_unmap(sc->sc_regt, sc->sc_regh, psc->sc_regmap_size);
221 1.1 itohy if (sc->sc_flags & NJSC32_MEM_MAPPED)
222 1.1 itohy bus_space_unmap(sc->sc_regt, psc->sc_regmaph,
223 1.1 itohy psc->sc_regmap_size);
224 1.1 itohy
225 1.1 itohy return 0;
226 1.1 itohy }
227