Home | History | Annotate | Line # | Download | only in pci
pccbbvar.h revision 1.6
      1 /*	$NetBSD: pccbbvar.h,v 1.6 2000/02/05 18:42:37 chopps Exp $	*/
      2 /*
      3  * Copyright (c) 1999 HAYAKAWA Koichi.  All rights reserved.
      4  *
      5  * Redistribution and use in source and binary forms, with or without
      6  * modification, are permitted provided that the following conditions
      7  * are met:
      8  * 1. Redistributions of source code must retain the above copyright
      9  *    notice, this list of conditions and the following disclaimer.
     10  * 2. Redistributions in binary form must reproduce the above copyright
     11  *    notice, this list of conditions and the following disclaimer in the
     12  *    documentation and/or other materials provided with the distribution.
     13  * 3. All advertising materials mentioning features or use of this software
     14  *    must display the following acknowledgement:
     15  *	This product includes software developed by HAYAKAWA Koichi.
     16  * 4. The name of the author may not be used to endorse or promote products
     17  *    derived from this software without specific prior written permission.
     18  *
     19  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     24  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     25  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     26  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     27  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     28  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     29  */
     30 
     31 /* require sys/device.h */
     32 /* require sys/queue.h */
     33 /* require dev/ic/i82365reg.h */
     34 /* require dev/ic/i82365var.h */
     35 
     36 #ifndef _DEV_PCI_PCCBBVAR_H_
     37 #define	_DEV_PCI_PCCBBVAR_H_
     38 
     39 #define	PCIC_FLAG_SOCKETP	0x0001
     40 #define	PCIC_FLAG_CARDP		0x0002
     41 
     42 /* Chipset ID */
     43 #define	CB_UNKNOWN	0	/* NOT Cardbus-PCI bridge */
     44 #define	CB_TI113X	1	/* TI PCI1130/1131 */
     45 #define	CB_TI12XX	2	/* TI PCI1250/1220 */
     46 #define	CB_RX5C47X	3	/* RICOH RX5C475/476/477 */
     47 #define	CB_RX5C46X	4	/* RICOH RX5C465/466/467 */
     48 #define	CB_TOPIC95	5	/* Toshiba ToPIC95 */
     49 #define	CB_TOPIC95B	6	/* Toshiba ToPIC95B */
     50 #define	CB_TOPIC97	7	/* Toshiba ToPIC97 */
     51 #define	CB_CIRRUS	8	/* Cirrus Logic CL-PD683X */
     52 #define	CB_CHIPS_LAST	9	/* Sentinel */
     53 
     54 #if 0
     55 static char *cb_chipset_name[CB_CHIPS_LAST] = {
     56 	"unknown", "TI 113X", "TI 12XX", "RF5C47X", "RF5C46X", "ToPIC95",
     57 	"ToPIC95B", "ToPIC97", "CL-PD 683X",
     58 };
     59 #endif
     60 
     61 struct pccbb_softc;
     62 struct pccbb_intrhand_list;
     63 
     64 #if pccard
     65 struct cbb_pcmcia_softc {
     66 	pccard_chipset_t cpc_ct;
     67 	struct pccard_softc *cpc_csc;
     68 	struct pccbb_softc *cpc_parent;
     69 	u_int8_t cpc_statreg;		/* status register */
     70 	u_int32_t cpc_regbase;		/* base index of the slot */
     71 	u_int16_t cpc_flags;
     72 	bus_space_tag_t cpc_iot;
     73 	bus_space_handle_t cpc_ioh;
     74 };
     75 #endif /* pccard */
     76 
     77 struct cbb_pcic_handle {
     78 	struct device *ph_parent;
     79 	bus_space_tag_t ph_base_t;
     80 	bus_space_handle_t ph_base_h;
     81 	u_int8_t (*ph_read) __P((struct cbb_pcic_handle *, int));
     82 	void (*ph_write) __P((struct cbb_pcic_handle *, int, u_int8_t));
     83 	int sock;
     84 
     85 	int vendor;
     86 	int flags;
     87 	int memalloc;
     88 	struct {
     89 		bus_addr_t addr;
     90 		bus_size_t size;
     91 		long offset;
     92 		int kind;
     93 	} mem[PCIC_MEM_WINS];
     94 	int ioalloc;
     95 	struct {
     96 		bus_addr_t addr;
     97 		bus_size_t size;
     98 		int width;
     99 	} io[PCIC_IO_WINS];
    100 	int ih_irq;
    101 	struct device *pcmcia;
    102 
    103 	int shutdown;
    104 };
    105 
    106 struct pccbb_win_chain {
    107 	bus_addr_t wc_start;		/* Caution: region [start, end], */
    108 	bus_addr_t wc_end;		/* instead of [start, end). */
    109 	int wc_flags;
    110 	bus_space_handle_t wc_handle;
    111 	struct pccbb_win_chain *wc_next;
    112 };
    113 #define	PCCBB_MEM_CACHABLE	1
    114 
    115 struct pccbb_softc {
    116 	struct device sc_dev;
    117 	bus_space_tag_t sc_iot;
    118 	bus_space_tag_t sc_memt;
    119 	bus_dma_tag_t sc_dmat;
    120 
    121 #if rbus
    122 	rbus_tag_t sc_rbus_iot;		/* rbus for i/o donated from parent */
    123 	rbus_tag_t sc_rbus_memt;	/* rbus for mem donated from parent */
    124 #endif
    125 
    126 	bus_space_tag_t sc_base_memt;
    127 	bus_space_handle_t sc_base_memh;
    128 
    129 	void *sc_ih;			/* interrupt handler */
    130 	int sc_intrline;		/* interrupt line */
    131 	pcitag_t sc_intrtag;		/* copy of pa->pa_intrtag */
    132 	pci_intr_pin_t sc_intrpin;	/* copy of pa->pa_intrpin */
    133 	int sc_function;
    134 	u_int32_t sc_flags;
    135 #define	CBB_CARDEXIST	0x01
    136 #define	CBB_INSERTING	0x01000000
    137 #define	CBB_16BITCARD	0x04
    138 #define	CBB_32BITCARD	0x08
    139 
    140 #if pccard
    141 	struct cbb_pcmcia_softc sc_pcmcia;
    142 #endif					/* pccard */
    143 	pci_chipset_tag_t sc_pc;
    144 	pcitag_t sc_tag;
    145 	int sc_chipset;			/* chipset id */
    146 
    147 	bus_addr_t sc_mem_start;	/* CardBus/PCMCIA memory start */
    148 	bus_addr_t sc_mem_end;		/* CardBus/PCMCIA memory end */
    149 	bus_addr_t sc_io_start;		/* CardBus/PCMCIA io start */
    150 	bus_addr_t sc_io_end;		/* CardBus/PCMCIA io end */
    151 
    152 	/* CardBus stuff */
    153 	struct cardslot_softc *sc_csc;
    154 
    155 	struct pccbb_win_chain *sc_memwindow;
    156 	struct pccbb_win_chain *sc_iowindow;
    157 
    158 	/* pcmcia stuff */
    159 	struct pcic_handle sc_pcmcia_h;
    160 	pcmcia_chipset_tag_t sc_pct;
    161 	int sc_pcmcia_flags;
    162 #define	PCCBB_PCMCIA_IO_RELOC	0x01	/* IO addr relocatable stuff exists */
    163 #define	PCCBB_PCMCIA_MEM_32	0x02	/* 32-bit memory address ready */
    164 #define	PCCBB_PCMCIA_16BITONLY	0x04	/* 32-bit mode disable */
    165 
    166 	struct proc *sc_event_thread;
    167 	 SIMPLEQ_HEAD(, pcic_event) sc_events;
    168 
    169 	/* interrupt handler list on the bridge */
    170 	struct pccbb_intrhand_list *sc_pil;
    171 };
    172 
    173 /*
    174  * struct pccbb_intrhand_list holds interrupt handler and argument for
    175  * child devices.
    176  */
    177 
    178 struct pccbb_intrhand_list {
    179 	int (*pil_func) __P((void *));
    180 	void *pil_arg;
    181 	struct pccbb_intrhand_list *pil_next;
    182 };
    183 
    184 #endif /* _DEV_PCI_PCCBBREG_H_ */
    185