pci_map.c revision 1.22 1 1.22 jmcneill /* $NetBSD: pci_map.c,v 1.22 2007/12/01 06:05:18 jmcneill Exp $ */
2 1.1 mycroft
3 1.5 mycroft /*-
4 1.7 thorpej * Copyright (c) 1998, 2000 The NetBSD Foundation, Inc.
5 1.5 mycroft * All rights reserved.
6 1.5 mycroft *
7 1.5 mycroft * This code is derived from software contributed to The NetBSD Foundation
8 1.7 thorpej * by Charles M. Hannum; by William R. Studenmund; by Jason R. Thorpe.
9 1.1 mycroft *
10 1.1 mycroft * Redistribution and use in source and binary forms, with or without
11 1.1 mycroft * modification, are permitted provided that the following conditions
12 1.1 mycroft * are met:
13 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer.
15 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
17 1.1 mycroft * documentation and/or other materials provided with the distribution.
18 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
19 1.1 mycroft * must display the following acknowledgement:
20 1.5 mycroft * This product includes software developed by the NetBSD
21 1.5 mycroft * Foundation, Inc. and its contributors.
22 1.5 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.5 mycroft * contributors may be used to endorse or promote products derived
24 1.5 mycroft * from this software without specific prior written permission.
25 1.1 mycroft *
26 1.5 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.5 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.5 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.5 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.5 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.5 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.5 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.5 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.5 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.5 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.5 mycroft * POSSIBILITY OF SUCH DAMAGE.
37 1.1 mycroft */
38 1.1 mycroft
39 1.1 mycroft /*
40 1.1 mycroft * PCI device mapping.
41 1.1 mycroft */
42 1.10 lukem
43 1.10 lukem #include <sys/cdefs.h>
44 1.22 jmcneill __KERNEL_RCSID(0, "$NetBSD: pci_map.c,v 1.22 2007/12/01 06:05:18 jmcneill Exp $");
45 1.1 mycroft
46 1.1 mycroft #include <sys/param.h>
47 1.1 mycroft #include <sys/systm.h>
48 1.1 mycroft #include <sys/device.h>
49 1.1 mycroft
50 1.1 mycroft #include <dev/pci/pcireg.h>
51 1.1 mycroft #include <dev/pci/pcivar.h>
52 1.1 mycroft
53 1.1 mycroft static int
54 1.18 christos pci_io_find(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t type,
55 1.9 thorpej bus_addr_t *basep, bus_size_t *sizep, int *flagsp)
56 1.1 mycroft {
57 1.1 mycroft pcireg_t address, mask;
58 1.1 mycroft int s;
59 1.1 mycroft
60 1.8 thorpej if (reg < PCI_MAPREG_START ||
61 1.8 thorpej #if 0
62 1.8 thorpej /*
63 1.8 thorpej * Can't do this check; some devices have mapping registers
64 1.8 thorpej * way out in left field.
65 1.8 thorpej */
66 1.8 thorpej reg >= PCI_MAPREG_END ||
67 1.8 thorpej #endif
68 1.8 thorpej (reg & 3))
69 1.1 mycroft panic("pci_io_find: bad request");
70 1.1 mycroft
71 1.1 mycroft /*
72 1.1 mycroft * Section 6.2.5.1, `Address Maps', tells us that:
73 1.1 mycroft *
74 1.1 mycroft * 1) The builtin software should have already mapped the device in a
75 1.1 mycroft * reasonable way.
76 1.1 mycroft *
77 1.1 mycroft * 2) A device which wants 2^n bytes of memory will hardwire the bottom
78 1.1 mycroft * n bits of the address to 0. As recommended, we write all 1s and see
79 1.1 mycroft * what we get back.
80 1.1 mycroft */
81 1.1 mycroft s = splhigh();
82 1.1 mycroft address = pci_conf_read(pc, tag, reg);
83 1.1 mycroft pci_conf_write(pc, tag, reg, 0xffffffff);
84 1.1 mycroft mask = pci_conf_read(pc, tag, reg);
85 1.1 mycroft pci_conf_write(pc, tag, reg, address);
86 1.1 mycroft splx(s);
87 1.1 mycroft
88 1.1 mycroft if (PCI_MAPREG_TYPE(address) != PCI_MAPREG_TYPE_IO) {
89 1.22 jmcneill aprint_debug("pci_io_find: expected type i/o, found mem\n");
90 1.1 mycroft return (1);
91 1.1 mycroft }
92 1.1 mycroft
93 1.2 mycroft if (PCI_MAPREG_IO_SIZE(mask) == 0) {
94 1.19 macallan aprint_debug("pci_io_find: void region\n");
95 1.2 mycroft return (1);
96 1.2 mycroft }
97 1.2 mycroft
98 1.1 mycroft if (basep != 0)
99 1.1 mycroft *basep = PCI_MAPREG_IO_ADDR(address);
100 1.1 mycroft if (sizep != 0)
101 1.1 mycroft *sizep = PCI_MAPREG_IO_SIZE(mask);
102 1.1 mycroft if (flagsp != 0)
103 1.1 mycroft *flagsp = 0;
104 1.1 mycroft
105 1.1 mycroft return (0);
106 1.1 mycroft }
107 1.1 mycroft
108 1.1 mycroft static int
109 1.9 thorpej pci_mem_find(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t type,
110 1.9 thorpej bus_addr_t *basep, bus_size_t *sizep, int *flagsp)
111 1.1 mycroft {
112 1.7 thorpej pcireg_t address, mask, address1 = 0, mask1 = 0xffffffff;
113 1.7 thorpej u_int64_t waddress, wmask;
114 1.15 gdamore int s, is64bit, isrom;
115 1.7 thorpej
116 1.7 thorpej is64bit = (PCI_MAPREG_MEM_TYPE(type) == PCI_MAPREG_MEM_TYPE_64BIT);
117 1.15 gdamore isrom = (reg == PCI_MAPREG_ROM);
118 1.1 mycroft
119 1.15 gdamore if ((!isrom) && (reg < PCI_MAPREG_START ||
120 1.8 thorpej #if 0
121 1.8 thorpej /*
122 1.8 thorpej * Can't do this check; some devices have mapping registers
123 1.8 thorpej * way out in left field.
124 1.8 thorpej */
125 1.8 thorpej reg >= PCI_MAPREG_END ||
126 1.8 thorpej #endif
127 1.15 gdamore (reg & 3)))
128 1.7 thorpej panic("pci_mem_find: bad request");
129 1.7 thorpej
130 1.7 thorpej if (is64bit && (reg + 4) >= PCI_MAPREG_END)
131 1.7 thorpej panic("pci_mem_find: bad 64-bit request");
132 1.1 mycroft
133 1.1 mycroft /*
134 1.1 mycroft * Section 6.2.5.1, `Address Maps', tells us that:
135 1.1 mycroft *
136 1.1 mycroft * 1) The builtin software should have already mapped the device in a
137 1.1 mycroft * reasonable way.
138 1.1 mycroft *
139 1.1 mycroft * 2) A device which wants 2^n bytes of memory will hardwire the bottom
140 1.1 mycroft * n bits of the address to 0. As recommended, we write all 1s and see
141 1.1 mycroft * what we get back.
142 1.1 mycroft */
143 1.1 mycroft s = splhigh();
144 1.1 mycroft address = pci_conf_read(pc, tag, reg);
145 1.1 mycroft pci_conf_write(pc, tag, reg, 0xffffffff);
146 1.1 mycroft mask = pci_conf_read(pc, tag, reg);
147 1.1 mycroft pci_conf_write(pc, tag, reg, address);
148 1.7 thorpej if (is64bit) {
149 1.7 thorpej address1 = pci_conf_read(pc, tag, reg + 4);
150 1.7 thorpej pci_conf_write(pc, tag, reg + 4, 0xffffffff);
151 1.7 thorpej mask1 = pci_conf_read(pc, tag, reg + 4);
152 1.7 thorpej pci_conf_write(pc, tag, reg + 4, address1);
153 1.7 thorpej }
154 1.1 mycroft splx(s);
155 1.1 mycroft
156 1.15 gdamore if (!isrom) {
157 1.15 gdamore /*
158 1.15 gdamore * roms should have an enable bit instead of a memory
159 1.15 gdamore * type decoder bit. For normal BARs, make sure that
160 1.15 gdamore * the address decoder type matches what we asked for.
161 1.15 gdamore */
162 1.15 gdamore if (PCI_MAPREG_TYPE(address) != PCI_MAPREG_TYPE_MEM) {
163 1.15 gdamore printf("pci_mem_find: expected type mem, found i/o\n");
164 1.15 gdamore return (1);
165 1.15 gdamore }
166 1.21 joerg /* XXX Allow 64bit bars for 32bit requests.*/
167 1.15 gdamore if (PCI_MAPREG_MEM_TYPE(address) !=
168 1.21 joerg PCI_MAPREG_MEM_TYPE(type) &&
169 1.21 joerg PCI_MAPREG_MEM_TYPE(address) !=
170 1.21 joerg PCI_MAPREG_MEM_TYPE_64BIT) {
171 1.15 gdamore printf("pci_mem_find: "
172 1.15 gdamore "expected mem type %08x, found %08x\n",
173 1.15 gdamore PCI_MAPREG_MEM_TYPE(type),
174 1.15 gdamore PCI_MAPREG_MEM_TYPE(address));
175 1.15 gdamore return (1);
176 1.15 gdamore }
177 1.2 mycroft }
178 1.2 mycroft
179 1.7 thorpej waddress = (u_int64_t)address1 << 32UL | address;
180 1.7 thorpej wmask = (u_int64_t)mask1 << 32UL | mask;
181 1.7 thorpej
182 1.11 bouyer if ((is64bit && PCI_MAPREG_MEM64_SIZE(wmask) == 0) ||
183 1.11 bouyer (!is64bit && PCI_MAPREG_MEM_SIZE(mask) == 0)) {
184 1.20 macallan aprint_debug("pci_mem_find: void region\n");
185 1.1 mycroft return (1);
186 1.1 mycroft }
187 1.1 mycroft
188 1.1 mycroft switch (PCI_MAPREG_MEM_TYPE(address)) {
189 1.1 mycroft case PCI_MAPREG_MEM_TYPE_32BIT:
190 1.1 mycroft case PCI_MAPREG_MEM_TYPE_32BIT_1M:
191 1.1 mycroft break;
192 1.1 mycroft case PCI_MAPREG_MEM_TYPE_64BIT:
193 1.7 thorpej /*
194 1.7 thorpej * Handle the case of a 64-bit memory register on a
195 1.7 thorpej * platform with 32-bit addressing. Make sure that
196 1.7 thorpej * the address assigned and the device's memory size
197 1.7 thorpej * fit in 32 bits. We implicitly assume that if
198 1.7 thorpej * bus_addr_t is 64-bit, then so is bus_size_t.
199 1.7 thorpej */
200 1.7 thorpej if (sizeof(u_int64_t) > sizeof(bus_addr_t) &&
201 1.7 thorpej (address1 != 0 || mask1 != 0xffffffff)) {
202 1.7 thorpej printf("pci_mem_find: 64-bit memory map which is "
203 1.7 thorpej "inaccessible on a 32-bit platform\n");
204 1.7 thorpej return (1);
205 1.7 thorpej }
206 1.7 thorpej break;
207 1.1 mycroft default:
208 1.1 mycroft printf("pci_mem_find: reserved mapping register type\n");
209 1.1 mycroft return (1);
210 1.1 mycroft }
211 1.1 mycroft
212 1.7 thorpej if (sizeof(u_int64_t) > sizeof(bus_addr_t)) {
213 1.7 thorpej if (basep != 0)
214 1.7 thorpej *basep = PCI_MAPREG_MEM_ADDR(address);
215 1.7 thorpej if (sizep != 0)
216 1.7 thorpej *sizep = PCI_MAPREG_MEM_SIZE(mask);
217 1.7 thorpej } else {
218 1.7 thorpej if (basep != 0)
219 1.7 thorpej *basep = PCI_MAPREG_MEM64_ADDR(waddress);
220 1.7 thorpej if (sizep != 0)
221 1.7 thorpej *sizep = PCI_MAPREG_MEM64_SIZE(wmask);
222 1.7 thorpej }
223 1.1 mycroft if (flagsp != 0)
224 1.15 gdamore *flagsp = (isrom || PCI_MAPREG_MEM_PREFETCHABLE(address)) ?
225 1.6 drochner BUS_SPACE_MAP_PREFETCHABLE : 0;
226 1.1 mycroft
227 1.1 mycroft return (0);
228 1.7 thorpej }
229 1.7 thorpej
230 1.12 drochner #define _PCI_MAPREG_TYPEBITS(reg) \
231 1.12 drochner (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_IO ? \
232 1.12 drochner reg & PCI_MAPREG_TYPE_MASK : \
233 1.12 drochner reg & (PCI_MAPREG_TYPE_MASK|PCI_MAPREG_MEM_TYPE_MASK))
234 1.12 drochner
235 1.7 thorpej pcireg_t
236 1.9 thorpej pci_mapreg_type(pci_chipset_tag_t pc, pcitag_t tag, int reg)
237 1.7 thorpej {
238 1.7 thorpej
239 1.12 drochner return (_PCI_MAPREG_TYPEBITS(pci_conf_read(pc, tag, reg)));
240 1.12 drochner }
241 1.12 drochner
242 1.12 drochner int
243 1.12 drochner pci_mapreg_probe(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t *typep)
244 1.12 drochner {
245 1.12 drochner pcireg_t address, mask;
246 1.12 drochner int s;
247 1.13 perry
248 1.12 drochner s = splhigh();
249 1.12 drochner address = pci_conf_read(pc, tag, reg);
250 1.12 drochner pci_conf_write(pc, tag, reg, 0xffffffff);
251 1.12 drochner mask = pci_conf_read(pc, tag, reg);
252 1.12 drochner pci_conf_write(pc, tag, reg, address);
253 1.12 drochner splx(s);
254 1.12 drochner
255 1.12 drochner if (mask == 0) /* unimplemented mapping register */
256 1.12 drochner return (0);
257 1.12 drochner
258 1.12 drochner if (typep)
259 1.12 drochner *typep = _PCI_MAPREG_TYPEBITS(address);
260 1.12 drochner return (1);
261 1.1 mycroft }
262 1.1 mycroft
263 1.1 mycroft int
264 1.9 thorpej pci_mapreg_info(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t type,
265 1.9 thorpej bus_addr_t *basep, bus_size_t *sizep, int *flagsp)
266 1.1 mycroft {
267 1.1 mycroft
268 1.1 mycroft if (PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_IO)
269 1.4 thorpej return (pci_io_find(pc, tag, reg, type, basep, sizep,
270 1.4 thorpej flagsp));
271 1.1 mycroft else
272 1.4 thorpej return (pci_mem_find(pc, tag, reg, type, basep, sizep,
273 1.4 thorpej flagsp));
274 1.1 mycroft }
275 1.1 mycroft
276 1.1 mycroft int
277 1.9 thorpej pci_mapreg_map(struct pci_attach_args *pa, int reg, pcireg_t type,
278 1.9 thorpej int busflags, bus_space_tag_t *tagp, bus_space_handle_t *handlep,
279 1.9 thorpej bus_addr_t *basep, bus_size_t *sizep)
280 1.1 mycroft {
281 1.1 mycroft bus_space_tag_t tag;
282 1.1 mycroft bus_space_handle_t handle;
283 1.1 mycroft bus_addr_t base;
284 1.1 mycroft bus_size_t size;
285 1.1 mycroft int flags;
286 1.1 mycroft
287 1.1 mycroft if (PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_IO) {
288 1.1 mycroft if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0)
289 1.1 mycroft return (1);
290 1.1 mycroft if (pci_io_find(pa->pa_pc, pa->pa_tag, reg, type, &base,
291 1.1 mycroft &size, &flags))
292 1.1 mycroft return (1);
293 1.1 mycroft tag = pa->pa_iot;
294 1.1 mycroft } else {
295 1.1 mycroft if ((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) == 0)
296 1.1 mycroft return (1);
297 1.1 mycroft if (pci_mem_find(pa->pa_pc, pa->pa_tag, reg, type, &base,
298 1.1 mycroft &size, &flags))
299 1.1 mycroft return (1);
300 1.1 mycroft tag = pa->pa_memt;
301 1.1 mycroft }
302 1.1 mycroft
303 1.15 gdamore if (reg == PCI_MAPREG_ROM) {
304 1.15 gdamore pcireg_t mask;
305 1.15 gdamore int s;
306 1.15 gdamore /* we have to enable the ROM address decoder... */
307 1.15 gdamore s = splhigh();
308 1.15 gdamore mask = pci_conf_read(pa->pa_pc, pa->pa_tag, reg);
309 1.15 gdamore mask |= PCI_MAPREG_ROM_ENABLE;
310 1.15 gdamore pci_conf_write(pa->pa_pc, pa->pa_tag, reg, mask);
311 1.15 gdamore splx(s);
312 1.15 gdamore }
313 1.15 gdamore
314 1.1 mycroft if (bus_space_map(tag, base, size, busflags | flags, &handle))
315 1.1 mycroft return (1);
316 1.1 mycroft
317 1.1 mycroft if (tagp != 0)
318 1.1 mycroft *tagp = tag;
319 1.1 mycroft if (handlep != 0)
320 1.1 mycroft *handlep = handle;
321 1.1 mycroft if (basep != 0)
322 1.1 mycroft *basep = base;
323 1.1 mycroft if (sizep != 0)
324 1.1 mycroft *sizep = size;
325 1.1 mycroft
326 1.1 mycroft return (0);
327 1.1 mycroft }
328 1.16 gdamore
329 1.16 gdamore int
330 1.16 gdamore pci_find_rom(struct pci_attach_args *pa, bus_space_tag_t bst,
331 1.16 gdamore bus_space_handle_t bsh, int type, bus_space_handle_t *romh, bus_size_t *sz)
332 1.16 gdamore {
333 1.16 gdamore bus_size_t romsz, offset = 0, imagesz;
334 1.16 gdamore uint16_t ptr;
335 1.16 gdamore int done = 0;
336 1.16 gdamore
337 1.16 gdamore if (pci_mem_find(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
338 1.16 gdamore PCI_MAPREG_TYPE_ROM, NULL, &romsz, NULL))
339 1.16 gdamore return 1;
340 1.16 gdamore
341 1.16 gdamore /*
342 1.16 gdamore * no upper bound check; i cannot imagine a 4GB ROM, but
343 1.16 gdamore * it appears the spec would allow it!
344 1.16 gdamore */
345 1.16 gdamore if (romsz < 1024)
346 1.16 gdamore return 1;
347 1.16 gdamore
348 1.16 gdamore while (offset < romsz && !done){
349 1.16 gdamore struct pci_rom_header hdr;
350 1.16 gdamore struct pci_rom rom;
351 1.16 gdamore
352 1.16 gdamore hdr.romh_magic = bus_space_read_2(bst, bsh,
353 1.16 gdamore offset + offsetof (struct pci_rom_header, romh_magic));
354 1.16 gdamore hdr.romh_data_ptr = bus_space_read_2(bst, bsh,
355 1.16 gdamore offset + offsetof (struct pci_rom_header, romh_data_ptr));
356 1.16 gdamore
357 1.16 gdamore /* no warning: quite possibly ROM is simply not populated */
358 1.16 gdamore if (hdr.romh_magic != PCI_ROM_HEADER_MAGIC)
359 1.16 gdamore return 1;
360 1.16 gdamore
361 1.16 gdamore ptr = offset + hdr.romh_data_ptr;
362 1.16 gdamore
363 1.16 gdamore if (ptr > romsz) {
364 1.16 gdamore printf("pci_find_rom: rom data ptr out of range\n");
365 1.16 gdamore return 1;
366 1.16 gdamore }
367 1.16 gdamore
368 1.16 gdamore rom.rom_signature = bus_space_read_4(bst, bsh, ptr);
369 1.16 gdamore rom.rom_vendor = bus_space_read_2(bst, bsh, ptr +
370 1.16 gdamore offsetof(struct pci_rom, rom_vendor));
371 1.16 gdamore rom.rom_product = bus_space_read_2(bst, bsh, ptr +
372 1.16 gdamore offsetof(struct pci_rom, rom_product));
373 1.16 gdamore rom.rom_class = bus_space_read_1(bst, bsh,
374 1.16 gdamore ptr + offsetof (struct pci_rom, rom_class));
375 1.16 gdamore rom.rom_subclass = bus_space_read_1(bst, bsh,
376 1.16 gdamore ptr + offsetof (struct pci_rom, rom_subclass));
377 1.16 gdamore rom.rom_interface = bus_space_read_1(bst, bsh,
378 1.16 gdamore ptr + offsetof (struct pci_rom, rom_interface));
379 1.16 gdamore rom.rom_len = bus_space_read_2(bst, bsh,
380 1.16 gdamore ptr + offsetof (struct pci_rom, rom_len));
381 1.16 gdamore rom.rom_code_type = bus_space_read_1(bst, bsh,
382 1.16 gdamore ptr + offsetof (struct pci_rom, rom_code_type));
383 1.16 gdamore rom.rom_indicator = bus_space_read_1(bst, bsh,
384 1.16 gdamore ptr + offsetof (struct pci_rom, rom_indicator));
385 1.16 gdamore
386 1.16 gdamore if (rom.rom_signature != PCI_ROM_SIGNATURE) {
387 1.16 gdamore printf("pci_find_rom: bad rom data signature\n");
388 1.16 gdamore return 1;
389 1.16 gdamore }
390 1.16 gdamore
391 1.16 gdamore imagesz = rom.rom_len * 512;
392 1.16 gdamore
393 1.16 gdamore if ((rom.rom_vendor == PCI_VENDOR(pa->pa_id)) &&
394 1.16 gdamore (rom.rom_product == PCI_PRODUCT(pa->pa_id)) &&
395 1.16 gdamore (rom.rom_class == PCI_CLASS(pa->pa_class)) &&
396 1.16 gdamore (rom.rom_subclass == PCI_SUBCLASS(pa->pa_class)) &&
397 1.16 gdamore (rom.rom_interface == PCI_INTERFACE(pa->pa_class)) &&
398 1.16 gdamore (rom.rom_code_type == type)) {
399 1.16 gdamore *sz = imagesz;
400 1.16 gdamore bus_space_subregion(bst, bsh, offset, imagesz, romh);
401 1.16 gdamore return 0;
402 1.16 gdamore }
403 1.16 gdamore
404 1.16 gdamore /* last image check */
405 1.16 gdamore if (rom.rom_indicator & PCI_ROM_INDICATOR_LAST)
406 1.16 gdamore return 1;
407 1.16 gdamore
408 1.16 gdamore /* offset by size */
409 1.16 gdamore offset += imagesz;
410 1.16 gdamore }
411 1.16 gdamore return 1;
412 1.16 gdamore }
413