Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.105.4.2
      1  1.105.4.2     rmind /*	$NetBSD: pci_subr.c,v 1.105.4.2 2014/05/18 17:45:41 rmind Exp $	*/
      2        1.3       cgd 
      3        1.1   mycroft /*
      4       1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5       1.40       cgd  * Copyright (c) 1995, 1996, 1998, 2000
      6       1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7       1.30   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      8        1.1   mycroft  *
      9        1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10        1.1   mycroft  * modification, are permitted provided that the following conditions
     11        1.1   mycroft  * are met:
     12        1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13        1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14        1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16        1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17        1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18        1.1   mycroft  *    must display the following acknowledgement:
     19       1.30   mycroft  *	This product includes software developed by Charles M. Hannum.
     20        1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21        1.1   mycroft  *    derived from this software without specific prior written permission.
     22        1.1   mycroft  *
     23        1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24        1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25        1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26        1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27        1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28        1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29        1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30        1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31        1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32        1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33        1.1   mycroft  */
     34        1.1   mycroft 
     35        1.1   mycroft /*
     36       1.10       cgd  * PCI autoconfiguration support functions.
     37       1.45   thorpej  *
     38       1.45   thorpej  * Note: This file is also built into a userland library (libpci).
     39       1.45   thorpej  * Pay attention to this when you make modifications.
     40        1.1   mycroft  */
     41       1.47     lukem 
     42       1.47     lukem #include <sys/cdefs.h>
     43  1.105.4.2     rmind __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.105.4.2 2014/05/18 17:45:41 rmind Exp $");
     44       1.21     enami 
     45       1.45   thorpej #ifdef _KERNEL_OPT
     46       1.35       cgd #include "opt_pci.h"
     47       1.45   thorpej #endif
     48        1.1   mycroft 
     49        1.1   mycroft #include <sys/param.h>
     50        1.1   mycroft 
     51       1.45   thorpej #ifdef _KERNEL
     52       1.62    simonb #include <sys/systm.h>
     53       1.73        ad #include <sys/intr.h>
     54       1.80  pgoyette #include <sys/module.h>
     55       1.45   thorpej #else
     56       1.45   thorpej #include <pci.h>
     57       1.72     joerg #include <stdbool.h>
     58       1.46     enami #include <stdio.h>
     59       1.45   thorpej #endif
     60       1.24   thorpej 
     61       1.10       cgd #include <dev/pci/pcireg.h>
     62       1.45   thorpej #ifdef _KERNEL
     63        1.7       cgd #include <dev/pci/pcivar.h>
     64       1.10       cgd #endif
     65       1.10       cgd 
     66       1.10       cgd /*
     67       1.10       cgd  * Descriptions of known PCI classes and subclasses.
     68       1.10       cgd  *
     69       1.10       cgd  * Subclasses are described in the same way as classes, but have a
     70       1.10       cgd  * NULL subclass pointer.
     71       1.10       cgd  */
     72       1.10       cgd struct pci_class {
     73       1.44   thorpej 	const char	*name;
     74       1.91      matt 	u_int		val;		/* as wide as pci_{,sub}class_t */
     75       1.42  jdolecek 	const struct pci_class *subclasses;
     76       1.10       cgd };
     77       1.10       cgd 
     78       1.61   thorpej static const struct pci_class pci_subclass_prehistoric[] = {
     79       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,	NULL,	},
     80       1.65  christos 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,	NULL,	},
     81       1.65  christos 	{ NULL,			0,				NULL,	},
     82       1.10       cgd };
     83       1.10       cgd 
     84       1.61   thorpej static const struct pci_class pci_subclass_mass_storage[] = {
     85       1.65  christos 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,	NULL,	},
     86       1.65  christos 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,	NULL,	},
     87       1.65  christos 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
     88       1.65  christos 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,	NULL,	},
     89       1.65  christos 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,	NULL,	},
     90       1.65  christos 	{ "ATA",		PCI_SUBCLASS_MASS_STORAGE_ATA,	NULL,	},
     91       1.65  christos 	{ "SATA",		PCI_SUBCLASS_MASS_STORAGE_SATA,	NULL,	},
     92       1.65  christos 	{ "SAS",		PCI_SUBCLASS_MASS_STORAGE_SAS,	NULL,	},
     93       1.94      matt 	{ "NVM",		PCI_SUBCLASS_MASS_STORAGE_NVM,	NULL,	},
     94       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,	NULL,	},
     95       1.65  christos 	{ NULL,			0,				NULL,	},
     96       1.10       cgd };
     97       1.10       cgd 
     98       1.61   thorpej static const struct pci_class pci_subclass_network[] = {
     99       1.65  christos 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,	NULL,	},
    100       1.65  christos 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,	NULL,	},
    101       1.65  christos 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,	NULL,	},
    102       1.65  christos 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,	NULL,	},
    103       1.65  christos 	{ "ISDN",		PCI_SUBCLASS_NETWORK_ISDN,	NULL,	},
    104       1.65  christos 	{ "WorldFip",		PCI_SUBCLASS_NETWORK_WORLDFIP,	NULL,	},
    105       1.65  christos 	{ "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
    106       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,	NULL,	},
    107       1.65  christos 	{ NULL,			0,				NULL,	},
    108       1.10       cgd };
    109       1.10       cgd 
    110       1.61   thorpej static const struct pci_class pci_subclass_display[] = {
    111       1.65  christos 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,	NULL,	},
    112       1.65  christos 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,	NULL,	},
    113       1.65  christos 	{ "3D",			PCI_SUBCLASS_DISPLAY_3D,	NULL,	},
    114       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,	NULL,	},
    115       1.65  christos 	{ NULL,			0,				NULL,	},
    116       1.10       cgd };
    117       1.10       cgd 
    118       1.61   thorpej static const struct pci_class pci_subclass_multimedia[] = {
    119       1.65  christos 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,	NULL,	},
    120       1.65  christos 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,	NULL,	},
    121       1.65  christos 	{ "telephony",		PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
    122       1.93       chs 	{ "HD audio",		PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL,	},
    123       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,	NULL,	},
    124       1.65  christos 	{ NULL,			0,				NULL,	},
    125       1.10       cgd };
    126       1.10       cgd 
    127       1.61   thorpej static const struct pci_class pci_subclass_memory[] = {
    128       1.65  christos 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,	NULL,	},
    129       1.65  christos 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,	NULL,	},
    130       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,	NULL,	},
    131       1.65  christos 	{ NULL,			0,				NULL,	},
    132       1.10       cgd };
    133       1.10       cgd 
    134       1.61   thorpej static const struct pci_class pci_subclass_bridge[] = {
    135       1.65  christos 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,	NULL,	},
    136       1.65  christos 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,	NULL,	},
    137       1.65  christos 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,	NULL,	},
    138       1.65  christos 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,		NULL,	},
    139       1.65  christos 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,	NULL,	},
    140       1.65  christos 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,	NULL,	},
    141       1.65  christos 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,	NULL,	},
    142       1.65  christos 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,	NULL,	},
    143       1.65  christos 	{ "RACEway",		PCI_SUBCLASS_BRIDGE_RACEWAY,	NULL,	},
    144       1.65  christos 	{ "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,	NULL,	},
    145       1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_BRIDGE_INFINIBAND,	NULL,	},
    146       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,	NULL,	},
    147       1.65  christos 	{ NULL,			0,				NULL,	},
    148       1.10       cgd };
    149       1.10       cgd 
    150       1.61   thorpej static const struct pci_class pci_subclass_communications[] = {
    151       1.65  christos 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,	NULL, },
    152       1.65  christos 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,	NULL, },
    153       1.65  christos 	{ "multi-port serial",	PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL,	NULL, },
    154       1.65  christos 	{ "modem",		PCI_SUBCLASS_COMMUNICATIONS_MODEM,	NULL, },
    155       1.65  christos 	{ "GPIB",		PCI_SUBCLASS_COMMUNICATIONS_GPIB,	NULL, },
    156       1.65  christos 	{ "smartcard",		PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD,	NULL, },
    157       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	NULL, },
    158       1.65  christos 	{ NULL,			0,					NULL, },
    159       1.20       cgd };
    160       1.20       cgd 
    161       1.61   thorpej static const struct pci_class pci_subclass_system[] = {
    162       1.65  christos 	{ "interrupt",		PCI_SUBCLASS_SYSTEM_PIC,	NULL,	},
    163       1.65  christos 	{ "8237 DMA",		PCI_SUBCLASS_SYSTEM_DMA,	NULL,	},
    164       1.65  christos 	{ "8254 timer",		PCI_SUBCLASS_SYSTEM_TIMER,	NULL,	},
    165       1.65  christos 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,	NULL,	},
    166       1.65  christos 	{ "PCI Hot-Plug",	PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL,	},
    167       1.65  christos 	{ "SD Host Controller",	PCI_SUBCLASS_SYSTEM_SDHC,	NULL,	},
    168       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,	NULL,	},
    169       1.65  christos 	{ NULL,			0,				NULL,	},
    170       1.20       cgd };
    171       1.20       cgd 
    172       1.61   thorpej static const struct pci_class pci_subclass_input[] = {
    173       1.65  christos 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,	NULL,	},
    174       1.65  christos 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,	NULL,	},
    175       1.65  christos 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,	NULL,	},
    176       1.65  christos 	{ "scanner",		PCI_SUBCLASS_INPUT_SCANNER,	NULL,	},
    177       1.65  christos 	{ "game port",		PCI_SUBCLASS_INPUT_GAMEPORT,	NULL,	},
    178       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,	NULL,	},
    179       1.65  christos 	{ NULL,			0,				NULL,	},
    180       1.20       cgd };
    181       1.20       cgd 
    182       1.61   thorpej static const struct pci_class pci_subclass_dock[] = {
    183       1.65  christos 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,	NULL,	},
    184       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,		NULL,	},
    185       1.65  christos 	{ NULL,			0,				NULL,	},
    186       1.20       cgd };
    187       1.20       cgd 
    188       1.61   thorpej static const struct pci_class pci_subclass_processor[] = {
    189       1.65  christos 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,	NULL,	},
    190       1.65  christos 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,	NULL,	},
    191       1.65  christos 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL,	},
    192       1.65  christos 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,	NULL,	},
    193       1.65  christos 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC, NULL,	},
    194       1.65  christos 	{ "MIPS",		PCI_SUBCLASS_PROCESSOR_MIPS,	NULL,	},
    195       1.65  christos 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,	NULL,	},
    196       1.65  christos 	{ NULL,			0,				NULL,	},
    197       1.20       cgd };
    198       1.20       cgd 
    199       1.61   thorpej static const struct pci_class pci_subclass_serialbus[] = {
    200       1.65  christos 	{ "Firewire",		PCI_SUBCLASS_SERIALBUS_FIREWIRE, NULL,	},
    201       1.65  christos 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,	NULL,	},
    202       1.65  christos 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,	NULL,	},
    203       1.65  christos 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,	NULL,	},
    204       1.32       cgd 	/* XXX Fiber Channel/_FIBRECHANNEL */
    205       1.65  christos 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,	NULL,	},
    206       1.65  christos 	{ "SMBus",		PCI_SUBCLASS_SERIALBUS_SMBUS,	NULL,	},
    207       1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
    208       1.65  christos 	{ "IPMI",		PCI_SUBCLASS_SERIALBUS_IPMI,	NULL,	},
    209       1.65  christos 	{ "SERCOS",		PCI_SUBCLASS_SERIALBUS_SERCOS,	NULL,	},
    210       1.65  christos 	{ "CANbus",		PCI_SUBCLASS_SERIALBUS_CANBUS,	NULL,	},
    211       1.65  christos 	{ NULL,			0,				NULL,	},
    212       1.32       cgd };
    213       1.32       cgd 
    214       1.61   thorpej static const struct pci_class pci_subclass_wireless[] = {
    215       1.65  christos 	{ "IrDA",		PCI_SUBCLASS_WIRELESS_IRDA,	NULL,	},
    216       1.65  christos 	{ "Consumer IR",	PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL,	},
    217       1.65  christos 	{ "RF",			PCI_SUBCLASS_WIRELESS_RF,	NULL,	},
    218       1.65  christos 	{ "bluetooth",		PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL,	},
    219       1.65  christos 	{ "broadband",		PCI_SUBCLASS_WIRELESS_BROADBAND, NULL,	},
    220       1.65  christos 	{ "802.11a (5 GHz)",	PCI_SUBCLASS_WIRELESS_802_11A,	NULL,	},
    221       1.65  christos 	{ "802.11b (2.4 GHz)",	PCI_SUBCLASS_WIRELESS_802_11B,	NULL,	},
    222       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_WIRELESS_MISC,	NULL,	},
    223       1.65  christos 	{ NULL,			0,				NULL,	},
    224       1.32       cgd };
    225       1.32       cgd 
    226       1.61   thorpej static const struct pci_class pci_subclass_i2o[] = {
    227       1.65  christos 	{ "standard",		PCI_SUBCLASS_I2O_STANDARD,	NULL,	},
    228       1.65  christos 	{ NULL,			0,				NULL,	},
    229       1.32       cgd };
    230       1.32       cgd 
    231       1.61   thorpej static const struct pci_class pci_subclass_satcom[] = {
    232       1.65  christos 	{ "TV",			PCI_SUBCLASS_SATCOM_TV,	 	NULL,	},
    233       1.65  christos 	{ "audio",		PCI_SUBCLASS_SATCOM_AUDIO, 	NULL,	},
    234       1.65  christos 	{ "voice",		PCI_SUBCLASS_SATCOM_VOICE, 	NULL,	},
    235       1.65  christos 	{ "data",		PCI_SUBCLASS_SATCOM_DATA,	NULL,	},
    236       1.65  christos 	{ NULL,			0,				NULL,	},
    237       1.32       cgd };
    238       1.32       cgd 
    239       1.61   thorpej static const struct pci_class pci_subclass_crypto[] = {
    240       1.65  christos 	{ "network/computing",	PCI_SUBCLASS_CRYPTO_NETCOMP, 	NULL,	},
    241       1.65  christos 	{ "entertainment",	PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
    242       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_CRYPTO_MISC, 	NULL,	},
    243       1.65  christos 	{ NULL,			0,				NULL,	},
    244       1.32       cgd };
    245       1.32       cgd 
    246       1.61   thorpej static const struct pci_class pci_subclass_dasp[] = {
    247       1.65  christos 	{ "DPIO",		PCI_SUBCLASS_DASP_DPIO,		NULL,	},
    248       1.65  christos 	{ "Time and Frequency",	PCI_SUBCLASS_DASP_TIMEFREQ,	NULL,	},
    249       1.65  christos 	{ "synchronization",	PCI_SUBCLASS_DASP_SYNC,		NULL,	},
    250       1.65  christos 	{ "management",		PCI_SUBCLASS_DASP_MGMT,		NULL,	},
    251       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DASP_MISC,		NULL,	},
    252       1.65  christos 	{ NULL,			0,				NULL,	},
    253       1.20       cgd };
    254       1.20       cgd 
    255       1.61   thorpej static const struct pci_class pci_class[] = {
    256       1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    257       1.10       cgd 	    pci_subclass_prehistoric,				},
    258       1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    259       1.10       cgd 	    pci_subclass_mass_storage,				},
    260       1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    261       1.10       cgd 	    pci_subclass_network,				},
    262       1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    263       1.11       cgd 	    pci_subclass_display,				},
    264       1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    265       1.10       cgd 	    pci_subclass_multimedia,				},
    266       1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    267       1.10       cgd 	    pci_subclass_memory,				},
    268       1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    269       1.10       cgd 	    pci_subclass_bridge,				},
    270       1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    271       1.20       cgd 	    pci_subclass_communications,			},
    272       1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    273       1.20       cgd 	    pci_subclass_system,				},
    274       1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    275       1.20       cgd 	    pci_subclass_input,					},
    276       1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    277       1.20       cgd 	    pci_subclass_dock,					},
    278       1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    279       1.20       cgd 	    pci_subclass_processor,				},
    280       1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    281       1.20       cgd 	    pci_subclass_serialbus,				},
    282       1.32       cgd 	{ "wireless",		PCI_CLASS_WIRELESS,
    283       1.32       cgd 	    pci_subclass_wireless,				},
    284       1.32       cgd 	{ "I2O",		PCI_CLASS_I2O,
    285       1.32       cgd 	    pci_subclass_i2o,					},
    286       1.32       cgd 	{ "satellite comm",	PCI_CLASS_SATCOM,
    287       1.32       cgd 	    pci_subclass_satcom,				},
    288       1.32       cgd 	{ "crypto",		PCI_CLASS_CRYPTO,
    289       1.32       cgd 	    pci_subclass_crypto,				},
    290       1.32       cgd 	{ "DASP",		PCI_CLASS_DASP,
    291       1.32       cgd 	    pci_subclass_dasp,					},
    292       1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    293       1.65  christos 	    NULL,						},
    294       1.65  christos 	{ NULL,			0,
    295       1.65  christos 	    NULL,						},
    296       1.10       cgd };
    297       1.10       cgd 
    298       1.83  pgoyette void pci_load_verbose(void);
    299       1.83  pgoyette 
    300       1.80  pgoyette #if defined(_KERNEL)
    301       1.80  pgoyette /*
    302       1.80  pgoyette  * In kernel, these routines are provided and linked via the
    303       1.80  pgoyette  * pciverbose module.
    304       1.80  pgoyette  */
    305       1.83  pgoyette const char *pci_findvendor_stub(pcireg_t);
    306       1.83  pgoyette const char *pci_findproduct_stub(pcireg_t);
    307       1.83  pgoyette 
    308       1.83  pgoyette const char *(*pci_findvendor)(pcireg_t) = pci_findvendor_stub;
    309       1.83  pgoyette const char *(*pci_findproduct)(pcireg_t) = pci_findproduct_stub;
    310       1.80  pgoyette const char *pci_unmatched = "";
    311       1.80  pgoyette #else
    312       1.10       cgd /*
    313       1.80  pgoyette  * For userland we just set the vectors here.
    314       1.10       cgd  */
    315       1.81  pgoyette const char *(*pci_findvendor)(pcireg_t id_reg) = pci_findvendor_real;
    316       1.81  pgoyette const char *(*pci_findproduct)(pcireg_t id_reg) = pci_findproduct_real;
    317       1.80  pgoyette const char *pci_unmatched = "unmatched ";
    318       1.76      matt #endif
    319       1.76      matt 
    320       1.83  pgoyette int pciverbose_loaded = 0;
    321       1.59   mycroft 
    322       1.80  pgoyette #if defined(_KERNEL)
    323       1.80  pgoyette /*
    324       1.83  pgoyette  * Routine to load the pciverbose kernel module as needed
    325       1.80  pgoyette  */
    326       1.83  pgoyette void pci_load_verbose(void)
    327       1.59   mycroft {
    328       1.85  pgoyette 	if (pciverbose_loaded == 0)
    329       1.84  pgoyette 		module_autoload("pciverbose", MODULE_CLASS_MISC);
    330       1.83  pgoyette }
    331       1.80  pgoyette 
    332       1.83  pgoyette const char *pci_findvendor_stub(pcireg_t id_reg)
    333       1.83  pgoyette {
    334       1.83  pgoyette 	pci_load_verbose();
    335       1.83  pgoyette 	if (pciverbose_loaded)
    336       1.83  pgoyette 		return pci_findvendor(id_reg);
    337       1.83  pgoyette 	else
    338       1.83  pgoyette 		return NULL;
    339       1.83  pgoyette }
    340       1.83  pgoyette 
    341       1.83  pgoyette const char *pci_findproduct_stub(pcireg_t id_reg)
    342       1.83  pgoyette {
    343       1.83  pgoyette 	pci_load_verbose();
    344       1.83  pgoyette 	if (pciverbose_loaded)
    345       1.83  pgoyette 		return pci_findproduct(id_reg);
    346       1.83  pgoyette 	else
    347       1.83  pgoyette 		return NULL;
    348       1.80  pgoyette }
    349       1.29  augustss #endif
    350       1.10       cgd 
    351       1.10       cgd void
    352       1.58    itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
    353       1.58    itojun     size_t l)
    354       1.10       cgd {
    355       1.10       cgd 	pci_vendor_id_t vendor;
    356       1.10       cgd 	pci_product_id_t product;
    357       1.10       cgd 	pci_class_t class;
    358       1.10       cgd 	pci_subclass_t subclass;
    359       1.10       cgd 	pci_interface_t interface;
    360       1.10       cgd 	pci_revision_t revision;
    361       1.80  pgoyette 	const char *unmatched = pci_unmatched;
    362       1.59   mycroft 	const char *vendor_namep, *product_namep;
    363       1.42  jdolecek 	const struct pci_class *classp, *subclassp;
    364       1.58    itojun 	char *ep;
    365       1.58    itojun 
    366       1.58    itojun 	ep = cp + l;
    367       1.10       cgd 
    368       1.10       cgd 	vendor = PCI_VENDOR(id_reg);
    369       1.10       cgd 	product = PCI_PRODUCT(id_reg);
    370       1.10       cgd 
    371       1.10       cgd 	class = PCI_CLASS(class_reg);
    372       1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    373       1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    374       1.10       cgd 	revision = PCI_REVISION(class_reg);
    375       1.10       cgd 
    376       1.81  pgoyette 	vendor_namep = pci_findvendor(id_reg);
    377       1.81  pgoyette 	product_namep = pci_findproduct(id_reg);
    378       1.10       cgd 
    379       1.10       cgd 	classp = pci_class;
    380       1.10       cgd 	while (classp->name != NULL) {
    381       1.10       cgd 		if (class == classp->val)
    382       1.10       cgd 			break;
    383       1.10       cgd 		classp++;
    384       1.10       cgd 	}
    385       1.10       cgd 
    386       1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    387       1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    388       1.10       cgd 		if (subclass == subclassp->val)
    389       1.10       cgd 			break;
    390       1.10       cgd 		subclassp++;
    391       1.10       cgd 	}
    392       1.10       cgd 
    393       1.10       cgd 	if (vendor_namep == NULL)
    394       1.58    itojun 		cp += snprintf(cp, ep - cp, "%svendor 0x%04x product 0x%04x",
    395       1.15       cgd 		    unmatched, vendor, product);
    396       1.10       cgd 	else if (product_namep != NULL)
    397       1.58    itojun 		cp += snprintf(cp, ep - cp, "%s %s", vendor_namep,
    398       1.58    itojun 		    product_namep);
    399       1.10       cgd 	else
    400       1.58    itojun 		cp += snprintf(cp, ep - cp, "%s product 0x%04x",
    401       1.10       cgd 		    vendor_namep, product);
    402       1.13       cgd 	if (showclass) {
    403       1.58    itojun 		cp += snprintf(cp, ep - cp, " (");
    404       1.13       cgd 		if (classp->name == NULL)
    405       1.58    itojun 			cp += snprintf(cp, ep - cp,
    406       1.58    itojun 			    "class 0x%02x, subclass 0x%02x", class, subclass);
    407       1.13       cgd 		else {
    408       1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    409       1.58    itojun 				cp += snprintf(cp, ep - cp,
    410       1.78  drochner 				    "%s, subclass 0x%02x",
    411       1.20       cgd 				    classp->name, subclass);
    412       1.13       cgd 			else
    413       1.58    itojun 				cp += snprintf(cp, ep - cp, "%s %s",
    414       1.20       cgd 				    subclassp->name, classp->name);
    415       1.13       cgd 		}
    416       1.20       cgd 		if (interface != 0)
    417       1.58    itojun 			cp += snprintf(cp, ep - cp, ", interface 0x%02x",
    418       1.58    itojun 			    interface);
    419       1.20       cgd 		if (revision != 0)
    420       1.58    itojun 			cp += snprintf(cp, ep - cp, ", revision 0x%02x",
    421       1.58    itojun 			    revision);
    422       1.58    itojun 		cp += snprintf(cp, ep - cp, ")");
    423       1.13       cgd 	}
    424       1.22   thorpej }
    425       1.22   thorpej 
    426       1.89  drochner #ifdef _KERNEL
    427       1.89  drochner void
    428       1.90  drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
    429       1.90  drochner 			 const char *known, int addrev)
    430       1.89  drochner {
    431       1.89  drochner 	char devinfo[256];
    432       1.89  drochner 
    433       1.90  drochner 	if (known) {
    434       1.90  drochner 		aprint_normal(": %s", known);
    435       1.90  drochner 		if (addrev)
    436       1.90  drochner 			aprint_normal(" (rev. 0x%02x)",
    437       1.90  drochner 				      PCI_REVISION(pa->pa_class));
    438       1.90  drochner 		aprint_normal("\n");
    439       1.90  drochner 	} else {
    440       1.90  drochner 		pci_devinfo(pa->pa_id, pa->pa_class, 0,
    441       1.90  drochner 			    devinfo, sizeof(devinfo));
    442       1.90  drochner 		aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    443       1.90  drochner 			      PCI_REVISION(pa->pa_class));
    444       1.90  drochner 	}
    445       1.90  drochner 	if (naive)
    446       1.90  drochner 		aprint_naive(": %s\n", naive);
    447       1.90  drochner 	else
    448       1.90  drochner 		aprint_naive("\n");
    449       1.89  drochner }
    450       1.89  drochner #endif
    451       1.89  drochner 
    452       1.22   thorpej /*
    453       1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    454       1.22   thorpej  * in a device attach routine like this:
    455       1.22   thorpej  *
    456       1.22   thorpej  *	#ifdef MYDEV_DEBUG
    457       1.95       chs  *		printf("%s: ", device_xname(sc->sc_dev));
    458       1.43     enami  *		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    459       1.22   thorpej  *	#endif
    460       1.22   thorpej  */
    461       1.26       cgd 
    462       1.26       cgd #define	i2o(i)	((i) * 4)
    463       1.26       cgd #define	o2i(o)	((o) / 4)
    464  1.105.4.2     rmind #define	onoff2(str, rval, bit, onstr, offstr)				      \
    465  1.105.4.2     rmind 	printf("      %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
    466  1.105.4.2     rmind #define	onoff(str, rval, bit)	onoff2(str, rval, bit, "on", "off")
    467       1.26       cgd 
    468       1.26       cgd static void
    469       1.45   thorpej pci_conf_print_common(
    470       1.45   thorpej #ifdef _KERNEL
    471       1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
    472       1.45   thorpej #endif
    473       1.45   thorpej     const pcireg_t *regs)
    474       1.22   thorpej {
    475       1.59   mycroft 	const char *name;
    476       1.42  jdolecek 	const struct pci_class *classp, *subclassp;
    477       1.26       cgd 	pcireg_t rval;
    478       1.22   thorpej 
    479       1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    480       1.81  pgoyette 	name = pci_findvendor(rval);
    481       1.59   mycroft 	if (name)
    482       1.59   mycroft 		printf("    Vendor Name: %s (0x%04x)\n", name,
    483       1.26       cgd 		    PCI_VENDOR(rval));
    484       1.22   thorpej 	else
    485       1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    486       1.81  pgoyette 	name = pci_findproduct(rval);
    487       1.59   mycroft 	if (name)
    488       1.59   mycroft 		printf("    Device Name: %s (0x%04x)\n", name,
    489       1.26       cgd 		    PCI_PRODUCT(rval));
    490       1.22   thorpej 	else
    491       1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    492       1.22   thorpej 
    493       1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    494       1.23  drochner 
    495       1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    496  1.105.4.2     rmind 	onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
    497  1.105.4.2     rmind 	onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
    498  1.105.4.2     rmind 	onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
    499  1.105.4.2     rmind 	onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
    500  1.105.4.2     rmind 	onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
    501  1.105.4.2     rmind 	onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
    502  1.105.4.2     rmind 	onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
    503  1.105.4.2     rmind 	onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
    504  1.105.4.2     rmind 	onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
    505  1.105.4.2     rmind 	onoff("Fast back-to-back transactions", rval, PCI_COMMAND_BACKTOBACK_ENABLE);
    506  1.105.4.2     rmind 	onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
    507       1.26       cgd 
    508       1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    509  1.105.4.2     rmind 	onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active", "inactive");
    510  1.105.4.2     rmind 	onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
    511  1.105.4.2     rmind 	onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
    512  1.105.4.2     rmind 	onoff("User Definable Features (UDF) support", rval, PCI_STATUS_UDF_SUPPORT);
    513  1.105.4.2     rmind 	onoff("Fast back-to-back capable", rval, PCI_STATUS_BACKTOBACK_SUPPORT);
    514  1.105.4.2     rmind 	onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
    515       1.22   thorpej 
    516       1.26       cgd 	printf("      DEVSEL timing: ");
    517       1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    518       1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    519       1.22   thorpej 		printf("fast");
    520       1.22   thorpej 		break;
    521       1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    522       1.22   thorpej 		printf("medium");
    523       1.22   thorpej 		break;
    524       1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    525       1.22   thorpej 		printf("slow");
    526       1.22   thorpej 		break;
    527       1.26       cgd 	default:
    528       1.26       cgd 		printf("unknown/reserved");	/* XXX */
    529       1.26       cgd 		break;
    530       1.22   thorpej 	}
    531       1.26       cgd 	printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
    532       1.22   thorpej 
    533  1.105.4.2     rmind 	onoff("Slave signaled Target Abort", rval, PCI_STATUS_TARGET_TARGET_ABORT);
    534  1.105.4.2     rmind 	onoff("Master received Target Abort", rval, PCI_STATUS_MASTER_TARGET_ABORT);
    535  1.105.4.2     rmind 	onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
    536  1.105.4.2     rmind 	onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
    537  1.105.4.2     rmind 	onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
    538       1.22   thorpej 
    539       1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    540       1.22   thorpej 	for (classp = pci_class; classp->name != NULL; classp++) {
    541       1.22   thorpej 		if (PCI_CLASS(rval) == classp->val)
    542       1.22   thorpej 			break;
    543       1.22   thorpej 	}
    544       1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    545       1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    546       1.22   thorpej 		if (PCI_SUBCLASS(rval) == subclassp->val)
    547       1.22   thorpej 			break;
    548       1.22   thorpej 		subclassp++;
    549       1.22   thorpej 	}
    550       1.22   thorpej 	if (classp->name != NULL) {
    551       1.26       cgd 		printf("    Class Name: %s (0x%02x)\n", classp->name,
    552       1.26       cgd 		    PCI_CLASS(rval));
    553       1.22   thorpej 		if (subclassp != NULL && subclassp->name != NULL)
    554       1.26       cgd 			printf("    Subclass Name: %s (0x%02x)\n",
    555       1.26       cgd 			    subclassp->name, PCI_SUBCLASS(rval));
    556       1.22   thorpej 		else
    557       1.26       cgd 			printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    558       1.22   thorpej 	} else {
    559       1.26       cgd 		printf("    Class ID: 0x%02x\n", PCI_CLASS(rval));
    560       1.26       cgd 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    561       1.22   thorpej 	}
    562       1.26       cgd 	printf("    Interface: 0x%02x\n", PCI_INTERFACE(rval));
    563       1.26       cgd 	printf("    Revision ID: 0x%02x\n", PCI_REVISION(rval));
    564       1.22   thorpej 
    565       1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    566       1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    567       1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    568       1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    569       1.26       cgd 	    PCI_HDRTYPE(rval));
    570       1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    571       1.26       cgd 	printf("    Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
    572       1.26       cgd }
    573       1.22   thorpej 
    574       1.37   nathanw static int
    575       1.45   thorpej pci_conf_print_bar(
    576       1.45   thorpej #ifdef _KERNEL
    577       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    578       1.45   thorpej #endif
    579       1.45   thorpej     const pcireg_t *regs, int reg, const char *name
    580       1.45   thorpej #ifdef _KERNEL
    581       1.45   thorpej     , int sizebar
    582       1.45   thorpej #endif
    583       1.45   thorpej     )
    584       1.26       cgd {
    585       1.45   thorpej 	int width;
    586       1.45   thorpej 	pcireg_t rval, rval64h;
    587       1.45   thorpej #ifdef _KERNEL
    588       1.45   thorpej 	int s;
    589       1.45   thorpej 	pcireg_t mask, mask64h;
    590       1.45   thorpej #endif
    591       1.45   thorpej 
    592       1.37   nathanw 	width = 4;
    593       1.22   thorpej 
    594       1.27       cgd 	/*
    595       1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    596       1.27       cgd 	 *
    597       1.27       cgd 	 * 1) The builtin software should have already mapped the
    598       1.27       cgd 	 * device in a reasonable way.
    599       1.27       cgd 	 *
    600       1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    601       1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    602       1.27       cgd 	 * we write all 1s and see what we get back.
    603       1.27       cgd 	 */
    604       1.45   thorpej 
    605       1.27       cgd 	rval = regs[o2i(reg)];
    606       1.45   thorpej 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    607       1.45   thorpej 	    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    608       1.45   thorpej 		rval64h = regs[o2i(reg + 4)];
    609       1.45   thorpej 		width = 8;
    610       1.45   thorpej 	} else
    611       1.45   thorpej 		rval64h = 0;
    612       1.45   thorpej 
    613       1.45   thorpej #ifdef _KERNEL
    614       1.38       cgd 	/* XXX don't size unknown memory type? */
    615       1.38       cgd 	if (rval != 0 && sizebar) {
    616       1.24   thorpej 		/*
    617       1.27       cgd 		 * The following sequence seems to make some devices
    618       1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    619       1.27       cgd 		 * have their space mapped) very unhappy, to
    620       1.27       cgd 		 * the point of crashing the system.
    621       1.24   thorpej 		 *
    622       1.27       cgd 		 * Therefore, if the mapping register is zero to
    623       1.27       cgd 		 * start out with, don't bother trying.
    624       1.24   thorpej 		 */
    625       1.27       cgd 		s = splhigh();
    626       1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    627       1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    628       1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    629       1.37   nathanw 		if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    630       1.37   nathanw 		    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    631       1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, 0xffffffff);
    632       1.37   nathanw 			mask64h = pci_conf_read(pc, tag, reg + 4);
    633       1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, rval64h);
    634       1.54       scw 		} else
    635       1.54       scw 			mask64h = 0;
    636       1.27       cgd 		splx(s);
    637       1.27       cgd 	} else
    638       1.54       scw 		mask = mask64h = 0;
    639       1.45   thorpej #endif /* _KERNEL */
    640       1.27       cgd 
    641       1.28       cgd 	printf("    Base address register at 0x%02x", reg);
    642       1.28       cgd 	if (name)
    643       1.28       cgd 		printf(" (%s)", name);
    644       1.28       cgd 	printf("\n      ");
    645       1.27       cgd 	if (rval == 0) {
    646       1.27       cgd 		printf("not implemented(?)\n");
    647       1.37   nathanw 		return width;
    648       1.60     perry 	}
    649       1.28       cgd 	printf("type: ");
    650       1.28       cgd 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    651       1.34  drochner 		const char *type, *prefetch;
    652       1.27       cgd 
    653       1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    654       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    655       1.27       cgd 			type = "32-bit";
    656       1.27       cgd 			break;
    657       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    658       1.27       cgd 			type = "32-bit-1M";
    659       1.27       cgd 			break;
    660       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    661       1.27       cgd 			type = "64-bit";
    662       1.27       cgd 			break;
    663       1.27       cgd 		default:
    664       1.27       cgd 			type = "unknown (XXX)";
    665       1.27       cgd 			break;
    666       1.22   thorpej 		}
    667       1.34  drochner 		if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
    668       1.34  drochner 			prefetch = "";
    669       1.27       cgd 		else
    670       1.34  drochner 			prefetch = "non";
    671       1.34  drochner 		printf("%s %sprefetchable memory\n", type, prefetch);
    672       1.37   nathanw 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    673       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_64BIT:
    674       1.38       cgd 			printf("      base: 0x%016llx, ",
    675       1.37   nathanw 			    PCI_MAPREG_MEM64_ADDR(
    676       1.38       cgd 				((((long long) rval64h) << 32) | rval)));
    677       1.45   thorpej #ifdef _KERNEL
    678       1.38       cgd 			if (sizebar)
    679       1.38       cgd 				printf("size: 0x%016llx",
    680       1.38       cgd 				    PCI_MAPREG_MEM64_SIZE(
    681       1.38       cgd 				      ((((long long) mask64h) << 32) | mask)));
    682       1.38       cgd 			else
    683       1.45   thorpej #endif /* _KERNEL */
    684       1.38       cgd 				printf("not sized");
    685       1.38       cgd 			printf("\n");
    686       1.37   nathanw 			break;
    687       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT:
    688       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    689       1.37   nathanw 		default:
    690       1.38       cgd 			printf("      base: 0x%08x, ",
    691       1.38       cgd 			    PCI_MAPREG_MEM_ADDR(rval));
    692       1.45   thorpej #ifdef _KERNEL
    693       1.38       cgd 			if (sizebar)
    694       1.38       cgd 				printf("size: 0x%08x",
    695       1.38       cgd 				    PCI_MAPREG_MEM_SIZE(mask));
    696       1.38       cgd 			else
    697       1.45   thorpej #endif /* _KERNEL */
    698       1.38       cgd 				printf("not sized");
    699       1.38       cgd 			printf("\n");
    700       1.37   nathanw 			break;
    701       1.37   nathanw 		}
    702       1.27       cgd 	} else {
    703       1.45   thorpej #ifdef _KERNEL
    704       1.38       cgd 		if (sizebar)
    705       1.38       cgd 			printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
    706       1.45   thorpej #endif /* _KERNEL */
    707       1.27       cgd 		printf("i/o\n");
    708       1.38       cgd 		printf("      base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
    709       1.45   thorpej #ifdef _KERNEL
    710       1.38       cgd 		if (sizebar)
    711       1.38       cgd 			printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
    712       1.38       cgd 		else
    713       1.45   thorpej #endif /* _KERNEL */
    714       1.38       cgd 			printf("not sized");
    715       1.38       cgd 		printf("\n");
    716       1.22   thorpej 	}
    717       1.37   nathanw 
    718       1.37   nathanw 	return width;
    719       1.27       cgd }
    720       1.28       cgd 
    721       1.28       cgd static void
    722       1.44   thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
    723       1.28       cgd {
    724       1.28       cgd 	int off, needaddr, neednl;
    725       1.28       cgd 
    726       1.28       cgd 	needaddr = 1;
    727       1.28       cgd 	neednl = 0;
    728       1.28       cgd 	for (off = first; off < pastlast; off += 4) {
    729       1.28       cgd 		if ((off % 16) == 0 || needaddr) {
    730       1.28       cgd 			printf("    0x%02x:", off);
    731       1.28       cgd 			needaddr = 0;
    732       1.28       cgd 		}
    733       1.28       cgd 		printf(" 0x%08x", regs[o2i(off)]);
    734       1.28       cgd 		neednl = 1;
    735       1.28       cgd 		if ((off % 16) == 12) {
    736       1.28       cgd 			printf("\n");
    737       1.28       cgd 			neednl = 0;
    738       1.28       cgd 		}
    739       1.28       cgd 	}
    740       1.28       cgd 	if (neednl)
    741       1.28       cgd 		printf("\n");
    742       1.28       cgd }
    743       1.28       cgd 
    744       1.27       cgd static void
    745       1.45   thorpej pci_conf_print_type0(
    746       1.45   thorpej #ifdef _KERNEL
    747       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    748       1.45   thorpej #endif
    749       1.45   thorpej     const pcireg_t *regs
    750       1.45   thorpej #ifdef _KERNEL
    751       1.45   thorpej     , int sizebars
    752       1.45   thorpej #endif
    753       1.45   thorpej     )
    754       1.27       cgd {
    755       1.37   nathanw 	int off, width;
    756       1.27       cgd 	pcireg_t rval;
    757       1.27       cgd 
    758       1.45   thorpej 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
    759       1.45   thorpej #ifdef _KERNEL
    760       1.38       cgd 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
    761       1.45   thorpej #else
    762       1.45   thorpej 		width = pci_conf_print_bar(regs, off, NULL);
    763       1.45   thorpej #endif
    764       1.45   thorpej 	}
    765       1.22   thorpej 
    766       1.26       cgd 	printf("    Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
    767       1.22   thorpej 
    768       1.31  drochner 	rval = regs[o2i(PCI_SUBSYS_ID_REG)];
    769       1.26       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    770       1.26       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
    771       1.26       cgd 
    772       1.26       cgd 	/* XXX */
    773       1.26       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
    774       1.33    kleink 
    775       1.33    kleink 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
    776       1.33    kleink 		printf("    Capability list pointer: 0x%02x\n",
    777       1.33    kleink 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
    778       1.33    kleink 	else
    779       1.33    kleink 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    780       1.33    kleink 
    781       1.26       cgd 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
    782       1.26       cgd 
    783       1.26       cgd 	rval = regs[o2i(PCI_INTERRUPT_REG)];
    784       1.26       cgd 	printf("    Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
    785       1.26       cgd 	printf("    Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
    786       1.27       cgd 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
    787       1.22   thorpej 	switch (PCI_INTERRUPT_PIN(rval)) {
    788       1.22   thorpej 	case PCI_INTERRUPT_PIN_NONE:
    789       1.27       cgd 		printf("(none)");
    790       1.22   thorpej 		break;
    791       1.22   thorpej 	case PCI_INTERRUPT_PIN_A:
    792       1.27       cgd 		printf("(pin A)");
    793       1.22   thorpej 		break;
    794       1.22   thorpej 	case PCI_INTERRUPT_PIN_B:
    795       1.27       cgd 		printf("(pin B)");
    796       1.22   thorpej 		break;
    797       1.22   thorpej 	case PCI_INTERRUPT_PIN_C:
    798       1.27       cgd 		printf("(pin C)");
    799       1.22   thorpej 		break;
    800       1.22   thorpej 	case PCI_INTERRUPT_PIN_D:
    801       1.27       cgd 		printf("(pin D)");
    802       1.27       cgd 		break;
    803       1.27       cgd 	default:
    804       1.36       mrg 		printf("(? ? ?)");
    805       1.22   thorpej 		break;
    806       1.22   thorpej 	}
    807       1.22   thorpej 	printf("\n");
    808       1.26       cgd 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
    809       1.51  drochner }
    810       1.51  drochner 
    811       1.51  drochner static void
    812       1.99   msaitoh pci_print_pcie_L0s_latency(uint32_t val)
    813       1.99   msaitoh {
    814       1.99   msaitoh 
    815       1.99   msaitoh 	switch (val) {
    816       1.99   msaitoh 	case 0x0:
    817       1.99   msaitoh 		printf("Less than 64ns\n");
    818       1.99   msaitoh 		break;
    819       1.99   msaitoh 	case 0x1:
    820       1.99   msaitoh 	case 0x2:
    821       1.99   msaitoh 	case 0x3:
    822       1.99   msaitoh 		printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
    823       1.99   msaitoh 		break;
    824       1.99   msaitoh 	case 0x4:
    825       1.99   msaitoh 		printf("512ns to less than 1us\n");
    826       1.99   msaitoh 		break;
    827       1.99   msaitoh 	case 0x5:
    828       1.99   msaitoh 		printf("1us to less than 2us\n");
    829       1.99   msaitoh 		break;
    830       1.99   msaitoh 	case 0x6:
    831       1.99   msaitoh 		printf("2us - 4us\n");
    832       1.99   msaitoh 		break;
    833       1.99   msaitoh 	case 0x7:
    834       1.99   msaitoh 		printf("More than 4us\n");
    835       1.99   msaitoh 		break;
    836       1.99   msaitoh 	}
    837       1.99   msaitoh }
    838       1.99   msaitoh 
    839       1.99   msaitoh static void
    840       1.99   msaitoh pci_print_pcie_L1_latency(uint32_t val)
    841       1.99   msaitoh {
    842       1.99   msaitoh 
    843       1.99   msaitoh 	switch (val) {
    844       1.99   msaitoh 	case 0x0:
    845       1.99   msaitoh 		printf("Less than 1us\n");
    846       1.99   msaitoh 		break;
    847       1.99   msaitoh 	case 0x6:
    848       1.99   msaitoh 		printf("32us - 64us\n");
    849       1.99   msaitoh 		break;
    850       1.99   msaitoh 	case 0x7:
    851       1.99   msaitoh 		printf("More than 64us\n");
    852       1.99   msaitoh 		break;
    853       1.99   msaitoh 	default:
    854       1.99   msaitoh 		printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
    855       1.99   msaitoh 		break;
    856       1.99   msaitoh 	}
    857       1.99   msaitoh }
    858       1.99   msaitoh 
    859       1.99   msaitoh static void
    860      1.105   msaitoh pci_print_pcie_compl_timeout(uint32_t val)
    861      1.105   msaitoh {
    862      1.105   msaitoh 
    863      1.105   msaitoh 	switch (val) {
    864      1.105   msaitoh 	case 0x0:
    865      1.105   msaitoh 		printf("50us to 50ms\n");
    866      1.105   msaitoh 		break;
    867      1.105   msaitoh 	case 0x5:
    868      1.105   msaitoh 		printf("16ms to 55ms\n");
    869      1.105   msaitoh 		break;
    870      1.105   msaitoh 	case 0x6:
    871      1.105   msaitoh 		printf("65ms to 210ms\n");
    872      1.105   msaitoh 		break;
    873      1.105   msaitoh 	case 0x9:
    874      1.105   msaitoh 		printf("260ms to 900ms\n");
    875      1.105   msaitoh 		break;
    876      1.105   msaitoh 	case 0xa:
    877      1.105   msaitoh 		printf("1s to 3.5s\n");
    878      1.105   msaitoh 		break;
    879      1.105   msaitoh 	default:
    880      1.105   msaitoh 		printf("unknown %u value\n", val);
    881      1.105   msaitoh 		break;
    882      1.105   msaitoh 	}
    883      1.105   msaitoh }
    884      1.105   msaitoh 
    885      1.105   msaitoh static void
    886       1.72     joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
    887       1.72     joerg {
    888      1.101   msaitoh 	pcireg_t reg; /* for each register */
    889      1.101   msaitoh 	pcireg_t val; /* for each bitfield */
    890      1.105   msaitoh 	bool check_link = false;
    891       1.72     joerg 	bool check_slot = false;
    892      1.101   msaitoh 	bool check_rootport = false;
    893      1.105   msaitoh 	unsigned int pciever;
    894       1.92  drochner 	static const char * const linkspeeds[] = {"2.5", "5.0", "8.0"};
    895      1.105   msaitoh 	int i;
    896       1.72     joerg 
    897       1.72     joerg 	printf("\n  PCI Express Capabilities Register\n");
    898       1.99   msaitoh 	/* Capability Register */
    899      1.101   msaitoh 	reg = regs[o2i(capoff)];
    900      1.101   msaitoh 	printf("    Capability register: %04x\n", reg >> 16);
    901      1.105   msaitoh 	pciever = (unsigned int)((reg & 0x000f0000) >> 16);
    902      1.105   msaitoh 	printf("      Capability version: %u\n", pciever);
    903       1.99   msaitoh 	printf("      Device type: ");
    904      1.101   msaitoh 	switch ((reg & 0x00f00000) >> 20) {
    905       1.72     joerg 	case 0x0:
    906       1.72     joerg 		printf("PCI Express Endpoint device\n");
    907      1.105   msaitoh 		check_link = true;
    908       1.72     joerg 		break;
    909       1.72     joerg 	case 0x1:
    910       1.75  jmcneill 		printf("Legacy PCI Express Endpoint device\n");
    911      1.105   msaitoh 		check_link = true;
    912       1.72     joerg 		break;
    913       1.72     joerg 	case 0x4:
    914       1.72     joerg 		printf("Root Port of PCI Express Root Complex\n");
    915      1.105   msaitoh 		check_link = true;
    916       1.72     joerg 		check_slot = true;
    917      1.105   msaitoh 		check_rootport = true;
    918       1.72     joerg 		break;
    919       1.72     joerg 	case 0x5:
    920       1.72     joerg 		printf("Upstream Port of PCI Express Switch\n");
    921       1.72     joerg 		break;
    922       1.72     joerg 	case 0x6:
    923       1.72     joerg 		printf("Downstream Port of PCI Express Switch\n");
    924       1.72     joerg 		check_slot = true;
    925      1.105   msaitoh 		check_rootport = true;
    926       1.72     joerg 		break;
    927       1.72     joerg 	case 0x7:
    928       1.72     joerg 		printf("PCI Express to PCI/PCI-X Bridge\n");
    929       1.72     joerg 		break;
    930       1.72     joerg 	case 0x8:
    931       1.72     joerg 		printf("PCI/PCI-X to PCI Express Bridge\n");
    932       1.72     joerg 		break;
    933       1.96   msaitoh 	case 0x9:
    934       1.96   msaitoh 		printf("Root Complex Integrated Endpoint\n");
    935       1.96   msaitoh 		break;
    936       1.96   msaitoh 	case 0xa:
    937      1.105   msaitoh 		check_rootport = true;
    938       1.96   msaitoh 		printf("Root Complex Event Collector\n");
    939       1.96   msaitoh 		break;
    940       1.72     joerg 	default:
    941       1.72     joerg 		printf("unknown\n");
    942       1.72     joerg 		break;
    943       1.72     joerg 	}
    944      1.103   msaitoh 	if (check_slot && (reg & PCIE_XCAP_SI) != 0)
    945       1.99   msaitoh 		printf("      Slot implemented\n");
    946       1.99   msaitoh 	printf("      Interrupt Message Number: %x\n",
    947      1.103   msaitoh 	    (unsigned int)((reg & PCIE_XCAP_IRQ) >> 27));
    948       1.99   msaitoh 
    949       1.99   msaitoh 	/* Device Capability Register */
    950      1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP)];
    951      1.101   msaitoh 	printf("    Device Capabilities Register: 0x%08x\n", reg);
    952       1.99   msaitoh 	printf("      Max Payload Size Supported: %u bytes max\n",
    953      1.103   msaitoh 	    (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD) * 256);
    954       1.99   msaitoh 	printf("      Phantom Functions Supported: ");
    955      1.103   msaitoh 	switch ((reg & PCIE_DCAP_PHANTOM_FUNCS) >> 3) {
    956       1.99   msaitoh 	case 0x0:
    957       1.99   msaitoh 		printf("not available\n");
    958       1.99   msaitoh 		break;
    959       1.99   msaitoh 	case 0x1:
    960       1.99   msaitoh 		printf("MSB\n");
    961       1.99   msaitoh 		break;
    962       1.99   msaitoh 	case 0x2:
    963       1.99   msaitoh 		printf("two MSB\n");
    964       1.99   msaitoh 		break;
    965       1.99   msaitoh 	case 0x3:
    966       1.99   msaitoh 		printf("All three bits\n");
    967       1.99   msaitoh 		break;
    968       1.99   msaitoh 	}
    969       1.99   msaitoh 	printf("      Extended Tag Field Supported: %dbit\n",
    970      1.103   msaitoh 	    (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
    971       1.99   msaitoh 	printf("      Endpoint L0 Acceptable Latency: ");
    972      1.103   msaitoh 	pci_print_pcie_L0s_latency((reg & PCIE_DCAP_L0S_LATENCY) >> 6);
    973       1.99   msaitoh 	printf("      Endpoint L1 Acceptable Latency: ");
    974      1.103   msaitoh 	pci_print_pcie_L1_latency((reg & PCIE_DCAP_L1_LATENCY) >> 9);
    975  1.105.4.2     rmind 	onoff("Attention Button Present:", reg, PCIE_DCAP_ATTN_BUTTON);
    976  1.105.4.2     rmind 	onoff("Attention Indicator Present:", reg, PCIE_DCAP_ATTN_IND);
    977  1.105.4.2     rmind 	onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
    978  1.105.4.2     rmind 	onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
    979       1.99   msaitoh 	printf("      Captured Slot Power Limit Value: %d\n",
    980      1.103   msaitoh 	    (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_VAL) >> 18);
    981       1.99   msaitoh 	printf("      Captured Slot Power Limit Scale: %d\n",
    982      1.103   msaitoh 	    (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_SCALE) >> 26);
    983  1.105.4.2     rmind 	onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
    984       1.99   msaitoh 
    985       1.99   msaitoh 	/* Device Control Register */
    986      1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
    987      1.101   msaitoh 	printf("    Device Control Register: 0x%04x\n", reg & 0xffff);
    988  1.105.4.2     rmind 	onoff("Correctable Error Reporting Enable", reg,
    989  1.105.4.2     rmind 	    PCIE_DCSR_ENA_COR_ERR);
    990  1.105.4.2     rmind 	onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
    991  1.105.4.2     rmind 	onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
    992  1.105.4.2     rmind 	onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
    993  1.105.4.2     rmind 	onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
    994       1.99   msaitoh 	printf("      Max Payload Size: %d byte\n",
    995      1.103   msaitoh 	    128 << (((unsigned int)(reg & PCIE_DCSR_MAX_PAYLOAD) >> 5)));
    996  1.105.4.2     rmind 	onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
    997  1.105.4.2     rmind 	onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
    998  1.105.4.2     rmind 	onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
    999  1.105.4.2     rmind 	onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
   1000       1.99   msaitoh 	printf("      Max Read Request Size: %d byte\n",
   1001      1.103   msaitoh 	    128 << ((unsigned int)(reg & PCIE_DCSR_MAX_READ_REQ) >> 12));
   1002       1.99   msaitoh 
   1003       1.99   msaitoh 	/* Device Status Register */
   1004      1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
   1005      1.101   msaitoh 	printf("    Device Status Register: 0x%04x\n", reg >> 16);
   1006  1.105.4.2     rmind 	onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
   1007  1.105.4.2     rmind 	onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
   1008  1.105.4.2     rmind 	onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
   1009  1.105.4.2     rmind 	onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
   1010  1.105.4.2     rmind 	onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
   1011  1.105.4.2     rmind 	onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
   1012       1.99   msaitoh 
   1013      1.105   msaitoh 	if (check_link) {
   1014      1.105   msaitoh 		/* Link Capability Register */
   1015      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP)];
   1016      1.105   msaitoh 		printf("    Link Capabilities Register: 0x%08x\n", reg);
   1017      1.105   msaitoh 		printf("      Maximum Link Speed: ");
   1018      1.105   msaitoh 		val = reg & PCIE_LCAP_MAX_SPEED;
   1019      1.105   msaitoh 		if (val < 1 || val > 3) {
   1020      1.105   msaitoh 			printf("unknown %u value\n", val);
   1021      1.105   msaitoh 		} else {
   1022      1.105   msaitoh 			printf("%sGT/s\n", linkspeeds[val - 1]);
   1023      1.105   msaitoh 		}
   1024      1.105   msaitoh 		printf("      Maximum Link Width: x%u lanes\n",
   1025      1.105   msaitoh 		    (unsigned int)(reg & PCIE_LCAP_MAX_WIDTH) >> 4);
   1026      1.105   msaitoh 		printf("      Active State PM Support: ");
   1027      1.105   msaitoh 		val = (reg & PCIE_LCAP_ASPM) >> 10;
   1028      1.105   msaitoh 		switch (val) {
   1029      1.105   msaitoh 		case 0x1:
   1030      1.105   msaitoh 			printf("L0s Entry supported\n");
   1031      1.105   msaitoh 			break;
   1032      1.105   msaitoh 		case 0x3:
   1033      1.105   msaitoh 			printf("L0s and L1 supported\n");
   1034      1.105   msaitoh 			break;
   1035      1.105   msaitoh 		default:
   1036      1.105   msaitoh 			printf("Reserved value\n");
   1037      1.105   msaitoh 			break;
   1038      1.105   msaitoh 		}
   1039      1.105   msaitoh 		printf("      L0 Exit Latency: ");
   1040      1.105   msaitoh 		pci_print_pcie_L0s_latency((reg & PCIE_LCAP_L0S_EXIT) >> 12);
   1041      1.105   msaitoh 		printf("      L1 Exit Latency: ");
   1042      1.105   msaitoh 		pci_print_pcie_L1_latency((reg & PCIE_LCAP_L1_EXIT) >> 15);
   1043      1.105   msaitoh 		printf("      Port Number: %u\n", reg >> 24);
   1044      1.105   msaitoh 
   1045      1.105   msaitoh 		/* Link Control Register */
   1046      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1047      1.105   msaitoh 		printf("    Link Control Register: 0x%04x\n", reg & 0xffff);
   1048      1.105   msaitoh 		printf("      Active State PM Control: ");
   1049      1.105   msaitoh 		val = reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S);
   1050      1.105   msaitoh 		switch (val) {
   1051      1.105   msaitoh 		case 0:
   1052      1.105   msaitoh 			printf("disabled\n");
   1053      1.105   msaitoh 			break;
   1054      1.105   msaitoh 		case 1:
   1055      1.105   msaitoh 			printf("L0s Entry Enabled\n");
   1056      1.105   msaitoh 			break;
   1057      1.105   msaitoh 		case 2:
   1058      1.105   msaitoh 			printf("L1 Entry Enabled\n");
   1059      1.105   msaitoh 			break;
   1060      1.105   msaitoh 		case 3:
   1061      1.105   msaitoh 			printf("L0s and L1 Entry Enabled\n");
   1062      1.105   msaitoh 			break;
   1063      1.105   msaitoh 		}
   1064  1.105.4.2     rmind 		onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
   1065  1.105.4.2     rmind 		    "128bytes", "64bytes");
   1066  1.105.4.2     rmind 		onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
   1067  1.105.4.2     rmind 		onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
   1068  1.105.4.2     rmind 		onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
   1069  1.105.4.2     rmind 		onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
   1070  1.105.4.2     rmind 		onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
   1071  1.105.4.2     rmind 		onoff("Hardware Autonomous Width Disable", reg,
   1072  1.105.4.2     rmind 		    PCIE_LCSR_HAWD);
   1073  1.105.4.2     rmind 		onoff("Link Bandwidth Management Interrupt Enable", reg,
   1074  1.105.4.2     rmind 		    PCIE_LCSR_LBMIE);
   1075  1.105.4.2     rmind 		onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
   1076  1.105.4.2     rmind 		    PCIE_LCSR_LABIE);
   1077      1.105   msaitoh 
   1078      1.105   msaitoh 		/* Link Status Register */
   1079      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1080      1.105   msaitoh 		printf("    Link Status Register: 0x%04x\n", reg >> 16);
   1081      1.105   msaitoh 		printf("      Negotiated Link Speed: ");
   1082      1.105   msaitoh 		if (((reg >> 16) & 0x000f) < 1 ||
   1083      1.105   msaitoh 		    ((reg >> 16) & 0x000f) > 3) {
   1084      1.105   msaitoh 			printf("unknown %u value\n",
   1085      1.105   msaitoh 			    (unsigned int)(reg & PCIE_LCSR_LINKSPEED) >> 16);
   1086      1.105   msaitoh 		} else {
   1087  1.105.4.1     rmind 			printf("%sGT/s\n",
   1088      1.105   msaitoh 			    linkspeeds[((reg & PCIE_LCSR_LINKSPEED) >> 16) - 1]);
   1089      1.105   msaitoh 		}
   1090      1.105   msaitoh 		printf("      Negotiated Link Width: x%u lanes\n",
   1091      1.105   msaitoh 		    (reg >> 20) & 0x003f);
   1092  1.105.4.2     rmind 		onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
   1093  1.105.4.2     rmind 		onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
   1094  1.105.4.2     rmind 		onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
   1095  1.105.4.2     rmind 		onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
   1096  1.105.4.2     rmind 		onoff("Link Bandwidth Management Status", reg,
   1097  1.105.4.2     rmind 		    PCIE_LCSR_LINK_BW_MGMT);
   1098  1.105.4.2     rmind 		onoff("Link Autonomous Bandwidth Status", reg,
   1099  1.105.4.2     rmind 		    PCIE_LCSR_LINK_AUTO_BW);
   1100       1.86      matt 	}
   1101       1.99   msaitoh 
   1102      1.102   msaitoh 	if (check_slot == true) {
   1103      1.101   msaitoh 		/* Slot Capability Register */
   1104      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_SLCAP)];
   1105      1.101   msaitoh 		printf("    Slot Capability Register: %08x\n", reg);
   1106      1.103   msaitoh 		if ((reg & PCIE_SLCAP_ABP) != 0)
   1107      1.101   msaitoh 			printf("      Attention Button Present\n");
   1108      1.103   msaitoh 		if ((reg & PCIE_SLCAP_PCP) != 0)
   1109      1.101   msaitoh 			printf("      Power Controller Present\n");
   1110      1.103   msaitoh 		if ((reg & PCIE_SLCAP_MSP) != 0)
   1111      1.101   msaitoh 			printf("      MRL Sensor Present\n");
   1112      1.103   msaitoh 		if ((reg & PCIE_SLCAP_AIP) != 0)
   1113      1.101   msaitoh 			printf("      Attention Indicator Present\n");
   1114      1.103   msaitoh 		if ((reg & PCIE_SLCAP_PIP) != 0)
   1115      1.101   msaitoh 			printf("      Power Indicator Present\n");
   1116      1.103   msaitoh 		if ((reg & PCIE_SLCAP_HPS) != 0)
   1117      1.101   msaitoh 			printf("      Hot-Plug Surprise\n");
   1118      1.103   msaitoh 		if ((reg & PCIE_SLCAP_HPC) != 0)
   1119      1.101   msaitoh 			printf("      Hot-Plug Capable\n");
   1120      1.101   msaitoh 		printf("      Slot Power Limit Value: %d\n",
   1121      1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_SPLV) >> 7);
   1122      1.101   msaitoh 		printf("      Slot Power Limit Scale: %d\n",
   1123      1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_SPLS) >> 15);
   1124      1.103   msaitoh 		if ((reg & PCIE_SLCAP_EIP) != 0)
   1125      1.101   msaitoh 			printf("      Electromechanical Interlock Present\n");
   1126      1.103   msaitoh 		if ((reg & PCIE_SLCAP_NCCS) != 0)
   1127      1.101   msaitoh 			printf("      No Command Completed Support\n");
   1128      1.101   msaitoh 		printf("      Physical Slot Number: %d\n",
   1129      1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
   1130      1.101   msaitoh 
   1131      1.101   msaitoh 		/* Slot Control Register */
   1132      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_SLCSR)];
   1133      1.101   msaitoh 		printf("    Slot Control Register: %04x\n", reg & 0xffff);
   1134      1.103   msaitoh 		if ((reg & PCIE_SLCSR_ABE) != 0)
   1135       1.72     joerg 			printf("      Attention Button Pressed Enabled\n");
   1136      1.103   msaitoh 		if ((reg & PCIE_SLCSR_PFE) != 0)
   1137       1.72     joerg 			printf("      Power Fault Detected Enabled\n");
   1138      1.103   msaitoh 		if ((reg & PCIE_SLCSR_MSE) != 0)
   1139       1.72     joerg 			printf("      MRL Sensor Changed Enabled\n");
   1140      1.103   msaitoh 		if ((reg & PCIE_SLCSR_PDE) != 0)
   1141      1.101   msaitoh 			printf("      Presense Detect Changed Enabled\n");
   1142      1.103   msaitoh 		if ((reg & PCIE_SLCSR_CCE) != 0)
   1143       1.72     joerg 			printf("      Command Completed Interrupt Enabled\n");
   1144      1.103   msaitoh 		if ((reg & PCIE_SLCSR_HPE) != 0)
   1145       1.72     joerg 			printf("      Hot-Plug Interrupt Enabled\n");
   1146       1.78  drochner 		printf("      Attention Indicator Control: ");
   1147      1.103   msaitoh 		switch ((reg & PCIE_SLCSR_AIC) >> 6) {
   1148       1.72     joerg 		case 0x0:
   1149       1.72     joerg 			printf("reserved\n");
   1150       1.72     joerg 			break;
   1151       1.72     joerg 		case 0x1:
   1152       1.72     joerg 			printf("on\n");
   1153       1.72     joerg 			break;
   1154       1.72     joerg 		case 0x2:
   1155       1.72     joerg 			printf("blink\n");
   1156       1.72     joerg 			break;
   1157       1.72     joerg 		case 0x3:
   1158       1.72     joerg 			printf("off\n");
   1159       1.72     joerg 			break;
   1160       1.72     joerg 		}
   1161       1.78  drochner 		printf("      Power Indicator Control: ");
   1162      1.103   msaitoh 		switch ((reg & PCIE_SLCSR_PIC) >> 8) {
   1163       1.72     joerg 		case 0x0:
   1164       1.72     joerg 			printf("reserved\n");
   1165       1.72     joerg 			break;
   1166       1.72     joerg 		case 0x1:
   1167       1.72     joerg 			printf("on\n");
   1168       1.72     joerg 			break;
   1169       1.72     joerg 		case 0x2:
   1170       1.72     joerg 			printf("blink\n");
   1171       1.72     joerg 			break;
   1172       1.72     joerg 		case 0x3:
   1173       1.72     joerg 			printf("off\n");
   1174       1.72     joerg 			break;
   1175       1.72     joerg 		}
   1176       1.72     joerg 		printf("      Power Controller Control: ");
   1177      1.103   msaitoh 		if ((reg & PCIE_SLCSR_PCC) != 0)
   1178       1.72     joerg 			printf("off\n");
   1179       1.72     joerg 		else
   1180       1.72     joerg 			printf("on\n");
   1181      1.103   msaitoh 		if ((reg & PCIE_SLCSR_EIC) != 0)
   1182      1.101   msaitoh 			printf("      Electromechanical Interlock Control\n");
   1183      1.103   msaitoh 		if ((reg & PCIE_SLCSR_LACS) != 0)
   1184      1.101   msaitoh 			printf("      Data Link Layer State Changed Enable\n");
   1185      1.101   msaitoh 
   1186      1.101   msaitoh 		/* Slot Status Register */
   1187      1.101   msaitoh 		printf("    Slot Status Register: %04x\n", reg >> 16);
   1188      1.103   msaitoh 		if ((reg & PCIE_SLCSR_ABP) != 0)
   1189      1.101   msaitoh 			printf("      Attention Button Pressed\n");
   1190      1.103   msaitoh 		if ((reg & PCIE_SLCSR_PFD) != 0)
   1191      1.101   msaitoh 			printf("      Power Fault Detected\n");
   1192      1.103   msaitoh 		if ((reg & PCIE_SLCSR_MSC) != 0)
   1193      1.101   msaitoh 			printf("      MRL Sensor Changed\n");
   1194      1.103   msaitoh 		if ((reg & PCIE_SLCSR_PDC) != 0)
   1195      1.101   msaitoh 			printf("      Presense Detect Changed\n");
   1196      1.103   msaitoh 		if ((reg & PCIE_SLCSR_CC) != 0)
   1197      1.101   msaitoh 			printf("      Command Completed\n");
   1198      1.103   msaitoh 		if ((reg & PCIE_SLCSR_MS) != 0)
   1199      1.101   msaitoh 			printf("      MRL Open\n");
   1200      1.103   msaitoh 		if ((reg & PCIE_SLCSR_PDS) != 0)
   1201      1.101   msaitoh 			printf("      Card Present in slot\n");
   1202      1.103   msaitoh 		if ((reg & PCIE_SLCSR_EIS) != 0)
   1203      1.101   msaitoh 			printf("      Electromechanical Interlock engaged\n");
   1204      1.103   msaitoh 		if ((reg & PCIE_SLCSR_LACS) != 0)
   1205      1.101   msaitoh 			printf("      Data Link Layer State Changed\n");
   1206      1.101   msaitoh 	}
   1207      1.101   msaitoh 
   1208      1.101   msaitoh 	if (check_rootport == true) {
   1209      1.101   msaitoh 		/* Root Control Register */
   1210      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RCR)];
   1211      1.101   msaitoh 		printf("    Root Control Register: %04x\n", reg & 0xffff);
   1212      1.103   msaitoh 		if ((reg & PCIE_RCR_SERR_CER) != 0)
   1213      1.101   msaitoh 			printf("      SERR on Correctable Error Enable\n");
   1214      1.103   msaitoh 		if ((reg & PCIE_RCR_SERR_NFER) != 0)
   1215      1.101   msaitoh 			printf("      SERR on Non-Fatal Error Enable\n");
   1216      1.103   msaitoh 		if ((reg & PCIE_RCR_SERR_FER) != 0)
   1217      1.101   msaitoh 			printf("      SERR on Fatal Error Enable\n");
   1218      1.103   msaitoh 		if ((reg & PCIE_RCR_PME_IE) != 0)
   1219      1.101   msaitoh 			printf("      PME Interrupt Enable\n");
   1220  1.105.4.2     rmind 		if ((reg & PCIE_RCR_CRS_SVE) != 0)
   1221  1.105.4.2     rmind 			printf("      CRS Software Visibility Enable\n");
   1222      1.101   msaitoh 
   1223      1.101   msaitoh 		/* Root Capability Register */
   1224      1.101   msaitoh 		printf("    Root Capability Register: %04x\n",
   1225      1.101   msaitoh 		    reg >> 16);
   1226      1.101   msaitoh 
   1227      1.101   msaitoh 		/* Root Status Register */
   1228      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RSR)];
   1229      1.101   msaitoh 		printf("    Root Status Register: %08x\n", reg);
   1230      1.101   msaitoh 		printf("      PME Requester ID: %04x\n",
   1231      1.104   msaitoh 		    (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
   1232      1.104   msaitoh 		if ((reg & PCIE_RSR_PME_STAT) != 0)
   1233      1.101   msaitoh 			printf("      PME was asserted\n");
   1234      1.104   msaitoh 		if ((reg & PCIE_RSR_PME_PEND) != 0)
   1235      1.101   msaitoh 			printf("      another PME is pending\n");
   1236       1.72     joerg 	}
   1237      1.105   msaitoh 
   1238      1.105   msaitoh 	/* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
   1239      1.105   msaitoh 	if (pciever < 2)
   1240      1.105   msaitoh 		return;
   1241      1.105   msaitoh 
   1242      1.105   msaitoh 	/* Device Capabilities 2 */
   1243      1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP2)];
   1244      1.105   msaitoh 	printf("    Device Capabilities 2: 0x%08x\n", reg);
   1245      1.105   msaitoh 	printf("      Completion Timeout Ranges Supported: %u \n",
   1246      1.105   msaitoh 	    (unsigned int)(reg & PCIE_DCAP2_COMPT_RANGE));
   1247  1.105.4.2     rmind 	onoff("Completion Timeout Disable Supported", reg,
   1248  1.105.4.2     rmind 	    PCIE_DCAP2_COMPT_DIS);
   1249  1.105.4.2     rmind 	onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
   1250  1.105.4.2     rmind 	onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
   1251  1.105.4.2     rmind 	onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
   1252  1.105.4.2     rmind 	onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
   1253  1.105.4.2     rmind 	onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
   1254  1.105.4.2     rmind 	onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
   1255  1.105.4.2     rmind 	onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
   1256      1.105   msaitoh 	printf("      TPH Completer Supported: %u\n",
   1257      1.105   msaitoh 	    (unsigned int)(reg & PCIE_DCAP2_TPH_COMP) >> 12);
   1258      1.105   msaitoh 	printf("      OBFF Supported: ");
   1259      1.105   msaitoh 	switch ((reg & PCIE_DCAP2_OBFF) >> 18) {
   1260      1.105   msaitoh 	case 0x0:
   1261      1.105   msaitoh 		printf("Not supported\n");
   1262      1.105   msaitoh 		break;
   1263      1.105   msaitoh 	case 0x1:
   1264      1.105   msaitoh 		printf("Message only\n");
   1265      1.105   msaitoh 		break;
   1266      1.105   msaitoh 	case 0x2:
   1267      1.105   msaitoh 		printf("WAKE# only\n");
   1268      1.105   msaitoh 		break;
   1269      1.105   msaitoh 	case 0x3:
   1270      1.105   msaitoh 		printf("Both\n");
   1271      1.105   msaitoh 		break;
   1272      1.105   msaitoh 	}
   1273  1.105.4.2     rmind 	onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
   1274  1.105.4.2     rmind 	onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
   1275      1.105   msaitoh 	printf("      Max End-End TLP Prefixes: %u\n",
   1276      1.105   msaitoh 	    (unsigned int)(reg & PCIE_DCAP2_MAX_EETLP) >> 22);
   1277      1.105   msaitoh 
   1278      1.105   msaitoh 	/* Device Control 2 */
   1279      1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR2)];
   1280      1.105   msaitoh 	printf("    Device Control 2: 0x%04x\n", reg & 0xffff);
   1281      1.105   msaitoh 	printf("      Completion Timeout Value: ");
   1282      1.105   msaitoh 	pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
   1283      1.105   msaitoh 	if ((reg & PCIE_DCSR2_COMPT_DIS) != 0)
   1284      1.105   msaitoh 		printf("      Completion Timeout Disabled\n");
   1285      1.105   msaitoh 	if ((reg & PCIE_DCSR2_ARI_FWD) != 0)
   1286      1.105   msaitoh 		printf("      ARI Forwarding Enabled\n");
   1287      1.105   msaitoh 	if ((reg & PCIE_DCSR2_ATOM_REQ) != 0)
   1288      1.105   msaitoh 		printf("      AtomicOp Rquester Enabled\n");
   1289      1.105   msaitoh 	if ((reg & PCIE_DCSR2_ATOM_EBLK) != 0)
   1290      1.105   msaitoh 		printf("      AtomicOp Egress Blocking on\n");
   1291      1.105   msaitoh 	if ((reg & PCIE_DCSR2_IDO_REQ) != 0)
   1292      1.105   msaitoh 		printf("      IDO Request Enabled\n");
   1293      1.105   msaitoh 	if ((reg & PCIE_DCSR2_IDO_COMP) != 0)
   1294      1.105   msaitoh 		printf("      IDO Completion Enabled\n");
   1295      1.105   msaitoh 	if ((reg & PCIE_DCSR2_LTR_MEC) != 0)
   1296      1.105   msaitoh 		printf("      LTR Mechanism Enabled\n");
   1297      1.105   msaitoh 	printf("      OBFF: ");
   1298      1.105   msaitoh 	switch ((reg & PCIE_DCSR2_OBFF_EN) >> 13) {
   1299      1.105   msaitoh 	case 0x0:
   1300      1.105   msaitoh 		printf("Disabled\n");
   1301      1.105   msaitoh 		break;
   1302      1.105   msaitoh 	case 0x1:
   1303      1.105   msaitoh 		printf("Enabled with Message Signaling Variation A\n");
   1304      1.105   msaitoh 		break;
   1305      1.105   msaitoh 	case 0x2:
   1306      1.105   msaitoh 		printf("Enabled with Message Signaling Variation B\n");
   1307      1.105   msaitoh 		break;
   1308      1.105   msaitoh 	case 0x3:
   1309      1.105   msaitoh 		printf("Enabled using WAKE# signaling\n");
   1310      1.105   msaitoh 		break;
   1311      1.105   msaitoh 	}
   1312      1.105   msaitoh 	if ((reg & PCIE_DCSR2_EETLP) != 0)
   1313      1.105   msaitoh 		printf("      End-End TLP Prefix Blocking on\n");
   1314      1.105   msaitoh 
   1315      1.105   msaitoh 	if (check_link) {
   1316      1.105   msaitoh 		/* Link Capability 2 */
   1317      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP2)];
   1318      1.105   msaitoh 		printf("    Link Capabilities 2: 0x%08x\n", reg);
   1319      1.105   msaitoh 		val = (reg & PCIE_LCAP2_SUP_LNKSV) >> 1;
   1320      1.105   msaitoh 		printf("      Supported Link Speed Vector:");
   1321      1.105   msaitoh 		for (i = 0; i <= 2; i++) {
   1322      1.105   msaitoh 			if (((val >> i) & 0x01) != 0)
   1323      1.105   msaitoh 				printf(" %sGT/s", linkspeeds[i]);
   1324      1.105   msaitoh 		}
   1325      1.105   msaitoh 		printf("\n");
   1326  1.105.4.2     rmind 		onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
   1327      1.105   msaitoh 
   1328      1.105   msaitoh 		/* Link Control 2 */
   1329      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR2)];
   1330      1.105   msaitoh 		printf("    Link Control 2: 0x%04x\n", reg & 0xffff);
   1331      1.105   msaitoh 		printf("      Target Link Speed: ");
   1332      1.105   msaitoh 		val = reg & PCIE_LCSR2_TGT_LSPEED;
   1333      1.105   msaitoh 		if (val < 1 || val > 3) {
   1334      1.105   msaitoh 			printf("unknown %u value\n", val);
   1335      1.105   msaitoh 		} else {
   1336      1.105   msaitoh 			printf("%sGT/s\n", linkspeeds[val - 1]);
   1337      1.105   msaitoh 		}
   1338      1.105   msaitoh 		if ((reg & PCIE_LCSR2_ENT_COMPL) != 0)
   1339      1.105   msaitoh 			printf("      Enter Compliance Enabled\n");
   1340      1.105   msaitoh 		if ((reg & PCIE_LCSR2_HW_AS_DIS) != 0)
   1341      1.105   msaitoh 			printf("      HW Autonomous Speed Disabled\n");
   1342      1.105   msaitoh 		if ((reg & PCIE_LCSR2_SEL_DEEMP) != 0)
   1343      1.105   msaitoh 			printf("      Selectable De-emphasis\n");
   1344      1.105   msaitoh 		printf("      Transmit Margin: %u\n",
   1345      1.105   msaitoh 		    (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7);
   1346      1.105   msaitoh 		if ((reg & PCIE_LCSR2_EN_MCOMP) != 0)
   1347      1.105   msaitoh 			printf("      Enter Modified Compliance\n");
   1348      1.105   msaitoh 		if ((reg & PCIE_LCSR2_COMP_SOS) != 0)
   1349      1.105   msaitoh 			printf("      Compliance SOS\n");
   1350      1.105   msaitoh 		printf("      Compliance Present/De-emphasis: %u\n",
   1351      1.105   msaitoh 		    (unsigned int)(reg & PCIE_LCSR2_COMP_DEEMP) >> 12);
   1352      1.105   msaitoh 
   1353      1.105   msaitoh 		/* Link Status 2 */
   1354      1.105   msaitoh 		if ((reg & PCIE_LCSR2_DEEMP_LVL) != 0)
   1355      1.105   msaitoh 			printf("      Current De-emphasis Level\n");
   1356      1.105   msaitoh 		if ((reg & PCIE_LCSR2_EQ_COMPL) != 0)
   1357      1.105   msaitoh 			printf("      Equalization Complete\n");
   1358      1.105   msaitoh 		if ((reg & PCIE_LCSR2_EQP1_SUC) != 0)
   1359      1.105   msaitoh 			printf("      Equalization Phase 1 Successful\n");
   1360      1.105   msaitoh 		if ((reg & PCIE_LCSR2_EQP2_SUC) != 0)
   1361      1.105   msaitoh 			printf("      Equalization Phase 2 Successful\n");
   1362      1.105   msaitoh 		if ((reg & PCIE_LCSR2_EQP3_SUC) != 0)
   1363      1.105   msaitoh 			printf("      Equalization Phase 3 Successful\n");
   1364      1.105   msaitoh 		if ((reg & PCIE_LCSR2_LNKEQ_REQ) != 0)
   1365      1.105   msaitoh 			printf("      Link Equalization Request\n");
   1366      1.105   msaitoh 	}
   1367      1.105   msaitoh 
   1368      1.105   msaitoh 	/* Slot Capability 2 */
   1369      1.105   msaitoh 	/* Slot Control 2 */
   1370      1.105   msaitoh 	/* Slot Status 2 */
   1371       1.72     joerg }
   1372       1.72     joerg 
   1373       1.77  jmcneill static const char *
   1374       1.77  jmcneill pci_conf_print_pcipm_cap_aux(uint16_t caps)
   1375       1.77  jmcneill {
   1376       1.77  jmcneill 	switch ((caps >> 6) & 7) {
   1377       1.77  jmcneill 	case 0:	return "self-powered";
   1378       1.77  jmcneill 	case 1: return "55 mA";
   1379       1.77  jmcneill 	case 2: return "100 mA";
   1380       1.77  jmcneill 	case 3: return "160 mA";
   1381       1.77  jmcneill 	case 4: return "220 mA";
   1382       1.77  jmcneill 	case 5: return "270 mA";
   1383       1.77  jmcneill 	case 6: return "320 mA";
   1384       1.77  jmcneill 	case 7:
   1385       1.77  jmcneill 	default: return "375 mA";
   1386       1.77  jmcneill 	}
   1387       1.77  jmcneill }
   1388       1.77  jmcneill 
   1389       1.77  jmcneill static const char *
   1390       1.77  jmcneill pci_conf_print_pcipm_cap_pmrev(uint8_t val)
   1391       1.77  jmcneill {
   1392       1.77  jmcneill 	static const char unk[] = "unknown";
   1393       1.77  jmcneill 	static const char *pmrev[8] = {
   1394       1.77  jmcneill 		unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
   1395       1.77  jmcneill 	};
   1396       1.77  jmcneill 	if (val > 7)
   1397       1.77  jmcneill 		return unk;
   1398       1.77  jmcneill 	return pmrev[val];
   1399       1.77  jmcneill }
   1400       1.77  jmcneill 
   1401       1.77  jmcneill static void
   1402       1.77  jmcneill pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
   1403       1.77  jmcneill {
   1404       1.77  jmcneill 	uint16_t caps, pmcsr;
   1405       1.77  jmcneill 
   1406       1.77  jmcneill 	caps = regs[o2i(capoff)] >> 16;
   1407       1.77  jmcneill 	pmcsr = regs[o2i(capoff + 0x04)] & 0xffff;
   1408       1.77  jmcneill 
   1409       1.77  jmcneill 	printf("\n  PCI Power Management Capabilities Register\n");
   1410       1.77  jmcneill 
   1411       1.77  jmcneill 	printf("    Capabilities register: 0x%04x\n", caps);
   1412       1.77  jmcneill 	printf("      Version: %s\n",
   1413       1.77  jmcneill 	    pci_conf_print_pcipm_cap_pmrev(caps & 0x3));
   1414  1.105.4.2     rmind 	onoff("PME# clock", caps, 0x4);
   1415  1.105.4.2     rmind 	onoff("Device specific initialization", caps, 0x20);
   1416       1.77  jmcneill 	printf("      3.3V auxiliary current: %s\n",
   1417       1.77  jmcneill 	    pci_conf_print_pcipm_cap_aux(caps));
   1418  1.105.4.2     rmind 	onoff("D1 power management state support", (caps >> 9), 1);
   1419  1.105.4.2     rmind 	onoff("D2 power management state support", (caps >> 10), 1);
   1420       1.77  jmcneill 	printf("      PME# support: 0x%02x\n", caps >> 11);
   1421       1.77  jmcneill 
   1422       1.77  jmcneill 	printf("    Control/status register: 0x%04x\n", pmcsr);
   1423       1.77  jmcneill 	printf("      Power state: D%d\n", pmcsr & 3);
   1424  1.105.4.2     rmind 	onoff("PCI Express reserved", (pmcsr >> 2), 1);
   1425  1.105.4.2     rmind 	onoff("No soft reset", (pmcsr >> 3), 1);
   1426       1.77  jmcneill 	printf("      PME# assertion %sabled\n",
   1427       1.77  jmcneill 	    (pmcsr >> 8) & 1 ? "en" : "dis");
   1428       1.77  jmcneill 	printf("      PME# status: %s\n", (pmcsr >> 15) ? "on" : "off");
   1429       1.77  jmcneill }
   1430       1.77  jmcneill 
   1431       1.72     joerg static void
   1432       1.86      matt pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
   1433       1.86      matt {
   1434       1.86      matt 	uint32_t ctl, mmc, mme;
   1435       1.86      matt 
   1436       1.86      matt 	regs += o2i(capoff);
   1437       1.86      matt 	ctl = *regs++;
   1438       1.88    dyoung 	mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
   1439       1.88    dyoung 	mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
   1440       1.86      matt 
   1441       1.86      matt 	printf("\n  PCI Message Signaled Interrupt\n");
   1442       1.86      matt 
   1443       1.86      matt 	printf("    Message Control register: 0x%04x\n", ctl >> 16);
   1444  1.105.4.2     rmind 	onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
   1445       1.86      matt 	printf("      Multiple Message Capable: %s (%d vector%s)\n",
   1446       1.86      matt 	    mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
   1447       1.86      matt 	printf("      Multiple Message Enabled: %s (%d vector%s)\n",
   1448       1.86      matt 	    mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
   1449  1.105.4.2     rmind 	onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
   1450  1.105.4.2     rmind 	onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
   1451       1.86      matt 	printf("    Message Address %sregister: 0x%08x\n",
   1452       1.86      matt 	    ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
   1453       1.86      matt 	if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
   1454       1.86      matt 		printf("    Message Address %sregister: 0x%08x\n",
   1455       1.86      matt 		    "(upper) ", *regs++);
   1456       1.86      matt 	}
   1457       1.86      matt 	printf("    Message Data register: 0x%08x\n", *regs++);
   1458       1.86      matt 	if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
   1459       1.86      matt 		printf("    Vector Mask register: 0x%08x\n", *regs++);
   1460       1.86      matt 		printf("    Vector Pending register: 0x%08x\n", *regs++);
   1461       1.86      matt 	}
   1462       1.86      matt }
   1463       1.86      matt static void
   1464       1.51  drochner pci_conf_print_caplist(
   1465       1.51  drochner #ifdef _KERNEL
   1466       1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
   1467       1.51  drochner #endif
   1468       1.52  drochner     const pcireg_t *regs, int capoff)
   1469       1.51  drochner {
   1470       1.51  drochner 	int off;
   1471       1.51  drochner 	pcireg_t rval;
   1472       1.86      matt 	int pcie_off = -1, pcipm_off = -1, msi_off = -1;
   1473       1.33    kleink 
   1474       1.52  drochner 	for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   1475       1.51  drochner 	     off != 0;
   1476       1.51  drochner 	     off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
   1477       1.51  drochner 		rval = regs[o2i(off)];
   1478       1.51  drochner 		printf("  Capability register at 0x%02x\n", off);
   1479       1.51  drochner 
   1480       1.51  drochner 		printf("    type: 0x%02x (", PCI_CAPLIST_CAP(rval));
   1481       1.51  drochner 		switch (PCI_CAPLIST_CAP(rval)) {
   1482       1.51  drochner 		case PCI_CAP_RESERVED0:
   1483       1.51  drochner 			printf("reserved");
   1484       1.51  drochner 			break;
   1485       1.51  drochner 		case PCI_CAP_PWRMGMT:
   1486       1.64  drochner 			printf("Power Management, rev. %s",
   1487       1.77  jmcneill 			    pci_conf_print_pcipm_cap_pmrev((rval >> 0) & 0x07));
   1488       1.77  jmcneill 			pcipm_off = off;
   1489       1.51  drochner 			break;
   1490       1.51  drochner 		case PCI_CAP_AGP:
   1491       1.51  drochner 			printf("AGP, rev. %d.%d",
   1492       1.57     soren 				PCI_CAP_AGP_MAJOR(rval),
   1493       1.57     soren 				PCI_CAP_AGP_MINOR(rval));
   1494       1.51  drochner 			break;
   1495       1.51  drochner 		case PCI_CAP_VPD:
   1496       1.51  drochner 			printf("VPD");
   1497       1.51  drochner 			break;
   1498       1.51  drochner 		case PCI_CAP_SLOTID:
   1499       1.51  drochner 			printf("SlotID");
   1500       1.51  drochner 			break;
   1501       1.51  drochner 		case PCI_CAP_MSI:
   1502       1.51  drochner 			printf("MSI");
   1503       1.86      matt 			msi_off = off;
   1504       1.51  drochner 			break;
   1505       1.51  drochner 		case PCI_CAP_CPCI_HOTSWAP:
   1506       1.51  drochner 			printf("CompactPCI Hot-swapping");
   1507       1.51  drochner 			break;
   1508       1.51  drochner 		case PCI_CAP_PCIX:
   1509       1.51  drochner 			printf("PCI-X");
   1510       1.51  drochner 			break;
   1511       1.51  drochner 		case PCI_CAP_LDT:
   1512       1.51  drochner 			printf("LDT");
   1513       1.51  drochner 			break;
   1514       1.51  drochner 		case PCI_CAP_VENDSPEC:
   1515       1.51  drochner 			printf("Vendor-specific");
   1516       1.51  drochner 			break;
   1517       1.51  drochner 		case PCI_CAP_DEBUGPORT:
   1518       1.51  drochner 			printf("Debug Port");
   1519       1.51  drochner 			break;
   1520       1.51  drochner 		case PCI_CAP_CPCI_RSRCCTL:
   1521       1.51  drochner 			printf("CompactPCI Resource Control");
   1522       1.51  drochner 			break;
   1523       1.51  drochner 		case PCI_CAP_HOTPLUG:
   1524       1.51  drochner 			printf("Hot-Plug");
   1525       1.51  drochner 			break;
   1526      1.100   msaitoh 		case PCI_CAP_SUBVENDOR:
   1527      1.100   msaitoh 			printf("Sub Vendor ID");
   1528      1.100   msaitoh 			break;
   1529       1.51  drochner 		case PCI_CAP_AGP8:
   1530       1.51  drochner 			printf("AGP 8x");
   1531       1.51  drochner 			break;
   1532       1.51  drochner 		case PCI_CAP_SECURE:
   1533       1.51  drochner 			printf("Secure Device");
   1534       1.51  drochner 			break;
   1535       1.51  drochner 		case PCI_CAP_PCIEXPRESS:
   1536       1.51  drochner 			printf("PCI Express");
   1537       1.72     joerg 			pcie_off = off;
   1538       1.51  drochner 			break;
   1539       1.51  drochner 		case PCI_CAP_MSIX:
   1540       1.51  drochner 			printf("MSI-X");
   1541       1.51  drochner 			break;
   1542       1.87   msaitoh 		case PCI_CAP_SATA:
   1543       1.87   msaitoh 			printf("SATA");
   1544       1.87   msaitoh 			break;
   1545       1.87   msaitoh 		case PCI_CAP_PCIAF:
   1546       1.87   msaitoh 			printf("Advanced Features");
   1547       1.87   msaitoh 			break;
   1548       1.51  drochner 		default:
   1549       1.51  drochner 			printf("unknown");
   1550       1.33    kleink 		}
   1551       1.51  drochner 		printf(")\n");
   1552       1.33    kleink 	}
   1553       1.86      matt 	if (msi_off != -1)
   1554       1.86      matt 		pci_conf_print_msi_cap(regs, msi_off);
   1555       1.77  jmcneill 	if (pcipm_off != -1)
   1556       1.77  jmcneill 		pci_conf_print_pcipm_cap(regs, pcipm_off);
   1557       1.72     joerg 	if (pcie_off != -1)
   1558       1.72     joerg 		pci_conf_print_pcie_cap(regs, pcie_off);
   1559       1.26       cgd }
   1560       1.26       cgd 
   1561       1.79    dyoung /* Print the Secondary Status Register. */
   1562       1.79    dyoung static void
   1563       1.79    dyoung pci_conf_print_ssr(pcireg_t rval)
   1564       1.79    dyoung {
   1565       1.79    dyoung 	pcireg_t devsel;
   1566       1.79    dyoung 
   1567       1.79    dyoung 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
   1568  1.105.4.2     rmind 	onoff("66 MHz capable", rval, __BIT(5));
   1569  1.105.4.2     rmind 	onoff("User Definable Features (UDF) support", rval, __BIT(6));
   1570  1.105.4.2     rmind 	onoff("Fast back-to-back capable", rval, __BIT(7));
   1571  1.105.4.2     rmind 	onoff("Data parity error detected", rval, __BIT(8));
   1572       1.79    dyoung 
   1573       1.79    dyoung 	printf("      DEVSEL timing: ");
   1574       1.79    dyoung 	devsel = __SHIFTOUT(rval, __BITS(10, 9));
   1575       1.79    dyoung 	switch (devsel) {
   1576       1.79    dyoung 	case 0:
   1577       1.79    dyoung 		printf("fast");
   1578       1.79    dyoung 		break;
   1579       1.79    dyoung 	case 1:
   1580       1.79    dyoung 		printf("medium");
   1581       1.79    dyoung 		break;
   1582       1.79    dyoung 	case 2:
   1583       1.79    dyoung 		printf("slow");
   1584       1.79    dyoung 		break;
   1585       1.79    dyoung 	default:
   1586       1.79    dyoung 		printf("unknown/reserved");	/* XXX */
   1587       1.79    dyoung 		break;
   1588       1.79    dyoung 	}
   1589       1.79    dyoung 	printf(" (0x%x)\n", devsel);
   1590       1.79    dyoung 
   1591  1.105.4.2     rmind 	onoff("Signalled target abort", rval, __BIT(11));
   1592  1.105.4.2     rmind 	onoff("Received target abort", rval, __BIT(12));
   1593  1.105.4.2     rmind 	onoff("Received master abort", rval, __BIT(13));
   1594  1.105.4.2     rmind 	onoff("Received system error", rval, __BIT(14));
   1595  1.105.4.2     rmind 	onoff("Detected parity error", rval, __BIT(15));
   1596       1.79    dyoung }
   1597       1.79    dyoung 
   1598       1.27       cgd static void
   1599       1.45   thorpej pci_conf_print_type1(
   1600       1.45   thorpej #ifdef _KERNEL
   1601       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   1602       1.45   thorpej #endif
   1603       1.45   thorpej     const pcireg_t *regs
   1604       1.45   thorpej #ifdef _KERNEL
   1605       1.45   thorpej     , int sizebars
   1606       1.45   thorpej #endif
   1607       1.45   thorpej     )
   1608       1.27       cgd {
   1609       1.37   nathanw 	int off, width;
   1610       1.27       cgd 	pcireg_t rval;
   1611  1.105.4.2     rmind 	uint32_t base, limit;
   1612  1.105.4.2     rmind 	uint32_t base_h, limit_h;
   1613  1.105.4.2     rmind 	uint64_t pbase, plimit;
   1614  1.105.4.2     rmind 	int use_upper;
   1615       1.27       cgd 
   1616       1.27       cgd 	/*
   1617       1.27       cgd 	 * XXX these need to be printed in more detail, need to be
   1618       1.27       cgd 	 * XXX checked against specs/docs, etc.
   1619       1.27       cgd 	 *
   1620       1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
   1621       1.27       cgd 	 * Bridge chip documentation, and may not be correct with
   1622       1.27       cgd 	 * respect to various standards. (XXX)
   1623       1.27       cgd 	 */
   1624       1.27       cgd 
   1625       1.45   thorpej 	for (off = 0x10; off < 0x18; off += width) {
   1626       1.45   thorpej #ifdef _KERNEL
   1627       1.38       cgd 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
   1628       1.45   thorpej #else
   1629       1.45   thorpej 		width = pci_conf_print_bar(regs, off, NULL);
   1630       1.45   thorpej #endif
   1631       1.45   thorpej 	}
   1632       1.27       cgd 
   1633  1.105.4.2     rmind 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   1634       1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
   1635  1.105.4.2     rmind 	    (rval >> 0) & 0xff);
   1636       1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
   1637  1.105.4.2     rmind 	    (rval >> 8) & 0xff);
   1638       1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   1639  1.105.4.2     rmind 	    (rval >> 16) & 0xff);
   1640       1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
   1641  1.105.4.2     rmind 	    (rval >> 24) & 0xff);
   1642       1.27       cgd 
   1643  1.105.4.2     rmind 	rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
   1644  1.105.4.2     rmind 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   1645       1.27       cgd 
   1646  1.105.4.2     rmind 	/* I/O region */
   1647       1.27       cgd 	printf("    I/O region:\n");
   1648  1.105.4.2     rmind 	printf("      base register:  0x%02x\n", (rval >> 0) & 0xff);
   1649  1.105.4.2     rmind 	printf("      limit register: 0x%02x\n", (rval >> 8) & 0xff);
   1650  1.105.4.2     rmind 	if (PCI_BRIDGE_IO_32BITS(rval))
   1651  1.105.4.2     rmind 		use_upper = 1;
   1652  1.105.4.2     rmind 	else
   1653  1.105.4.2     rmind 		use_upper = 0;
   1654  1.105.4.2     rmind 	onoff("32bit I/O", rval, use_upper);
   1655  1.105.4.2     rmind 	base = (rval & PCI_BRIDGE_STATIO_IOBASE_MASK) << 8;
   1656  1.105.4.2     rmind 	limit = ((rval >> PCI_BRIDGE_STATIO_IOLIMIT_SHIFT)
   1657  1.105.4.2     rmind 	    & PCI_BRIDGE_STATIO_IOLIMIT_MASK) << 8;
   1658  1.105.4.2     rmind 	limit |= 0x00000fff;
   1659  1.105.4.2     rmind 
   1660  1.105.4.2     rmind 	rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
   1661  1.105.4.2     rmind 	base_h = (rval >> 0) & 0xffff;
   1662  1.105.4.2     rmind 	limit_h = (rval >> 16) & 0xffff;
   1663  1.105.4.2     rmind 	printf("      base upper 16 bits register:  0x%04x\n", base_h);
   1664  1.105.4.2     rmind 	printf("      limit upper 16 bits register: 0x%04x\n", limit_h);
   1665  1.105.4.2     rmind 
   1666  1.105.4.2     rmind 	if (use_upper == 1) {
   1667  1.105.4.2     rmind 		base |= base_h << 16;
   1668  1.105.4.2     rmind 		limit |= limit_h << 16;
   1669  1.105.4.2     rmind 	}
   1670  1.105.4.2     rmind 	if (base < limit) {
   1671  1.105.4.2     rmind 		if (use_upper == 1)
   1672  1.105.4.2     rmind 			printf("      range:  0x%08x-0x%08x\n", base, limit);
   1673  1.105.4.2     rmind 		else
   1674  1.105.4.2     rmind 			printf("      range:  0x%04x-0x%04x\n", base, limit);
   1675  1.105.4.2     rmind 	}
   1676       1.27       cgd 
   1677  1.105.4.2     rmind 	/* Non-prefetchable memory region */
   1678  1.105.4.2     rmind 	rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
   1679       1.27       cgd 	printf("    Memory region:\n");
   1680       1.27       cgd 	printf("      base register:  0x%04x\n",
   1681  1.105.4.2     rmind 	    (rval >> 0) & 0xffff);
   1682       1.27       cgd 	printf("      limit register: 0x%04x\n",
   1683  1.105.4.2     rmind 	    (rval >> 16) & 0xffff);
   1684  1.105.4.2     rmind 	base = ((rval >> PCI_BRIDGE_MEMORY_BASE_SHIFT)
   1685  1.105.4.2     rmind 	    & PCI_BRIDGE_MEMORY_BASE_MASK) << 20;
   1686  1.105.4.2     rmind 	limit = (((rval >> PCI_BRIDGE_MEMORY_LIMIT_SHIFT)
   1687  1.105.4.2     rmind 		& PCI_BRIDGE_MEMORY_LIMIT_MASK) << 20) | 0x000fffff;
   1688  1.105.4.2     rmind 	if (base < limit)
   1689  1.105.4.2     rmind 		printf("      range:  0x%08x-0x%08x\n", base, limit);
   1690       1.27       cgd 
   1691  1.105.4.2     rmind 	/* Prefetchable memory region */
   1692  1.105.4.2     rmind 	rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
   1693       1.27       cgd 	printf("    Prefetchable memory region:\n");
   1694       1.27       cgd 	printf("      base register:  0x%04x\n",
   1695  1.105.4.2     rmind 	    (rval >> 0) & 0xffff);
   1696       1.27       cgd 	printf("      limit register: 0x%04x\n",
   1697  1.105.4.2     rmind 	    (rval >> 16) & 0xffff);
   1698  1.105.4.2     rmind 	base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASE32_REG)];
   1699  1.105.4.2     rmind 	limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMIT32_REG)];
   1700  1.105.4.2     rmind 	printf("      base upper 32 bits register:  0x%08x\n",
   1701  1.105.4.2     rmind 	    base_h);
   1702  1.105.4.2     rmind 	printf("      limit upper 32 bits register: 0x%08x\n",
   1703  1.105.4.2     rmind 	    limit_h);
   1704  1.105.4.2     rmind 	if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
   1705  1.105.4.2     rmind 		use_upper = 1;
   1706  1.105.4.2     rmind 	else
   1707  1.105.4.2     rmind 		use_upper = 0;
   1708  1.105.4.2     rmind 	onoff("64bit memory address", rval, use_upper);
   1709  1.105.4.2     rmind 	pbase = ((rval >> PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT)
   1710  1.105.4.2     rmind 	    & PCI_BRIDGE_PREFETCHMEM_BASE_MASK) << 20;
   1711  1.105.4.2     rmind 	plimit = (((rval >> PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT)
   1712  1.105.4.2     rmind 		& PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK) << 20) | 0x000fffff;
   1713  1.105.4.2     rmind 	if (use_upper == 1) {
   1714  1.105.4.2     rmind 		pbase |= (uint64_t)base_h << 32;
   1715  1.105.4.2     rmind 		plimit |= (uint64_t)limit_h << 32;
   1716  1.105.4.2     rmind 	}
   1717  1.105.4.2     rmind 	if (pbase < plimit) {
   1718  1.105.4.2     rmind 		if (use_upper == 1)
   1719  1.105.4.2     rmind 			printf("      range:  0x%016" PRIx64 "-0x%016" PRIx64 "\n",
   1720  1.105.4.2     rmind 			    pbase, plimit);
   1721  1.105.4.2     rmind 		else
   1722  1.105.4.2     rmind 			printf("      range:  0x%08x-0x%08x\n",
   1723  1.105.4.2     rmind 			    (uint32_t)pbase, (uint32_t)plimit);
   1724  1.105.4.2     rmind 	}
   1725       1.27       cgd 
   1726       1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   1727       1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   1728       1.53  drochner 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
   1729       1.53  drochner 	else
   1730       1.53  drochner 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
   1731       1.53  drochner 
   1732       1.27       cgd 	/* XXX */
   1733       1.27       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
   1734       1.27       cgd 
   1735  1.105.4.2     rmind 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   1736       1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   1737  1.105.4.2     rmind 	    (rval >> 0) & 0xff);
   1738       1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   1739  1.105.4.2     rmind 	    (rval >> 8) & 0xff);
   1740  1.105.4.2     rmind 	switch ((rval >> 8) & 0xff) {
   1741       1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   1742       1.27       cgd 		printf("(none)");
   1743       1.27       cgd 		break;
   1744       1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   1745       1.27       cgd 		printf("(pin A)");
   1746       1.27       cgd 		break;
   1747       1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   1748       1.27       cgd 		printf("(pin B)");
   1749       1.27       cgd 		break;
   1750       1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   1751       1.27       cgd 		printf("(pin C)");
   1752       1.27       cgd 		break;
   1753       1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   1754       1.27       cgd 		printf("(pin D)");
   1755       1.27       cgd 		break;
   1756       1.27       cgd 	default:
   1757       1.36       mrg 		printf("(? ? ?)");
   1758       1.27       cgd 		break;
   1759       1.27       cgd 	}
   1760       1.27       cgd 	printf("\n");
   1761  1.105.4.2     rmind 	rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> PCI_BRIDGE_CONTROL_SHIFT)
   1762  1.105.4.2     rmind 	    & PCI_BRIDGE_CONTROL_MASK;
   1763       1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval); /* XXX bits */
   1764  1.105.4.2     rmind 	onoff("Parity error response", rval, 0x0001);
   1765  1.105.4.2     rmind 	onoff("Secondary SERR forwarding", rval, 0x0002);
   1766  1.105.4.2     rmind 	onoff("ISA enable", rval, 0x0004);
   1767  1.105.4.2     rmind 	onoff("VGA enable", rval, 0x0008);
   1768  1.105.4.2     rmind 	onoff("Master abort reporting", rval, 0x0020);
   1769  1.105.4.2     rmind 	onoff("Secondary bus reset", rval, 0x0040);
   1770  1.105.4.2     rmind 	onoff("Fast back-to-back capable", rval, 0x0080);
   1771       1.27       cgd }
   1772       1.27       cgd 
   1773       1.27       cgd static void
   1774       1.45   thorpej pci_conf_print_type2(
   1775       1.45   thorpej #ifdef _KERNEL
   1776       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   1777       1.45   thorpej #endif
   1778       1.45   thorpej     const pcireg_t *regs
   1779       1.45   thorpej #ifdef _KERNEL
   1780       1.45   thorpej     , int sizebars
   1781       1.45   thorpej #endif
   1782       1.45   thorpej     )
   1783       1.27       cgd {
   1784       1.27       cgd 	pcireg_t rval;
   1785       1.27       cgd 
   1786       1.27       cgd 	/*
   1787       1.27       cgd 	 * XXX these need to be printed in more detail, need to be
   1788       1.27       cgd 	 * XXX checked against specs/docs, etc.
   1789       1.27       cgd 	 *
   1790       1.79    dyoung 	 * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
   1791       1.27       cgd 	 * controller chip documentation, and may not be correct with
   1792       1.27       cgd 	 * respect to various standards. (XXX)
   1793       1.27       cgd 	 */
   1794       1.27       cgd 
   1795       1.45   thorpej #ifdef _KERNEL
   1796       1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x10,
   1797       1.38       cgd 	    "CardBus socket/ExCA registers", sizebars);
   1798       1.45   thorpej #else
   1799       1.45   thorpej 	pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
   1800       1.45   thorpej #endif
   1801       1.27       cgd 
   1802  1.105.4.2     rmind 	/* Capability list pointer and secondary status register */
   1803  1.105.4.2     rmind 	rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
   1804       1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   1805       1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   1806  1.105.4.2     rmind 		    PCI_CAPLIST_PTR(rval));
   1807       1.53  drochner 	else
   1808       1.79    dyoung 		printf("    Reserved @ 0x14: 0x%04" PRIxMAX "\n",
   1809  1.105.4.2     rmind 		       __SHIFTOUT(rval, __BITS(15, 0)));
   1810  1.105.4.2     rmind 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   1811       1.27       cgd 
   1812  1.105.4.2     rmind 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   1813       1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
   1814  1.105.4.2     rmind 	    (rval >> 0) & 0xff);
   1815       1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
   1816  1.105.4.2     rmind 	    (rval >> 8) & 0xff);
   1817       1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   1818  1.105.4.2     rmind 	    (rval >> 16) & 0xff);
   1819       1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
   1820  1.105.4.2     rmind 	    (rval >> 24) & 0xff);
   1821       1.27       cgd 
   1822       1.27       cgd 	/* XXX Print more prettily */
   1823       1.27       cgd 	printf("    CardBus memory region 0:\n");
   1824       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
   1825       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
   1826       1.27       cgd 	printf("    CardBus memory region 1:\n");
   1827       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
   1828       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
   1829       1.27       cgd 	printf("    CardBus I/O region 0:\n");
   1830       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
   1831       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
   1832       1.27       cgd 	printf("    CardBus I/O region 1:\n");
   1833       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
   1834       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
   1835       1.27       cgd 
   1836  1.105.4.2     rmind 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   1837       1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   1838  1.105.4.2     rmind 	    (rval >> 0) & 0xff);
   1839       1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   1840  1.105.4.2     rmind 	    (rval >> 8) & 0xff);
   1841  1.105.4.2     rmind 	switch ((rval >> 8) & 0xff) {
   1842       1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   1843       1.27       cgd 		printf("(none)");
   1844       1.27       cgd 		break;
   1845       1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   1846       1.27       cgd 		printf("(pin A)");
   1847       1.27       cgd 		break;
   1848       1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   1849       1.27       cgd 		printf("(pin B)");
   1850       1.27       cgd 		break;
   1851       1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   1852       1.27       cgd 		printf("(pin C)");
   1853       1.27       cgd 		break;
   1854       1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   1855       1.27       cgd 		printf("(pin D)");
   1856       1.27       cgd 		break;
   1857       1.27       cgd 	default:
   1858       1.36       mrg 		printf("(? ? ?)");
   1859       1.27       cgd 		break;
   1860       1.27       cgd 	}
   1861       1.27       cgd 	printf("\n");
   1862       1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
   1863       1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
   1864  1.105.4.2     rmind 	onoff("Parity error response", rval, __BIT(0));
   1865  1.105.4.2     rmind 	onoff("SERR# enable", rval, __BIT(1));
   1866  1.105.4.2     rmind 	onoff("ISA enable", rval, __BIT(2));
   1867  1.105.4.2     rmind 	onoff("VGA enable", rval, __BIT(3));
   1868  1.105.4.2     rmind 	onoff("Master abort mode", rval, __BIT(5));
   1869  1.105.4.2     rmind 	onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
   1870  1.105.4.2     rmind 	onoff("Functional interrupts routed by ExCA registers", rval, __BIT(7));
   1871  1.105.4.2     rmind 	onoff("Memory window 0 prefetchable", rval, __BIT(8));
   1872  1.105.4.2     rmind 	onoff("Memory window 1 prefetchable", rval, __BIT(9));
   1873  1.105.4.2     rmind 	onoff("Write posting enable", rval, __BIT(10));
   1874       1.28       cgd 
   1875       1.28       cgd 	rval = regs[o2i(0x40)];
   1876       1.28       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   1877       1.28       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   1878       1.28       cgd 
   1879       1.45   thorpej #ifdef _KERNEL
   1880       1.38       cgd 	pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
   1881       1.38       cgd 	    sizebars);
   1882       1.45   thorpej #else
   1883       1.45   thorpej 	pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
   1884       1.45   thorpej #endif
   1885       1.27       cgd }
   1886       1.27       cgd 
   1887       1.26       cgd void
   1888       1.45   thorpej pci_conf_print(
   1889       1.45   thorpej #ifdef _KERNEL
   1890       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   1891       1.45   thorpej     void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
   1892       1.45   thorpej #else
   1893       1.45   thorpej     int pcifd, u_int bus, u_int dev, u_int func
   1894       1.45   thorpej #endif
   1895       1.45   thorpej     )
   1896       1.26       cgd {
   1897       1.26       cgd 	pcireg_t regs[o2i(256)];
   1898       1.52  drochner 	int off, capoff, endoff, hdrtype;
   1899       1.27       cgd 	const char *typename;
   1900       1.45   thorpej #ifdef _KERNEL
   1901       1.38       cgd 	void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
   1902       1.38       cgd 	int sizebars;
   1903       1.45   thorpej #else
   1904       1.45   thorpej 	void (*typeprintfn)(const pcireg_t *);
   1905       1.45   thorpej #endif
   1906       1.26       cgd 
   1907       1.26       cgd 	printf("PCI configuration registers:\n");
   1908       1.26       cgd 
   1909       1.45   thorpej 	for (off = 0; off < 256; off += 4) {
   1910       1.45   thorpej #ifdef _KERNEL
   1911       1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
   1912       1.45   thorpej #else
   1913       1.45   thorpej 		if (pcibus_conf_read(pcifd, bus, dev, func, off,
   1914       1.45   thorpej 		    &regs[o2i(off)]) == -1)
   1915       1.45   thorpej 			regs[o2i(off)] = 0;
   1916       1.45   thorpej #endif
   1917       1.45   thorpej 	}
   1918       1.26       cgd 
   1919       1.45   thorpej #ifdef _KERNEL
   1920       1.38       cgd 	sizebars = 1;
   1921       1.38       cgd 	if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
   1922       1.38       cgd 	    PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
   1923       1.38       cgd 		sizebars = 0;
   1924       1.45   thorpej #endif
   1925       1.38       cgd 
   1926       1.26       cgd 	/* common header */
   1927       1.26       cgd 	printf("  Common header:\n");
   1928       1.28       cgd 	pci_conf_print_regs(regs, 0, 16);
   1929       1.28       cgd 
   1930       1.26       cgd 	printf("\n");
   1931       1.45   thorpej #ifdef _KERNEL
   1932       1.26       cgd 	pci_conf_print_common(pc, tag, regs);
   1933       1.45   thorpej #else
   1934       1.45   thorpej 	pci_conf_print_common(regs);
   1935       1.45   thorpej #endif
   1936       1.26       cgd 	printf("\n");
   1937       1.26       cgd 
   1938       1.26       cgd 	/* type-dependent header */
   1939       1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
   1940       1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
   1941       1.26       cgd 	case 0:
   1942       1.27       cgd 		/* Standard device header */
   1943       1.27       cgd 		typename = "\"normal\" device";
   1944       1.27       cgd 		typeprintfn = &pci_conf_print_type0;
   1945       1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   1946       1.28       cgd 		endoff = 64;
   1947       1.27       cgd 		break;
   1948       1.27       cgd 	case 1:
   1949       1.27       cgd 		/* PCI-PCI bridge header */
   1950       1.27       cgd 		typename = "PCI-PCI bridge";
   1951       1.26       cgd 		typeprintfn = &pci_conf_print_type1;
   1952       1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   1953       1.28       cgd 		endoff = 64;
   1954       1.26       cgd 		break;
   1955       1.27       cgd 	case 2:
   1956       1.27       cgd 		/* PCI-CardBus bridge header */
   1957       1.27       cgd 		typename = "PCI-CardBus bridge";
   1958       1.27       cgd 		typeprintfn = &pci_conf_print_type2;
   1959       1.52  drochner 		capoff = PCI_CARDBUS_CAPLISTPTR_REG;
   1960       1.28       cgd 		endoff = 72;
   1961       1.27       cgd 		break;
   1962       1.26       cgd 	default:
   1963       1.27       cgd 		typename = NULL;
   1964       1.26       cgd 		typeprintfn = 0;
   1965       1.52  drochner 		capoff = -1;
   1966       1.28       cgd 		endoff = 64;
   1967       1.28       cgd 		break;
   1968       1.26       cgd 	}
   1969       1.27       cgd 	printf("  Type %d ", hdrtype);
   1970       1.27       cgd 	if (typename != NULL)
   1971       1.27       cgd 		printf("(%s) ", typename);
   1972       1.27       cgd 	printf("header:\n");
   1973       1.28       cgd 	pci_conf_print_regs(regs, 16, endoff);
   1974       1.27       cgd 	printf("\n");
   1975       1.45   thorpej 	if (typeprintfn) {
   1976       1.45   thorpej #ifdef _KERNEL
   1977       1.38       cgd 		(*typeprintfn)(pc, tag, regs, sizebars);
   1978       1.45   thorpej #else
   1979       1.45   thorpej 		(*typeprintfn)(regs);
   1980       1.45   thorpej #endif
   1981       1.45   thorpej 	} else
   1982       1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
   1983       1.26       cgd 		    hdrtype);
   1984       1.26       cgd 	printf("\n");
   1985       1.51  drochner 
   1986       1.55  jdolecek 	/* capability list, if present */
   1987       1.52  drochner 	if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   1988       1.52  drochner 		&& (capoff > 0)) {
   1989       1.51  drochner #ifdef _KERNEL
   1990       1.52  drochner 		pci_conf_print_caplist(pc, tag, regs, capoff);
   1991       1.51  drochner #else
   1992       1.52  drochner 		pci_conf_print_caplist(regs, capoff);
   1993       1.51  drochner #endif
   1994       1.51  drochner 		printf("\n");
   1995       1.51  drochner 	}
   1996       1.26       cgd 
   1997       1.26       cgd 	/* device-dependent header */
   1998       1.26       cgd 	printf("  Device-dependent header:\n");
   1999       1.28       cgd 	pci_conf_print_regs(regs, endoff, 256);
   2000       1.26       cgd 	printf("\n");
   2001       1.49   nathanw #ifdef _KERNEL
   2002       1.26       cgd 	if (printfn)
   2003       1.26       cgd 		(*printfn)(pc, tag, regs);
   2004       1.26       cgd 	else
   2005       1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
   2006       1.26       cgd 	printf("\n");
   2007       1.45   thorpej #endif /* _KERNEL */
   2008        1.1   mycroft }
   2009