pci_subr.c revision 1.114 1 1.114 msaitoh /* $NetBSD: pci_subr.c,v 1.114 2014/05/23 18:32:13 msaitoh Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.47 lukem
42 1.47 lukem #include <sys/cdefs.h>
43 1.114 msaitoh __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.114 2014/05/23 18:32:13 msaitoh Exp $");
44 1.21 enami
45 1.45 thorpej #ifdef _KERNEL_OPT
46 1.35 cgd #include "opt_pci.h"
47 1.45 thorpej #endif
48 1.1 mycroft
49 1.1 mycroft #include <sys/param.h>
50 1.1 mycroft
51 1.45 thorpej #ifdef _KERNEL
52 1.62 simonb #include <sys/systm.h>
53 1.73 ad #include <sys/intr.h>
54 1.80 pgoyette #include <sys/module.h>
55 1.45 thorpej #else
56 1.45 thorpej #include <pci.h>
57 1.72 joerg #include <stdbool.h>
58 1.46 enami #include <stdio.h>
59 1.45 thorpej #endif
60 1.24 thorpej
61 1.10 cgd #include <dev/pci/pcireg.h>
62 1.45 thorpej #ifdef _KERNEL
63 1.7 cgd #include <dev/pci/pcivar.h>
64 1.10 cgd #endif
65 1.10 cgd
66 1.10 cgd /*
67 1.10 cgd * Descriptions of known PCI classes and subclasses.
68 1.10 cgd *
69 1.10 cgd * Subclasses are described in the same way as classes, but have a
70 1.10 cgd * NULL subclass pointer.
71 1.10 cgd */
72 1.10 cgd struct pci_class {
73 1.44 thorpej const char *name;
74 1.91 matt u_int val; /* as wide as pci_{,sub}class_t */
75 1.42 jdolecek const struct pci_class *subclasses;
76 1.10 cgd };
77 1.10 cgd
78 1.61 thorpej static const struct pci_class pci_subclass_prehistoric[] = {
79 1.65 christos { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, NULL, },
80 1.65 christos { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, NULL, },
81 1.65 christos { NULL, 0, NULL, },
82 1.10 cgd };
83 1.10 cgd
84 1.61 thorpej static const struct pci_class pci_subclass_mass_storage[] = {
85 1.65 christos { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, NULL, },
86 1.65 christos { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, NULL, },
87 1.65 christos { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
88 1.65 christos { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, NULL, },
89 1.65 christos { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, NULL, },
90 1.65 christos { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA, NULL, },
91 1.65 christos { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA, NULL, },
92 1.65 christos { "SAS", PCI_SUBCLASS_MASS_STORAGE_SAS, NULL, },
93 1.94 matt { "NVM", PCI_SUBCLASS_MASS_STORAGE_NVM, NULL, },
94 1.65 christos { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, NULL, },
95 1.65 christos { NULL, 0, NULL, },
96 1.10 cgd };
97 1.10 cgd
98 1.61 thorpej static const struct pci_class pci_subclass_network[] = {
99 1.65 christos { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, NULL, },
100 1.65 christos { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, NULL, },
101 1.65 christos { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, NULL, },
102 1.65 christos { "ATM", PCI_SUBCLASS_NETWORK_ATM, NULL, },
103 1.65 christos { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, NULL, },
104 1.65 christos { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, NULL, },
105 1.65 christos { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
106 1.65 christos { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, NULL, },
107 1.65 christos { NULL, 0, NULL, },
108 1.10 cgd };
109 1.10 cgd
110 1.61 thorpej static const struct pci_class pci_subclass_display[] = {
111 1.65 christos { "VGA", PCI_SUBCLASS_DISPLAY_VGA, NULL, },
112 1.65 christos { "XGA", PCI_SUBCLASS_DISPLAY_XGA, NULL, },
113 1.65 christos { "3D", PCI_SUBCLASS_DISPLAY_3D, NULL, },
114 1.65 christos { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, NULL, },
115 1.65 christos { NULL, 0, NULL, },
116 1.10 cgd };
117 1.10 cgd
118 1.61 thorpej static const struct pci_class pci_subclass_multimedia[] = {
119 1.65 christos { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, NULL, },
120 1.65 christos { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, NULL, },
121 1.65 christos { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
122 1.93 chs { "HD audio", PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, },
123 1.65 christos { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, NULL, },
124 1.65 christos { NULL, 0, NULL, },
125 1.10 cgd };
126 1.10 cgd
127 1.61 thorpej static const struct pci_class pci_subclass_memory[] = {
128 1.65 christos { "RAM", PCI_SUBCLASS_MEMORY_RAM, NULL, },
129 1.65 christos { "flash", PCI_SUBCLASS_MEMORY_FLASH, NULL, },
130 1.65 christos { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, NULL, },
131 1.65 christos { NULL, 0, NULL, },
132 1.10 cgd };
133 1.10 cgd
134 1.61 thorpej static const struct pci_class pci_subclass_bridge[] = {
135 1.65 christos { "host", PCI_SUBCLASS_BRIDGE_HOST, NULL, },
136 1.65 christos { "ISA", PCI_SUBCLASS_BRIDGE_ISA, NULL, },
137 1.65 christos { "EISA", PCI_SUBCLASS_BRIDGE_EISA, NULL, },
138 1.65 christos { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, NULL, },
139 1.65 christos { "PCI", PCI_SUBCLASS_BRIDGE_PCI, NULL, },
140 1.65 christos { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, NULL, },
141 1.65 christos { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, NULL, },
142 1.65 christos { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, NULL, },
143 1.65 christos { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, NULL, },
144 1.65 christos { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI, NULL, },
145 1.65 christos { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, NULL, },
146 1.65 christos { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, NULL, },
147 1.65 christos { NULL, 0, NULL, },
148 1.10 cgd };
149 1.10 cgd
150 1.61 thorpej static const struct pci_class pci_subclass_communications[] = {
151 1.65 christos { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL, NULL, },
152 1.65 christos { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL, NULL, },
153 1.65 christos { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, NULL, },
154 1.65 christos { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM, NULL, },
155 1.65 christos { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, NULL, },
156 1.65 christos { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, NULL, },
157 1.65 christos { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, NULL, },
158 1.65 christos { NULL, 0, NULL, },
159 1.20 cgd };
160 1.20 cgd
161 1.61 thorpej static const struct pci_class pci_subclass_system[] = {
162 1.65 christos { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, NULL, },
163 1.65 christos { "8237 DMA", PCI_SUBCLASS_SYSTEM_DMA, NULL, },
164 1.65 christos { "8254 timer", PCI_SUBCLASS_SYSTEM_TIMER, NULL, },
165 1.65 christos { "RTC", PCI_SUBCLASS_SYSTEM_RTC, NULL, },
166 1.65 christos { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL, },
167 1.65 christos { "SD Host Controller", PCI_SUBCLASS_SYSTEM_SDHC, NULL, },
168 1.65 christos { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, NULL, },
169 1.65 christos { NULL, 0, NULL, },
170 1.20 cgd };
171 1.20 cgd
172 1.61 thorpej static const struct pci_class pci_subclass_input[] = {
173 1.65 christos { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, NULL, },
174 1.65 christos { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, NULL, },
175 1.65 christos { "mouse", PCI_SUBCLASS_INPUT_MOUSE, NULL, },
176 1.65 christos { "scanner", PCI_SUBCLASS_INPUT_SCANNER, NULL, },
177 1.65 christos { "game port", PCI_SUBCLASS_INPUT_GAMEPORT, NULL, },
178 1.65 christos { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, NULL, },
179 1.65 christos { NULL, 0, NULL, },
180 1.20 cgd };
181 1.20 cgd
182 1.61 thorpej static const struct pci_class pci_subclass_dock[] = {
183 1.65 christos { "generic", PCI_SUBCLASS_DOCK_GENERIC, NULL, },
184 1.65 christos { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, NULL, },
185 1.65 christos { NULL, 0, NULL, },
186 1.20 cgd };
187 1.20 cgd
188 1.61 thorpej static const struct pci_class pci_subclass_processor[] = {
189 1.65 christos { "386", PCI_SUBCLASS_PROCESSOR_386, NULL, },
190 1.65 christos { "486", PCI_SUBCLASS_PROCESSOR_486, NULL, },
191 1.65 christos { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL, },
192 1.65 christos { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, NULL, },
193 1.65 christos { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, NULL, },
194 1.65 christos { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, NULL, },
195 1.65 christos { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, NULL, },
196 1.65 christos { NULL, 0, NULL, },
197 1.20 cgd };
198 1.20 cgd
199 1.61 thorpej static const struct pci_class pci_subclass_serialbus[] = {
200 1.65 christos { "Firewire", PCI_SUBCLASS_SERIALBUS_FIREWIRE, NULL, },
201 1.65 christos { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, NULL, },
202 1.65 christos { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, NULL, },
203 1.65 christos { "USB", PCI_SUBCLASS_SERIALBUS_USB, NULL, },
204 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
205 1.65 christos { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, NULL, },
206 1.65 christos { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, NULL, },
207 1.65 christos { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
208 1.65 christos { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI, NULL, },
209 1.65 christos { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, NULL, },
210 1.65 christos { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, NULL, },
211 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SERIALBUS_MISC, NULL, },
212 1.65 christos { NULL, 0, NULL, },
213 1.32 cgd };
214 1.32 cgd
215 1.61 thorpej static const struct pci_class pci_subclass_wireless[] = {
216 1.65 christos { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, NULL, },
217 1.65 christos { "Consumer IR", PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL, },
218 1.65 christos { "RF", PCI_SUBCLASS_WIRELESS_RF, NULL, },
219 1.65 christos { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL, },
220 1.65 christos { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, NULL, },
221 1.65 christos { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, NULL, },
222 1.65 christos { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, NULL, },
223 1.65 christos { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, NULL, },
224 1.65 christos { NULL, 0, NULL, },
225 1.32 cgd };
226 1.32 cgd
227 1.61 thorpej static const struct pci_class pci_subclass_i2o[] = {
228 1.65 christos { "standard", PCI_SUBCLASS_I2O_STANDARD, NULL, },
229 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_I2O_MISC, NULL, },
230 1.65 christos { NULL, 0, NULL, },
231 1.32 cgd };
232 1.32 cgd
233 1.61 thorpej static const struct pci_class pci_subclass_satcom[] = {
234 1.65 christos { "TV", PCI_SUBCLASS_SATCOM_TV, NULL, },
235 1.65 christos { "audio", PCI_SUBCLASS_SATCOM_AUDIO, NULL, },
236 1.65 christos { "voice", PCI_SUBCLASS_SATCOM_VOICE, NULL, },
237 1.65 christos { "data", PCI_SUBCLASS_SATCOM_DATA, NULL, },
238 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SATCOM_MISC, NULL, },
239 1.65 christos { NULL, 0, NULL, },
240 1.32 cgd };
241 1.32 cgd
242 1.61 thorpej static const struct pci_class pci_subclass_crypto[] = {
243 1.65 christos { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, NULL, },
244 1.65 christos { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
245 1.65 christos { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, NULL, },
246 1.65 christos { NULL, 0, NULL, },
247 1.32 cgd };
248 1.32 cgd
249 1.61 thorpej static const struct pci_class pci_subclass_dasp[] = {
250 1.65 christos { "DPIO", PCI_SUBCLASS_DASP_DPIO, NULL, },
251 1.65 christos { "Time and Frequency", PCI_SUBCLASS_DASP_TIMEFREQ, NULL, },
252 1.65 christos { "synchronization", PCI_SUBCLASS_DASP_SYNC, NULL, },
253 1.65 christos { "management", PCI_SUBCLASS_DASP_MGMT, NULL, },
254 1.65 christos { "miscellaneous", PCI_SUBCLASS_DASP_MISC, NULL, },
255 1.65 christos { NULL, 0, NULL, },
256 1.20 cgd };
257 1.20 cgd
258 1.61 thorpej static const struct pci_class pci_class[] = {
259 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
260 1.10 cgd pci_subclass_prehistoric, },
261 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
262 1.10 cgd pci_subclass_mass_storage, },
263 1.10 cgd { "network", PCI_CLASS_NETWORK,
264 1.10 cgd pci_subclass_network, },
265 1.10 cgd { "display", PCI_CLASS_DISPLAY,
266 1.11 cgd pci_subclass_display, },
267 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
268 1.10 cgd pci_subclass_multimedia, },
269 1.10 cgd { "memory", PCI_CLASS_MEMORY,
270 1.10 cgd pci_subclass_memory, },
271 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
272 1.10 cgd pci_subclass_bridge, },
273 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
274 1.20 cgd pci_subclass_communications, },
275 1.20 cgd { "system", PCI_CLASS_SYSTEM,
276 1.20 cgd pci_subclass_system, },
277 1.20 cgd { "input", PCI_CLASS_INPUT,
278 1.20 cgd pci_subclass_input, },
279 1.20 cgd { "dock", PCI_CLASS_DOCK,
280 1.20 cgd pci_subclass_dock, },
281 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
282 1.20 cgd pci_subclass_processor, },
283 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
284 1.20 cgd pci_subclass_serialbus, },
285 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
286 1.32 cgd pci_subclass_wireless, },
287 1.32 cgd { "I2O", PCI_CLASS_I2O,
288 1.32 cgd pci_subclass_i2o, },
289 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
290 1.32 cgd pci_subclass_satcom, },
291 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
292 1.32 cgd pci_subclass_crypto, },
293 1.32 cgd { "DASP", PCI_CLASS_DASP,
294 1.32 cgd pci_subclass_dasp, },
295 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
296 1.65 christos NULL, },
297 1.65 christos { NULL, 0,
298 1.65 christos NULL, },
299 1.10 cgd };
300 1.10 cgd
301 1.83 pgoyette void pci_load_verbose(void);
302 1.83 pgoyette
303 1.80 pgoyette #if defined(_KERNEL)
304 1.80 pgoyette /*
305 1.80 pgoyette * In kernel, these routines are provided and linked via the
306 1.80 pgoyette * pciverbose module.
307 1.80 pgoyette */
308 1.83 pgoyette const char *pci_findvendor_stub(pcireg_t);
309 1.83 pgoyette const char *pci_findproduct_stub(pcireg_t);
310 1.83 pgoyette
311 1.83 pgoyette const char *(*pci_findvendor)(pcireg_t) = pci_findvendor_stub;
312 1.83 pgoyette const char *(*pci_findproduct)(pcireg_t) = pci_findproduct_stub;
313 1.80 pgoyette const char *pci_unmatched = "";
314 1.80 pgoyette #else
315 1.10 cgd /*
316 1.80 pgoyette * For userland we just set the vectors here.
317 1.10 cgd */
318 1.81 pgoyette const char *(*pci_findvendor)(pcireg_t id_reg) = pci_findvendor_real;
319 1.81 pgoyette const char *(*pci_findproduct)(pcireg_t id_reg) = pci_findproduct_real;
320 1.80 pgoyette const char *pci_unmatched = "unmatched ";
321 1.76 matt #endif
322 1.76 matt
323 1.83 pgoyette int pciverbose_loaded = 0;
324 1.59 mycroft
325 1.80 pgoyette #if defined(_KERNEL)
326 1.80 pgoyette /*
327 1.83 pgoyette * Routine to load the pciverbose kernel module as needed
328 1.80 pgoyette */
329 1.83 pgoyette void pci_load_verbose(void)
330 1.59 mycroft {
331 1.85 pgoyette if (pciverbose_loaded == 0)
332 1.84 pgoyette module_autoload("pciverbose", MODULE_CLASS_MISC);
333 1.83 pgoyette }
334 1.80 pgoyette
335 1.83 pgoyette const char *pci_findvendor_stub(pcireg_t id_reg)
336 1.83 pgoyette {
337 1.83 pgoyette pci_load_verbose();
338 1.83 pgoyette if (pciverbose_loaded)
339 1.83 pgoyette return pci_findvendor(id_reg);
340 1.83 pgoyette else
341 1.83 pgoyette return NULL;
342 1.83 pgoyette }
343 1.83 pgoyette
344 1.83 pgoyette const char *pci_findproduct_stub(pcireg_t id_reg)
345 1.83 pgoyette {
346 1.83 pgoyette pci_load_verbose();
347 1.83 pgoyette if (pciverbose_loaded)
348 1.83 pgoyette return pci_findproduct(id_reg);
349 1.83 pgoyette else
350 1.83 pgoyette return NULL;
351 1.80 pgoyette }
352 1.29 augustss #endif
353 1.10 cgd
354 1.10 cgd void
355 1.58 itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
356 1.58 itojun size_t l)
357 1.10 cgd {
358 1.10 cgd pci_vendor_id_t vendor;
359 1.10 cgd pci_product_id_t product;
360 1.10 cgd pci_class_t class;
361 1.10 cgd pci_subclass_t subclass;
362 1.10 cgd pci_interface_t interface;
363 1.10 cgd pci_revision_t revision;
364 1.80 pgoyette const char *unmatched = pci_unmatched;
365 1.59 mycroft const char *vendor_namep, *product_namep;
366 1.42 jdolecek const struct pci_class *classp, *subclassp;
367 1.58 itojun char *ep;
368 1.58 itojun
369 1.58 itojun ep = cp + l;
370 1.10 cgd
371 1.10 cgd vendor = PCI_VENDOR(id_reg);
372 1.10 cgd product = PCI_PRODUCT(id_reg);
373 1.10 cgd
374 1.10 cgd class = PCI_CLASS(class_reg);
375 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
376 1.10 cgd interface = PCI_INTERFACE(class_reg);
377 1.10 cgd revision = PCI_REVISION(class_reg);
378 1.10 cgd
379 1.81 pgoyette vendor_namep = pci_findvendor(id_reg);
380 1.81 pgoyette product_namep = pci_findproduct(id_reg);
381 1.10 cgd
382 1.10 cgd classp = pci_class;
383 1.10 cgd while (classp->name != NULL) {
384 1.10 cgd if (class == classp->val)
385 1.10 cgd break;
386 1.10 cgd classp++;
387 1.10 cgd }
388 1.10 cgd
389 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
390 1.10 cgd while (subclassp && subclassp->name != NULL) {
391 1.10 cgd if (subclass == subclassp->val)
392 1.10 cgd break;
393 1.10 cgd subclassp++;
394 1.10 cgd }
395 1.10 cgd
396 1.10 cgd if (vendor_namep == NULL)
397 1.58 itojun cp += snprintf(cp, ep - cp, "%svendor 0x%04x product 0x%04x",
398 1.15 cgd unmatched, vendor, product);
399 1.10 cgd else if (product_namep != NULL)
400 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s", vendor_namep,
401 1.58 itojun product_namep);
402 1.10 cgd else
403 1.58 itojun cp += snprintf(cp, ep - cp, "%s product 0x%04x",
404 1.10 cgd vendor_namep, product);
405 1.13 cgd if (showclass) {
406 1.58 itojun cp += snprintf(cp, ep - cp, " (");
407 1.13 cgd if (classp->name == NULL)
408 1.58 itojun cp += snprintf(cp, ep - cp,
409 1.58 itojun "class 0x%02x, subclass 0x%02x", class, subclass);
410 1.13 cgd else {
411 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
412 1.58 itojun cp += snprintf(cp, ep - cp,
413 1.78 drochner "%s, subclass 0x%02x",
414 1.20 cgd classp->name, subclass);
415 1.13 cgd else
416 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s",
417 1.20 cgd subclassp->name, classp->name);
418 1.13 cgd }
419 1.20 cgd if (interface != 0)
420 1.58 itojun cp += snprintf(cp, ep - cp, ", interface 0x%02x",
421 1.58 itojun interface);
422 1.20 cgd if (revision != 0)
423 1.58 itojun cp += snprintf(cp, ep - cp, ", revision 0x%02x",
424 1.58 itojun revision);
425 1.58 itojun cp += snprintf(cp, ep - cp, ")");
426 1.13 cgd }
427 1.22 thorpej }
428 1.22 thorpej
429 1.89 drochner #ifdef _KERNEL
430 1.89 drochner void
431 1.90 drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
432 1.90 drochner const char *known, int addrev)
433 1.89 drochner {
434 1.89 drochner char devinfo[256];
435 1.89 drochner
436 1.90 drochner if (known) {
437 1.90 drochner aprint_normal(": %s", known);
438 1.90 drochner if (addrev)
439 1.90 drochner aprint_normal(" (rev. 0x%02x)",
440 1.90 drochner PCI_REVISION(pa->pa_class));
441 1.90 drochner aprint_normal("\n");
442 1.90 drochner } else {
443 1.90 drochner pci_devinfo(pa->pa_id, pa->pa_class, 0,
444 1.90 drochner devinfo, sizeof(devinfo));
445 1.90 drochner aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
446 1.90 drochner PCI_REVISION(pa->pa_class));
447 1.90 drochner }
448 1.90 drochner if (naive)
449 1.90 drochner aprint_naive(": %s\n", naive);
450 1.90 drochner else
451 1.90 drochner aprint_naive("\n");
452 1.89 drochner }
453 1.89 drochner #endif
454 1.89 drochner
455 1.22 thorpej /*
456 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
457 1.22 thorpej * in a device attach routine like this:
458 1.22 thorpej *
459 1.22 thorpej * #ifdef MYDEV_DEBUG
460 1.95 chs * printf("%s: ", device_xname(sc->sc_dev));
461 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
462 1.22 thorpej * #endif
463 1.22 thorpej */
464 1.26 cgd
465 1.26 cgd #define i2o(i) ((i) * 4)
466 1.26 cgd #define o2i(o) ((o) / 4)
467 1.112 msaitoh #define onoff2(str, rval, bit, onstr, offstr) \
468 1.112 msaitoh printf(" %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
469 1.112 msaitoh #define onoff(str, rval, bit) onoff2(str, rval, bit, "on", "off")
470 1.26 cgd
471 1.26 cgd static void
472 1.45 thorpej pci_conf_print_common(
473 1.45 thorpej #ifdef _KERNEL
474 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
475 1.45 thorpej #endif
476 1.45 thorpej const pcireg_t *regs)
477 1.22 thorpej {
478 1.59 mycroft const char *name;
479 1.42 jdolecek const struct pci_class *classp, *subclassp;
480 1.26 cgd pcireg_t rval;
481 1.22 thorpej
482 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
483 1.81 pgoyette name = pci_findvendor(rval);
484 1.59 mycroft if (name)
485 1.59 mycroft printf(" Vendor Name: %s (0x%04x)\n", name,
486 1.26 cgd PCI_VENDOR(rval));
487 1.22 thorpej else
488 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
489 1.81 pgoyette name = pci_findproduct(rval);
490 1.59 mycroft if (name)
491 1.59 mycroft printf(" Device Name: %s (0x%04x)\n", name,
492 1.26 cgd PCI_PRODUCT(rval));
493 1.22 thorpej else
494 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
495 1.22 thorpej
496 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
497 1.23 drochner
498 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
499 1.112 msaitoh onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
500 1.112 msaitoh onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
501 1.112 msaitoh onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
502 1.112 msaitoh onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
503 1.112 msaitoh onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
504 1.112 msaitoh onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
505 1.112 msaitoh onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
506 1.112 msaitoh onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
507 1.112 msaitoh onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
508 1.112 msaitoh onoff("Fast back-to-back transactions", rval, PCI_COMMAND_BACKTOBACK_ENABLE);
509 1.112 msaitoh onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
510 1.26 cgd
511 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
512 1.112 msaitoh onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active", "inactive");
513 1.112 msaitoh onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
514 1.112 msaitoh onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
515 1.112 msaitoh onoff("User Definable Features (UDF) support", rval, PCI_STATUS_UDF_SUPPORT);
516 1.112 msaitoh onoff("Fast back-to-back capable", rval, PCI_STATUS_BACKTOBACK_SUPPORT);
517 1.112 msaitoh onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
518 1.22 thorpej
519 1.26 cgd printf(" DEVSEL timing: ");
520 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
521 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
522 1.22 thorpej printf("fast");
523 1.22 thorpej break;
524 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
525 1.22 thorpej printf("medium");
526 1.22 thorpej break;
527 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
528 1.22 thorpej printf("slow");
529 1.22 thorpej break;
530 1.26 cgd default:
531 1.26 cgd printf("unknown/reserved"); /* XXX */
532 1.26 cgd break;
533 1.22 thorpej }
534 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
535 1.22 thorpej
536 1.112 msaitoh onoff("Slave signaled Target Abort", rval, PCI_STATUS_TARGET_TARGET_ABORT);
537 1.112 msaitoh onoff("Master received Target Abort", rval, PCI_STATUS_MASTER_TARGET_ABORT);
538 1.112 msaitoh onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
539 1.112 msaitoh onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
540 1.112 msaitoh onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
541 1.22 thorpej
542 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
543 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
544 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
545 1.22 thorpej break;
546 1.22 thorpej }
547 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
548 1.22 thorpej while (subclassp && subclassp->name != NULL) {
549 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
550 1.22 thorpej break;
551 1.22 thorpej subclassp++;
552 1.22 thorpej }
553 1.22 thorpej if (classp->name != NULL) {
554 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
555 1.26 cgd PCI_CLASS(rval));
556 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
557 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
558 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
559 1.22 thorpej else
560 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
561 1.22 thorpej } else {
562 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
563 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
564 1.22 thorpej }
565 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
566 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
567 1.22 thorpej
568 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
569 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
570 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
571 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
572 1.26 cgd PCI_HDRTYPE(rval));
573 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
574 1.26 cgd printf(" Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
575 1.26 cgd }
576 1.22 thorpej
577 1.37 nathanw static int
578 1.45 thorpej pci_conf_print_bar(
579 1.45 thorpej #ifdef _KERNEL
580 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
581 1.45 thorpej #endif
582 1.45 thorpej const pcireg_t *regs, int reg, const char *name
583 1.45 thorpej #ifdef _KERNEL
584 1.45 thorpej , int sizebar
585 1.45 thorpej #endif
586 1.45 thorpej )
587 1.26 cgd {
588 1.45 thorpej int width;
589 1.45 thorpej pcireg_t rval, rval64h;
590 1.45 thorpej #ifdef _KERNEL
591 1.45 thorpej int s;
592 1.45 thorpej pcireg_t mask, mask64h;
593 1.45 thorpej #endif
594 1.45 thorpej
595 1.37 nathanw width = 4;
596 1.22 thorpej
597 1.27 cgd /*
598 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
599 1.27 cgd *
600 1.27 cgd * 1) The builtin software should have already mapped the
601 1.27 cgd * device in a reasonable way.
602 1.27 cgd *
603 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
604 1.27 cgd * the bottom n bits of the address to 0. As recommended,
605 1.27 cgd * we write all 1s and see what we get back.
606 1.27 cgd */
607 1.45 thorpej
608 1.27 cgd rval = regs[o2i(reg)];
609 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
610 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
611 1.45 thorpej rval64h = regs[o2i(reg + 4)];
612 1.45 thorpej width = 8;
613 1.45 thorpej } else
614 1.45 thorpej rval64h = 0;
615 1.45 thorpej
616 1.45 thorpej #ifdef _KERNEL
617 1.38 cgd /* XXX don't size unknown memory type? */
618 1.38 cgd if (rval != 0 && sizebar) {
619 1.24 thorpej /*
620 1.27 cgd * The following sequence seems to make some devices
621 1.27 cgd * (e.g. host bus bridges, which don't normally
622 1.27 cgd * have their space mapped) very unhappy, to
623 1.27 cgd * the point of crashing the system.
624 1.24 thorpej *
625 1.27 cgd * Therefore, if the mapping register is zero to
626 1.27 cgd * start out with, don't bother trying.
627 1.24 thorpej */
628 1.27 cgd s = splhigh();
629 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
630 1.27 cgd mask = pci_conf_read(pc, tag, reg);
631 1.27 cgd pci_conf_write(pc, tag, reg, rval);
632 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
633 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
634 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
635 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
636 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
637 1.54 scw } else
638 1.54 scw mask64h = 0;
639 1.27 cgd splx(s);
640 1.27 cgd } else
641 1.54 scw mask = mask64h = 0;
642 1.45 thorpej #endif /* _KERNEL */
643 1.27 cgd
644 1.28 cgd printf(" Base address register at 0x%02x", reg);
645 1.28 cgd if (name)
646 1.28 cgd printf(" (%s)", name);
647 1.28 cgd printf("\n ");
648 1.27 cgd if (rval == 0) {
649 1.27 cgd printf("not implemented(?)\n");
650 1.37 nathanw return width;
651 1.60 perry }
652 1.28 cgd printf("type: ");
653 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
654 1.34 drochner const char *type, *prefetch;
655 1.27 cgd
656 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
657 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
658 1.27 cgd type = "32-bit";
659 1.27 cgd break;
660 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
661 1.27 cgd type = "32-bit-1M";
662 1.27 cgd break;
663 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
664 1.27 cgd type = "64-bit";
665 1.27 cgd break;
666 1.27 cgd default:
667 1.27 cgd type = "unknown (XXX)";
668 1.27 cgd break;
669 1.22 thorpej }
670 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
671 1.34 drochner prefetch = "";
672 1.27 cgd else
673 1.34 drochner prefetch = "non";
674 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
675 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
676 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
677 1.38 cgd printf(" base: 0x%016llx, ",
678 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
679 1.38 cgd ((((long long) rval64h) << 32) | rval)));
680 1.45 thorpej #ifdef _KERNEL
681 1.38 cgd if (sizebar)
682 1.38 cgd printf("size: 0x%016llx",
683 1.38 cgd PCI_MAPREG_MEM64_SIZE(
684 1.38 cgd ((((long long) mask64h) << 32) | mask)));
685 1.38 cgd else
686 1.45 thorpej #endif /* _KERNEL */
687 1.38 cgd printf("not sized");
688 1.38 cgd printf("\n");
689 1.37 nathanw break;
690 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
691 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
692 1.37 nathanw default:
693 1.38 cgd printf(" base: 0x%08x, ",
694 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
695 1.45 thorpej #ifdef _KERNEL
696 1.38 cgd if (sizebar)
697 1.38 cgd printf("size: 0x%08x",
698 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
699 1.38 cgd else
700 1.45 thorpej #endif /* _KERNEL */
701 1.38 cgd printf("not sized");
702 1.38 cgd printf("\n");
703 1.37 nathanw break;
704 1.37 nathanw }
705 1.27 cgd } else {
706 1.45 thorpej #ifdef _KERNEL
707 1.38 cgd if (sizebar)
708 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
709 1.45 thorpej #endif /* _KERNEL */
710 1.27 cgd printf("i/o\n");
711 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
712 1.45 thorpej #ifdef _KERNEL
713 1.38 cgd if (sizebar)
714 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
715 1.38 cgd else
716 1.45 thorpej #endif /* _KERNEL */
717 1.38 cgd printf("not sized");
718 1.38 cgd printf("\n");
719 1.22 thorpej }
720 1.37 nathanw
721 1.37 nathanw return width;
722 1.27 cgd }
723 1.28 cgd
724 1.28 cgd static void
725 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
726 1.28 cgd {
727 1.28 cgd int off, needaddr, neednl;
728 1.28 cgd
729 1.28 cgd needaddr = 1;
730 1.28 cgd neednl = 0;
731 1.28 cgd for (off = first; off < pastlast; off += 4) {
732 1.28 cgd if ((off % 16) == 0 || needaddr) {
733 1.28 cgd printf(" 0x%02x:", off);
734 1.28 cgd needaddr = 0;
735 1.28 cgd }
736 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
737 1.28 cgd neednl = 1;
738 1.28 cgd if ((off % 16) == 12) {
739 1.28 cgd printf("\n");
740 1.28 cgd neednl = 0;
741 1.28 cgd }
742 1.28 cgd }
743 1.28 cgd if (neednl)
744 1.28 cgd printf("\n");
745 1.28 cgd }
746 1.28 cgd
747 1.27 cgd static void
748 1.45 thorpej pci_conf_print_type0(
749 1.45 thorpej #ifdef _KERNEL
750 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
751 1.45 thorpej #endif
752 1.45 thorpej const pcireg_t *regs
753 1.45 thorpej #ifdef _KERNEL
754 1.45 thorpej , int sizebars
755 1.45 thorpej #endif
756 1.45 thorpej )
757 1.27 cgd {
758 1.37 nathanw int off, width;
759 1.27 cgd pcireg_t rval;
760 1.27 cgd
761 1.45 thorpej for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
762 1.45 thorpej #ifdef _KERNEL
763 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
764 1.45 thorpej #else
765 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
766 1.45 thorpej #endif
767 1.45 thorpej }
768 1.22 thorpej
769 1.26 cgd printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
770 1.22 thorpej
771 1.31 drochner rval = regs[o2i(PCI_SUBSYS_ID_REG)];
772 1.26 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
773 1.26 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
774 1.26 cgd
775 1.26 cgd /* XXX */
776 1.26 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
777 1.33 kleink
778 1.33 kleink if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
779 1.33 kleink printf(" Capability list pointer: 0x%02x\n",
780 1.33 kleink PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
781 1.33 kleink else
782 1.33 kleink printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
783 1.33 kleink
784 1.26 cgd printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
785 1.26 cgd
786 1.26 cgd rval = regs[o2i(PCI_INTERRUPT_REG)];
787 1.26 cgd printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
788 1.26 cgd printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
789 1.27 cgd printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
790 1.22 thorpej switch (PCI_INTERRUPT_PIN(rval)) {
791 1.22 thorpej case PCI_INTERRUPT_PIN_NONE:
792 1.27 cgd printf("(none)");
793 1.22 thorpej break;
794 1.22 thorpej case PCI_INTERRUPT_PIN_A:
795 1.27 cgd printf("(pin A)");
796 1.22 thorpej break;
797 1.22 thorpej case PCI_INTERRUPT_PIN_B:
798 1.27 cgd printf("(pin B)");
799 1.22 thorpej break;
800 1.22 thorpej case PCI_INTERRUPT_PIN_C:
801 1.27 cgd printf("(pin C)");
802 1.22 thorpej break;
803 1.22 thorpej case PCI_INTERRUPT_PIN_D:
804 1.27 cgd printf("(pin D)");
805 1.27 cgd break;
806 1.27 cgd default:
807 1.36 mrg printf("(? ? ?)");
808 1.22 thorpej break;
809 1.22 thorpej }
810 1.22 thorpej printf("\n");
811 1.26 cgd printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
812 1.51 drochner }
813 1.51 drochner
814 1.51 drochner static void
815 1.99 msaitoh pci_print_pcie_L0s_latency(uint32_t val)
816 1.99 msaitoh {
817 1.99 msaitoh
818 1.99 msaitoh switch (val) {
819 1.99 msaitoh case 0x0:
820 1.99 msaitoh printf("Less than 64ns\n");
821 1.99 msaitoh break;
822 1.99 msaitoh case 0x1:
823 1.99 msaitoh case 0x2:
824 1.99 msaitoh case 0x3:
825 1.99 msaitoh printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
826 1.99 msaitoh break;
827 1.99 msaitoh case 0x4:
828 1.99 msaitoh printf("512ns to less than 1us\n");
829 1.99 msaitoh break;
830 1.99 msaitoh case 0x5:
831 1.99 msaitoh printf("1us to less than 2us\n");
832 1.99 msaitoh break;
833 1.99 msaitoh case 0x6:
834 1.99 msaitoh printf("2us - 4us\n");
835 1.99 msaitoh break;
836 1.99 msaitoh case 0x7:
837 1.99 msaitoh printf("More than 4us\n");
838 1.99 msaitoh break;
839 1.99 msaitoh }
840 1.99 msaitoh }
841 1.99 msaitoh
842 1.99 msaitoh static void
843 1.99 msaitoh pci_print_pcie_L1_latency(uint32_t val)
844 1.99 msaitoh {
845 1.99 msaitoh
846 1.99 msaitoh switch (val) {
847 1.99 msaitoh case 0x0:
848 1.99 msaitoh printf("Less than 1us\n");
849 1.99 msaitoh break;
850 1.99 msaitoh case 0x6:
851 1.99 msaitoh printf("32us - 64us\n");
852 1.99 msaitoh break;
853 1.99 msaitoh case 0x7:
854 1.99 msaitoh printf("More than 64us\n");
855 1.99 msaitoh break;
856 1.99 msaitoh default:
857 1.99 msaitoh printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
858 1.99 msaitoh break;
859 1.99 msaitoh }
860 1.99 msaitoh }
861 1.99 msaitoh
862 1.99 msaitoh static void
863 1.105 msaitoh pci_print_pcie_compl_timeout(uint32_t val)
864 1.105 msaitoh {
865 1.105 msaitoh
866 1.105 msaitoh switch (val) {
867 1.105 msaitoh case 0x0:
868 1.105 msaitoh printf("50us to 50ms\n");
869 1.105 msaitoh break;
870 1.105 msaitoh case 0x5:
871 1.105 msaitoh printf("16ms to 55ms\n");
872 1.105 msaitoh break;
873 1.105 msaitoh case 0x6:
874 1.105 msaitoh printf("65ms to 210ms\n");
875 1.105 msaitoh break;
876 1.105 msaitoh case 0x9:
877 1.105 msaitoh printf("260ms to 900ms\n");
878 1.105 msaitoh break;
879 1.105 msaitoh case 0xa:
880 1.105 msaitoh printf("1s to 3.5s\n");
881 1.105 msaitoh break;
882 1.105 msaitoh default:
883 1.105 msaitoh printf("unknown %u value\n", val);
884 1.105 msaitoh break;
885 1.105 msaitoh }
886 1.105 msaitoh }
887 1.105 msaitoh
888 1.105 msaitoh static void
889 1.72 joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
890 1.72 joerg {
891 1.101 msaitoh pcireg_t reg; /* for each register */
892 1.101 msaitoh pcireg_t val; /* for each bitfield */
893 1.105 msaitoh bool check_link = false;
894 1.72 joerg bool check_slot = false;
895 1.101 msaitoh bool check_rootport = false;
896 1.105 msaitoh unsigned int pciever;
897 1.92 drochner static const char * const linkspeeds[] = {"2.5", "5.0", "8.0"};
898 1.105 msaitoh int i;
899 1.72 joerg
900 1.72 joerg printf("\n PCI Express Capabilities Register\n");
901 1.99 msaitoh /* Capability Register */
902 1.101 msaitoh reg = regs[o2i(capoff)];
903 1.101 msaitoh printf(" Capability register: %04x\n", reg >> 16);
904 1.105 msaitoh pciever = (unsigned int)((reg & 0x000f0000) >> 16);
905 1.105 msaitoh printf(" Capability version: %u\n", pciever);
906 1.99 msaitoh printf(" Device type: ");
907 1.101 msaitoh switch ((reg & 0x00f00000) >> 20) {
908 1.72 joerg case 0x0:
909 1.72 joerg printf("PCI Express Endpoint device\n");
910 1.105 msaitoh check_link = true;
911 1.72 joerg break;
912 1.72 joerg case 0x1:
913 1.75 jmcneill printf("Legacy PCI Express Endpoint device\n");
914 1.105 msaitoh check_link = true;
915 1.72 joerg break;
916 1.72 joerg case 0x4:
917 1.72 joerg printf("Root Port of PCI Express Root Complex\n");
918 1.105 msaitoh check_link = true;
919 1.72 joerg check_slot = true;
920 1.105 msaitoh check_rootport = true;
921 1.72 joerg break;
922 1.72 joerg case 0x5:
923 1.72 joerg printf("Upstream Port of PCI Express Switch\n");
924 1.72 joerg break;
925 1.72 joerg case 0x6:
926 1.72 joerg printf("Downstream Port of PCI Express Switch\n");
927 1.72 joerg check_slot = true;
928 1.105 msaitoh check_rootport = true;
929 1.72 joerg break;
930 1.72 joerg case 0x7:
931 1.72 joerg printf("PCI Express to PCI/PCI-X Bridge\n");
932 1.72 joerg break;
933 1.72 joerg case 0x8:
934 1.72 joerg printf("PCI/PCI-X to PCI Express Bridge\n");
935 1.72 joerg break;
936 1.96 msaitoh case 0x9:
937 1.96 msaitoh printf("Root Complex Integrated Endpoint\n");
938 1.96 msaitoh break;
939 1.96 msaitoh case 0xa:
940 1.105 msaitoh check_rootport = true;
941 1.96 msaitoh printf("Root Complex Event Collector\n");
942 1.96 msaitoh break;
943 1.72 joerg default:
944 1.72 joerg printf("unknown\n");
945 1.72 joerg break;
946 1.72 joerg }
947 1.103 msaitoh if (check_slot && (reg & PCIE_XCAP_SI) != 0)
948 1.99 msaitoh printf(" Slot implemented\n");
949 1.99 msaitoh printf(" Interrupt Message Number: %x\n",
950 1.103 msaitoh (unsigned int)((reg & PCIE_XCAP_IRQ) >> 27));
951 1.99 msaitoh
952 1.99 msaitoh /* Device Capability Register */
953 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCAP)];
954 1.101 msaitoh printf(" Device Capabilities Register: 0x%08x\n", reg);
955 1.99 msaitoh printf(" Max Payload Size Supported: %u bytes max\n",
956 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD) * 256);
957 1.99 msaitoh printf(" Phantom Functions Supported: ");
958 1.103 msaitoh switch ((reg & PCIE_DCAP_PHANTOM_FUNCS) >> 3) {
959 1.99 msaitoh case 0x0:
960 1.99 msaitoh printf("not available\n");
961 1.99 msaitoh break;
962 1.99 msaitoh case 0x1:
963 1.99 msaitoh printf("MSB\n");
964 1.99 msaitoh break;
965 1.99 msaitoh case 0x2:
966 1.99 msaitoh printf("two MSB\n");
967 1.99 msaitoh break;
968 1.99 msaitoh case 0x3:
969 1.99 msaitoh printf("All three bits\n");
970 1.99 msaitoh break;
971 1.99 msaitoh }
972 1.99 msaitoh printf(" Extended Tag Field Supported: %dbit\n",
973 1.103 msaitoh (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
974 1.99 msaitoh printf(" Endpoint L0 Acceptable Latency: ");
975 1.103 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_DCAP_L0S_LATENCY) >> 6);
976 1.99 msaitoh printf(" Endpoint L1 Acceptable Latency: ");
977 1.103 msaitoh pci_print_pcie_L1_latency((reg & PCIE_DCAP_L1_LATENCY) >> 9);
978 1.112 msaitoh onoff("Attention Button Present:", reg, PCIE_DCAP_ATTN_BUTTON);
979 1.112 msaitoh onoff("Attention Indicator Present:", reg, PCIE_DCAP_ATTN_IND);
980 1.112 msaitoh onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
981 1.112 msaitoh onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
982 1.99 msaitoh printf(" Captured Slot Power Limit Value: %d\n",
983 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_VAL) >> 18);
984 1.99 msaitoh printf(" Captured Slot Power Limit Scale: %d\n",
985 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_SCALE) >> 26);
986 1.112 msaitoh onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
987 1.99 msaitoh
988 1.99 msaitoh /* Device Control Register */
989 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
990 1.101 msaitoh printf(" Device Control Register: 0x%04x\n", reg & 0xffff);
991 1.112 msaitoh onoff("Correctable Error Reporting Enable", reg,
992 1.112 msaitoh PCIE_DCSR_ENA_COR_ERR);
993 1.112 msaitoh onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
994 1.112 msaitoh onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
995 1.112 msaitoh onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
996 1.112 msaitoh onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
997 1.99 msaitoh printf(" Max Payload Size: %d byte\n",
998 1.103 msaitoh 128 << (((unsigned int)(reg & PCIE_DCSR_MAX_PAYLOAD) >> 5)));
999 1.112 msaitoh onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
1000 1.112 msaitoh onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
1001 1.112 msaitoh onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
1002 1.112 msaitoh onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
1003 1.99 msaitoh printf(" Max Read Request Size: %d byte\n",
1004 1.103 msaitoh 128 << ((unsigned int)(reg & PCIE_DCSR_MAX_READ_REQ) >> 12));
1005 1.99 msaitoh
1006 1.99 msaitoh /* Device Status Register */
1007 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
1008 1.101 msaitoh printf(" Device Status Register: 0x%04x\n", reg >> 16);
1009 1.112 msaitoh onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
1010 1.112 msaitoh onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
1011 1.112 msaitoh onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
1012 1.112 msaitoh onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
1013 1.112 msaitoh onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
1014 1.112 msaitoh onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
1015 1.99 msaitoh
1016 1.105 msaitoh if (check_link) {
1017 1.105 msaitoh /* Link Capability Register */
1018 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP)];
1019 1.105 msaitoh printf(" Link Capabilities Register: 0x%08x\n", reg);
1020 1.105 msaitoh printf(" Maximum Link Speed: ");
1021 1.105 msaitoh val = reg & PCIE_LCAP_MAX_SPEED;
1022 1.105 msaitoh if (val < 1 || val > 3) {
1023 1.105 msaitoh printf("unknown %u value\n", val);
1024 1.105 msaitoh } else {
1025 1.105 msaitoh printf("%sGT/s\n", linkspeeds[val - 1]);
1026 1.105 msaitoh }
1027 1.105 msaitoh printf(" Maximum Link Width: x%u lanes\n",
1028 1.105 msaitoh (unsigned int)(reg & PCIE_LCAP_MAX_WIDTH) >> 4);
1029 1.105 msaitoh printf(" Active State PM Support: ");
1030 1.105 msaitoh val = (reg & PCIE_LCAP_ASPM) >> 10;
1031 1.105 msaitoh switch (val) {
1032 1.105 msaitoh case 0x1:
1033 1.105 msaitoh printf("L0s Entry supported\n");
1034 1.105 msaitoh break;
1035 1.105 msaitoh case 0x3:
1036 1.105 msaitoh printf("L0s and L1 supported\n");
1037 1.105 msaitoh break;
1038 1.105 msaitoh default:
1039 1.105 msaitoh printf("Reserved value\n");
1040 1.105 msaitoh break;
1041 1.105 msaitoh }
1042 1.105 msaitoh printf(" L0 Exit Latency: ");
1043 1.105 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_LCAP_L0S_EXIT) >> 12);
1044 1.105 msaitoh printf(" L1 Exit Latency: ");
1045 1.105 msaitoh pci_print_pcie_L1_latency((reg & PCIE_LCAP_L1_EXIT) >> 15);
1046 1.105 msaitoh printf(" Port Number: %u\n", reg >> 24);
1047 1.105 msaitoh
1048 1.105 msaitoh /* Link Control Register */
1049 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1050 1.105 msaitoh printf(" Link Control Register: 0x%04x\n", reg & 0xffff);
1051 1.105 msaitoh printf(" Active State PM Control: ");
1052 1.105 msaitoh val = reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S);
1053 1.105 msaitoh switch (val) {
1054 1.105 msaitoh case 0:
1055 1.105 msaitoh printf("disabled\n");
1056 1.105 msaitoh break;
1057 1.105 msaitoh case 1:
1058 1.105 msaitoh printf("L0s Entry Enabled\n");
1059 1.105 msaitoh break;
1060 1.105 msaitoh case 2:
1061 1.105 msaitoh printf("L1 Entry Enabled\n");
1062 1.105 msaitoh break;
1063 1.105 msaitoh case 3:
1064 1.105 msaitoh printf("L0s and L1 Entry Enabled\n");
1065 1.105 msaitoh break;
1066 1.105 msaitoh }
1067 1.112 msaitoh onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
1068 1.112 msaitoh "128bytes", "64bytes");
1069 1.112 msaitoh onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
1070 1.112 msaitoh onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
1071 1.112 msaitoh onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
1072 1.112 msaitoh onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
1073 1.112 msaitoh onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
1074 1.112 msaitoh onoff("Hardware Autonomous Width Disable", reg,
1075 1.112 msaitoh PCIE_LCSR_HAWD);
1076 1.112 msaitoh onoff("Link Bandwidth Management Interrupt Enable", reg,
1077 1.112 msaitoh PCIE_LCSR_LBMIE);
1078 1.112 msaitoh onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
1079 1.112 msaitoh PCIE_LCSR_LABIE);
1080 1.105 msaitoh
1081 1.105 msaitoh /* Link Status Register */
1082 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1083 1.105 msaitoh printf(" Link Status Register: 0x%04x\n", reg >> 16);
1084 1.105 msaitoh printf(" Negotiated Link Speed: ");
1085 1.105 msaitoh if (((reg >> 16) & 0x000f) < 1 ||
1086 1.105 msaitoh ((reg >> 16) & 0x000f) > 3) {
1087 1.105 msaitoh printf("unknown %u value\n",
1088 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR_LINKSPEED) >> 16);
1089 1.105 msaitoh } else {
1090 1.106 msaitoh printf("%sGT/s\n",
1091 1.105 msaitoh linkspeeds[((reg & PCIE_LCSR_LINKSPEED) >> 16) - 1]);
1092 1.105 msaitoh }
1093 1.105 msaitoh printf(" Negotiated Link Width: x%u lanes\n",
1094 1.105 msaitoh (reg >> 20) & 0x003f);
1095 1.112 msaitoh onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
1096 1.112 msaitoh onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
1097 1.112 msaitoh onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
1098 1.112 msaitoh onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
1099 1.112 msaitoh onoff("Link Bandwidth Management Status", reg,
1100 1.112 msaitoh PCIE_LCSR_LINK_BW_MGMT);
1101 1.112 msaitoh onoff("Link Autonomous Bandwidth Status", reg,
1102 1.112 msaitoh PCIE_LCSR_LINK_AUTO_BW);
1103 1.86 matt }
1104 1.99 msaitoh
1105 1.102 msaitoh if (check_slot == true) {
1106 1.101 msaitoh /* Slot Capability Register */
1107 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCAP)];
1108 1.101 msaitoh printf(" Slot Capability Register: %08x\n", reg);
1109 1.103 msaitoh if ((reg & PCIE_SLCAP_ABP) != 0)
1110 1.101 msaitoh printf(" Attention Button Present\n");
1111 1.103 msaitoh if ((reg & PCIE_SLCAP_PCP) != 0)
1112 1.101 msaitoh printf(" Power Controller Present\n");
1113 1.103 msaitoh if ((reg & PCIE_SLCAP_MSP) != 0)
1114 1.101 msaitoh printf(" MRL Sensor Present\n");
1115 1.103 msaitoh if ((reg & PCIE_SLCAP_AIP) != 0)
1116 1.101 msaitoh printf(" Attention Indicator Present\n");
1117 1.103 msaitoh if ((reg & PCIE_SLCAP_PIP) != 0)
1118 1.101 msaitoh printf(" Power Indicator Present\n");
1119 1.103 msaitoh if ((reg & PCIE_SLCAP_HPS) != 0)
1120 1.101 msaitoh printf(" Hot-Plug Surprise\n");
1121 1.103 msaitoh if ((reg & PCIE_SLCAP_HPC) != 0)
1122 1.101 msaitoh printf(" Hot-Plug Capable\n");
1123 1.101 msaitoh printf(" Slot Power Limit Value: %d\n",
1124 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLV) >> 7);
1125 1.101 msaitoh printf(" Slot Power Limit Scale: %d\n",
1126 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLS) >> 15);
1127 1.103 msaitoh if ((reg & PCIE_SLCAP_EIP) != 0)
1128 1.101 msaitoh printf(" Electromechanical Interlock Present\n");
1129 1.103 msaitoh if ((reg & PCIE_SLCAP_NCCS) != 0)
1130 1.101 msaitoh printf(" No Command Completed Support\n");
1131 1.101 msaitoh printf(" Physical Slot Number: %d\n",
1132 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
1133 1.101 msaitoh
1134 1.101 msaitoh /* Slot Control Register */
1135 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCSR)];
1136 1.101 msaitoh printf(" Slot Control Register: %04x\n", reg & 0xffff);
1137 1.103 msaitoh if ((reg & PCIE_SLCSR_ABE) != 0)
1138 1.72 joerg printf(" Attention Button Pressed Enabled\n");
1139 1.103 msaitoh if ((reg & PCIE_SLCSR_PFE) != 0)
1140 1.72 joerg printf(" Power Fault Detected Enabled\n");
1141 1.103 msaitoh if ((reg & PCIE_SLCSR_MSE) != 0)
1142 1.72 joerg printf(" MRL Sensor Changed Enabled\n");
1143 1.103 msaitoh if ((reg & PCIE_SLCSR_PDE) != 0)
1144 1.101 msaitoh printf(" Presense Detect Changed Enabled\n");
1145 1.103 msaitoh if ((reg & PCIE_SLCSR_CCE) != 0)
1146 1.72 joerg printf(" Command Completed Interrupt Enabled\n");
1147 1.103 msaitoh if ((reg & PCIE_SLCSR_HPE) != 0)
1148 1.72 joerg printf(" Hot-Plug Interrupt Enabled\n");
1149 1.78 drochner printf(" Attention Indicator Control: ");
1150 1.103 msaitoh switch ((reg & PCIE_SLCSR_AIC) >> 6) {
1151 1.72 joerg case 0x0:
1152 1.72 joerg printf("reserved\n");
1153 1.72 joerg break;
1154 1.72 joerg case 0x1:
1155 1.72 joerg printf("on\n");
1156 1.72 joerg break;
1157 1.72 joerg case 0x2:
1158 1.72 joerg printf("blink\n");
1159 1.72 joerg break;
1160 1.72 joerg case 0x3:
1161 1.72 joerg printf("off\n");
1162 1.72 joerg break;
1163 1.72 joerg }
1164 1.78 drochner printf(" Power Indicator Control: ");
1165 1.103 msaitoh switch ((reg & PCIE_SLCSR_PIC) >> 8) {
1166 1.72 joerg case 0x0:
1167 1.72 joerg printf("reserved\n");
1168 1.72 joerg break;
1169 1.72 joerg case 0x1:
1170 1.72 joerg printf("on\n");
1171 1.72 joerg break;
1172 1.72 joerg case 0x2:
1173 1.72 joerg printf("blink\n");
1174 1.72 joerg break;
1175 1.72 joerg case 0x3:
1176 1.72 joerg printf("off\n");
1177 1.72 joerg break;
1178 1.72 joerg }
1179 1.72 joerg printf(" Power Controller Control: ");
1180 1.103 msaitoh if ((reg & PCIE_SLCSR_PCC) != 0)
1181 1.72 joerg printf("off\n");
1182 1.72 joerg else
1183 1.72 joerg printf("on\n");
1184 1.103 msaitoh if ((reg & PCIE_SLCSR_EIC) != 0)
1185 1.101 msaitoh printf(" Electromechanical Interlock Control\n");
1186 1.103 msaitoh if ((reg & PCIE_SLCSR_LACS) != 0)
1187 1.101 msaitoh printf(" Data Link Layer State Changed Enable\n");
1188 1.101 msaitoh
1189 1.101 msaitoh /* Slot Status Register */
1190 1.101 msaitoh printf(" Slot Status Register: %04x\n", reg >> 16);
1191 1.103 msaitoh if ((reg & PCIE_SLCSR_ABP) != 0)
1192 1.101 msaitoh printf(" Attention Button Pressed\n");
1193 1.103 msaitoh if ((reg & PCIE_SLCSR_PFD) != 0)
1194 1.101 msaitoh printf(" Power Fault Detected\n");
1195 1.103 msaitoh if ((reg & PCIE_SLCSR_MSC) != 0)
1196 1.101 msaitoh printf(" MRL Sensor Changed\n");
1197 1.103 msaitoh if ((reg & PCIE_SLCSR_PDC) != 0)
1198 1.101 msaitoh printf(" Presense Detect Changed\n");
1199 1.103 msaitoh if ((reg & PCIE_SLCSR_CC) != 0)
1200 1.101 msaitoh printf(" Command Completed\n");
1201 1.103 msaitoh if ((reg & PCIE_SLCSR_MS) != 0)
1202 1.101 msaitoh printf(" MRL Open\n");
1203 1.103 msaitoh if ((reg & PCIE_SLCSR_PDS) != 0)
1204 1.101 msaitoh printf(" Card Present in slot\n");
1205 1.103 msaitoh if ((reg & PCIE_SLCSR_EIS) != 0)
1206 1.101 msaitoh printf(" Electromechanical Interlock engaged\n");
1207 1.103 msaitoh if ((reg & PCIE_SLCSR_LACS) != 0)
1208 1.101 msaitoh printf(" Data Link Layer State Changed\n");
1209 1.101 msaitoh }
1210 1.101 msaitoh
1211 1.101 msaitoh if (check_rootport == true) {
1212 1.101 msaitoh /* Root Control Register */
1213 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RCR)];
1214 1.101 msaitoh printf(" Root Control Register: %04x\n", reg & 0xffff);
1215 1.103 msaitoh if ((reg & PCIE_RCR_SERR_CER) != 0)
1216 1.101 msaitoh printf(" SERR on Correctable Error Enable\n");
1217 1.103 msaitoh if ((reg & PCIE_RCR_SERR_NFER) != 0)
1218 1.101 msaitoh printf(" SERR on Non-Fatal Error Enable\n");
1219 1.103 msaitoh if ((reg & PCIE_RCR_SERR_FER) != 0)
1220 1.101 msaitoh printf(" SERR on Fatal Error Enable\n");
1221 1.103 msaitoh if ((reg & PCIE_RCR_PME_IE) != 0)
1222 1.101 msaitoh printf(" PME Interrupt Enable\n");
1223 1.107 msaitoh if ((reg & PCIE_RCR_CRS_SVE) != 0)
1224 1.107 msaitoh printf(" CRS Software Visibility Enable\n");
1225 1.101 msaitoh
1226 1.101 msaitoh /* Root Capability Register */
1227 1.101 msaitoh printf(" Root Capability Register: %04x\n",
1228 1.101 msaitoh reg >> 16);
1229 1.101 msaitoh
1230 1.101 msaitoh /* Root Status Register */
1231 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RSR)];
1232 1.101 msaitoh printf(" Root Status Register: %08x\n", reg);
1233 1.101 msaitoh printf(" PME Requester ID: %04x\n",
1234 1.104 msaitoh (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
1235 1.104 msaitoh if ((reg & PCIE_RSR_PME_STAT) != 0)
1236 1.101 msaitoh printf(" PME was asserted\n");
1237 1.104 msaitoh if ((reg & PCIE_RSR_PME_PEND) != 0)
1238 1.101 msaitoh printf(" another PME is pending\n");
1239 1.72 joerg }
1240 1.105 msaitoh
1241 1.105 msaitoh /* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
1242 1.105 msaitoh if (pciever < 2)
1243 1.105 msaitoh return;
1244 1.105 msaitoh
1245 1.105 msaitoh /* Device Capabilities 2 */
1246 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCAP2)];
1247 1.105 msaitoh printf(" Device Capabilities 2: 0x%08x\n", reg);
1248 1.105 msaitoh printf(" Completion Timeout Ranges Supported: %u \n",
1249 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_COMPT_RANGE));
1250 1.112 msaitoh onoff("Completion Timeout Disable Supported", reg,
1251 1.112 msaitoh PCIE_DCAP2_COMPT_DIS);
1252 1.112 msaitoh onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
1253 1.112 msaitoh onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
1254 1.112 msaitoh onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
1255 1.112 msaitoh onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
1256 1.112 msaitoh onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
1257 1.112 msaitoh onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
1258 1.112 msaitoh onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
1259 1.105 msaitoh printf(" TPH Completer Supported: %u\n",
1260 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_TPH_COMP) >> 12);
1261 1.105 msaitoh printf(" OBFF Supported: ");
1262 1.105 msaitoh switch ((reg & PCIE_DCAP2_OBFF) >> 18) {
1263 1.105 msaitoh case 0x0:
1264 1.105 msaitoh printf("Not supported\n");
1265 1.105 msaitoh break;
1266 1.105 msaitoh case 0x1:
1267 1.105 msaitoh printf("Message only\n");
1268 1.105 msaitoh break;
1269 1.105 msaitoh case 0x2:
1270 1.105 msaitoh printf("WAKE# only\n");
1271 1.105 msaitoh break;
1272 1.105 msaitoh case 0x3:
1273 1.105 msaitoh printf("Both\n");
1274 1.105 msaitoh break;
1275 1.105 msaitoh }
1276 1.112 msaitoh onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
1277 1.112 msaitoh onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
1278 1.105 msaitoh printf(" Max End-End TLP Prefixes: %u\n",
1279 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_MAX_EETLP) >> 22);
1280 1.105 msaitoh
1281 1.105 msaitoh /* Device Control 2 */
1282 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCSR2)];
1283 1.105 msaitoh printf(" Device Control 2: 0x%04x\n", reg & 0xffff);
1284 1.105 msaitoh printf(" Completion Timeout Value: ");
1285 1.105 msaitoh pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
1286 1.105 msaitoh if ((reg & PCIE_DCSR2_COMPT_DIS) != 0)
1287 1.105 msaitoh printf(" Completion Timeout Disabled\n");
1288 1.105 msaitoh if ((reg & PCIE_DCSR2_ARI_FWD) != 0)
1289 1.105 msaitoh printf(" ARI Forwarding Enabled\n");
1290 1.105 msaitoh if ((reg & PCIE_DCSR2_ATOM_REQ) != 0)
1291 1.105 msaitoh printf(" AtomicOp Rquester Enabled\n");
1292 1.105 msaitoh if ((reg & PCIE_DCSR2_ATOM_EBLK) != 0)
1293 1.105 msaitoh printf(" AtomicOp Egress Blocking on\n");
1294 1.105 msaitoh if ((reg & PCIE_DCSR2_IDO_REQ) != 0)
1295 1.105 msaitoh printf(" IDO Request Enabled\n");
1296 1.105 msaitoh if ((reg & PCIE_DCSR2_IDO_COMP) != 0)
1297 1.105 msaitoh printf(" IDO Completion Enabled\n");
1298 1.105 msaitoh if ((reg & PCIE_DCSR2_LTR_MEC) != 0)
1299 1.105 msaitoh printf(" LTR Mechanism Enabled\n");
1300 1.105 msaitoh printf(" OBFF: ");
1301 1.105 msaitoh switch ((reg & PCIE_DCSR2_OBFF_EN) >> 13) {
1302 1.105 msaitoh case 0x0:
1303 1.105 msaitoh printf("Disabled\n");
1304 1.105 msaitoh break;
1305 1.105 msaitoh case 0x1:
1306 1.105 msaitoh printf("Enabled with Message Signaling Variation A\n");
1307 1.105 msaitoh break;
1308 1.105 msaitoh case 0x2:
1309 1.105 msaitoh printf("Enabled with Message Signaling Variation B\n");
1310 1.105 msaitoh break;
1311 1.105 msaitoh case 0x3:
1312 1.105 msaitoh printf("Enabled using WAKE# signaling\n");
1313 1.105 msaitoh break;
1314 1.105 msaitoh }
1315 1.105 msaitoh if ((reg & PCIE_DCSR2_EETLP) != 0)
1316 1.105 msaitoh printf(" End-End TLP Prefix Blocking on\n");
1317 1.105 msaitoh
1318 1.105 msaitoh if (check_link) {
1319 1.105 msaitoh /* Link Capability 2 */
1320 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP2)];
1321 1.105 msaitoh printf(" Link Capabilities 2: 0x%08x\n", reg);
1322 1.105 msaitoh val = (reg & PCIE_LCAP2_SUP_LNKSV) >> 1;
1323 1.105 msaitoh printf(" Supported Link Speed Vector:");
1324 1.105 msaitoh for (i = 0; i <= 2; i++) {
1325 1.105 msaitoh if (((val >> i) & 0x01) != 0)
1326 1.105 msaitoh printf(" %sGT/s", linkspeeds[i]);
1327 1.105 msaitoh }
1328 1.108 msaitoh printf("\n");
1329 1.112 msaitoh onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
1330 1.105 msaitoh
1331 1.105 msaitoh /* Link Control 2 */
1332 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR2)];
1333 1.105 msaitoh printf(" Link Control 2: 0x%04x\n", reg & 0xffff);
1334 1.105 msaitoh printf(" Target Link Speed: ");
1335 1.105 msaitoh val = reg & PCIE_LCSR2_TGT_LSPEED;
1336 1.105 msaitoh if (val < 1 || val > 3) {
1337 1.105 msaitoh printf("unknown %u value\n", val);
1338 1.105 msaitoh } else {
1339 1.105 msaitoh printf("%sGT/s\n", linkspeeds[val - 1]);
1340 1.105 msaitoh }
1341 1.105 msaitoh if ((reg & PCIE_LCSR2_ENT_COMPL) != 0)
1342 1.105 msaitoh printf(" Enter Compliance Enabled\n");
1343 1.105 msaitoh if ((reg & PCIE_LCSR2_HW_AS_DIS) != 0)
1344 1.105 msaitoh printf(" HW Autonomous Speed Disabled\n");
1345 1.105 msaitoh if ((reg & PCIE_LCSR2_SEL_DEEMP) != 0)
1346 1.105 msaitoh printf(" Selectable De-emphasis\n");
1347 1.105 msaitoh printf(" Transmit Margin: %u\n",
1348 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7);
1349 1.105 msaitoh if ((reg & PCIE_LCSR2_EN_MCOMP) != 0)
1350 1.105 msaitoh printf(" Enter Modified Compliance\n");
1351 1.105 msaitoh if ((reg & PCIE_LCSR2_COMP_SOS) != 0)
1352 1.105 msaitoh printf(" Compliance SOS\n");
1353 1.105 msaitoh printf(" Compliance Present/De-emphasis: %u\n",
1354 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_COMP_DEEMP) >> 12);
1355 1.105 msaitoh
1356 1.105 msaitoh /* Link Status 2 */
1357 1.105 msaitoh if ((reg & PCIE_LCSR2_DEEMP_LVL) != 0)
1358 1.105 msaitoh printf(" Current De-emphasis Level\n");
1359 1.105 msaitoh if ((reg & PCIE_LCSR2_EQ_COMPL) != 0)
1360 1.105 msaitoh printf(" Equalization Complete\n");
1361 1.105 msaitoh if ((reg & PCIE_LCSR2_EQP1_SUC) != 0)
1362 1.105 msaitoh printf(" Equalization Phase 1 Successful\n");
1363 1.105 msaitoh if ((reg & PCIE_LCSR2_EQP2_SUC) != 0)
1364 1.105 msaitoh printf(" Equalization Phase 2 Successful\n");
1365 1.105 msaitoh if ((reg & PCIE_LCSR2_EQP3_SUC) != 0)
1366 1.105 msaitoh printf(" Equalization Phase 3 Successful\n");
1367 1.105 msaitoh if ((reg & PCIE_LCSR2_LNKEQ_REQ) != 0)
1368 1.105 msaitoh printf(" Link Equalization Request\n");
1369 1.105 msaitoh }
1370 1.105 msaitoh
1371 1.105 msaitoh /* Slot Capability 2 */
1372 1.105 msaitoh /* Slot Control 2 */
1373 1.105 msaitoh /* Slot Status 2 */
1374 1.72 joerg }
1375 1.72 joerg
1376 1.77 jmcneill static const char *
1377 1.77 jmcneill pci_conf_print_pcipm_cap_aux(uint16_t caps)
1378 1.77 jmcneill {
1379 1.77 jmcneill switch ((caps >> 6) & 7) {
1380 1.77 jmcneill case 0: return "self-powered";
1381 1.77 jmcneill case 1: return "55 mA";
1382 1.77 jmcneill case 2: return "100 mA";
1383 1.77 jmcneill case 3: return "160 mA";
1384 1.77 jmcneill case 4: return "220 mA";
1385 1.77 jmcneill case 5: return "270 mA";
1386 1.77 jmcneill case 6: return "320 mA";
1387 1.77 jmcneill case 7:
1388 1.77 jmcneill default: return "375 mA";
1389 1.77 jmcneill }
1390 1.77 jmcneill }
1391 1.77 jmcneill
1392 1.77 jmcneill static const char *
1393 1.77 jmcneill pci_conf_print_pcipm_cap_pmrev(uint8_t val)
1394 1.77 jmcneill {
1395 1.77 jmcneill static const char unk[] = "unknown";
1396 1.77 jmcneill static const char *pmrev[8] = {
1397 1.77 jmcneill unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
1398 1.77 jmcneill };
1399 1.77 jmcneill if (val > 7)
1400 1.77 jmcneill return unk;
1401 1.77 jmcneill return pmrev[val];
1402 1.77 jmcneill }
1403 1.77 jmcneill
1404 1.77 jmcneill static void
1405 1.77 jmcneill pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
1406 1.77 jmcneill {
1407 1.77 jmcneill uint16_t caps, pmcsr;
1408 1.114 msaitoh pcireg_t reg;
1409 1.77 jmcneill
1410 1.114 msaitoh caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT;
1411 1.114 msaitoh reg = regs[o2i(capoff + PCI_PMCSR)];
1412 1.114 msaitoh pmcsr = reg & 0xffff;
1413 1.77 jmcneill
1414 1.77 jmcneill printf("\n PCI Power Management Capabilities Register\n");
1415 1.77 jmcneill
1416 1.77 jmcneill printf(" Capabilities register: 0x%04x\n", caps);
1417 1.77 jmcneill printf(" Version: %s\n",
1418 1.114 msaitoh pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK));
1419 1.113 msaitoh onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK);
1420 1.114 msaitoh onoff("Device specific initialization", caps, PCI_PMCR_DSI);
1421 1.77 jmcneill printf(" 3.3V auxiliary current: %s\n",
1422 1.77 jmcneill pci_conf_print_pcipm_cap_aux(caps));
1423 1.114 msaitoh onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP);
1424 1.114 msaitoh onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP);
1425 1.77 jmcneill printf(" PME# support: 0x%02x\n", caps >> 11);
1426 1.77 jmcneill
1427 1.77 jmcneill printf(" Control/status register: 0x%04x\n", pmcsr);
1428 1.114 msaitoh printf(" Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK);
1429 1.112 msaitoh onoff("PCI Express reserved", (pmcsr >> 2), 1);
1430 1.112 msaitoh onoff("No soft reset", (pmcsr >> 3), 1);
1431 1.114 msaitoh printf(" PME# assertion: %sabled\n",
1432 1.114 msaitoh (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis");
1433 1.114 msaitoh onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS);
1434 1.114 msaitoh printf(" Bridge Support Extensions register: 0x%02x\n",
1435 1.114 msaitoh (reg >> 16) & 0xff);
1436 1.114 msaitoh onoff("B2/B3 support", reg, PCI_PMCSR_B2B3_SUPPORT);
1437 1.114 msaitoh onoff("Bus Power/Clock Control Enable", reg, PCI_PMCSR_BPCC_EN);
1438 1.114 msaitoh printf(" Data register: 0x%02x\n", (reg >> 24) & 0xff);
1439 1.114 msaitoh
1440 1.77 jmcneill }
1441 1.77 jmcneill
1442 1.72 joerg static void
1443 1.86 matt pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
1444 1.86 matt {
1445 1.86 matt uint32_t ctl, mmc, mme;
1446 1.86 matt
1447 1.86 matt regs += o2i(capoff);
1448 1.86 matt ctl = *regs++;
1449 1.88 dyoung mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
1450 1.88 dyoung mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
1451 1.86 matt
1452 1.86 matt printf("\n PCI Message Signaled Interrupt\n");
1453 1.86 matt
1454 1.86 matt printf(" Message Control register: 0x%04x\n", ctl >> 16);
1455 1.112 msaitoh onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
1456 1.86 matt printf(" Multiple Message Capable: %s (%d vector%s)\n",
1457 1.86 matt mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
1458 1.86 matt printf(" Multiple Message Enabled: %s (%d vector%s)\n",
1459 1.86 matt mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
1460 1.112 msaitoh onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
1461 1.112 msaitoh onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
1462 1.86 matt printf(" Message Address %sregister: 0x%08x\n",
1463 1.86 matt ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
1464 1.86 matt if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
1465 1.86 matt printf(" Message Address %sregister: 0x%08x\n",
1466 1.86 matt "(upper) ", *regs++);
1467 1.86 matt }
1468 1.86 matt printf(" Message Data register: 0x%08x\n", *regs++);
1469 1.86 matt if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
1470 1.86 matt printf(" Vector Mask register: 0x%08x\n", *regs++);
1471 1.86 matt printf(" Vector Pending register: 0x%08x\n", *regs++);
1472 1.86 matt }
1473 1.86 matt }
1474 1.86 matt static void
1475 1.51 drochner pci_conf_print_caplist(
1476 1.51 drochner #ifdef _KERNEL
1477 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
1478 1.51 drochner #endif
1479 1.52 drochner const pcireg_t *regs, int capoff)
1480 1.51 drochner {
1481 1.51 drochner int off;
1482 1.51 drochner pcireg_t rval;
1483 1.86 matt int pcie_off = -1, pcipm_off = -1, msi_off = -1;
1484 1.33 kleink
1485 1.52 drochner for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
1486 1.51 drochner off != 0;
1487 1.51 drochner off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
1488 1.51 drochner rval = regs[o2i(off)];
1489 1.51 drochner printf(" Capability register at 0x%02x\n", off);
1490 1.51 drochner
1491 1.51 drochner printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
1492 1.51 drochner switch (PCI_CAPLIST_CAP(rval)) {
1493 1.51 drochner case PCI_CAP_RESERVED0:
1494 1.51 drochner printf("reserved");
1495 1.51 drochner break;
1496 1.51 drochner case PCI_CAP_PWRMGMT:
1497 1.64 drochner printf("Power Management, rev. %s",
1498 1.77 jmcneill pci_conf_print_pcipm_cap_pmrev((rval >> 0) & 0x07));
1499 1.77 jmcneill pcipm_off = off;
1500 1.51 drochner break;
1501 1.51 drochner case PCI_CAP_AGP:
1502 1.51 drochner printf("AGP, rev. %d.%d",
1503 1.57 soren PCI_CAP_AGP_MAJOR(rval),
1504 1.57 soren PCI_CAP_AGP_MINOR(rval));
1505 1.51 drochner break;
1506 1.51 drochner case PCI_CAP_VPD:
1507 1.51 drochner printf("VPD");
1508 1.51 drochner break;
1509 1.51 drochner case PCI_CAP_SLOTID:
1510 1.51 drochner printf("SlotID");
1511 1.51 drochner break;
1512 1.51 drochner case PCI_CAP_MSI:
1513 1.51 drochner printf("MSI");
1514 1.86 matt msi_off = off;
1515 1.51 drochner break;
1516 1.51 drochner case PCI_CAP_CPCI_HOTSWAP:
1517 1.51 drochner printf("CompactPCI Hot-swapping");
1518 1.51 drochner break;
1519 1.51 drochner case PCI_CAP_PCIX:
1520 1.51 drochner printf("PCI-X");
1521 1.51 drochner break;
1522 1.51 drochner case PCI_CAP_LDT:
1523 1.51 drochner printf("LDT");
1524 1.51 drochner break;
1525 1.51 drochner case PCI_CAP_VENDSPEC:
1526 1.51 drochner printf("Vendor-specific");
1527 1.51 drochner break;
1528 1.51 drochner case PCI_CAP_DEBUGPORT:
1529 1.51 drochner printf("Debug Port");
1530 1.51 drochner break;
1531 1.51 drochner case PCI_CAP_CPCI_RSRCCTL:
1532 1.51 drochner printf("CompactPCI Resource Control");
1533 1.51 drochner break;
1534 1.51 drochner case PCI_CAP_HOTPLUG:
1535 1.51 drochner printf("Hot-Plug");
1536 1.51 drochner break;
1537 1.100 msaitoh case PCI_CAP_SUBVENDOR:
1538 1.100 msaitoh printf("Sub Vendor ID");
1539 1.100 msaitoh break;
1540 1.51 drochner case PCI_CAP_AGP8:
1541 1.51 drochner printf("AGP 8x");
1542 1.51 drochner break;
1543 1.51 drochner case PCI_CAP_SECURE:
1544 1.51 drochner printf("Secure Device");
1545 1.51 drochner break;
1546 1.51 drochner case PCI_CAP_PCIEXPRESS:
1547 1.51 drochner printf("PCI Express");
1548 1.72 joerg pcie_off = off;
1549 1.51 drochner break;
1550 1.51 drochner case PCI_CAP_MSIX:
1551 1.51 drochner printf("MSI-X");
1552 1.51 drochner break;
1553 1.87 msaitoh case PCI_CAP_SATA:
1554 1.87 msaitoh printf("SATA");
1555 1.87 msaitoh break;
1556 1.87 msaitoh case PCI_CAP_PCIAF:
1557 1.87 msaitoh printf("Advanced Features");
1558 1.87 msaitoh break;
1559 1.51 drochner default:
1560 1.51 drochner printf("unknown");
1561 1.33 kleink }
1562 1.51 drochner printf(")\n");
1563 1.33 kleink }
1564 1.86 matt if (msi_off != -1)
1565 1.86 matt pci_conf_print_msi_cap(regs, msi_off);
1566 1.77 jmcneill if (pcipm_off != -1)
1567 1.77 jmcneill pci_conf_print_pcipm_cap(regs, pcipm_off);
1568 1.72 joerg if (pcie_off != -1)
1569 1.72 joerg pci_conf_print_pcie_cap(regs, pcie_off);
1570 1.26 cgd }
1571 1.26 cgd
1572 1.79 dyoung /* Print the Secondary Status Register. */
1573 1.79 dyoung static void
1574 1.79 dyoung pci_conf_print_ssr(pcireg_t rval)
1575 1.79 dyoung {
1576 1.79 dyoung pcireg_t devsel;
1577 1.79 dyoung
1578 1.79 dyoung printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
1579 1.112 msaitoh onoff("66 MHz capable", rval, __BIT(5));
1580 1.112 msaitoh onoff("User Definable Features (UDF) support", rval, __BIT(6));
1581 1.112 msaitoh onoff("Fast back-to-back capable", rval, __BIT(7));
1582 1.112 msaitoh onoff("Data parity error detected", rval, __BIT(8));
1583 1.79 dyoung
1584 1.79 dyoung printf(" DEVSEL timing: ");
1585 1.79 dyoung devsel = __SHIFTOUT(rval, __BITS(10, 9));
1586 1.79 dyoung switch (devsel) {
1587 1.79 dyoung case 0:
1588 1.79 dyoung printf("fast");
1589 1.79 dyoung break;
1590 1.79 dyoung case 1:
1591 1.79 dyoung printf("medium");
1592 1.79 dyoung break;
1593 1.79 dyoung case 2:
1594 1.79 dyoung printf("slow");
1595 1.79 dyoung break;
1596 1.79 dyoung default:
1597 1.79 dyoung printf("unknown/reserved"); /* XXX */
1598 1.79 dyoung break;
1599 1.79 dyoung }
1600 1.79 dyoung printf(" (0x%x)\n", devsel);
1601 1.79 dyoung
1602 1.112 msaitoh onoff("Signalled target abort", rval, __BIT(11));
1603 1.112 msaitoh onoff("Received target abort", rval, __BIT(12));
1604 1.112 msaitoh onoff("Received master abort", rval, __BIT(13));
1605 1.112 msaitoh onoff("Received system error", rval, __BIT(14));
1606 1.112 msaitoh onoff("Detected parity error", rval, __BIT(15));
1607 1.79 dyoung }
1608 1.79 dyoung
1609 1.27 cgd static void
1610 1.45 thorpej pci_conf_print_type1(
1611 1.45 thorpej #ifdef _KERNEL
1612 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1613 1.45 thorpej #endif
1614 1.45 thorpej const pcireg_t *regs
1615 1.45 thorpej #ifdef _KERNEL
1616 1.45 thorpej , int sizebars
1617 1.45 thorpej #endif
1618 1.45 thorpej )
1619 1.27 cgd {
1620 1.37 nathanw int off, width;
1621 1.27 cgd pcireg_t rval;
1622 1.110 msaitoh uint32_t base, limit;
1623 1.110 msaitoh uint32_t base_h, limit_h;
1624 1.110 msaitoh uint64_t pbase, plimit;
1625 1.110 msaitoh int use_upper;
1626 1.27 cgd
1627 1.27 cgd /*
1628 1.27 cgd * XXX these need to be printed in more detail, need to be
1629 1.27 cgd * XXX checked against specs/docs, etc.
1630 1.27 cgd *
1631 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
1632 1.27 cgd * Bridge chip documentation, and may not be correct with
1633 1.27 cgd * respect to various standards. (XXX)
1634 1.27 cgd */
1635 1.27 cgd
1636 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
1637 1.45 thorpej #ifdef _KERNEL
1638 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
1639 1.45 thorpej #else
1640 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
1641 1.45 thorpej #endif
1642 1.45 thorpej }
1643 1.27 cgd
1644 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
1645 1.27 cgd printf(" Primary bus number: 0x%02x\n",
1646 1.114 msaitoh PCI_BRIDGE_BUS_PRIMARY(rval));
1647 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
1648 1.114 msaitoh PCI_BRIDGE_BUS_SECONDARY(rval));
1649 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1650 1.114 msaitoh PCI_BRIDGE_BUS_SUBORDINATE(rval));
1651 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
1652 1.114 msaitoh PCI_BRIDGE_BUS_SEC_LATTIMER(rval));
1653 1.27 cgd
1654 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
1655 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
1656 1.27 cgd
1657 1.110 msaitoh /* I/O region */
1658 1.27 cgd printf(" I/O region:\n");
1659 1.109 msaitoh printf(" base register: 0x%02x\n", (rval >> 0) & 0xff);
1660 1.109 msaitoh printf(" limit register: 0x%02x\n", (rval >> 8) & 0xff);
1661 1.110 msaitoh if (PCI_BRIDGE_IO_32BITS(rval))
1662 1.110 msaitoh use_upper = 1;
1663 1.110 msaitoh else
1664 1.110 msaitoh use_upper = 0;
1665 1.112 msaitoh onoff("32bit I/O", rval, use_upper);
1666 1.110 msaitoh base = (rval & PCI_BRIDGE_STATIO_IOBASE_MASK) << 8;
1667 1.110 msaitoh limit = ((rval >> PCI_BRIDGE_STATIO_IOLIMIT_SHIFT)
1668 1.110 msaitoh & PCI_BRIDGE_STATIO_IOLIMIT_MASK) << 8;
1669 1.110 msaitoh limit |= 0x00000fff;
1670 1.110 msaitoh
1671 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
1672 1.110 msaitoh base_h = (rval >> 0) & 0xffff;
1673 1.110 msaitoh limit_h = (rval >> 16) & 0xffff;
1674 1.110 msaitoh printf(" base upper 16 bits register: 0x%04x\n", base_h);
1675 1.110 msaitoh printf(" limit upper 16 bits register: 0x%04x\n", limit_h);
1676 1.110 msaitoh
1677 1.110 msaitoh if (use_upper == 1) {
1678 1.110 msaitoh base |= base_h << 16;
1679 1.110 msaitoh limit |= limit_h << 16;
1680 1.110 msaitoh }
1681 1.110 msaitoh if (base < limit) {
1682 1.110 msaitoh if (use_upper == 1)
1683 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
1684 1.110 msaitoh else
1685 1.110 msaitoh printf(" range: 0x%04x-0x%04x\n", base, limit);
1686 1.110 msaitoh }
1687 1.27 cgd
1688 1.110 msaitoh /* Non-prefetchable memory region */
1689 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
1690 1.27 cgd printf(" Memory region:\n");
1691 1.27 cgd printf(" base register: 0x%04x\n",
1692 1.109 msaitoh (rval >> 0) & 0xffff);
1693 1.27 cgd printf(" limit register: 0x%04x\n",
1694 1.109 msaitoh (rval >> 16) & 0xffff);
1695 1.110 msaitoh base = ((rval >> PCI_BRIDGE_MEMORY_BASE_SHIFT)
1696 1.110 msaitoh & PCI_BRIDGE_MEMORY_BASE_MASK) << 20;
1697 1.110 msaitoh limit = (((rval >> PCI_BRIDGE_MEMORY_LIMIT_SHIFT)
1698 1.110 msaitoh & PCI_BRIDGE_MEMORY_LIMIT_MASK) << 20) | 0x000fffff;
1699 1.110 msaitoh if (base < limit)
1700 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
1701 1.27 cgd
1702 1.110 msaitoh /* Prefetchable memory region */
1703 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
1704 1.27 cgd printf(" Prefetchable memory region:\n");
1705 1.27 cgd printf(" base register: 0x%04x\n",
1706 1.109 msaitoh (rval >> 0) & 0xffff);
1707 1.27 cgd printf(" limit register: 0x%04x\n",
1708 1.109 msaitoh (rval >> 16) & 0xffff);
1709 1.110 msaitoh base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASE32_REG)];
1710 1.110 msaitoh limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMIT32_REG)];
1711 1.109 msaitoh printf(" base upper 32 bits register: 0x%08x\n",
1712 1.110 msaitoh base_h);
1713 1.109 msaitoh printf(" limit upper 32 bits register: 0x%08x\n",
1714 1.110 msaitoh limit_h);
1715 1.110 msaitoh if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
1716 1.110 msaitoh use_upper = 1;
1717 1.110 msaitoh else
1718 1.110 msaitoh use_upper = 0;
1719 1.112 msaitoh onoff("64bit memory address", rval, use_upper);
1720 1.110 msaitoh pbase = ((rval >> PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT)
1721 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_BASE_MASK) << 20;
1722 1.110 msaitoh plimit = (((rval >> PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT)
1723 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK) << 20) | 0x000fffff;
1724 1.110 msaitoh if (use_upper == 1) {
1725 1.110 msaitoh pbase |= (uint64_t)base_h << 32;
1726 1.110 msaitoh plimit |= (uint64_t)limit_h << 32;
1727 1.110 msaitoh }
1728 1.110 msaitoh if (pbase < plimit) {
1729 1.110 msaitoh if (use_upper == 1)
1730 1.110 msaitoh printf(" range: 0x%016" PRIx64 "-0x%016" PRIx64 "\n",
1731 1.110 msaitoh pbase, plimit);
1732 1.110 msaitoh else
1733 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n",
1734 1.110 msaitoh (uint32_t)pbase, (uint32_t)plimit);
1735 1.110 msaitoh }
1736 1.27 cgd
1737 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1738 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
1739 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
1740 1.53 drochner else
1741 1.53 drochner printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
1742 1.53 drochner
1743 1.27 cgd /* XXX */
1744 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
1745 1.27 cgd
1746 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
1747 1.27 cgd printf(" Interrupt line: 0x%02x\n",
1748 1.109 msaitoh (rval >> 0) & 0xff);
1749 1.27 cgd printf(" Interrupt pin: 0x%02x ",
1750 1.109 msaitoh (rval >> 8) & 0xff);
1751 1.109 msaitoh switch ((rval >> 8) & 0xff) {
1752 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
1753 1.27 cgd printf("(none)");
1754 1.27 cgd break;
1755 1.27 cgd case PCI_INTERRUPT_PIN_A:
1756 1.27 cgd printf("(pin A)");
1757 1.27 cgd break;
1758 1.27 cgd case PCI_INTERRUPT_PIN_B:
1759 1.27 cgd printf("(pin B)");
1760 1.27 cgd break;
1761 1.27 cgd case PCI_INTERRUPT_PIN_C:
1762 1.27 cgd printf("(pin C)");
1763 1.27 cgd break;
1764 1.27 cgd case PCI_INTERRUPT_PIN_D:
1765 1.27 cgd printf("(pin D)");
1766 1.27 cgd break;
1767 1.27 cgd default:
1768 1.36 mrg printf("(? ? ?)");
1769 1.27 cgd break;
1770 1.27 cgd }
1771 1.27 cgd printf("\n");
1772 1.109 msaitoh rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> PCI_BRIDGE_CONTROL_SHIFT)
1773 1.109 msaitoh & PCI_BRIDGE_CONTROL_MASK;
1774 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
1775 1.112 msaitoh onoff("Parity error response", rval, 0x0001);
1776 1.112 msaitoh onoff("Secondary SERR forwarding", rval, 0x0002);
1777 1.112 msaitoh onoff("ISA enable", rval, 0x0004);
1778 1.112 msaitoh onoff("VGA enable", rval, 0x0008);
1779 1.112 msaitoh onoff("Master abort reporting", rval, 0x0020);
1780 1.112 msaitoh onoff("Secondary bus reset", rval, 0x0040);
1781 1.112 msaitoh onoff("Fast back-to-back capable", rval, 0x0080);
1782 1.27 cgd }
1783 1.27 cgd
1784 1.27 cgd static void
1785 1.45 thorpej pci_conf_print_type2(
1786 1.45 thorpej #ifdef _KERNEL
1787 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1788 1.45 thorpej #endif
1789 1.45 thorpej const pcireg_t *regs
1790 1.45 thorpej #ifdef _KERNEL
1791 1.45 thorpej , int sizebars
1792 1.45 thorpej #endif
1793 1.45 thorpej )
1794 1.27 cgd {
1795 1.27 cgd pcireg_t rval;
1796 1.27 cgd
1797 1.27 cgd /*
1798 1.27 cgd * XXX these need to be printed in more detail, need to be
1799 1.27 cgd * XXX checked against specs/docs, etc.
1800 1.27 cgd *
1801 1.79 dyoung * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
1802 1.27 cgd * controller chip documentation, and may not be correct with
1803 1.27 cgd * respect to various standards. (XXX)
1804 1.27 cgd */
1805 1.27 cgd
1806 1.45 thorpej #ifdef _KERNEL
1807 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
1808 1.38 cgd "CardBus socket/ExCA registers", sizebars);
1809 1.45 thorpej #else
1810 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
1811 1.45 thorpej #endif
1812 1.27 cgd
1813 1.109 msaitoh /* Capability list pointer and secondary status register */
1814 1.109 msaitoh rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
1815 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1816 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
1817 1.109 msaitoh PCI_CAPLIST_PTR(rval));
1818 1.53 drochner else
1819 1.79 dyoung printf(" Reserved @ 0x14: 0x%04" PRIxMAX "\n",
1820 1.109 msaitoh __SHIFTOUT(rval, __BITS(15, 0)));
1821 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
1822 1.27 cgd
1823 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
1824 1.27 cgd printf(" PCI bus number: 0x%02x\n",
1825 1.109 msaitoh (rval >> 0) & 0xff);
1826 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
1827 1.109 msaitoh (rval >> 8) & 0xff);
1828 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1829 1.109 msaitoh (rval >> 16) & 0xff);
1830 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
1831 1.109 msaitoh (rval >> 24) & 0xff);
1832 1.27 cgd
1833 1.27 cgd /* XXX Print more prettily */
1834 1.27 cgd printf(" CardBus memory region 0:\n");
1835 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
1836 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
1837 1.27 cgd printf(" CardBus memory region 1:\n");
1838 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
1839 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
1840 1.27 cgd printf(" CardBus I/O region 0:\n");
1841 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
1842 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
1843 1.27 cgd printf(" CardBus I/O region 1:\n");
1844 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
1845 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
1846 1.27 cgd
1847 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
1848 1.27 cgd printf(" Interrupt line: 0x%02x\n",
1849 1.109 msaitoh (rval >> 0) & 0xff);
1850 1.27 cgd printf(" Interrupt pin: 0x%02x ",
1851 1.109 msaitoh (rval >> 8) & 0xff);
1852 1.109 msaitoh switch ((rval >> 8) & 0xff) {
1853 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
1854 1.27 cgd printf("(none)");
1855 1.27 cgd break;
1856 1.27 cgd case PCI_INTERRUPT_PIN_A:
1857 1.27 cgd printf("(pin A)");
1858 1.27 cgd break;
1859 1.27 cgd case PCI_INTERRUPT_PIN_B:
1860 1.27 cgd printf("(pin B)");
1861 1.27 cgd break;
1862 1.27 cgd case PCI_INTERRUPT_PIN_C:
1863 1.27 cgd printf("(pin C)");
1864 1.27 cgd break;
1865 1.27 cgd case PCI_INTERRUPT_PIN_D:
1866 1.27 cgd printf("(pin D)");
1867 1.27 cgd break;
1868 1.27 cgd default:
1869 1.36 mrg printf("(? ? ?)");
1870 1.27 cgd break;
1871 1.27 cgd }
1872 1.27 cgd printf("\n");
1873 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
1874 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
1875 1.112 msaitoh onoff("Parity error response", rval, __BIT(0));
1876 1.112 msaitoh onoff("SERR# enable", rval, __BIT(1));
1877 1.112 msaitoh onoff("ISA enable", rval, __BIT(2));
1878 1.112 msaitoh onoff("VGA enable", rval, __BIT(3));
1879 1.112 msaitoh onoff("Master abort mode", rval, __BIT(5));
1880 1.112 msaitoh onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
1881 1.112 msaitoh onoff("Functional interrupts routed by ExCA registers", rval, __BIT(7));
1882 1.112 msaitoh onoff("Memory window 0 prefetchable", rval, __BIT(8));
1883 1.112 msaitoh onoff("Memory window 1 prefetchable", rval, __BIT(9));
1884 1.112 msaitoh onoff("Write posting enable", rval, __BIT(10));
1885 1.28 cgd
1886 1.28 cgd rval = regs[o2i(0x40)];
1887 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
1888 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
1889 1.28 cgd
1890 1.45 thorpej #ifdef _KERNEL
1891 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
1892 1.38 cgd sizebars);
1893 1.45 thorpej #else
1894 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
1895 1.45 thorpej #endif
1896 1.27 cgd }
1897 1.27 cgd
1898 1.26 cgd void
1899 1.45 thorpej pci_conf_print(
1900 1.45 thorpej #ifdef _KERNEL
1901 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1902 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
1903 1.45 thorpej #else
1904 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
1905 1.45 thorpej #endif
1906 1.45 thorpej )
1907 1.26 cgd {
1908 1.26 cgd pcireg_t regs[o2i(256)];
1909 1.52 drochner int off, capoff, endoff, hdrtype;
1910 1.27 cgd const char *typename;
1911 1.45 thorpej #ifdef _KERNEL
1912 1.38 cgd void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
1913 1.38 cgd int sizebars;
1914 1.45 thorpej #else
1915 1.45 thorpej void (*typeprintfn)(const pcireg_t *);
1916 1.45 thorpej #endif
1917 1.26 cgd
1918 1.26 cgd printf("PCI configuration registers:\n");
1919 1.26 cgd
1920 1.45 thorpej for (off = 0; off < 256; off += 4) {
1921 1.45 thorpej #ifdef _KERNEL
1922 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
1923 1.45 thorpej #else
1924 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
1925 1.45 thorpej ®s[o2i(off)]) == -1)
1926 1.45 thorpej regs[o2i(off)] = 0;
1927 1.45 thorpej #endif
1928 1.45 thorpej }
1929 1.26 cgd
1930 1.45 thorpej #ifdef _KERNEL
1931 1.38 cgd sizebars = 1;
1932 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
1933 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
1934 1.38 cgd sizebars = 0;
1935 1.45 thorpej #endif
1936 1.38 cgd
1937 1.26 cgd /* common header */
1938 1.26 cgd printf(" Common header:\n");
1939 1.28 cgd pci_conf_print_regs(regs, 0, 16);
1940 1.28 cgd
1941 1.26 cgd printf("\n");
1942 1.45 thorpej #ifdef _KERNEL
1943 1.26 cgd pci_conf_print_common(pc, tag, regs);
1944 1.45 thorpej #else
1945 1.45 thorpej pci_conf_print_common(regs);
1946 1.45 thorpej #endif
1947 1.26 cgd printf("\n");
1948 1.26 cgd
1949 1.26 cgd /* type-dependent header */
1950 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
1951 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
1952 1.26 cgd case 0:
1953 1.27 cgd /* Standard device header */
1954 1.27 cgd typename = "\"normal\" device";
1955 1.27 cgd typeprintfn = &pci_conf_print_type0;
1956 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1957 1.28 cgd endoff = 64;
1958 1.27 cgd break;
1959 1.27 cgd case 1:
1960 1.27 cgd /* PCI-PCI bridge header */
1961 1.27 cgd typename = "PCI-PCI bridge";
1962 1.26 cgd typeprintfn = &pci_conf_print_type1;
1963 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1964 1.28 cgd endoff = 64;
1965 1.26 cgd break;
1966 1.27 cgd case 2:
1967 1.27 cgd /* PCI-CardBus bridge header */
1968 1.27 cgd typename = "PCI-CardBus bridge";
1969 1.27 cgd typeprintfn = &pci_conf_print_type2;
1970 1.52 drochner capoff = PCI_CARDBUS_CAPLISTPTR_REG;
1971 1.28 cgd endoff = 72;
1972 1.27 cgd break;
1973 1.26 cgd default:
1974 1.27 cgd typename = NULL;
1975 1.26 cgd typeprintfn = 0;
1976 1.52 drochner capoff = -1;
1977 1.28 cgd endoff = 64;
1978 1.28 cgd break;
1979 1.26 cgd }
1980 1.27 cgd printf(" Type %d ", hdrtype);
1981 1.27 cgd if (typename != NULL)
1982 1.27 cgd printf("(%s) ", typename);
1983 1.27 cgd printf("header:\n");
1984 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
1985 1.27 cgd printf("\n");
1986 1.45 thorpej if (typeprintfn) {
1987 1.45 thorpej #ifdef _KERNEL
1988 1.38 cgd (*typeprintfn)(pc, tag, regs, sizebars);
1989 1.45 thorpej #else
1990 1.45 thorpej (*typeprintfn)(regs);
1991 1.45 thorpej #endif
1992 1.45 thorpej } else
1993 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
1994 1.26 cgd hdrtype);
1995 1.26 cgd printf("\n");
1996 1.51 drochner
1997 1.55 jdolecek /* capability list, if present */
1998 1.52 drochner if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1999 1.52 drochner && (capoff > 0)) {
2000 1.51 drochner #ifdef _KERNEL
2001 1.52 drochner pci_conf_print_caplist(pc, tag, regs, capoff);
2002 1.51 drochner #else
2003 1.52 drochner pci_conf_print_caplist(regs, capoff);
2004 1.51 drochner #endif
2005 1.51 drochner printf("\n");
2006 1.51 drochner }
2007 1.26 cgd
2008 1.26 cgd /* device-dependent header */
2009 1.26 cgd printf(" Device-dependent header:\n");
2010 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
2011 1.26 cgd printf("\n");
2012 1.49 nathanw #ifdef _KERNEL
2013 1.26 cgd if (printfn)
2014 1.26 cgd (*printfn)(pc, tag, regs);
2015 1.26 cgd else
2016 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
2017 1.26 cgd printf("\n");
2018 1.45 thorpej #endif /* _KERNEL */
2019 1.1 mycroft }
2020