pci_subr.c revision 1.119 1 1.119 njoly /* $NetBSD: pci_subr.c,v 1.119 2014/05/25 14:56:46 njoly Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.47 lukem
42 1.47 lukem #include <sys/cdefs.h>
43 1.119 njoly __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.119 2014/05/25 14:56:46 njoly Exp $");
44 1.21 enami
45 1.45 thorpej #ifdef _KERNEL_OPT
46 1.35 cgd #include "opt_pci.h"
47 1.45 thorpej #endif
48 1.1 mycroft
49 1.1 mycroft #include <sys/param.h>
50 1.1 mycroft
51 1.45 thorpej #ifdef _KERNEL
52 1.62 simonb #include <sys/systm.h>
53 1.73 ad #include <sys/intr.h>
54 1.80 pgoyette #include <sys/module.h>
55 1.45 thorpej #else
56 1.45 thorpej #include <pci.h>
57 1.72 joerg #include <stdbool.h>
58 1.46 enami #include <stdio.h>
59 1.117 msaitoh #include <string.h>
60 1.45 thorpej #endif
61 1.24 thorpej
62 1.10 cgd #include <dev/pci/pcireg.h>
63 1.45 thorpej #ifdef _KERNEL
64 1.7 cgd #include <dev/pci/pcivar.h>
65 1.10 cgd #endif
66 1.10 cgd
67 1.10 cgd /*
68 1.10 cgd * Descriptions of known PCI classes and subclasses.
69 1.10 cgd *
70 1.10 cgd * Subclasses are described in the same way as classes, but have a
71 1.10 cgd * NULL subclass pointer.
72 1.10 cgd */
73 1.10 cgd struct pci_class {
74 1.44 thorpej const char *name;
75 1.91 matt u_int val; /* as wide as pci_{,sub}class_t */
76 1.42 jdolecek const struct pci_class *subclasses;
77 1.10 cgd };
78 1.10 cgd
79 1.117 msaitoh /*
80 1.117 msaitoh * Class 0x00.
81 1.117 msaitoh * Before rev. 2.0.
82 1.117 msaitoh */
83 1.61 thorpej static const struct pci_class pci_subclass_prehistoric[] = {
84 1.65 christos { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, NULL, },
85 1.65 christos { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, NULL, },
86 1.65 christos { NULL, 0, NULL, },
87 1.10 cgd };
88 1.10 cgd
89 1.117 msaitoh /*
90 1.117 msaitoh * Class 0x01.
91 1.117 msaitoh * Mass strage controller
92 1.117 msaitoh */
93 1.117 msaitoh
94 1.117 msaitoh /* ATA programming interface */
95 1.117 msaitoh static const struct pci_class pci_interface_ata[] = {
96 1.117 msaitoh { "with single DMA", PCI_INTERFACE_ATA_SINGLEDMA, NULL, },
97 1.117 msaitoh { "with chained DMA", PCI_INTERFACE_ATA_CHAINEDDMA, NULL, },
98 1.117 msaitoh { NULL, 0, NULL, },
99 1.117 msaitoh };
100 1.117 msaitoh
101 1.117 msaitoh /* SATA programming interface */
102 1.117 msaitoh static const struct pci_class pci_interface_sata[] = {
103 1.117 msaitoh { "AHCI 1.0", PCI_INTERFACE_SATA_AHCI10, NULL, },
104 1.117 msaitoh { NULL, 0, NULL, },
105 1.117 msaitoh };
106 1.117 msaitoh
107 1.117 msaitoh /* Subclasses */
108 1.61 thorpej static const struct pci_class pci_subclass_mass_storage[] = {
109 1.65 christos { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, NULL, },
110 1.65 christos { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, NULL, },
111 1.65 christos { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
112 1.65 christos { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, NULL, },
113 1.65 christos { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, NULL, },
114 1.117 msaitoh { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA,
115 1.117 msaitoh pci_interface_ata, },
116 1.117 msaitoh { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA,
117 1.117 msaitoh pci_interface_sata, },
118 1.65 christos { "SAS", PCI_SUBCLASS_MASS_STORAGE_SAS, NULL, },
119 1.94 matt { "NVM", PCI_SUBCLASS_MASS_STORAGE_NVM, NULL, },
120 1.65 christos { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, NULL, },
121 1.65 christos { NULL, 0, NULL, },
122 1.10 cgd };
123 1.10 cgd
124 1.117 msaitoh /*
125 1.117 msaitoh * Class 0x02.
126 1.117 msaitoh * Network controller.
127 1.117 msaitoh */
128 1.61 thorpej static const struct pci_class pci_subclass_network[] = {
129 1.65 christos { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, NULL, },
130 1.65 christos { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, NULL, },
131 1.65 christos { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, NULL, },
132 1.65 christos { "ATM", PCI_SUBCLASS_NETWORK_ATM, NULL, },
133 1.65 christos { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, NULL, },
134 1.65 christos { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, NULL, },
135 1.65 christos { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
136 1.65 christos { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, NULL, },
137 1.65 christos { NULL, 0, NULL, },
138 1.10 cgd };
139 1.10 cgd
140 1.117 msaitoh /*
141 1.117 msaitoh * Class 0x03.
142 1.117 msaitoh * Display controller.
143 1.117 msaitoh */
144 1.117 msaitoh
145 1.117 msaitoh /* VGA programming interface */
146 1.117 msaitoh static const struct pci_class pci_interface_vga[] = {
147 1.117 msaitoh { "", PCI_INTERFACE_VGA_VGA, NULL, },
148 1.117 msaitoh { "8514-compat", PCI_INTERFACE_VGA_8514, NULL, },
149 1.117 msaitoh { NULL, 0, NULL, },
150 1.117 msaitoh };
151 1.117 msaitoh /* Subclasses */
152 1.61 thorpej static const struct pci_class pci_subclass_display[] = {
153 1.117 msaitoh { "VGA", PCI_SUBCLASS_DISPLAY_VGA, pci_interface_vga,},
154 1.65 christos { "XGA", PCI_SUBCLASS_DISPLAY_XGA, NULL, },
155 1.65 christos { "3D", PCI_SUBCLASS_DISPLAY_3D, NULL, },
156 1.65 christos { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, NULL, },
157 1.65 christos { NULL, 0, NULL, },
158 1.10 cgd };
159 1.10 cgd
160 1.117 msaitoh /*
161 1.117 msaitoh * Class 0x04.
162 1.117 msaitoh * Multimedia device.
163 1.117 msaitoh */
164 1.61 thorpej static const struct pci_class pci_subclass_multimedia[] = {
165 1.65 christos { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, NULL, },
166 1.65 christos { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, NULL, },
167 1.65 christos { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
168 1.93 chs { "HD audio", PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, },
169 1.65 christos { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, NULL, },
170 1.65 christos { NULL, 0, NULL, },
171 1.10 cgd };
172 1.10 cgd
173 1.117 msaitoh /*
174 1.117 msaitoh * Class 0x05.
175 1.117 msaitoh * Memory controller.
176 1.117 msaitoh */
177 1.61 thorpej static const struct pci_class pci_subclass_memory[] = {
178 1.65 christos { "RAM", PCI_SUBCLASS_MEMORY_RAM, NULL, },
179 1.65 christos { "flash", PCI_SUBCLASS_MEMORY_FLASH, NULL, },
180 1.65 christos { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, NULL, },
181 1.65 christos { NULL, 0, NULL, },
182 1.10 cgd };
183 1.10 cgd
184 1.117 msaitoh /*
185 1.117 msaitoh * Class 0x06.
186 1.117 msaitoh * Bridge device.
187 1.117 msaitoh */
188 1.117 msaitoh
189 1.117 msaitoh /* PCI bridge programming interface */
190 1.117 msaitoh static const struct pci_class pci_interface_pcibridge[] = {
191 1.117 msaitoh { "", PCI_INTERFACE_BRIDGE_PCI_PCI, NULL, },
192 1.117 msaitoh { "subtractive decode", PCI_INTERFACE_BRIDGE_PCI_SUBDEC, NULL, },
193 1.117 msaitoh { NULL, 0, NULL, },
194 1.117 msaitoh };
195 1.117 msaitoh
196 1.117 msaitoh /* Semi-transparent PCI-toPCI bridge programming interface */
197 1.117 msaitoh static const struct pci_class pci_interface_stpci[] = {
198 1.117 msaitoh { "primary side facing host", PCI_INTERFACE_STPCI_PRIMARY, NULL, },
199 1.117 msaitoh { "secondary side facing host", PCI_INTERFACE_STPCI_SECONDARY, NULL, },
200 1.117 msaitoh { NULL, 0, NULL, },
201 1.117 msaitoh };
202 1.117 msaitoh
203 1.117 msaitoh /* Subclasses */
204 1.61 thorpej static const struct pci_class pci_subclass_bridge[] = {
205 1.65 christos { "host", PCI_SUBCLASS_BRIDGE_HOST, NULL, },
206 1.65 christos { "ISA", PCI_SUBCLASS_BRIDGE_ISA, NULL, },
207 1.65 christos { "EISA", PCI_SUBCLASS_BRIDGE_EISA, NULL, },
208 1.65 christos { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, NULL, },
209 1.117 msaitoh { "PCI", PCI_SUBCLASS_BRIDGE_PCI,
210 1.117 msaitoh pci_interface_pcibridge, },
211 1.65 christos { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, NULL, },
212 1.65 christos { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, NULL, },
213 1.65 christos { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, NULL, },
214 1.65 christos { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, NULL, },
215 1.117 msaitoh { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,
216 1.117 msaitoh pci_interface_stpci, },
217 1.65 christos { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, NULL, },
218 1.65 christos { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, NULL, },
219 1.65 christos { NULL, 0, NULL, },
220 1.10 cgd };
221 1.10 cgd
222 1.117 msaitoh /*
223 1.117 msaitoh * Class 0x07.
224 1.117 msaitoh * Simple communications controller.
225 1.117 msaitoh */
226 1.117 msaitoh
227 1.117 msaitoh /* Serial controller programming interface */
228 1.117 msaitoh static const struct pci_class pci_interface_serial[] = {
229 1.117 msaitoh { "genric XT-compat", PCI_INTERFACE_SERIAL_XT, NULL, },
230 1.117 msaitoh { "16450-compat", PCI_INTERFACE_SERIAL_16450, NULL, },
231 1.117 msaitoh { "16550-compat", PCI_INTERFACE_SERIAL_16550, NULL, },
232 1.117 msaitoh { "16650-compat", PCI_INTERFACE_SERIAL_16650, NULL, },
233 1.117 msaitoh { "16750-compat", PCI_INTERFACE_SERIAL_16750, NULL, },
234 1.117 msaitoh { "16850-compat", PCI_INTERFACE_SERIAL_16850, NULL, },
235 1.117 msaitoh { "16950-compat", PCI_INTERFACE_SERIAL_16950, NULL, },
236 1.117 msaitoh { NULL, 0, NULL, },
237 1.117 msaitoh };
238 1.117 msaitoh
239 1.117 msaitoh /* Parallel controller programming interface */
240 1.117 msaitoh static const struct pci_class pci_interface_parallel[] = {
241 1.117 msaitoh { "", PCI_INTERFACE_PARALLEL, NULL,},
242 1.117 msaitoh { "bi-directional", PCI_INTERFACE_PARALLEL_BIDIRECTIONAL, NULL,},
243 1.117 msaitoh { "ECP 1.X-compat", PCI_INTERFACE_PARALLEL_ECP1X, NULL,},
244 1.117 msaitoh { "IEEE1284", PCI_INTERFACE_PARALLEL_IEEE1284, NULL,},
245 1.117 msaitoh { "IEE1284 target", PCI_INTERFACE_PARALLEL_IEEE1284_TGT, NULL,},
246 1.117 msaitoh { NULL, 0, NULL,},
247 1.117 msaitoh };
248 1.117 msaitoh
249 1.117 msaitoh /* Modem programming interface */
250 1.117 msaitoh static const struct pci_class pci_interface_modem[] = {
251 1.117 msaitoh { "", PCI_INTERFACE_MODEM, NULL,},
252 1.117 msaitoh { "Hayes&16450-compat", PCI_INTERFACE_MODEM_HAYES16450, NULL,},
253 1.117 msaitoh { "Hayes&16550-compat", PCI_INTERFACE_MODEM_HAYES16550, NULL,},
254 1.117 msaitoh { "Hayes&16650-compat", PCI_INTERFACE_MODEM_HAYES16650, NULL,},
255 1.117 msaitoh { "Hayes&16750-compat", PCI_INTERFACE_MODEM_HAYES16750, NULL,},
256 1.117 msaitoh { NULL, 0, NULL,},
257 1.117 msaitoh };
258 1.117 msaitoh
259 1.117 msaitoh /* Subclasses */
260 1.61 thorpej static const struct pci_class pci_subclass_communications[] = {
261 1.117 msaitoh { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL,
262 1.117 msaitoh pci_interface_serial, },
263 1.117 msaitoh { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,
264 1.117 msaitoh pci_interface_parallel, },
265 1.115 msaitoh { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, NULL,},
266 1.117 msaitoh { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM,
267 1.117 msaitoh pci_interface_modem, },
268 1.115 msaitoh { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, NULL,},
269 1.115 msaitoh { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, NULL,},
270 1.115 msaitoh { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, NULL,},
271 1.115 msaitoh { NULL, 0, NULL,},
272 1.20 cgd };
273 1.20 cgd
274 1.117 msaitoh /*
275 1.117 msaitoh * Class 0x08.
276 1.117 msaitoh * Base system peripheral.
277 1.117 msaitoh */
278 1.117 msaitoh
279 1.117 msaitoh /* PIC programming interface */
280 1.117 msaitoh static const struct pci_class pci_interface_pic[] = {
281 1.117 msaitoh { "genric 8259", PCI_INTERFACE_PIC_8259, NULL, },
282 1.117 msaitoh { "ISA PIC", PCI_INTERFACE_PIC_ISA, NULL, },
283 1.117 msaitoh { "EISA PIC", PCI_INTERFACE_PIC_EISA, NULL, },
284 1.117 msaitoh { "IO APIC", PCI_INTERFACE_PIC_IOAPIC, NULL, },
285 1.117 msaitoh { "IO(x) APIC", PCI_INTERFACE_PIC_IOXAPIC, NULL, },
286 1.117 msaitoh { NULL, 0, NULL, },
287 1.117 msaitoh };
288 1.117 msaitoh
289 1.117 msaitoh /* DMA programming interface */
290 1.117 msaitoh static const struct pci_class pci_interface_dma[] = {
291 1.117 msaitoh { "genric 8237", PCI_INTERFACE_DMA_8237, NULL, },
292 1.117 msaitoh { "ISA", PCI_INTERFACE_DMA_ISA, NULL, },
293 1.117 msaitoh { "EISA", PCI_INTERFACE_DMA_EISA, NULL, },
294 1.117 msaitoh { NULL, 0, NULL, },
295 1.117 msaitoh };
296 1.117 msaitoh
297 1.117 msaitoh /* Timer programming interface */
298 1.117 msaitoh static const struct pci_class pci_interface_tmr[] = {
299 1.117 msaitoh { "genric 8254", PCI_INTERFACE_TIMER_8254, NULL, },
300 1.117 msaitoh { "ISA", PCI_INTERFACE_TIMER_ISA, NULL, },
301 1.117 msaitoh { "EISA", PCI_INTERFACE_TIMER_EISA, NULL, },
302 1.117 msaitoh { NULL, 0, NULL, },
303 1.117 msaitoh };
304 1.117 msaitoh
305 1.117 msaitoh /* RTC programming interface */
306 1.117 msaitoh static const struct pci_class pci_interface_rtc[] = {
307 1.117 msaitoh { "generic", PCI_INTERFACE_RTC_GENERIC, NULL, },
308 1.117 msaitoh { "ISA", PCI_INTERFACE_RTC_ISA, NULL, },
309 1.117 msaitoh { NULL, 0, NULL, },
310 1.117 msaitoh };
311 1.117 msaitoh
312 1.117 msaitoh /* Subclasses */
313 1.61 thorpej static const struct pci_class pci_subclass_system[] = {
314 1.117 msaitoh { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, pci_interface_pic,},
315 1.117 msaitoh { "DMA", PCI_SUBCLASS_SYSTEM_DMA, pci_interface_dma,},
316 1.117 msaitoh { "timer", PCI_SUBCLASS_SYSTEM_TIMER, pci_interface_tmr,},
317 1.117 msaitoh { "RTC", PCI_SUBCLASS_SYSTEM_RTC, pci_interface_rtc,},
318 1.65 christos { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL, },
319 1.65 christos { "SD Host Controller", PCI_SUBCLASS_SYSTEM_SDHC, NULL, },
320 1.65 christos { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, NULL, },
321 1.65 christos { NULL, 0, NULL, },
322 1.20 cgd };
323 1.20 cgd
324 1.117 msaitoh /*
325 1.117 msaitoh * Class 0x09.
326 1.117 msaitoh * Input device.
327 1.117 msaitoh */
328 1.117 msaitoh
329 1.117 msaitoh /* Gameport programming interface */
330 1.117 msaitoh static const struct pci_class pci_interface_game[] = {
331 1.117 msaitoh { "generic", PCI_INTERFACE_GAMEPORT_GENERIC, NULL, },
332 1.117 msaitoh { "legacy", PCI_INTERFACE_GAMEPORT_LEGACY, NULL, },
333 1.117 msaitoh { NULL, 0, NULL, },
334 1.117 msaitoh };
335 1.117 msaitoh
336 1.117 msaitoh /* Subclasses */
337 1.61 thorpej static const struct pci_class pci_subclass_input[] = {
338 1.65 christos { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, NULL, },
339 1.65 christos { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, NULL, },
340 1.65 christos { "mouse", PCI_SUBCLASS_INPUT_MOUSE, NULL, },
341 1.65 christos { "scanner", PCI_SUBCLASS_INPUT_SCANNER, NULL, },
342 1.117 msaitoh { "game port", PCI_SUBCLASS_INPUT_GAMEPORT,
343 1.117 msaitoh pci_interface_game, },
344 1.65 christos { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, NULL, },
345 1.65 christos { NULL, 0, NULL, },
346 1.20 cgd };
347 1.20 cgd
348 1.117 msaitoh /*
349 1.117 msaitoh * Class 0x0a.
350 1.117 msaitoh * Docking station.
351 1.117 msaitoh */
352 1.61 thorpej static const struct pci_class pci_subclass_dock[] = {
353 1.65 christos { "generic", PCI_SUBCLASS_DOCK_GENERIC, NULL, },
354 1.65 christos { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, NULL, },
355 1.65 christos { NULL, 0, NULL, },
356 1.20 cgd };
357 1.20 cgd
358 1.117 msaitoh /*
359 1.117 msaitoh * Class 0x0b.
360 1.117 msaitoh * Processor.
361 1.117 msaitoh */
362 1.61 thorpej static const struct pci_class pci_subclass_processor[] = {
363 1.65 christos { "386", PCI_SUBCLASS_PROCESSOR_386, NULL, },
364 1.65 christos { "486", PCI_SUBCLASS_PROCESSOR_486, NULL, },
365 1.65 christos { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL, },
366 1.65 christos { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, NULL, },
367 1.65 christos { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, NULL, },
368 1.65 christos { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, NULL, },
369 1.65 christos { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, NULL, },
370 1.65 christos { NULL, 0, NULL, },
371 1.20 cgd };
372 1.20 cgd
373 1.117 msaitoh /*
374 1.117 msaitoh * Class 0x0c.
375 1.117 msaitoh * Serial bus controller.
376 1.117 msaitoh */
377 1.117 msaitoh
378 1.117 msaitoh /* IEEE1394 programming interface */
379 1.117 msaitoh static const struct pci_class pci_interface_ieee1394[] = {
380 1.117 msaitoh { "Firewire", PCI_INTERFACE_IEEE1394_FIREWIRE, NULL,},
381 1.117 msaitoh { "OpenHCI", PCI_INTERFACE_IEEE1394_OPENHCI, NULL,},
382 1.117 msaitoh { NULL, 0, NULL,},
383 1.117 msaitoh };
384 1.117 msaitoh
385 1.117 msaitoh /* USB programming interface */
386 1.117 msaitoh static const struct pci_class pci_interface_usb[] = {
387 1.117 msaitoh { "UHCI", PCI_INTERFACE_USB_UHCI, NULL, },
388 1.117 msaitoh { "OHCI", PCI_INTERFACE_USB_OHCI, NULL, },
389 1.117 msaitoh { "EHCI", PCI_INTERFACE_USB_EHCI, NULL, },
390 1.117 msaitoh { "xHCI", PCI_INTERFACE_USB_XHCI, NULL, },
391 1.117 msaitoh { "other HC", PCI_INTERFACE_USB_OTHERHC, NULL, },
392 1.117 msaitoh { "device", PCI_INTERFACE_USB_DEVICE, NULL, },
393 1.117 msaitoh { NULL, 0, NULL, },
394 1.117 msaitoh };
395 1.117 msaitoh
396 1.117 msaitoh /* IPMI programming interface */
397 1.117 msaitoh static const struct pci_class pci_interface_ipmi[] = {
398 1.117 msaitoh { "SMIC", PCI_INTERFACE_IPMI_SMIC, NULL,},
399 1.117 msaitoh { "keyboard", PCI_INTERFACE_IPMI_KBD, NULL,},
400 1.117 msaitoh { "block transfer", PCI_INTERFACE_IPMI_BLOCKXFER, NULL,},
401 1.117 msaitoh { NULL, 0, NULL,},
402 1.117 msaitoh };
403 1.117 msaitoh
404 1.117 msaitoh /* Subclasses */
405 1.61 thorpej static const struct pci_class pci_subclass_serialbus[] = {
406 1.117 msaitoh { "IEEE1394", PCI_SUBCLASS_SERIALBUS_FIREWIRE,
407 1.117 msaitoh pci_interface_ieee1394, },
408 1.65 christos { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, NULL, },
409 1.65 christos { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, NULL, },
410 1.117 msaitoh { "USB", PCI_SUBCLASS_SERIALBUS_USB,
411 1.117 msaitoh pci_interface_usb, },
412 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
413 1.65 christos { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, NULL, },
414 1.65 christos { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, NULL, },
415 1.65 christos { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
416 1.117 msaitoh { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI,
417 1.117 msaitoh pci_interface_ipmi, },
418 1.65 christos { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, NULL, },
419 1.65 christos { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, NULL, },
420 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SERIALBUS_MISC, NULL, },
421 1.65 christos { NULL, 0, NULL, },
422 1.32 cgd };
423 1.32 cgd
424 1.117 msaitoh /*
425 1.117 msaitoh * Class 0x0d.
426 1.117 msaitoh * Wireless Controller.
427 1.117 msaitoh */
428 1.61 thorpej static const struct pci_class pci_subclass_wireless[] = {
429 1.65 christos { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, NULL, },
430 1.65 christos { "Consumer IR", PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL, },
431 1.65 christos { "RF", PCI_SUBCLASS_WIRELESS_RF, NULL, },
432 1.65 christos { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL, },
433 1.65 christos { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, NULL, },
434 1.65 christos { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, NULL, },
435 1.65 christos { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, NULL, },
436 1.65 christos { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, NULL, },
437 1.65 christos { NULL, 0, NULL, },
438 1.32 cgd };
439 1.32 cgd
440 1.117 msaitoh /*
441 1.117 msaitoh * Class 0x0e.
442 1.117 msaitoh * Intelligent IO controller.
443 1.117 msaitoh */
444 1.117 msaitoh
445 1.117 msaitoh /* Intelligent IO programming interface */
446 1.117 msaitoh static const struct pci_class pci_interface_i2o[] = {
447 1.117 msaitoh { "FIFO at offset 0x40", PCI_INTERFACE_I2O_FIFOAT40, NULL,},
448 1.117 msaitoh { NULL, 0, NULL,},
449 1.117 msaitoh };
450 1.117 msaitoh
451 1.117 msaitoh /* Subclasses */
452 1.61 thorpej static const struct pci_class pci_subclass_i2o[] = {
453 1.117 msaitoh { "standard", PCI_SUBCLASS_I2O_STANDARD, pci_interface_i2o,},
454 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_I2O_MISC, NULL, },
455 1.65 christos { NULL, 0, NULL, },
456 1.32 cgd };
457 1.32 cgd
458 1.117 msaitoh /*
459 1.117 msaitoh * Class 0x0f.
460 1.117 msaitoh * Satellite communication controller.
461 1.117 msaitoh */
462 1.61 thorpej static const struct pci_class pci_subclass_satcom[] = {
463 1.65 christos { "TV", PCI_SUBCLASS_SATCOM_TV, NULL, },
464 1.65 christos { "audio", PCI_SUBCLASS_SATCOM_AUDIO, NULL, },
465 1.65 christos { "voice", PCI_SUBCLASS_SATCOM_VOICE, NULL, },
466 1.65 christos { "data", PCI_SUBCLASS_SATCOM_DATA, NULL, },
467 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SATCOM_MISC, NULL, },
468 1.65 christos { NULL, 0, NULL, },
469 1.32 cgd };
470 1.32 cgd
471 1.117 msaitoh /*
472 1.117 msaitoh * Class 0x10.
473 1.117 msaitoh * Encryption/Decryption controller.
474 1.117 msaitoh */
475 1.61 thorpej static const struct pci_class pci_subclass_crypto[] = {
476 1.65 christos { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, NULL, },
477 1.65 christos { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
478 1.65 christos { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, NULL, },
479 1.65 christos { NULL, 0, NULL, },
480 1.32 cgd };
481 1.32 cgd
482 1.117 msaitoh /*
483 1.117 msaitoh * Class 0x11.
484 1.117 msaitoh * Data aquuisition and signal processing controller.
485 1.117 msaitoh */
486 1.61 thorpej static const struct pci_class pci_subclass_dasp[] = {
487 1.65 christos { "DPIO", PCI_SUBCLASS_DASP_DPIO, NULL, },
488 1.65 christos { "Time and Frequency", PCI_SUBCLASS_DASP_TIMEFREQ, NULL, },
489 1.65 christos { "synchronization", PCI_SUBCLASS_DASP_SYNC, NULL, },
490 1.65 christos { "management", PCI_SUBCLASS_DASP_MGMT, NULL, },
491 1.65 christos { "miscellaneous", PCI_SUBCLASS_DASP_MISC, NULL, },
492 1.65 christos { NULL, 0, NULL, },
493 1.20 cgd };
494 1.20 cgd
495 1.117 msaitoh /* List of classes */
496 1.61 thorpej static const struct pci_class pci_class[] = {
497 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
498 1.10 cgd pci_subclass_prehistoric, },
499 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
500 1.10 cgd pci_subclass_mass_storage, },
501 1.10 cgd { "network", PCI_CLASS_NETWORK,
502 1.10 cgd pci_subclass_network, },
503 1.10 cgd { "display", PCI_CLASS_DISPLAY,
504 1.11 cgd pci_subclass_display, },
505 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
506 1.10 cgd pci_subclass_multimedia, },
507 1.10 cgd { "memory", PCI_CLASS_MEMORY,
508 1.10 cgd pci_subclass_memory, },
509 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
510 1.10 cgd pci_subclass_bridge, },
511 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
512 1.20 cgd pci_subclass_communications, },
513 1.20 cgd { "system", PCI_CLASS_SYSTEM,
514 1.20 cgd pci_subclass_system, },
515 1.20 cgd { "input", PCI_CLASS_INPUT,
516 1.20 cgd pci_subclass_input, },
517 1.20 cgd { "dock", PCI_CLASS_DOCK,
518 1.20 cgd pci_subclass_dock, },
519 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
520 1.20 cgd pci_subclass_processor, },
521 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
522 1.20 cgd pci_subclass_serialbus, },
523 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
524 1.32 cgd pci_subclass_wireless, },
525 1.32 cgd { "I2O", PCI_CLASS_I2O,
526 1.32 cgd pci_subclass_i2o, },
527 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
528 1.32 cgd pci_subclass_satcom, },
529 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
530 1.32 cgd pci_subclass_crypto, },
531 1.32 cgd { "DASP", PCI_CLASS_DASP,
532 1.32 cgd pci_subclass_dasp, },
533 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
534 1.65 christos NULL, },
535 1.65 christos { NULL, 0,
536 1.65 christos NULL, },
537 1.10 cgd };
538 1.10 cgd
539 1.83 pgoyette void pci_load_verbose(void);
540 1.83 pgoyette
541 1.80 pgoyette #if defined(_KERNEL)
542 1.80 pgoyette /*
543 1.80 pgoyette * In kernel, these routines are provided and linked via the
544 1.80 pgoyette * pciverbose module.
545 1.80 pgoyette */
546 1.83 pgoyette const char *pci_findvendor_stub(pcireg_t);
547 1.83 pgoyette const char *pci_findproduct_stub(pcireg_t);
548 1.83 pgoyette
549 1.83 pgoyette const char *(*pci_findvendor)(pcireg_t) = pci_findvendor_stub;
550 1.83 pgoyette const char *(*pci_findproduct)(pcireg_t) = pci_findproduct_stub;
551 1.80 pgoyette const char *pci_unmatched = "";
552 1.80 pgoyette #else
553 1.10 cgd /*
554 1.80 pgoyette * For userland we just set the vectors here.
555 1.10 cgd */
556 1.81 pgoyette const char *(*pci_findvendor)(pcireg_t id_reg) = pci_findvendor_real;
557 1.81 pgoyette const char *(*pci_findproduct)(pcireg_t id_reg) = pci_findproduct_real;
558 1.80 pgoyette const char *pci_unmatched = "unmatched ";
559 1.76 matt #endif
560 1.76 matt
561 1.83 pgoyette int pciverbose_loaded = 0;
562 1.59 mycroft
563 1.80 pgoyette #if defined(_KERNEL)
564 1.80 pgoyette /*
565 1.83 pgoyette * Routine to load the pciverbose kernel module as needed
566 1.80 pgoyette */
567 1.115 msaitoh void
568 1.115 msaitoh pci_load_verbose(void)
569 1.59 mycroft {
570 1.115 msaitoh
571 1.85 pgoyette if (pciverbose_loaded == 0)
572 1.84 pgoyette module_autoload("pciverbose", MODULE_CLASS_MISC);
573 1.83 pgoyette }
574 1.80 pgoyette
575 1.115 msaitoh const char *
576 1.115 msaitoh pci_findvendor_stub(pcireg_t id_reg)
577 1.83 pgoyette {
578 1.115 msaitoh
579 1.83 pgoyette pci_load_verbose();
580 1.83 pgoyette if (pciverbose_loaded)
581 1.83 pgoyette return pci_findvendor(id_reg);
582 1.83 pgoyette else
583 1.83 pgoyette return NULL;
584 1.83 pgoyette }
585 1.83 pgoyette
586 1.115 msaitoh const char *
587 1.115 msaitoh pci_findproduct_stub(pcireg_t id_reg)
588 1.83 pgoyette {
589 1.115 msaitoh
590 1.83 pgoyette pci_load_verbose();
591 1.83 pgoyette if (pciverbose_loaded)
592 1.83 pgoyette return pci_findproduct(id_reg);
593 1.83 pgoyette else
594 1.83 pgoyette return NULL;
595 1.80 pgoyette }
596 1.29 augustss #endif
597 1.10 cgd
598 1.10 cgd void
599 1.58 itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
600 1.58 itojun size_t l)
601 1.10 cgd {
602 1.10 cgd pci_vendor_id_t vendor;
603 1.10 cgd pci_product_id_t product;
604 1.10 cgd pci_class_t class;
605 1.10 cgd pci_subclass_t subclass;
606 1.10 cgd pci_interface_t interface;
607 1.10 cgd pci_revision_t revision;
608 1.80 pgoyette const char *unmatched = pci_unmatched;
609 1.59 mycroft const char *vendor_namep, *product_namep;
610 1.117 msaitoh const struct pci_class *classp, *subclassp, *interfacep;
611 1.58 itojun char *ep;
612 1.58 itojun
613 1.58 itojun ep = cp + l;
614 1.10 cgd
615 1.10 cgd vendor = PCI_VENDOR(id_reg);
616 1.10 cgd product = PCI_PRODUCT(id_reg);
617 1.10 cgd
618 1.10 cgd class = PCI_CLASS(class_reg);
619 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
620 1.10 cgd interface = PCI_INTERFACE(class_reg);
621 1.10 cgd revision = PCI_REVISION(class_reg);
622 1.10 cgd
623 1.81 pgoyette vendor_namep = pci_findvendor(id_reg);
624 1.81 pgoyette product_namep = pci_findproduct(id_reg);
625 1.10 cgd
626 1.10 cgd classp = pci_class;
627 1.10 cgd while (classp->name != NULL) {
628 1.10 cgd if (class == classp->val)
629 1.10 cgd break;
630 1.10 cgd classp++;
631 1.10 cgd }
632 1.10 cgd
633 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
634 1.10 cgd while (subclassp && subclassp->name != NULL) {
635 1.10 cgd if (subclass == subclassp->val)
636 1.10 cgd break;
637 1.10 cgd subclassp++;
638 1.10 cgd }
639 1.10 cgd
640 1.119 njoly interfacep = (subclassp && subclassp->name != NULL) ?
641 1.119 njoly subclassp->subclasses : NULL;
642 1.117 msaitoh while (interfacep && interfacep->name != NULL) {
643 1.117 msaitoh if (interface == interfacep->val)
644 1.117 msaitoh break;
645 1.117 msaitoh interfacep++;
646 1.117 msaitoh }
647 1.117 msaitoh
648 1.10 cgd if (vendor_namep == NULL)
649 1.58 itojun cp += snprintf(cp, ep - cp, "%svendor 0x%04x product 0x%04x",
650 1.15 cgd unmatched, vendor, product);
651 1.10 cgd else if (product_namep != NULL)
652 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s", vendor_namep,
653 1.58 itojun product_namep);
654 1.10 cgd else
655 1.58 itojun cp += snprintf(cp, ep - cp, "%s product 0x%04x",
656 1.10 cgd vendor_namep, product);
657 1.13 cgd if (showclass) {
658 1.58 itojun cp += snprintf(cp, ep - cp, " (");
659 1.13 cgd if (classp->name == NULL)
660 1.58 itojun cp += snprintf(cp, ep - cp,
661 1.58 itojun "class 0x%02x, subclass 0x%02x", class, subclass);
662 1.13 cgd else {
663 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
664 1.58 itojun cp += snprintf(cp, ep - cp,
665 1.78 drochner "%s, subclass 0x%02x",
666 1.20 cgd classp->name, subclass);
667 1.13 cgd else
668 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s",
669 1.20 cgd subclassp->name, classp->name);
670 1.13 cgd }
671 1.117 msaitoh if ((interfacep == NULL) || (interfacep->name == NULL)) {
672 1.117 msaitoh if (interface != 0)
673 1.117 msaitoh cp += snprintf(cp, ep - cp,
674 1.117 msaitoh ", interface 0x%02x", interface);
675 1.117 msaitoh } else if (strncmp(interfacep->name, "", 1) != 0)
676 1.117 msaitoh cp += snprintf(cp, ep - cp, ", %s",
677 1.117 msaitoh interfacep->name);
678 1.20 cgd if (revision != 0)
679 1.58 itojun cp += snprintf(cp, ep - cp, ", revision 0x%02x",
680 1.58 itojun revision);
681 1.58 itojun cp += snprintf(cp, ep - cp, ")");
682 1.13 cgd }
683 1.22 thorpej }
684 1.22 thorpej
685 1.89 drochner #ifdef _KERNEL
686 1.89 drochner void
687 1.90 drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
688 1.90 drochner const char *known, int addrev)
689 1.89 drochner {
690 1.89 drochner char devinfo[256];
691 1.89 drochner
692 1.90 drochner if (known) {
693 1.90 drochner aprint_normal(": %s", known);
694 1.90 drochner if (addrev)
695 1.90 drochner aprint_normal(" (rev. 0x%02x)",
696 1.90 drochner PCI_REVISION(pa->pa_class));
697 1.90 drochner aprint_normal("\n");
698 1.90 drochner } else {
699 1.90 drochner pci_devinfo(pa->pa_id, pa->pa_class, 0,
700 1.90 drochner devinfo, sizeof(devinfo));
701 1.90 drochner aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
702 1.90 drochner PCI_REVISION(pa->pa_class));
703 1.90 drochner }
704 1.90 drochner if (naive)
705 1.90 drochner aprint_naive(": %s\n", naive);
706 1.90 drochner else
707 1.90 drochner aprint_naive("\n");
708 1.89 drochner }
709 1.89 drochner #endif
710 1.89 drochner
711 1.22 thorpej /*
712 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
713 1.22 thorpej * in a device attach routine like this:
714 1.22 thorpej *
715 1.22 thorpej * #ifdef MYDEV_DEBUG
716 1.95 chs * printf("%s: ", device_xname(sc->sc_dev));
717 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
718 1.22 thorpej * #endif
719 1.22 thorpej */
720 1.26 cgd
721 1.26 cgd #define i2o(i) ((i) * 4)
722 1.26 cgd #define o2i(o) ((o) / 4)
723 1.112 msaitoh #define onoff2(str, rval, bit, onstr, offstr) \
724 1.112 msaitoh printf(" %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
725 1.112 msaitoh #define onoff(str, rval, bit) onoff2(str, rval, bit, "on", "off")
726 1.26 cgd
727 1.26 cgd static void
728 1.45 thorpej pci_conf_print_common(
729 1.45 thorpej #ifdef _KERNEL
730 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
731 1.45 thorpej #endif
732 1.45 thorpej const pcireg_t *regs)
733 1.22 thorpej {
734 1.59 mycroft const char *name;
735 1.42 jdolecek const struct pci_class *classp, *subclassp;
736 1.26 cgd pcireg_t rval;
737 1.117 msaitoh unsigned int num;
738 1.22 thorpej
739 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
740 1.81 pgoyette name = pci_findvendor(rval);
741 1.59 mycroft if (name)
742 1.59 mycroft printf(" Vendor Name: %s (0x%04x)\n", name,
743 1.26 cgd PCI_VENDOR(rval));
744 1.22 thorpej else
745 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
746 1.81 pgoyette name = pci_findproduct(rval);
747 1.59 mycroft if (name)
748 1.59 mycroft printf(" Device Name: %s (0x%04x)\n", name,
749 1.26 cgd PCI_PRODUCT(rval));
750 1.22 thorpej else
751 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
752 1.22 thorpej
753 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
754 1.23 drochner
755 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
756 1.112 msaitoh onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
757 1.112 msaitoh onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
758 1.112 msaitoh onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
759 1.112 msaitoh onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
760 1.112 msaitoh onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
761 1.112 msaitoh onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
762 1.112 msaitoh onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
763 1.112 msaitoh onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
764 1.112 msaitoh onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
765 1.115 msaitoh onoff("Fast back-to-back transactions", rval,
766 1.115 msaitoh PCI_COMMAND_BACKTOBACK_ENABLE);
767 1.112 msaitoh onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
768 1.26 cgd
769 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
770 1.115 msaitoh onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active",
771 1.115 msaitoh "inactive");
772 1.112 msaitoh onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
773 1.112 msaitoh onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
774 1.115 msaitoh onoff("User Definable Features (UDF) support", rval,
775 1.115 msaitoh PCI_STATUS_UDF_SUPPORT);
776 1.115 msaitoh onoff("Fast back-to-back capable", rval,
777 1.115 msaitoh PCI_STATUS_BACKTOBACK_SUPPORT);
778 1.112 msaitoh onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
779 1.22 thorpej
780 1.26 cgd printf(" DEVSEL timing: ");
781 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
782 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
783 1.22 thorpej printf("fast");
784 1.22 thorpej break;
785 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
786 1.22 thorpej printf("medium");
787 1.22 thorpej break;
788 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
789 1.22 thorpej printf("slow");
790 1.22 thorpej break;
791 1.26 cgd default:
792 1.26 cgd printf("unknown/reserved"); /* XXX */
793 1.26 cgd break;
794 1.22 thorpej }
795 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
796 1.22 thorpej
797 1.115 msaitoh onoff("Slave signaled Target Abort", rval,
798 1.115 msaitoh PCI_STATUS_TARGET_TARGET_ABORT);
799 1.115 msaitoh onoff("Master received Target Abort", rval,
800 1.115 msaitoh PCI_STATUS_MASTER_TARGET_ABORT);
801 1.112 msaitoh onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
802 1.112 msaitoh onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
803 1.112 msaitoh onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
804 1.22 thorpej
805 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
806 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
807 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
808 1.22 thorpej break;
809 1.22 thorpej }
810 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
811 1.22 thorpej while (subclassp && subclassp->name != NULL) {
812 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
813 1.22 thorpej break;
814 1.22 thorpej subclassp++;
815 1.22 thorpej }
816 1.22 thorpej if (classp->name != NULL) {
817 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
818 1.26 cgd PCI_CLASS(rval));
819 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
820 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
821 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
822 1.22 thorpej else
823 1.115 msaitoh printf(" Subclass ID: 0x%02x\n",
824 1.115 msaitoh PCI_SUBCLASS(rval));
825 1.22 thorpej } else {
826 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
827 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
828 1.22 thorpej }
829 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
830 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
831 1.22 thorpej
832 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
833 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
834 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
835 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
836 1.26 cgd PCI_HDRTYPE(rval));
837 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
838 1.117 msaitoh num = PCI_CACHELINE(rval);
839 1.117 msaitoh printf(" Cache Line Size: %ubytes (0x%02x)\n", num * 4, num);
840 1.26 cgd }
841 1.22 thorpej
842 1.37 nathanw static int
843 1.45 thorpej pci_conf_print_bar(
844 1.45 thorpej #ifdef _KERNEL
845 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
846 1.45 thorpej #endif
847 1.45 thorpej const pcireg_t *regs, int reg, const char *name
848 1.45 thorpej #ifdef _KERNEL
849 1.45 thorpej , int sizebar
850 1.45 thorpej #endif
851 1.45 thorpej )
852 1.26 cgd {
853 1.45 thorpej int width;
854 1.45 thorpej pcireg_t rval, rval64h;
855 1.45 thorpej #ifdef _KERNEL
856 1.45 thorpej int s;
857 1.45 thorpej pcireg_t mask, mask64h;
858 1.45 thorpej #endif
859 1.45 thorpej
860 1.37 nathanw width = 4;
861 1.22 thorpej
862 1.27 cgd /*
863 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
864 1.27 cgd *
865 1.27 cgd * 1) The builtin software should have already mapped the
866 1.27 cgd * device in a reasonable way.
867 1.27 cgd *
868 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
869 1.27 cgd * the bottom n bits of the address to 0. As recommended,
870 1.27 cgd * we write all 1s and see what we get back.
871 1.27 cgd */
872 1.45 thorpej
873 1.27 cgd rval = regs[o2i(reg)];
874 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
875 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
876 1.45 thorpej rval64h = regs[o2i(reg + 4)];
877 1.45 thorpej width = 8;
878 1.45 thorpej } else
879 1.45 thorpej rval64h = 0;
880 1.45 thorpej
881 1.45 thorpej #ifdef _KERNEL
882 1.38 cgd /* XXX don't size unknown memory type? */
883 1.38 cgd if (rval != 0 && sizebar) {
884 1.24 thorpej /*
885 1.27 cgd * The following sequence seems to make some devices
886 1.27 cgd * (e.g. host bus bridges, which don't normally
887 1.27 cgd * have their space mapped) very unhappy, to
888 1.27 cgd * the point of crashing the system.
889 1.24 thorpej *
890 1.27 cgd * Therefore, if the mapping register is zero to
891 1.27 cgd * start out with, don't bother trying.
892 1.24 thorpej */
893 1.27 cgd s = splhigh();
894 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
895 1.27 cgd mask = pci_conf_read(pc, tag, reg);
896 1.27 cgd pci_conf_write(pc, tag, reg, rval);
897 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
898 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
899 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
900 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
901 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
902 1.54 scw } else
903 1.54 scw mask64h = 0;
904 1.27 cgd splx(s);
905 1.27 cgd } else
906 1.54 scw mask = mask64h = 0;
907 1.45 thorpej #endif /* _KERNEL */
908 1.27 cgd
909 1.28 cgd printf(" Base address register at 0x%02x", reg);
910 1.28 cgd if (name)
911 1.28 cgd printf(" (%s)", name);
912 1.28 cgd printf("\n ");
913 1.27 cgd if (rval == 0) {
914 1.27 cgd printf("not implemented(?)\n");
915 1.37 nathanw return width;
916 1.60 perry }
917 1.28 cgd printf("type: ");
918 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
919 1.34 drochner const char *type, *prefetch;
920 1.27 cgd
921 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
922 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
923 1.27 cgd type = "32-bit";
924 1.27 cgd break;
925 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
926 1.27 cgd type = "32-bit-1M";
927 1.27 cgd break;
928 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
929 1.27 cgd type = "64-bit";
930 1.27 cgd break;
931 1.27 cgd default:
932 1.27 cgd type = "unknown (XXX)";
933 1.27 cgd break;
934 1.22 thorpej }
935 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
936 1.34 drochner prefetch = "";
937 1.27 cgd else
938 1.34 drochner prefetch = "non";
939 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
940 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
941 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
942 1.38 cgd printf(" base: 0x%016llx, ",
943 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
944 1.38 cgd ((((long long) rval64h) << 32) | rval)));
945 1.45 thorpej #ifdef _KERNEL
946 1.38 cgd if (sizebar)
947 1.38 cgd printf("size: 0x%016llx",
948 1.38 cgd PCI_MAPREG_MEM64_SIZE(
949 1.38 cgd ((((long long) mask64h) << 32) | mask)));
950 1.38 cgd else
951 1.45 thorpej #endif /* _KERNEL */
952 1.38 cgd printf("not sized");
953 1.38 cgd printf("\n");
954 1.37 nathanw break;
955 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
956 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
957 1.37 nathanw default:
958 1.38 cgd printf(" base: 0x%08x, ",
959 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
960 1.45 thorpej #ifdef _KERNEL
961 1.38 cgd if (sizebar)
962 1.38 cgd printf("size: 0x%08x",
963 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
964 1.38 cgd else
965 1.45 thorpej #endif /* _KERNEL */
966 1.38 cgd printf("not sized");
967 1.38 cgd printf("\n");
968 1.37 nathanw break;
969 1.37 nathanw }
970 1.27 cgd } else {
971 1.45 thorpej #ifdef _KERNEL
972 1.38 cgd if (sizebar)
973 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
974 1.45 thorpej #endif /* _KERNEL */
975 1.27 cgd printf("i/o\n");
976 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
977 1.45 thorpej #ifdef _KERNEL
978 1.38 cgd if (sizebar)
979 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
980 1.38 cgd else
981 1.45 thorpej #endif /* _KERNEL */
982 1.38 cgd printf("not sized");
983 1.38 cgd printf("\n");
984 1.22 thorpej }
985 1.37 nathanw
986 1.37 nathanw return width;
987 1.27 cgd }
988 1.28 cgd
989 1.28 cgd static void
990 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
991 1.28 cgd {
992 1.28 cgd int off, needaddr, neednl;
993 1.28 cgd
994 1.28 cgd needaddr = 1;
995 1.28 cgd neednl = 0;
996 1.28 cgd for (off = first; off < pastlast; off += 4) {
997 1.28 cgd if ((off % 16) == 0 || needaddr) {
998 1.28 cgd printf(" 0x%02x:", off);
999 1.28 cgd needaddr = 0;
1000 1.28 cgd }
1001 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
1002 1.28 cgd neednl = 1;
1003 1.28 cgd if ((off % 16) == 12) {
1004 1.28 cgd printf("\n");
1005 1.28 cgd neednl = 0;
1006 1.28 cgd }
1007 1.28 cgd }
1008 1.28 cgd if (neednl)
1009 1.28 cgd printf("\n");
1010 1.28 cgd }
1011 1.28 cgd
1012 1.115 msaitoh static const char *
1013 1.115 msaitoh pci_conf_print_pcipm_cap_aux(uint16_t caps)
1014 1.115 msaitoh {
1015 1.115 msaitoh
1016 1.115 msaitoh switch ((caps >> 6) & 7) {
1017 1.115 msaitoh case 0: return "self-powered";
1018 1.115 msaitoh case 1: return "55 mA";
1019 1.115 msaitoh case 2: return "100 mA";
1020 1.115 msaitoh case 3: return "160 mA";
1021 1.115 msaitoh case 4: return "220 mA";
1022 1.115 msaitoh case 5: return "270 mA";
1023 1.115 msaitoh case 6: return "320 mA";
1024 1.115 msaitoh case 7:
1025 1.115 msaitoh default: return "375 mA";
1026 1.115 msaitoh }
1027 1.115 msaitoh }
1028 1.115 msaitoh
1029 1.115 msaitoh static const char *
1030 1.115 msaitoh pci_conf_print_pcipm_cap_pmrev(uint8_t val)
1031 1.115 msaitoh {
1032 1.115 msaitoh static const char unk[] = "unknown";
1033 1.115 msaitoh static const char *pmrev[8] = {
1034 1.115 msaitoh unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
1035 1.115 msaitoh };
1036 1.115 msaitoh if (val > 7)
1037 1.115 msaitoh return unk;
1038 1.115 msaitoh return pmrev[val];
1039 1.115 msaitoh }
1040 1.115 msaitoh
1041 1.27 cgd static void
1042 1.115 msaitoh pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
1043 1.27 cgd {
1044 1.115 msaitoh uint16_t caps, pmcsr;
1045 1.115 msaitoh pcireg_t reg;
1046 1.115 msaitoh
1047 1.115 msaitoh caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT;
1048 1.115 msaitoh reg = regs[o2i(capoff + PCI_PMCSR)];
1049 1.115 msaitoh pmcsr = reg & 0xffff;
1050 1.115 msaitoh
1051 1.115 msaitoh printf("\n PCI Power Management Capabilities Register\n");
1052 1.27 cgd
1053 1.115 msaitoh printf(" Capabilities register: 0x%04x\n", caps);
1054 1.115 msaitoh printf(" Version: %s\n",
1055 1.115 msaitoh pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK));
1056 1.115 msaitoh onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK);
1057 1.115 msaitoh onoff("Device specific initialization", caps, PCI_PMCR_DSI);
1058 1.115 msaitoh printf(" 3.3V auxiliary current: %s\n",
1059 1.115 msaitoh pci_conf_print_pcipm_cap_aux(caps));
1060 1.115 msaitoh onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP);
1061 1.115 msaitoh onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP);
1062 1.117 msaitoh onoff("PME# support D0", caps, PCI_PMCR_PME_D0);
1063 1.117 msaitoh onoff("PME# support D1", caps, PCI_PMCR_PME_D1);
1064 1.117 msaitoh onoff("PME# support D2", caps, PCI_PMCR_PME_D2);
1065 1.117 msaitoh onoff("PME# support D3 hot", caps, PCI_PMCR_PME_D3HOT);
1066 1.117 msaitoh onoff("PME# support D3 cold", caps, PCI_PMCR_PME_D3COLD);
1067 1.22 thorpej
1068 1.115 msaitoh printf(" Control/status register: 0x%04x\n", pmcsr);
1069 1.115 msaitoh printf(" Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK);
1070 1.115 msaitoh onoff("PCI Express reserved", (pmcsr >> 2), 1);
1071 1.117 msaitoh onoff("No soft reset", pmcsr, PCI_PMCSR_NO_SOFTRST);
1072 1.115 msaitoh printf(" PME# assertion: %sabled\n",
1073 1.115 msaitoh (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis");
1074 1.115 msaitoh onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS);
1075 1.115 msaitoh printf(" Bridge Support Extensions register: 0x%02x\n",
1076 1.115 msaitoh (reg >> 16) & 0xff);
1077 1.115 msaitoh onoff("B2/B3 support", reg, PCI_PMCSR_B2B3_SUPPORT);
1078 1.115 msaitoh onoff("Bus Power/Clock Control Enable", reg, PCI_PMCSR_BPCC_EN);
1079 1.115 msaitoh printf(" Data register: 0x%02x\n", (reg >> 24) & 0xff);
1080 1.115 msaitoh
1081 1.115 msaitoh }
1082 1.22 thorpej
1083 1.115 msaitoh /* XXX pci_conf_print_vpd_cap */
1084 1.115 msaitoh /* XXX pci_conf_print_slotid_cap */
1085 1.26 cgd
1086 1.115 msaitoh static void
1087 1.115 msaitoh pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
1088 1.115 msaitoh {
1089 1.115 msaitoh uint32_t ctl, mmc, mme;
1090 1.33 kleink
1091 1.115 msaitoh regs += o2i(capoff);
1092 1.115 msaitoh ctl = *regs++;
1093 1.115 msaitoh mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
1094 1.115 msaitoh mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
1095 1.33 kleink
1096 1.115 msaitoh printf("\n PCI Message Signaled Interrupt\n");
1097 1.26 cgd
1098 1.115 msaitoh printf(" Message Control register: 0x%04x\n", ctl >> 16);
1099 1.115 msaitoh onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
1100 1.115 msaitoh printf(" Multiple Message Capable: %s (%d vector%s)\n",
1101 1.115 msaitoh mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
1102 1.115 msaitoh printf(" Multiple Message Enabled: %s (%d vector%s)\n",
1103 1.115 msaitoh mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
1104 1.115 msaitoh onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
1105 1.115 msaitoh onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
1106 1.115 msaitoh printf(" Message Address %sregister: 0x%08x\n",
1107 1.115 msaitoh ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
1108 1.115 msaitoh if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
1109 1.115 msaitoh printf(" Message Address %sregister: 0x%08x\n",
1110 1.115 msaitoh "(upper) ", *regs++);
1111 1.115 msaitoh }
1112 1.115 msaitoh printf(" Message Data register: 0x%08x\n", *regs++);
1113 1.115 msaitoh if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
1114 1.115 msaitoh printf(" Vector Mask register: 0x%08x\n", *regs++);
1115 1.115 msaitoh printf(" Vector Pending register: 0x%08x\n", *regs++);
1116 1.22 thorpej }
1117 1.51 drochner }
1118 1.51 drochner
1119 1.115 msaitoh /* XXX pci_conf_print_cpci_hostwap_cap */
1120 1.115 msaitoh /* XXX pci_conf_print_pcix_cap */
1121 1.115 msaitoh /* XXX pci_conf_print_ldt_cap */
1122 1.115 msaitoh /* XXX pci_conf_print_vendspec_cap */
1123 1.118 msaitoh
1124 1.118 msaitoh static void
1125 1.118 msaitoh pci_conf_print_vendspec_cap(const pcireg_t *regs, int capoff)
1126 1.118 msaitoh {
1127 1.118 msaitoh uint16_t caps;
1128 1.118 msaitoh
1129 1.118 msaitoh caps = regs[o2i(capoff)] >> PCI_VENDORSPECIFIC_SHIFT;
1130 1.118 msaitoh
1131 1.118 msaitoh printf("\n PCI Vendor Specific Capabilities Register\n");
1132 1.118 msaitoh printf(" Capabilities length: 0x%02x\n", caps & 0xff);
1133 1.118 msaitoh }
1134 1.118 msaitoh
1135 1.118 msaitoh static void
1136 1.118 msaitoh pci_conf_print_debugport_cap(const pcireg_t *regs, int capoff)
1137 1.118 msaitoh {
1138 1.118 msaitoh pcireg_t val;
1139 1.118 msaitoh
1140 1.118 msaitoh val = regs[o2i(capoff + PCI_DEBUG_BASER)];
1141 1.118 msaitoh
1142 1.118 msaitoh printf("\n Debugport Capability Register\n");
1143 1.118 msaitoh printf(" Debug base Register: 0x%04x\n",
1144 1.118 msaitoh val >> PCI_DEBUG_BASER_SHIFT);
1145 1.118 msaitoh printf(" port offset: 0x%04x\n",
1146 1.118 msaitoh (val & PCI_DEBUG_PORTOFF_MASK) >> PCI_DEBUG_PORTOFF_SHIFT);
1147 1.118 msaitoh printf(" BAR number: %u\n",
1148 1.118 msaitoh (val & PCI_DEBUG_BARNUM_MASK) >> PCI_DEBUG_BARNUM_SHIFT);
1149 1.118 msaitoh }
1150 1.118 msaitoh
1151 1.115 msaitoh /* XXX pci_conf_print_cpci_rsrcctl_cap */
1152 1.115 msaitoh /* XXX pci_conf_print_hotplug_cap */
1153 1.118 msaitoh
1154 1.118 msaitoh static void
1155 1.118 msaitoh pci_conf_print_subsystem_cap(const pcireg_t *regs, int capoff)
1156 1.118 msaitoh {
1157 1.118 msaitoh pcireg_t reg;
1158 1.118 msaitoh
1159 1.118 msaitoh reg = regs[o2i(capoff + PCI_CAP_SUBSYS_ID)];
1160 1.118 msaitoh
1161 1.118 msaitoh printf("\n Subsystem ID Capability Register\n");
1162 1.118 msaitoh printf(" Subsystem ID : 0x%08x\n", reg);
1163 1.118 msaitoh }
1164 1.118 msaitoh
1165 1.115 msaitoh /* XXX pci_conf_print_agp8_cap */
1166 1.115 msaitoh /* XXX pci_conf_print_secure_cap */
1167 1.115 msaitoh
1168 1.51 drochner static void
1169 1.99 msaitoh pci_print_pcie_L0s_latency(uint32_t val)
1170 1.99 msaitoh {
1171 1.99 msaitoh
1172 1.99 msaitoh switch (val) {
1173 1.99 msaitoh case 0x0:
1174 1.99 msaitoh printf("Less than 64ns\n");
1175 1.99 msaitoh break;
1176 1.99 msaitoh case 0x1:
1177 1.99 msaitoh case 0x2:
1178 1.99 msaitoh case 0x3:
1179 1.99 msaitoh printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
1180 1.99 msaitoh break;
1181 1.99 msaitoh case 0x4:
1182 1.99 msaitoh printf("512ns to less than 1us\n");
1183 1.99 msaitoh break;
1184 1.99 msaitoh case 0x5:
1185 1.99 msaitoh printf("1us to less than 2us\n");
1186 1.99 msaitoh break;
1187 1.99 msaitoh case 0x6:
1188 1.99 msaitoh printf("2us - 4us\n");
1189 1.99 msaitoh break;
1190 1.99 msaitoh case 0x7:
1191 1.99 msaitoh printf("More than 4us\n");
1192 1.99 msaitoh break;
1193 1.99 msaitoh }
1194 1.99 msaitoh }
1195 1.99 msaitoh
1196 1.99 msaitoh static void
1197 1.99 msaitoh pci_print_pcie_L1_latency(uint32_t val)
1198 1.99 msaitoh {
1199 1.99 msaitoh
1200 1.99 msaitoh switch (val) {
1201 1.99 msaitoh case 0x0:
1202 1.99 msaitoh printf("Less than 1us\n");
1203 1.99 msaitoh break;
1204 1.99 msaitoh case 0x6:
1205 1.99 msaitoh printf("32us - 64us\n");
1206 1.99 msaitoh break;
1207 1.99 msaitoh case 0x7:
1208 1.99 msaitoh printf("More than 64us\n");
1209 1.99 msaitoh break;
1210 1.99 msaitoh default:
1211 1.99 msaitoh printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
1212 1.99 msaitoh break;
1213 1.99 msaitoh }
1214 1.99 msaitoh }
1215 1.99 msaitoh
1216 1.99 msaitoh static void
1217 1.105 msaitoh pci_print_pcie_compl_timeout(uint32_t val)
1218 1.105 msaitoh {
1219 1.105 msaitoh
1220 1.105 msaitoh switch (val) {
1221 1.105 msaitoh case 0x0:
1222 1.105 msaitoh printf("50us to 50ms\n");
1223 1.105 msaitoh break;
1224 1.105 msaitoh case 0x5:
1225 1.105 msaitoh printf("16ms to 55ms\n");
1226 1.105 msaitoh break;
1227 1.105 msaitoh case 0x6:
1228 1.105 msaitoh printf("65ms to 210ms\n");
1229 1.105 msaitoh break;
1230 1.105 msaitoh case 0x9:
1231 1.105 msaitoh printf("260ms to 900ms\n");
1232 1.105 msaitoh break;
1233 1.105 msaitoh case 0xa:
1234 1.105 msaitoh printf("1s to 3.5s\n");
1235 1.105 msaitoh break;
1236 1.105 msaitoh default:
1237 1.105 msaitoh printf("unknown %u value\n", val);
1238 1.105 msaitoh break;
1239 1.105 msaitoh }
1240 1.105 msaitoh }
1241 1.105 msaitoh
1242 1.105 msaitoh static void
1243 1.72 joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
1244 1.72 joerg {
1245 1.101 msaitoh pcireg_t reg; /* for each register */
1246 1.101 msaitoh pcireg_t val; /* for each bitfield */
1247 1.105 msaitoh bool check_link = false;
1248 1.72 joerg bool check_slot = false;
1249 1.101 msaitoh bool check_rootport = false;
1250 1.105 msaitoh unsigned int pciever;
1251 1.92 drochner static const char * const linkspeeds[] = {"2.5", "5.0", "8.0"};
1252 1.105 msaitoh int i;
1253 1.72 joerg
1254 1.72 joerg printf("\n PCI Express Capabilities Register\n");
1255 1.99 msaitoh /* Capability Register */
1256 1.101 msaitoh reg = regs[o2i(capoff)];
1257 1.101 msaitoh printf(" Capability register: %04x\n", reg >> 16);
1258 1.105 msaitoh pciever = (unsigned int)((reg & 0x000f0000) >> 16);
1259 1.105 msaitoh printf(" Capability version: %u\n", pciever);
1260 1.99 msaitoh printf(" Device type: ");
1261 1.101 msaitoh switch ((reg & 0x00f00000) >> 20) {
1262 1.72 joerg case 0x0:
1263 1.72 joerg printf("PCI Express Endpoint device\n");
1264 1.105 msaitoh check_link = true;
1265 1.72 joerg break;
1266 1.72 joerg case 0x1:
1267 1.75 jmcneill printf("Legacy PCI Express Endpoint device\n");
1268 1.105 msaitoh check_link = true;
1269 1.72 joerg break;
1270 1.72 joerg case 0x4:
1271 1.72 joerg printf("Root Port of PCI Express Root Complex\n");
1272 1.105 msaitoh check_link = true;
1273 1.72 joerg check_slot = true;
1274 1.105 msaitoh check_rootport = true;
1275 1.72 joerg break;
1276 1.72 joerg case 0x5:
1277 1.72 joerg printf("Upstream Port of PCI Express Switch\n");
1278 1.72 joerg break;
1279 1.72 joerg case 0x6:
1280 1.72 joerg printf("Downstream Port of PCI Express Switch\n");
1281 1.72 joerg check_slot = true;
1282 1.105 msaitoh check_rootport = true;
1283 1.72 joerg break;
1284 1.72 joerg case 0x7:
1285 1.72 joerg printf("PCI Express to PCI/PCI-X Bridge\n");
1286 1.72 joerg break;
1287 1.72 joerg case 0x8:
1288 1.72 joerg printf("PCI/PCI-X to PCI Express Bridge\n");
1289 1.72 joerg break;
1290 1.96 msaitoh case 0x9:
1291 1.96 msaitoh printf("Root Complex Integrated Endpoint\n");
1292 1.96 msaitoh break;
1293 1.96 msaitoh case 0xa:
1294 1.105 msaitoh check_rootport = true;
1295 1.96 msaitoh printf("Root Complex Event Collector\n");
1296 1.96 msaitoh break;
1297 1.72 joerg default:
1298 1.72 joerg printf("unknown\n");
1299 1.72 joerg break;
1300 1.72 joerg }
1301 1.103 msaitoh if (check_slot && (reg & PCIE_XCAP_SI) != 0)
1302 1.99 msaitoh printf(" Slot implemented\n");
1303 1.99 msaitoh printf(" Interrupt Message Number: %x\n",
1304 1.103 msaitoh (unsigned int)((reg & PCIE_XCAP_IRQ) >> 27));
1305 1.99 msaitoh
1306 1.99 msaitoh /* Device Capability Register */
1307 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCAP)];
1308 1.101 msaitoh printf(" Device Capabilities Register: 0x%08x\n", reg);
1309 1.99 msaitoh printf(" Max Payload Size Supported: %u bytes max\n",
1310 1.116 msaitoh 128 << (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD));
1311 1.99 msaitoh printf(" Phantom Functions Supported: ");
1312 1.103 msaitoh switch ((reg & PCIE_DCAP_PHANTOM_FUNCS) >> 3) {
1313 1.99 msaitoh case 0x0:
1314 1.99 msaitoh printf("not available\n");
1315 1.99 msaitoh break;
1316 1.99 msaitoh case 0x1:
1317 1.99 msaitoh printf("MSB\n");
1318 1.99 msaitoh break;
1319 1.99 msaitoh case 0x2:
1320 1.99 msaitoh printf("two MSB\n");
1321 1.99 msaitoh break;
1322 1.99 msaitoh case 0x3:
1323 1.99 msaitoh printf("All three bits\n");
1324 1.99 msaitoh break;
1325 1.99 msaitoh }
1326 1.99 msaitoh printf(" Extended Tag Field Supported: %dbit\n",
1327 1.103 msaitoh (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
1328 1.99 msaitoh printf(" Endpoint L0 Acceptable Latency: ");
1329 1.103 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_DCAP_L0S_LATENCY) >> 6);
1330 1.99 msaitoh printf(" Endpoint L1 Acceptable Latency: ");
1331 1.103 msaitoh pci_print_pcie_L1_latency((reg & PCIE_DCAP_L1_LATENCY) >> 9);
1332 1.112 msaitoh onoff("Attention Button Present:", reg, PCIE_DCAP_ATTN_BUTTON);
1333 1.112 msaitoh onoff("Attention Indicator Present:", reg, PCIE_DCAP_ATTN_IND);
1334 1.112 msaitoh onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
1335 1.112 msaitoh onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
1336 1.99 msaitoh printf(" Captured Slot Power Limit Value: %d\n",
1337 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_VAL) >> 18);
1338 1.99 msaitoh printf(" Captured Slot Power Limit Scale: %d\n",
1339 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_SCALE) >> 26);
1340 1.112 msaitoh onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
1341 1.99 msaitoh
1342 1.99 msaitoh /* Device Control Register */
1343 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
1344 1.101 msaitoh printf(" Device Control Register: 0x%04x\n", reg & 0xffff);
1345 1.112 msaitoh onoff("Correctable Error Reporting Enable", reg,
1346 1.112 msaitoh PCIE_DCSR_ENA_COR_ERR);
1347 1.112 msaitoh onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
1348 1.112 msaitoh onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
1349 1.112 msaitoh onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
1350 1.112 msaitoh onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
1351 1.99 msaitoh printf(" Max Payload Size: %d byte\n",
1352 1.103 msaitoh 128 << (((unsigned int)(reg & PCIE_DCSR_MAX_PAYLOAD) >> 5)));
1353 1.112 msaitoh onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
1354 1.112 msaitoh onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
1355 1.112 msaitoh onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
1356 1.112 msaitoh onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
1357 1.99 msaitoh printf(" Max Read Request Size: %d byte\n",
1358 1.103 msaitoh 128 << ((unsigned int)(reg & PCIE_DCSR_MAX_READ_REQ) >> 12));
1359 1.99 msaitoh
1360 1.99 msaitoh /* Device Status Register */
1361 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
1362 1.101 msaitoh printf(" Device Status Register: 0x%04x\n", reg >> 16);
1363 1.112 msaitoh onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
1364 1.112 msaitoh onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
1365 1.112 msaitoh onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
1366 1.112 msaitoh onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
1367 1.112 msaitoh onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
1368 1.112 msaitoh onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
1369 1.99 msaitoh
1370 1.105 msaitoh if (check_link) {
1371 1.105 msaitoh /* Link Capability Register */
1372 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP)];
1373 1.105 msaitoh printf(" Link Capabilities Register: 0x%08x\n", reg);
1374 1.105 msaitoh printf(" Maximum Link Speed: ");
1375 1.105 msaitoh val = reg & PCIE_LCAP_MAX_SPEED;
1376 1.105 msaitoh if (val < 1 || val > 3) {
1377 1.105 msaitoh printf("unknown %u value\n", val);
1378 1.105 msaitoh } else {
1379 1.105 msaitoh printf("%sGT/s\n", linkspeeds[val - 1]);
1380 1.105 msaitoh }
1381 1.105 msaitoh printf(" Maximum Link Width: x%u lanes\n",
1382 1.105 msaitoh (unsigned int)(reg & PCIE_LCAP_MAX_WIDTH) >> 4);
1383 1.105 msaitoh printf(" Active State PM Support: ");
1384 1.105 msaitoh val = (reg & PCIE_LCAP_ASPM) >> 10;
1385 1.105 msaitoh switch (val) {
1386 1.105 msaitoh case 0x1:
1387 1.105 msaitoh printf("L0s Entry supported\n");
1388 1.105 msaitoh break;
1389 1.105 msaitoh case 0x3:
1390 1.105 msaitoh printf("L0s and L1 supported\n");
1391 1.105 msaitoh break;
1392 1.105 msaitoh default:
1393 1.105 msaitoh printf("Reserved value\n");
1394 1.105 msaitoh break;
1395 1.105 msaitoh }
1396 1.105 msaitoh printf(" L0 Exit Latency: ");
1397 1.105 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_LCAP_L0S_EXIT) >> 12);
1398 1.105 msaitoh printf(" L1 Exit Latency: ");
1399 1.105 msaitoh pci_print_pcie_L1_latency((reg & PCIE_LCAP_L1_EXIT) >> 15);
1400 1.105 msaitoh printf(" Port Number: %u\n", reg >> 24);
1401 1.117 msaitoh onoff("Clock Power Management", reg, PCIE_LCAP_CLOCK_PM);
1402 1.117 msaitoh onoff("Surprise Down Error Report", reg,
1403 1.117 msaitoh PCIE_LCAP_SURPRISE_DOWN);
1404 1.117 msaitoh onoff("Data Link Layer Link Active", reg, PCIE_LCAP_DL_ACTIVE);
1405 1.117 msaitoh onoff("Link BW Notification Capable", reg,
1406 1.117 msaitoh PCIE_LCAP_LINK_BW_NOTIFY);
1407 1.117 msaitoh onoff("ASPM Optionally Compliance", reg,
1408 1.117 msaitoh PCIE_LCAP_ASPM_COMPLIANCE);
1409 1.105 msaitoh
1410 1.105 msaitoh /* Link Control Register */
1411 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1412 1.105 msaitoh printf(" Link Control Register: 0x%04x\n", reg & 0xffff);
1413 1.105 msaitoh printf(" Active State PM Control: ");
1414 1.105 msaitoh val = reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S);
1415 1.105 msaitoh switch (val) {
1416 1.105 msaitoh case 0:
1417 1.105 msaitoh printf("disabled\n");
1418 1.105 msaitoh break;
1419 1.105 msaitoh case 1:
1420 1.105 msaitoh printf("L0s Entry Enabled\n");
1421 1.105 msaitoh break;
1422 1.105 msaitoh case 2:
1423 1.105 msaitoh printf("L1 Entry Enabled\n");
1424 1.105 msaitoh break;
1425 1.105 msaitoh case 3:
1426 1.105 msaitoh printf("L0s and L1 Entry Enabled\n");
1427 1.105 msaitoh break;
1428 1.105 msaitoh }
1429 1.112 msaitoh onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
1430 1.112 msaitoh "128bytes", "64bytes");
1431 1.112 msaitoh onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
1432 1.112 msaitoh onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
1433 1.112 msaitoh onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
1434 1.112 msaitoh onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
1435 1.112 msaitoh onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
1436 1.112 msaitoh onoff("Hardware Autonomous Width Disable", reg,
1437 1.112 msaitoh PCIE_LCSR_HAWD);
1438 1.112 msaitoh onoff("Link Bandwidth Management Interrupt Enable", reg,
1439 1.112 msaitoh PCIE_LCSR_LBMIE);
1440 1.112 msaitoh onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
1441 1.112 msaitoh PCIE_LCSR_LABIE);
1442 1.105 msaitoh
1443 1.105 msaitoh /* Link Status Register */
1444 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1445 1.105 msaitoh printf(" Link Status Register: 0x%04x\n", reg >> 16);
1446 1.105 msaitoh printf(" Negotiated Link Speed: ");
1447 1.105 msaitoh if (((reg >> 16) & 0x000f) < 1 ||
1448 1.105 msaitoh ((reg >> 16) & 0x000f) > 3) {
1449 1.105 msaitoh printf("unknown %u value\n",
1450 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR_LINKSPEED) >> 16);
1451 1.105 msaitoh } else {
1452 1.106 msaitoh printf("%sGT/s\n",
1453 1.105 msaitoh linkspeeds[((reg & PCIE_LCSR_LINKSPEED) >> 16) - 1]);
1454 1.105 msaitoh }
1455 1.105 msaitoh printf(" Negotiated Link Width: x%u lanes\n",
1456 1.105 msaitoh (reg >> 20) & 0x003f);
1457 1.112 msaitoh onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
1458 1.112 msaitoh onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
1459 1.112 msaitoh onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
1460 1.112 msaitoh onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
1461 1.112 msaitoh onoff("Link Bandwidth Management Status", reg,
1462 1.112 msaitoh PCIE_LCSR_LINK_BW_MGMT);
1463 1.112 msaitoh onoff("Link Autonomous Bandwidth Status", reg,
1464 1.112 msaitoh PCIE_LCSR_LINK_AUTO_BW);
1465 1.86 matt }
1466 1.99 msaitoh
1467 1.102 msaitoh if (check_slot == true) {
1468 1.101 msaitoh /* Slot Capability Register */
1469 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCAP)];
1470 1.101 msaitoh printf(" Slot Capability Register: %08x\n", reg);
1471 1.117 msaitoh onoff("Attention Button Present", reg, PCIE_SLCAP_ABP);
1472 1.117 msaitoh onoff("Power Controller Present", reg, PCIE_SLCAP_PCP);
1473 1.117 msaitoh onoff("MRL Sensor Present", reg, PCIE_SLCAP_MSP);
1474 1.117 msaitoh onoff("Attention Indicator Present", reg, PCIE_SLCAP_AIP);
1475 1.117 msaitoh onoff("Power Indicator Present", reg, PCIE_SLCAP_PIP);
1476 1.117 msaitoh onoff("Hot-Plug Surprise", reg, PCIE_SLCAP_HPS);
1477 1.117 msaitoh onoff("Hot-Plug Capable", reg, PCIE_SLCAP_HPC);
1478 1.101 msaitoh printf(" Slot Power Limit Value: %d\n",
1479 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLV) >> 7);
1480 1.101 msaitoh printf(" Slot Power Limit Scale: %d\n",
1481 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLS) >> 15);
1482 1.117 msaitoh onoff("Electromechanical Interlock Present", reg,
1483 1.117 msaitoh PCIE_SLCAP_EIP);
1484 1.117 msaitoh onoff("No Command Completed Support", reg, PCIE_SLCAP_NCCS);
1485 1.101 msaitoh printf(" Physical Slot Number: %d\n",
1486 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
1487 1.101 msaitoh
1488 1.101 msaitoh /* Slot Control Register */
1489 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCSR)];
1490 1.101 msaitoh printf(" Slot Control Register: %04x\n", reg & 0xffff);
1491 1.117 msaitoh onoff("Attention Button Pressed Enabled", reg, PCIE_SLCSR_ABE);
1492 1.117 msaitoh onoff("Power Fault Detected Enabled", reg, PCIE_SLCSR_PFE);
1493 1.117 msaitoh onoff("MRL Sensor Changed Enabled", reg, PCIE_SLCSR_MSE);
1494 1.117 msaitoh onoff("Presense Detect Changed Enabled", reg, PCIE_SLCSR_PDE);
1495 1.117 msaitoh onoff("Command Completed Interrupt Enabled", reg,
1496 1.117 msaitoh PCIE_SLCSR_CCE);
1497 1.117 msaitoh onoff("Hot-Plug Interrupt Enabled", reg, PCIE_SLCSR_HPE);
1498 1.78 drochner printf(" Attention Indicator Control: ");
1499 1.103 msaitoh switch ((reg & PCIE_SLCSR_AIC) >> 6) {
1500 1.72 joerg case 0x0:
1501 1.72 joerg printf("reserved\n");
1502 1.72 joerg break;
1503 1.72 joerg case 0x1:
1504 1.72 joerg printf("on\n");
1505 1.72 joerg break;
1506 1.72 joerg case 0x2:
1507 1.72 joerg printf("blink\n");
1508 1.72 joerg break;
1509 1.72 joerg case 0x3:
1510 1.72 joerg printf("off\n");
1511 1.72 joerg break;
1512 1.72 joerg }
1513 1.78 drochner printf(" Power Indicator Control: ");
1514 1.103 msaitoh switch ((reg & PCIE_SLCSR_PIC) >> 8) {
1515 1.72 joerg case 0x0:
1516 1.72 joerg printf("reserved\n");
1517 1.72 joerg break;
1518 1.72 joerg case 0x1:
1519 1.72 joerg printf("on\n");
1520 1.72 joerg break;
1521 1.72 joerg case 0x2:
1522 1.72 joerg printf("blink\n");
1523 1.72 joerg break;
1524 1.72 joerg case 0x3:
1525 1.72 joerg printf("off\n");
1526 1.72 joerg break;
1527 1.72 joerg }
1528 1.116 msaitoh onoff("Power Controller Control", reg, PCIE_SLCSR_PCC);
1529 1.117 msaitoh onoff("Electromechanical Interlock Control",
1530 1.117 msaitoh reg, PCIE_SLCSR_EIC);
1531 1.116 msaitoh onoff("Data Link Layer State Changed Enable", reg,
1532 1.116 msaitoh PCIE_SLCSR_DLLSCE);
1533 1.101 msaitoh
1534 1.101 msaitoh /* Slot Status Register */
1535 1.101 msaitoh printf(" Slot Status Register: %04x\n", reg >> 16);
1536 1.117 msaitoh onoff("Attention Button Pressed", reg, PCIE_SLCSR_ABP);
1537 1.117 msaitoh onoff("Power Fault Detected", reg, PCIE_SLCSR_PFD);
1538 1.117 msaitoh onoff("MRL Sensor Changed", reg, PCIE_SLCSR_MSC);
1539 1.117 msaitoh onoff("Presense Detect Changed", reg, PCIE_SLCSR_PDC);
1540 1.117 msaitoh onoff("Command Completed", reg, PCIE_SLCSR_CC);
1541 1.117 msaitoh onoff("MRL Open", reg, PCIE_SLCSR_MS);
1542 1.117 msaitoh onoff("Card Present in slot", reg, PCIE_SLCSR_PDS);
1543 1.117 msaitoh onoff("Electromechanical Interlock engaged", reg,
1544 1.117 msaitoh PCIE_SLCSR_EIS);
1545 1.117 msaitoh onoff("Data Link Layer State Changed", reg, PCIE_SLCSR_LACS);
1546 1.101 msaitoh }
1547 1.101 msaitoh
1548 1.101 msaitoh if (check_rootport == true) {
1549 1.101 msaitoh /* Root Control Register */
1550 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RCR)];
1551 1.101 msaitoh printf(" Root Control Register: %04x\n", reg & 0xffff);
1552 1.117 msaitoh onoff("SERR on Correctable Error Enable", reg,
1553 1.117 msaitoh PCIE_RCR_SERR_CER);
1554 1.117 msaitoh onoff("SERR on Non-Fatal Error Enable", reg,
1555 1.117 msaitoh PCIE_RCR_SERR_NFER);
1556 1.117 msaitoh onoff("SERR on Fatal Error Enable", reg, PCIE_RCR_SERR_FER);
1557 1.117 msaitoh onoff("PME Interrupt Enable", reg, PCIE_RCR_PME_IE);
1558 1.117 msaitoh onoff("CRS Software Visibility Enable", reg, PCIE_RCR_CRS_SVE);
1559 1.101 msaitoh
1560 1.101 msaitoh /* Root Capability Register */
1561 1.101 msaitoh printf(" Root Capability Register: %04x\n",
1562 1.101 msaitoh reg >> 16);
1563 1.101 msaitoh
1564 1.101 msaitoh /* Root Status Register */
1565 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RSR)];
1566 1.101 msaitoh printf(" Root Status Register: %08x\n", reg);
1567 1.101 msaitoh printf(" PME Requester ID: %04x\n",
1568 1.104 msaitoh (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
1569 1.117 msaitoh onoff("PME was asserted", reg, PCIE_RSR_PME_STAT);
1570 1.117 msaitoh onoff("another PME is pending", reg, PCIE_RSR_PME_PEND);
1571 1.72 joerg }
1572 1.105 msaitoh
1573 1.105 msaitoh /* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
1574 1.105 msaitoh if (pciever < 2)
1575 1.105 msaitoh return;
1576 1.105 msaitoh
1577 1.105 msaitoh /* Device Capabilities 2 */
1578 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCAP2)];
1579 1.105 msaitoh printf(" Device Capabilities 2: 0x%08x\n", reg);
1580 1.105 msaitoh printf(" Completion Timeout Ranges Supported: %u \n",
1581 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_COMPT_RANGE));
1582 1.112 msaitoh onoff("Completion Timeout Disable Supported", reg,
1583 1.112 msaitoh PCIE_DCAP2_COMPT_DIS);
1584 1.112 msaitoh onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
1585 1.112 msaitoh onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
1586 1.112 msaitoh onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
1587 1.112 msaitoh onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
1588 1.112 msaitoh onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
1589 1.112 msaitoh onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
1590 1.112 msaitoh onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
1591 1.105 msaitoh printf(" TPH Completer Supported: %u\n",
1592 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_TPH_COMP) >> 12);
1593 1.105 msaitoh printf(" OBFF Supported: ");
1594 1.105 msaitoh switch ((reg & PCIE_DCAP2_OBFF) >> 18) {
1595 1.105 msaitoh case 0x0:
1596 1.105 msaitoh printf("Not supported\n");
1597 1.105 msaitoh break;
1598 1.105 msaitoh case 0x1:
1599 1.105 msaitoh printf("Message only\n");
1600 1.105 msaitoh break;
1601 1.105 msaitoh case 0x2:
1602 1.105 msaitoh printf("WAKE# only\n");
1603 1.105 msaitoh break;
1604 1.105 msaitoh case 0x3:
1605 1.105 msaitoh printf("Both\n");
1606 1.105 msaitoh break;
1607 1.105 msaitoh }
1608 1.112 msaitoh onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
1609 1.112 msaitoh onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
1610 1.105 msaitoh printf(" Max End-End TLP Prefixes: %u\n",
1611 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_MAX_EETLP) >> 22);
1612 1.105 msaitoh
1613 1.105 msaitoh /* Device Control 2 */
1614 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCSR2)];
1615 1.105 msaitoh printf(" Device Control 2: 0x%04x\n", reg & 0xffff);
1616 1.105 msaitoh printf(" Completion Timeout Value: ");
1617 1.105 msaitoh pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
1618 1.117 msaitoh onoff("Completion Timeout Disabled", reg, PCIE_DCSR2_COMPT_DIS);
1619 1.117 msaitoh onoff("ARI Forwarding Enabled", reg, PCIE_DCSR2_ARI_FWD);
1620 1.117 msaitoh onoff("AtomicOp Rquester Enabled", reg, PCIE_DCSR2_ATOM_REQ);
1621 1.117 msaitoh onoff("AtomicOp Egress Blocking", reg, PCIE_DCSR2_ATOM_EBLK);
1622 1.117 msaitoh onoff("IDO Request Enabled", reg, PCIE_DCSR2_IDO_REQ);
1623 1.117 msaitoh onoff("IDO Completion Enabled", reg, PCIE_DCSR2_IDO_COMP);
1624 1.117 msaitoh onoff("LTR Mechanism Enabled", reg, PCIE_DCSR2_LTR_MEC);
1625 1.105 msaitoh printf(" OBFF: ");
1626 1.105 msaitoh switch ((reg & PCIE_DCSR2_OBFF_EN) >> 13) {
1627 1.105 msaitoh case 0x0:
1628 1.105 msaitoh printf("Disabled\n");
1629 1.105 msaitoh break;
1630 1.105 msaitoh case 0x1:
1631 1.105 msaitoh printf("Enabled with Message Signaling Variation A\n");
1632 1.105 msaitoh break;
1633 1.105 msaitoh case 0x2:
1634 1.105 msaitoh printf("Enabled with Message Signaling Variation B\n");
1635 1.105 msaitoh break;
1636 1.105 msaitoh case 0x3:
1637 1.105 msaitoh printf("Enabled using WAKE# signaling\n");
1638 1.105 msaitoh break;
1639 1.105 msaitoh }
1640 1.117 msaitoh onoff("End-End TLP Prefix Blocking on", reg, PCIE_DCSR2_EETLP);
1641 1.105 msaitoh
1642 1.105 msaitoh if (check_link) {
1643 1.105 msaitoh /* Link Capability 2 */
1644 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP2)];
1645 1.105 msaitoh printf(" Link Capabilities 2: 0x%08x\n", reg);
1646 1.105 msaitoh val = (reg & PCIE_LCAP2_SUP_LNKSV) >> 1;
1647 1.105 msaitoh printf(" Supported Link Speed Vector:");
1648 1.105 msaitoh for (i = 0; i <= 2; i++) {
1649 1.105 msaitoh if (((val >> i) & 0x01) != 0)
1650 1.105 msaitoh printf(" %sGT/s", linkspeeds[i]);
1651 1.105 msaitoh }
1652 1.108 msaitoh printf("\n");
1653 1.112 msaitoh onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
1654 1.105 msaitoh
1655 1.105 msaitoh /* Link Control 2 */
1656 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR2)];
1657 1.105 msaitoh printf(" Link Control 2: 0x%04x\n", reg & 0xffff);
1658 1.105 msaitoh printf(" Target Link Speed: ");
1659 1.105 msaitoh val = reg & PCIE_LCSR2_TGT_LSPEED;
1660 1.117 msaitoh if (val < 1 || val > 3)
1661 1.105 msaitoh printf("unknown %u value\n", val);
1662 1.117 msaitoh else
1663 1.105 msaitoh printf("%sGT/s\n", linkspeeds[val - 1]);
1664 1.117 msaitoh onoff("Enter Compliance Enabled", reg, PCIE_LCSR2_ENT_COMPL);
1665 1.117 msaitoh onoff("HW Autonomous Speed Disabled", reg,
1666 1.117 msaitoh PCIE_LCSR2_HW_AS_DIS);
1667 1.117 msaitoh onoff("Selectable De-emphasis", reg, PCIE_LCSR2_SEL_DEEMP);
1668 1.105 msaitoh printf(" Transmit Margin: %u\n",
1669 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7);
1670 1.117 msaitoh onoff("Enter Modified Compliance", reg, PCIE_LCSR2_EN_MCOMP);
1671 1.117 msaitoh onoff("Compliance SOS", reg, PCIE_LCSR2_COMP_SOS);
1672 1.105 msaitoh printf(" Compliance Present/De-emphasis: %u\n",
1673 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_COMP_DEEMP) >> 12);
1674 1.105 msaitoh
1675 1.105 msaitoh /* Link Status 2 */
1676 1.117 msaitoh printf(" Link Status 2: 0x%04x\n", (reg >> 16) & 0xffff);
1677 1.117 msaitoh onoff("Current De-emphasis Level", reg, PCIE_LCSR2_DEEMP_LVL);
1678 1.117 msaitoh onoff("Equalization Complete", reg, PCIE_LCSR2_EQ_COMPL);
1679 1.117 msaitoh onoff("Equalization Phase 1 Successful", reg,
1680 1.117 msaitoh PCIE_LCSR2_EQP1_SUC);
1681 1.117 msaitoh onoff("Equalization Phase 2 Successful", reg,
1682 1.117 msaitoh PCIE_LCSR2_EQP2_SUC);
1683 1.117 msaitoh onoff("Equalization Phase 3 Successful", reg,
1684 1.117 msaitoh PCIE_LCSR2_EQP3_SUC);
1685 1.117 msaitoh onoff("Link Equalization Request", reg, PCIE_LCSR2_LNKEQ_REQ);
1686 1.105 msaitoh }
1687 1.105 msaitoh
1688 1.105 msaitoh /* Slot Capability 2 */
1689 1.105 msaitoh /* Slot Control 2 */
1690 1.105 msaitoh /* Slot Status 2 */
1691 1.72 joerg }
1692 1.72 joerg
1693 1.115 msaitoh /* XXX pci_conf_print_msix_cap */
1694 1.115 msaitoh /* XXX pci_conf_print_sata_cap */
1695 1.118 msaitoh static void
1696 1.118 msaitoh pci_conf_print_pciaf_cap(const pcireg_t *regs, int capoff)
1697 1.118 msaitoh {
1698 1.118 msaitoh pcireg_t reg;
1699 1.118 msaitoh
1700 1.118 msaitoh printf("\n Advanced Features Capability Register\n");
1701 1.118 msaitoh
1702 1.118 msaitoh reg = regs[o2i(capoff + PCI_AFCAPR)];
1703 1.118 msaitoh printf(" AF Capabilities register: 0x%02x\n", (reg >> 24) & 0xff);
1704 1.118 msaitoh onoff("Transaction Pending", reg, PCI_AF_TP_CAP);
1705 1.118 msaitoh onoff("Function Level Reset", reg, PCI_AF_FLR_CAP);
1706 1.118 msaitoh reg = regs[o2i(capoff + PCI_AFCSR)];
1707 1.118 msaitoh printf(" AF Control register: 0x%02x\n", reg & 0xff);
1708 1.118 msaitoh /*
1709 1.118 msaitoh * Only PCI_AFCR_INITIATE_FLR is a member of the AF control register
1710 1.118 msaitoh * and it's always 0 on read
1711 1.118 msaitoh */
1712 1.118 msaitoh printf(" AF Status register: 0x%02x\n", (reg >> 8) & 0xff);
1713 1.118 msaitoh onoff("Transaction Pending", reg, PCI_AFSR_TP);
1714 1.118 msaitoh }
1715 1.77 jmcneill
1716 1.86 matt static void
1717 1.51 drochner pci_conf_print_caplist(
1718 1.51 drochner #ifdef _KERNEL
1719 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
1720 1.51 drochner #endif
1721 1.52 drochner const pcireg_t *regs, int capoff)
1722 1.51 drochner {
1723 1.51 drochner int off;
1724 1.51 drochner pcireg_t rval;
1725 1.118 msaitoh int pcie_off = -1, pcipm_off = -1, msi_off = -1, vendspec_off = -1;
1726 1.118 msaitoh int debugport_off = -1, subsystem_off = -1, pciaf_off = -1;
1727 1.33 kleink
1728 1.52 drochner for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
1729 1.51 drochner off != 0;
1730 1.51 drochner off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
1731 1.51 drochner rval = regs[o2i(off)];
1732 1.51 drochner printf(" Capability register at 0x%02x\n", off);
1733 1.51 drochner
1734 1.51 drochner printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
1735 1.51 drochner switch (PCI_CAPLIST_CAP(rval)) {
1736 1.51 drochner case PCI_CAP_RESERVED0:
1737 1.51 drochner printf("reserved");
1738 1.51 drochner break;
1739 1.51 drochner case PCI_CAP_PWRMGMT:
1740 1.64 drochner printf("Power Management, rev. %s",
1741 1.77 jmcneill pci_conf_print_pcipm_cap_pmrev((rval >> 0) & 0x07));
1742 1.77 jmcneill pcipm_off = off;
1743 1.51 drochner break;
1744 1.51 drochner case PCI_CAP_AGP:
1745 1.51 drochner printf("AGP, rev. %d.%d",
1746 1.57 soren PCI_CAP_AGP_MAJOR(rval),
1747 1.57 soren PCI_CAP_AGP_MINOR(rval));
1748 1.51 drochner break;
1749 1.51 drochner case PCI_CAP_VPD:
1750 1.51 drochner printf("VPD");
1751 1.51 drochner break;
1752 1.51 drochner case PCI_CAP_SLOTID:
1753 1.51 drochner printf("SlotID");
1754 1.51 drochner break;
1755 1.51 drochner case PCI_CAP_MSI:
1756 1.51 drochner printf("MSI");
1757 1.86 matt msi_off = off;
1758 1.51 drochner break;
1759 1.51 drochner case PCI_CAP_CPCI_HOTSWAP:
1760 1.51 drochner printf("CompactPCI Hot-swapping");
1761 1.51 drochner break;
1762 1.51 drochner case PCI_CAP_PCIX:
1763 1.51 drochner printf("PCI-X");
1764 1.51 drochner break;
1765 1.51 drochner case PCI_CAP_LDT:
1766 1.51 drochner printf("LDT");
1767 1.51 drochner break;
1768 1.51 drochner case PCI_CAP_VENDSPEC:
1769 1.118 msaitoh vendspec_off = off;
1770 1.51 drochner printf("Vendor-specific");
1771 1.51 drochner break;
1772 1.51 drochner case PCI_CAP_DEBUGPORT:
1773 1.51 drochner printf("Debug Port");
1774 1.118 msaitoh debugport_off = off;
1775 1.51 drochner break;
1776 1.51 drochner case PCI_CAP_CPCI_RSRCCTL:
1777 1.51 drochner printf("CompactPCI Resource Control");
1778 1.51 drochner break;
1779 1.51 drochner case PCI_CAP_HOTPLUG:
1780 1.51 drochner printf("Hot-Plug");
1781 1.51 drochner break;
1782 1.100 msaitoh case PCI_CAP_SUBVENDOR:
1783 1.118 msaitoh printf("Subsystem ID");
1784 1.118 msaitoh subsystem_off = off;
1785 1.100 msaitoh break;
1786 1.51 drochner case PCI_CAP_AGP8:
1787 1.51 drochner printf("AGP 8x");
1788 1.51 drochner break;
1789 1.51 drochner case PCI_CAP_SECURE:
1790 1.51 drochner printf("Secure Device");
1791 1.51 drochner break;
1792 1.51 drochner case PCI_CAP_PCIEXPRESS:
1793 1.51 drochner printf("PCI Express");
1794 1.72 joerg pcie_off = off;
1795 1.51 drochner break;
1796 1.51 drochner case PCI_CAP_MSIX:
1797 1.51 drochner printf("MSI-X");
1798 1.51 drochner break;
1799 1.87 msaitoh case PCI_CAP_SATA:
1800 1.87 msaitoh printf("SATA");
1801 1.87 msaitoh break;
1802 1.87 msaitoh case PCI_CAP_PCIAF:
1803 1.87 msaitoh printf("Advanced Features");
1804 1.118 msaitoh pciaf_off = off;
1805 1.87 msaitoh break;
1806 1.51 drochner default:
1807 1.51 drochner printf("unknown");
1808 1.33 kleink }
1809 1.51 drochner printf(")\n");
1810 1.33 kleink }
1811 1.115 msaitoh if (pcipm_off != -1)
1812 1.115 msaitoh pci_conf_print_pcipm_cap(regs, pcipm_off);
1813 1.115 msaitoh /* XXX AGP */
1814 1.115 msaitoh /* XXX VPD */
1815 1.115 msaitoh /* XXX SLOTID */
1816 1.86 matt if (msi_off != -1)
1817 1.86 matt pci_conf_print_msi_cap(regs, msi_off);
1818 1.115 msaitoh /* XXX CPCI_HOTSWAP */
1819 1.115 msaitoh /* XXX PCIX */
1820 1.115 msaitoh /* XXX LDT */
1821 1.118 msaitoh if (vendspec_off != -1)
1822 1.118 msaitoh pci_conf_print_vendspec_cap(regs, vendspec_off);
1823 1.118 msaitoh if (debugport_off != -1)
1824 1.118 msaitoh pci_conf_print_debugport_cap(regs, debugport_off);
1825 1.115 msaitoh /* XXX CPCI_RSRCCTL */
1826 1.115 msaitoh /* XXX HOTPLUG */
1827 1.118 msaitoh if (subsystem_off != -1)
1828 1.118 msaitoh pci_conf_print_subsystem_cap(regs, subsystem_off);
1829 1.115 msaitoh /* XXX AGP8 */
1830 1.115 msaitoh /* XXX SECURE */
1831 1.72 joerg if (pcie_off != -1)
1832 1.72 joerg pci_conf_print_pcie_cap(regs, pcie_off);
1833 1.115 msaitoh /* XXX MSIX */
1834 1.115 msaitoh /* XXX SATA */
1835 1.118 msaitoh if (pciaf_off != -1)
1836 1.118 msaitoh pci_conf_print_pciaf_cap(regs, pciaf_off);
1837 1.26 cgd }
1838 1.26 cgd
1839 1.79 dyoung /* Print the Secondary Status Register. */
1840 1.79 dyoung static void
1841 1.79 dyoung pci_conf_print_ssr(pcireg_t rval)
1842 1.79 dyoung {
1843 1.79 dyoung pcireg_t devsel;
1844 1.79 dyoung
1845 1.79 dyoung printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
1846 1.112 msaitoh onoff("66 MHz capable", rval, __BIT(5));
1847 1.112 msaitoh onoff("User Definable Features (UDF) support", rval, __BIT(6));
1848 1.112 msaitoh onoff("Fast back-to-back capable", rval, __BIT(7));
1849 1.112 msaitoh onoff("Data parity error detected", rval, __BIT(8));
1850 1.79 dyoung
1851 1.79 dyoung printf(" DEVSEL timing: ");
1852 1.79 dyoung devsel = __SHIFTOUT(rval, __BITS(10, 9));
1853 1.79 dyoung switch (devsel) {
1854 1.79 dyoung case 0:
1855 1.79 dyoung printf("fast");
1856 1.79 dyoung break;
1857 1.79 dyoung case 1:
1858 1.79 dyoung printf("medium");
1859 1.79 dyoung break;
1860 1.79 dyoung case 2:
1861 1.79 dyoung printf("slow");
1862 1.79 dyoung break;
1863 1.79 dyoung default:
1864 1.79 dyoung printf("unknown/reserved"); /* XXX */
1865 1.79 dyoung break;
1866 1.79 dyoung }
1867 1.79 dyoung printf(" (0x%x)\n", devsel);
1868 1.79 dyoung
1869 1.112 msaitoh onoff("Signalled target abort", rval, __BIT(11));
1870 1.112 msaitoh onoff("Received target abort", rval, __BIT(12));
1871 1.112 msaitoh onoff("Received master abort", rval, __BIT(13));
1872 1.112 msaitoh onoff("Received system error", rval, __BIT(14));
1873 1.112 msaitoh onoff("Detected parity error", rval, __BIT(15));
1874 1.79 dyoung }
1875 1.79 dyoung
1876 1.27 cgd static void
1877 1.115 msaitoh pci_conf_print_type0(
1878 1.115 msaitoh #ifdef _KERNEL
1879 1.115 msaitoh pci_chipset_tag_t pc, pcitag_t tag,
1880 1.115 msaitoh #endif
1881 1.115 msaitoh const pcireg_t *regs
1882 1.115 msaitoh #ifdef _KERNEL
1883 1.115 msaitoh , int sizebars
1884 1.115 msaitoh #endif
1885 1.115 msaitoh )
1886 1.115 msaitoh {
1887 1.115 msaitoh int off, width;
1888 1.115 msaitoh pcireg_t rval;
1889 1.115 msaitoh
1890 1.115 msaitoh for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
1891 1.115 msaitoh #ifdef _KERNEL
1892 1.115 msaitoh width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
1893 1.115 msaitoh #else
1894 1.115 msaitoh width = pci_conf_print_bar(regs, off, NULL);
1895 1.115 msaitoh #endif
1896 1.115 msaitoh }
1897 1.115 msaitoh
1898 1.115 msaitoh printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
1899 1.115 msaitoh
1900 1.115 msaitoh rval = regs[o2i(PCI_SUBSYS_ID_REG)];
1901 1.115 msaitoh printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
1902 1.115 msaitoh printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
1903 1.115 msaitoh
1904 1.115 msaitoh /* XXX */
1905 1.115 msaitoh printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
1906 1.115 msaitoh
1907 1.115 msaitoh if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1908 1.115 msaitoh printf(" Capability list pointer: 0x%02x\n",
1909 1.115 msaitoh PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
1910 1.115 msaitoh else
1911 1.115 msaitoh printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
1912 1.115 msaitoh
1913 1.115 msaitoh printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
1914 1.115 msaitoh
1915 1.115 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
1916 1.115 msaitoh printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
1917 1.115 msaitoh printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
1918 1.115 msaitoh printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
1919 1.115 msaitoh switch (PCI_INTERRUPT_PIN(rval)) {
1920 1.115 msaitoh case PCI_INTERRUPT_PIN_NONE:
1921 1.115 msaitoh printf("(none)");
1922 1.115 msaitoh break;
1923 1.115 msaitoh case PCI_INTERRUPT_PIN_A:
1924 1.115 msaitoh printf("(pin A)");
1925 1.115 msaitoh break;
1926 1.115 msaitoh case PCI_INTERRUPT_PIN_B:
1927 1.115 msaitoh printf("(pin B)");
1928 1.115 msaitoh break;
1929 1.115 msaitoh case PCI_INTERRUPT_PIN_C:
1930 1.115 msaitoh printf("(pin C)");
1931 1.115 msaitoh break;
1932 1.115 msaitoh case PCI_INTERRUPT_PIN_D:
1933 1.115 msaitoh printf("(pin D)");
1934 1.115 msaitoh break;
1935 1.115 msaitoh default:
1936 1.115 msaitoh printf("(? ? ?)");
1937 1.115 msaitoh break;
1938 1.115 msaitoh }
1939 1.115 msaitoh printf("\n");
1940 1.115 msaitoh printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
1941 1.115 msaitoh }
1942 1.115 msaitoh
1943 1.115 msaitoh static void
1944 1.45 thorpej pci_conf_print_type1(
1945 1.45 thorpej #ifdef _KERNEL
1946 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1947 1.45 thorpej #endif
1948 1.45 thorpej const pcireg_t *regs
1949 1.45 thorpej #ifdef _KERNEL
1950 1.45 thorpej , int sizebars
1951 1.45 thorpej #endif
1952 1.45 thorpej )
1953 1.27 cgd {
1954 1.37 nathanw int off, width;
1955 1.27 cgd pcireg_t rval;
1956 1.110 msaitoh uint32_t base, limit;
1957 1.110 msaitoh uint32_t base_h, limit_h;
1958 1.110 msaitoh uint64_t pbase, plimit;
1959 1.110 msaitoh int use_upper;
1960 1.27 cgd
1961 1.27 cgd /*
1962 1.27 cgd * XXX these need to be printed in more detail, need to be
1963 1.27 cgd * XXX checked against specs/docs, etc.
1964 1.27 cgd *
1965 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
1966 1.27 cgd * Bridge chip documentation, and may not be correct with
1967 1.27 cgd * respect to various standards. (XXX)
1968 1.27 cgd */
1969 1.27 cgd
1970 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
1971 1.45 thorpej #ifdef _KERNEL
1972 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
1973 1.45 thorpej #else
1974 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
1975 1.45 thorpej #endif
1976 1.45 thorpej }
1977 1.27 cgd
1978 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
1979 1.27 cgd printf(" Primary bus number: 0x%02x\n",
1980 1.114 msaitoh PCI_BRIDGE_BUS_PRIMARY(rval));
1981 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
1982 1.114 msaitoh PCI_BRIDGE_BUS_SECONDARY(rval));
1983 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1984 1.114 msaitoh PCI_BRIDGE_BUS_SUBORDINATE(rval));
1985 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
1986 1.114 msaitoh PCI_BRIDGE_BUS_SEC_LATTIMER(rval));
1987 1.27 cgd
1988 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
1989 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
1990 1.27 cgd
1991 1.110 msaitoh /* I/O region */
1992 1.27 cgd printf(" I/O region:\n");
1993 1.109 msaitoh printf(" base register: 0x%02x\n", (rval >> 0) & 0xff);
1994 1.109 msaitoh printf(" limit register: 0x%02x\n", (rval >> 8) & 0xff);
1995 1.110 msaitoh if (PCI_BRIDGE_IO_32BITS(rval))
1996 1.110 msaitoh use_upper = 1;
1997 1.110 msaitoh else
1998 1.110 msaitoh use_upper = 0;
1999 1.112 msaitoh onoff("32bit I/O", rval, use_upper);
2000 1.110 msaitoh base = (rval & PCI_BRIDGE_STATIO_IOBASE_MASK) << 8;
2001 1.110 msaitoh limit = ((rval >> PCI_BRIDGE_STATIO_IOLIMIT_SHIFT)
2002 1.110 msaitoh & PCI_BRIDGE_STATIO_IOLIMIT_MASK) << 8;
2003 1.110 msaitoh limit |= 0x00000fff;
2004 1.110 msaitoh
2005 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
2006 1.110 msaitoh base_h = (rval >> 0) & 0xffff;
2007 1.110 msaitoh limit_h = (rval >> 16) & 0xffff;
2008 1.110 msaitoh printf(" base upper 16 bits register: 0x%04x\n", base_h);
2009 1.110 msaitoh printf(" limit upper 16 bits register: 0x%04x\n", limit_h);
2010 1.110 msaitoh
2011 1.110 msaitoh if (use_upper == 1) {
2012 1.110 msaitoh base |= base_h << 16;
2013 1.110 msaitoh limit |= limit_h << 16;
2014 1.110 msaitoh }
2015 1.110 msaitoh if (base < limit) {
2016 1.110 msaitoh if (use_upper == 1)
2017 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
2018 1.110 msaitoh else
2019 1.110 msaitoh printf(" range: 0x%04x-0x%04x\n", base, limit);
2020 1.110 msaitoh }
2021 1.27 cgd
2022 1.110 msaitoh /* Non-prefetchable memory region */
2023 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
2024 1.27 cgd printf(" Memory region:\n");
2025 1.27 cgd printf(" base register: 0x%04x\n",
2026 1.109 msaitoh (rval >> 0) & 0xffff);
2027 1.27 cgd printf(" limit register: 0x%04x\n",
2028 1.109 msaitoh (rval >> 16) & 0xffff);
2029 1.110 msaitoh base = ((rval >> PCI_BRIDGE_MEMORY_BASE_SHIFT)
2030 1.110 msaitoh & PCI_BRIDGE_MEMORY_BASE_MASK) << 20;
2031 1.110 msaitoh limit = (((rval >> PCI_BRIDGE_MEMORY_LIMIT_SHIFT)
2032 1.110 msaitoh & PCI_BRIDGE_MEMORY_LIMIT_MASK) << 20) | 0x000fffff;
2033 1.110 msaitoh if (base < limit)
2034 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
2035 1.27 cgd
2036 1.110 msaitoh /* Prefetchable memory region */
2037 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
2038 1.27 cgd printf(" Prefetchable memory region:\n");
2039 1.27 cgd printf(" base register: 0x%04x\n",
2040 1.109 msaitoh (rval >> 0) & 0xffff);
2041 1.27 cgd printf(" limit register: 0x%04x\n",
2042 1.109 msaitoh (rval >> 16) & 0xffff);
2043 1.110 msaitoh base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASE32_REG)];
2044 1.110 msaitoh limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMIT32_REG)];
2045 1.109 msaitoh printf(" base upper 32 bits register: 0x%08x\n",
2046 1.110 msaitoh base_h);
2047 1.109 msaitoh printf(" limit upper 32 bits register: 0x%08x\n",
2048 1.110 msaitoh limit_h);
2049 1.110 msaitoh if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
2050 1.110 msaitoh use_upper = 1;
2051 1.110 msaitoh else
2052 1.110 msaitoh use_upper = 0;
2053 1.112 msaitoh onoff("64bit memory address", rval, use_upper);
2054 1.110 msaitoh pbase = ((rval >> PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT)
2055 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_BASE_MASK) << 20;
2056 1.110 msaitoh plimit = (((rval >> PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT)
2057 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK) << 20) | 0x000fffff;
2058 1.110 msaitoh if (use_upper == 1) {
2059 1.110 msaitoh pbase |= (uint64_t)base_h << 32;
2060 1.110 msaitoh plimit |= (uint64_t)limit_h << 32;
2061 1.110 msaitoh }
2062 1.110 msaitoh if (pbase < plimit) {
2063 1.110 msaitoh if (use_upper == 1)
2064 1.115 msaitoh printf(" range: 0x%016" PRIx64 "-0x%016" PRIx64
2065 1.115 msaitoh "\n", pbase, plimit);
2066 1.110 msaitoh else
2067 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n",
2068 1.110 msaitoh (uint32_t)pbase, (uint32_t)plimit);
2069 1.110 msaitoh }
2070 1.27 cgd
2071 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
2072 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
2073 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
2074 1.53 drochner else
2075 1.53 drochner printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
2076 1.53 drochner
2077 1.27 cgd /* XXX */
2078 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
2079 1.27 cgd
2080 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
2081 1.27 cgd printf(" Interrupt line: 0x%02x\n",
2082 1.109 msaitoh (rval >> 0) & 0xff);
2083 1.27 cgd printf(" Interrupt pin: 0x%02x ",
2084 1.109 msaitoh (rval >> 8) & 0xff);
2085 1.109 msaitoh switch ((rval >> 8) & 0xff) {
2086 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
2087 1.27 cgd printf("(none)");
2088 1.27 cgd break;
2089 1.27 cgd case PCI_INTERRUPT_PIN_A:
2090 1.27 cgd printf("(pin A)");
2091 1.27 cgd break;
2092 1.27 cgd case PCI_INTERRUPT_PIN_B:
2093 1.27 cgd printf("(pin B)");
2094 1.27 cgd break;
2095 1.27 cgd case PCI_INTERRUPT_PIN_C:
2096 1.27 cgd printf("(pin C)");
2097 1.27 cgd break;
2098 1.27 cgd case PCI_INTERRUPT_PIN_D:
2099 1.27 cgd printf("(pin D)");
2100 1.27 cgd break;
2101 1.27 cgd default:
2102 1.36 mrg printf("(? ? ?)");
2103 1.27 cgd break;
2104 1.27 cgd }
2105 1.27 cgd printf("\n");
2106 1.109 msaitoh rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> PCI_BRIDGE_CONTROL_SHIFT)
2107 1.109 msaitoh & PCI_BRIDGE_CONTROL_MASK;
2108 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
2109 1.112 msaitoh onoff("Parity error response", rval, 0x0001);
2110 1.112 msaitoh onoff("Secondary SERR forwarding", rval, 0x0002);
2111 1.112 msaitoh onoff("ISA enable", rval, 0x0004);
2112 1.112 msaitoh onoff("VGA enable", rval, 0x0008);
2113 1.112 msaitoh onoff("Master abort reporting", rval, 0x0020);
2114 1.112 msaitoh onoff("Secondary bus reset", rval, 0x0040);
2115 1.112 msaitoh onoff("Fast back-to-back capable", rval, 0x0080);
2116 1.27 cgd }
2117 1.27 cgd
2118 1.27 cgd static void
2119 1.45 thorpej pci_conf_print_type2(
2120 1.45 thorpej #ifdef _KERNEL
2121 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
2122 1.45 thorpej #endif
2123 1.45 thorpej const pcireg_t *regs
2124 1.45 thorpej #ifdef _KERNEL
2125 1.45 thorpej , int sizebars
2126 1.45 thorpej #endif
2127 1.45 thorpej )
2128 1.27 cgd {
2129 1.27 cgd pcireg_t rval;
2130 1.27 cgd
2131 1.27 cgd /*
2132 1.27 cgd * XXX these need to be printed in more detail, need to be
2133 1.27 cgd * XXX checked against specs/docs, etc.
2134 1.27 cgd *
2135 1.79 dyoung * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
2136 1.27 cgd * controller chip documentation, and may not be correct with
2137 1.27 cgd * respect to various standards. (XXX)
2138 1.27 cgd */
2139 1.27 cgd
2140 1.45 thorpej #ifdef _KERNEL
2141 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
2142 1.38 cgd "CardBus socket/ExCA registers", sizebars);
2143 1.45 thorpej #else
2144 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
2145 1.45 thorpej #endif
2146 1.27 cgd
2147 1.109 msaitoh /* Capability list pointer and secondary status register */
2148 1.109 msaitoh rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
2149 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
2150 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
2151 1.109 msaitoh PCI_CAPLIST_PTR(rval));
2152 1.53 drochner else
2153 1.79 dyoung printf(" Reserved @ 0x14: 0x%04" PRIxMAX "\n",
2154 1.109 msaitoh __SHIFTOUT(rval, __BITS(15, 0)));
2155 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
2156 1.27 cgd
2157 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
2158 1.27 cgd printf(" PCI bus number: 0x%02x\n",
2159 1.109 msaitoh (rval >> 0) & 0xff);
2160 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
2161 1.109 msaitoh (rval >> 8) & 0xff);
2162 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
2163 1.109 msaitoh (rval >> 16) & 0xff);
2164 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
2165 1.109 msaitoh (rval >> 24) & 0xff);
2166 1.27 cgd
2167 1.27 cgd /* XXX Print more prettily */
2168 1.27 cgd printf(" CardBus memory region 0:\n");
2169 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
2170 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
2171 1.27 cgd printf(" CardBus memory region 1:\n");
2172 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
2173 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
2174 1.27 cgd printf(" CardBus I/O region 0:\n");
2175 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
2176 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
2177 1.27 cgd printf(" CardBus I/O region 1:\n");
2178 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
2179 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
2180 1.27 cgd
2181 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
2182 1.27 cgd printf(" Interrupt line: 0x%02x\n",
2183 1.109 msaitoh (rval >> 0) & 0xff);
2184 1.27 cgd printf(" Interrupt pin: 0x%02x ",
2185 1.109 msaitoh (rval >> 8) & 0xff);
2186 1.109 msaitoh switch ((rval >> 8) & 0xff) {
2187 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
2188 1.27 cgd printf("(none)");
2189 1.27 cgd break;
2190 1.27 cgd case PCI_INTERRUPT_PIN_A:
2191 1.27 cgd printf("(pin A)");
2192 1.27 cgd break;
2193 1.27 cgd case PCI_INTERRUPT_PIN_B:
2194 1.27 cgd printf("(pin B)");
2195 1.27 cgd break;
2196 1.27 cgd case PCI_INTERRUPT_PIN_C:
2197 1.27 cgd printf("(pin C)");
2198 1.27 cgd break;
2199 1.27 cgd case PCI_INTERRUPT_PIN_D:
2200 1.27 cgd printf("(pin D)");
2201 1.27 cgd break;
2202 1.27 cgd default:
2203 1.36 mrg printf("(? ? ?)");
2204 1.27 cgd break;
2205 1.27 cgd }
2206 1.27 cgd printf("\n");
2207 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
2208 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
2209 1.112 msaitoh onoff("Parity error response", rval, __BIT(0));
2210 1.112 msaitoh onoff("SERR# enable", rval, __BIT(1));
2211 1.112 msaitoh onoff("ISA enable", rval, __BIT(2));
2212 1.112 msaitoh onoff("VGA enable", rval, __BIT(3));
2213 1.112 msaitoh onoff("Master abort mode", rval, __BIT(5));
2214 1.112 msaitoh onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
2215 1.115 msaitoh onoff("Functional interrupts routed by ExCA registers", rval,
2216 1.115 msaitoh __BIT(7));
2217 1.112 msaitoh onoff("Memory window 0 prefetchable", rval, __BIT(8));
2218 1.112 msaitoh onoff("Memory window 1 prefetchable", rval, __BIT(9));
2219 1.112 msaitoh onoff("Write posting enable", rval, __BIT(10));
2220 1.28 cgd
2221 1.28 cgd rval = regs[o2i(0x40)];
2222 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
2223 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
2224 1.28 cgd
2225 1.45 thorpej #ifdef _KERNEL
2226 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
2227 1.38 cgd sizebars);
2228 1.45 thorpej #else
2229 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
2230 1.45 thorpej #endif
2231 1.27 cgd }
2232 1.27 cgd
2233 1.26 cgd void
2234 1.45 thorpej pci_conf_print(
2235 1.45 thorpej #ifdef _KERNEL
2236 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
2237 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
2238 1.45 thorpej #else
2239 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
2240 1.45 thorpej #endif
2241 1.45 thorpej )
2242 1.26 cgd {
2243 1.26 cgd pcireg_t regs[o2i(256)];
2244 1.52 drochner int off, capoff, endoff, hdrtype;
2245 1.27 cgd const char *typename;
2246 1.45 thorpej #ifdef _KERNEL
2247 1.38 cgd void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
2248 1.38 cgd int sizebars;
2249 1.45 thorpej #else
2250 1.45 thorpej void (*typeprintfn)(const pcireg_t *);
2251 1.45 thorpej #endif
2252 1.26 cgd
2253 1.26 cgd printf("PCI configuration registers:\n");
2254 1.26 cgd
2255 1.45 thorpej for (off = 0; off < 256; off += 4) {
2256 1.45 thorpej #ifdef _KERNEL
2257 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
2258 1.45 thorpej #else
2259 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
2260 1.45 thorpej ®s[o2i(off)]) == -1)
2261 1.45 thorpej regs[o2i(off)] = 0;
2262 1.45 thorpej #endif
2263 1.45 thorpej }
2264 1.26 cgd
2265 1.45 thorpej #ifdef _KERNEL
2266 1.38 cgd sizebars = 1;
2267 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
2268 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
2269 1.38 cgd sizebars = 0;
2270 1.45 thorpej #endif
2271 1.38 cgd
2272 1.26 cgd /* common header */
2273 1.26 cgd printf(" Common header:\n");
2274 1.28 cgd pci_conf_print_regs(regs, 0, 16);
2275 1.28 cgd
2276 1.26 cgd printf("\n");
2277 1.45 thorpej #ifdef _KERNEL
2278 1.26 cgd pci_conf_print_common(pc, tag, regs);
2279 1.45 thorpej #else
2280 1.45 thorpej pci_conf_print_common(regs);
2281 1.45 thorpej #endif
2282 1.26 cgd printf("\n");
2283 1.26 cgd
2284 1.26 cgd /* type-dependent header */
2285 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
2286 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
2287 1.26 cgd case 0:
2288 1.27 cgd /* Standard device header */
2289 1.27 cgd typename = "\"normal\" device";
2290 1.27 cgd typeprintfn = &pci_conf_print_type0;
2291 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
2292 1.28 cgd endoff = 64;
2293 1.27 cgd break;
2294 1.27 cgd case 1:
2295 1.27 cgd /* PCI-PCI bridge header */
2296 1.27 cgd typename = "PCI-PCI bridge";
2297 1.26 cgd typeprintfn = &pci_conf_print_type1;
2298 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
2299 1.28 cgd endoff = 64;
2300 1.26 cgd break;
2301 1.27 cgd case 2:
2302 1.27 cgd /* PCI-CardBus bridge header */
2303 1.27 cgd typename = "PCI-CardBus bridge";
2304 1.27 cgd typeprintfn = &pci_conf_print_type2;
2305 1.52 drochner capoff = PCI_CARDBUS_CAPLISTPTR_REG;
2306 1.28 cgd endoff = 72;
2307 1.27 cgd break;
2308 1.26 cgd default:
2309 1.27 cgd typename = NULL;
2310 1.26 cgd typeprintfn = 0;
2311 1.52 drochner capoff = -1;
2312 1.28 cgd endoff = 64;
2313 1.28 cgd break;
2314 1.26 cgd }
2315 1.27 cgd printf(" Type %d ", hdrtype);
2316 1.27 cgd if (typename != NULL)
2317 1.27 cgd printf("(%s) ", typename);
2318 1.27 cgd printf("header:\n");
2319 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
2320 1.27 cgd printf("\n");
2321 1.45 thorpej if (typeprintfn) {
2322 1.45 thorpej #ifdef _KERNEL
2323 1.38 cgd (*typeprintfn)(pc, tag, regs, sizebars);
2324 1.45 thorpej #else
2325 1.45 thorpej (*typeprintfn)(regs);
2326 1.45 thorpej #endif
2327 1.45 thorpej } else
2328 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
2329 1.26 cgd hdrtype);
2330 1.26 cgd printf("\n");
2331 1.51 drochner
2332 1.55 jdolecek /* capability list, if present */
2333 1.52 drochner if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
2334 1.52 drochner && (capoff > 0)) {
2335 1.51 drochner #ifdef _KERNEL
2336 1.52 drochner pci_conf_print_caplist(pc, tag, regs, capoff);
2337 1.51 drochner #else
2338 1.52 drochner pci_conf_print_caplist(regs, capoff);
2339 1.51 drochner #endif
2340 1.51 drochner printf("\n");
2341 1.51 drochner }
2342 1.26 cgd
2343 1.26 cgd /* device-dependent header */
2344 1.26 cgd printf(" Device-dependent header:\n");
2345 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
2346 1.26 cgd printf("\n");
2347 1.49 nathanw #ifdef _KERNEL
2348 1.26 cgd if (printfn)
2349 1.26 cgd (*printfn)(pc, tag, regs);
2350 1.26 cgd else
2351 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
2352 1.26 cgd printf("\n");
2353 1.45 thorpej #endif /* _KERNEL */
2354 1.1 mycroft }
2355