pci_subr.c revision 1.132 1 1.131 msaitoh /* $NetBSD: pci_subr.c,v 1.132 2014/10/23 13:44:37 msaitoh Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.47 lukem
42 1.47 lukem #include <sys/cdefs.h>
43 1.131 msaitoh __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.132 2014/10/23 13:44:37 msaitoh Exp $");
44 1.21 enami
45 1.45 thorpej #ifdef _KERNEL_OPT
46 1.35 cgd #include "opt_pci.h"
47 1.45 thorpej #endif
48 1.1 mycroft
49 1.1 mycroft #include <sys/param.h>
50 1.1 mycroft
51 1.45 thorpej #ifdef _KERNEL
52 1.62 simonb #include <sys/systm.h>
53 1.73 ad #include <sys/intr.h>
54 1.80 pgoyette #include <sys/module.h>
55 1.45 thorpej #else
56 1.45 thorpej #include <pci.h>
57 1.72 joerg #include <stdbool.h>
58 1.46 enami #include <stdio.h>
59 1.117 msaitoh #include <string.h>
60 1.45 thorpej #endif
61 1.24 thorpej
62 1.10 cgd #include <dev/pci/pcireg.h>
63 1.45 thorpej #ifdef _KERNEL
64 1.7 cgd #include <dev/pci/pcivar.h>
65 1.126 christos #else
66 1.126 christos #include <dev/pci/pci_verbose.h>
67 1.126 christos #include <dev/pci/pcidevs.h>
68 1.126 christos #include <dev/pci/pcidevs_data.h>
69 1.10 cgd #endif
70 1.10 cgd
71 1.10 cgd /*
72 1.10 cgd * Descriptions of known PCI classes and subclasses.
73 1.10 cgd *
74 1.10 cgd * Subclasses are described in the same way as classes, but have a
75 1.10 cgd * NULL subclass pointer.
76 1.10 cgd */
77 1.10 cgd struct pci_class {
78 1.44 thorpej const char *name;
79 1.91 matt u_int val; /* as wide as pci_{,sub}class_t */
80 1.42 jdolecek const struct pci_class *subclasses;
81 1.10 cgd };
82 1.10 cgd
83 1.117 msaitoh /*
84 1.117 msaitoh * Class 0x00.
85 1.117 msaitoh * Before rev. 2.0.
86 1.117 msaitoh */
87 1.61 thorpej static const struct pci_class pci_subclass_prehistoric[] = {
88 1.65 christos { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, NULL, },
89 1.65 christos { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, NULL, },
90 1.65 christos { NULL, 0, NULL, },
91 1.10 cgd };
92 1.10 cgd
93 1.117 msaitoh /*
94 1.117 msaitoh * Class 0x01.
95 1.130 msaitoh * Mass storage controller
96 1.117 msaitoh */
97 1.117 msaitoh
98 1.117 msaitoh /* ATA programming interface */
99 1.117 msaitoh static const struct pci_class pci_interface_ata[] = {
100 1.117 msaitoh { "with single DMA", PCI_INTERFACE_ATA_SINGLEDMA, NULL, },
101 1.117 msaitoh { "with chained DMA", PCI_INTERFACE_ATA_CHAINEDDMA, NULL, },
102 1.117 msaitoh { NULL, 0, NULL, },
103 1.117 msaitoh };
104 1.117 msaitoh
105 1.117 msaitoh /* SATA programming interface */
106 1.117 msaitoh static const struct pci_class pci_interface_sata[] = {
107 1.128 msaitoh { "vendor specific", PCI_INTERFACE_SATA_VND, NULL, },
108 1.117 msaitoh { "AHCI 1.0", PCI_INTERFACE_SATA_AHCI10, NULL, },
109 1.128 msaitoh { "Serial Storage Bus Interface", PCI_INTERFACE_SATA_SSBI, NULL, },
110 1.128 msaitoh { NULL, 0, NULL, },
111 1.128 msaitoh };
112 1.128 msaitoh
113 1.128 msaitoh /* Flash programming interface */
114 1.128 msaitoh static const struct pci_class pci_interface_nvm[] = {
115 1.128 msaitoh { "vendor specific", PCI_INTERFACE_NVM_VND, NULL, },
116 1.128 msaitoh { "NVMHCI 1.0", PCI_INTERFACE_NVM_NVMHCI10, NULL, },
117 1.117 msaitoh { NULL, 0, NULL, },
118 1.117 msaitoh };
119 1.117 msaitoh
120 1.117 msaitoh /* Subclasses */
121 1.61 thorpej static const struct pci_class pci_subclass_mass_storage[] = {
122 1.65 christos { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, NULL, },
123 1.65 christos { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, NULL, },
124 1.65 christos { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
125 1.65 christos { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, NULL, },
126 1.65 christos { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, NULL, },
127 1.117 msaitoh { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA,
128 1.117 msaitoh pci_interface_ata, },
129 1.117 msaitoh { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA,
130 1.117 msaitoh pci_interface_sata, },
131 1.65 christos { "SAS", PCI_SUBCLASS_MASS_STORAGE_SAS, NULL, },
132 1.128 msaitoh { "Flash", PCI_SUBCLASS_MASS_STORAGE_NVM,
133 1.128 msaitoh pci_interface_nvm, },
134 1.65 christos { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, NULL, },
135 1.65 christos { NULL, 0, NULL, },
136 1.10 cgd };
137 1.10 cgd
138 1.117 msaitoh /*
139 1.117 msaitoh * Class 0x02.
140 1.117 msaitoh * Network controller.
141 1.117 msaitoh */
142 1.61 thorpej static const struct pci_class pci_subclass_network[] = {
143 1.65 christos { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, NULL, },
144 1.65 christos { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, NULL, },
145 1.65 christos { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, NULL, },
146 1.65 christos { "ATM", PCI_SUBCLASS_NETWORK_ATM, NULL, },
147 1.65 christos { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, NULL, },
148 1.65 christos { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, NULL, },
149 1.65 christos { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
150 1.65 christos { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, NULL, },
151 1.65 christos { NULL, 0, NULL, },
152 1.10 cgd };
153 1.10 cgd
154 1.117 msaitoh /*
155 1.117 msaitoh * Class 0x03.
156 1.117 msaitoh * Display controller.
157 1.117 msaitoh */
158 1.117 msaitoh
159 1.117 msaitoh /* VGA programming interface */
160 1.117 msaitoh static const struct pci_class pci_interface_vga[] = {
161 1.117 msaitoh { "", PCI_INTERFACE_VGA_VGA, NULL, },
162 1.117 msaitoh { "8514-compat", PCI_INTERFACE_VGA_8514, NULL, },
163 1.117 msaitoh { NULL, 0, NULL, },
164 1.117 msaitoh };
165 1.117 msaitoh /* Subclasses */
166 1.61 thorpej static const struct pci_class pci_subclass_display[] = {
167 1.117 msaitoh { "VGA", PCI_SUBCLASS_DISPLAY_VGA, pci_interface_vga,},
168 1.65 christos { "XGA", PCI_SUBCLASS_DISPLAY_XGA, NULL, },
169 1.65 christos { "3D", PCI_SUBCLASS_DISPLAY_3D, NULL, },
170 1.65 christos { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, NULL, },
171 1.65 christos { NULL, 0, NULL, },
172 1.10 cgd };
173 1.10 cgd
174 1.117 msaitoh /*
175 1.117 msaitoh * Class 0x04.
176 1.117 msaitoh * Multimedia device.
177 1.117 msaitoh */
178 1.61 thorpej static const struct pci_class pci_subclass_multimedia[] = {
179 1.65 christos { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, NULL, },
180 1.65 christos { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, NULL, },
181 1.65 christos { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
182 1.128 msaitoh { "mixed mode", PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, },
183 1.65 christos { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, NULL, },
184 1.65 christos { NULL, 0, NULL, },
185 1.10 cgd };
186 1.10 cgd
187 1.117 msaitoh /*
188 1.117 msaitoh * Class 0x05.
189 1.117 msaitoh * Memory controller.
190 1.117 msaitoh */
191 1.61 thorpej static const struct pci_class pci_subclass_memory[] = {
192 1.65 christos { "RAM", PCI_SUBCLASS_MEMORY_RAM, NULL, },
193 1.65 christos { "flash", PCI_SUBCLASS_MEMORY_FLASH, NULL, },
194 1.65 christos { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, NULL, },
195 1.65 christos { NULL, 0, NULL, },
196 1.10 cgd };
197 1.10 cgd
198 1.117 msaitoh /*
199 1.117 msaitoh * Class 0x06.
200 1.117 msaitoh * Bridge device.
201 1.117 msaitoh */
202 1.117 msaitoh
203 1.117 msaitoh /* PCI bridge programming interface */
204 1.117 msaitoh static const struct pci_class pci_interface_pcibridge[] = {
205 1.117 msaitoh { "", PCI_INTERFACE_BRIDGE_PCI_PCI, NULL, },
206 1.117 msaitoh { "subtractive decode", PCI_INTERFACE_BRIDGE_PCI_SUBDEC, NULL, },
207 1.117 msaitoh { NULL, 0, NULL, },
208 1.117 msaitoh };
209 1.117 msaitoh
210 1.128 msaitoh /* Semi-transparent PCI-to-PCI bridge programming interface */
211 1.117 msaitoh static const struct pci_class pci_interface_stpci[] = {
212 1.117 msaitoh { "primary side facing host", PCI_INTERFACE_STPCI_PRIMARY, NULL, },
213 1.117 msaitoh { "secondary side facing host", PCI_INTERFACE_STPCI_SECONDARY, NULL, },
214 1.117 msaitoh { NULL, 0, NULL, },
215 1.117 msaitoh };
216 1.117 msaitoh
217 1.128 msaitoh /* Advanced Switching programming interface */
218 1.128 msaitoh static const struct pci_class pci_interface_advsw[] = {
219 1.128 msaitoh { "custom interface", PCI_INTERFACE_ADVSW_CUSTOM, NULL, },
220 1.128 msaitoh { "ASI-SIG", PCI_INTERFACE_ADVSW_ASISIG, NULL, },
221 1.128 msaitoh { NULL, 0, NULL, },
222 1.128 msaitoh };
223 1.128 msaitoh
224 1.117 msaitoh /* Subclasses */
225 1.61 thorpej static const struct pci_class pci_subclass_bridge[] = {
226 1.65 christos { "host", PCI_SUBCLASS_BRIDGE_HOST, NULL, },
227 1.65 christos { "ISA", PCI_SUBCLASS_BRIDGE_ISA, NULL, },
228 1.65 christos { "EISA", PCI_SUBCLASS_BRIDGE_EISA, NULL, },
229 1.65 christos { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, NULL, },
230 1.117 msaitoh { "PCI", PCI_SUBCLASS_BRIDGE_PCI,
231 1.117 msaitoh pci_interface_pcibridge, },
232 1.65 christos { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, NULL, },
233 1.65 christos { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, NULL, },
234 1.65 christos { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, NULL, },
235 1.65 christos { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, NULL, },
236 1.117 msaitoh { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,
237 1.117 msaitoh pci_interface_stpci, },
238 1.65 christos { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, NULL, },
239 1.128 msaitoh { "advanced switching", PCI_SUBCLASS_BRIDGE_ADVSW,
240 1.128 msaitoh pci_interface_advsw, },
241 1.65 christos { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, NULL, },
242 1.65 christos { NULL, 0, NULL, },
243 1.10 cgd };
244 1.10 cgd
245 1.117 msaitoh /*
246 1.117 msaitoh * Class 0x07.
247 1.117 msaitoh * Simple communications controller.
248 1.117 msaitoh */
249 1.117 msaitoh
250 1.117 msaitoh /* Serial controller programming interface */
251 1.117 msaitoh static const struct pci_class pci_interface_serial[] = {
252 1.129 msaitoh { "generic XT-compat", PCI_INTERFACE_SERIAL_XT, NULL, },
253 1.117 msaitoh { "16450-compat", PCI_INTERFACE_SERIAL_16450, NULL, },
254 1.117 msaitoh { "16550-compat", PCI_INTERFACE_SERIAL_16550, NULL, },
255 1.117 msaitoh { "16650-compat", PCI_INTERFACE_SERIAL_16650, NULL, },
256 1.117 msaitoh { "16750-compat", PCI_INTERFACE_SERIAL_16750, NULL, },
257 1.117 msaitoh { "16850-compat", PCI_INTERFACE_SERIAL_16850, NULL, },
258 1.117 msaitoh { "16950-compat", PCI_INTERFACE_SERIAL_16950, NULL, },
259 1.117 msaitoh { NULL, 0, NULL, },
260 1.117 msaitoh };
261 1.117 msaitoh
262 1.117 msaitoh /* Parallel controller programming interface */
263 1.117 msaitoh static const struct pci_class pci_interface_parallel[] = {
264 1.117 msaitoh { "", PCI_INTERFACE_PARALLEL, NULL,},
265 1.117 msaitoh { "bi-directional", PCI_INTERFACE_PARALLEL_BIDIRECTIONAL, NULL,},
266 1.117 msaitoh { "ECP 1.X-compat", PCI_INTERFACE_PARALLEL_ECP1X, NULL,},
267 1.128 msaitoh { "IEEE1284 controller", PCI_INTERFACE_PARALLEL_IEEE1284_CNTRL, NULL,},
268 1.128 msaitoh { "IEEE1284 target", PCI_INTERFACE_PARALLEL_IEEE1284_TGT, NULL,},
269 1.117 msaitoh { NULL, 0, NULL,},
270 1.117 msaitoh };
271 1.117 msaitoh
272 1.117 msaitoh /* Modem programming interface */
273 1.117 msaitoh static const struct pci_class pci_interface_modem[] = {
274 1.117 msaitoh { "", PCI_INTERFACE_MODEM, NULL,},
275 1.117 msaitoh { "Hayes&16450-compat", PCI_INTERFACE_MODEM_HAYES16450, NULL,},
276 1.117 msaitoh { "Hayes&16550-compat", PCI_INTERFACE_MODEM_HAYES16550, NULL,},
277 1.117 msaitoh { "Hayes&16650-compat", PCI_INTERFACE_MODEM_HAYES16650, NULL,},
278 1.117 msaitoh { "Hayes&16750-compat", PCI_INTERFACE_MODEM_HAYES16750, NULL,},
279 1.117 msaitoh { NULL, 0, NULL,},
280 1.117 msaitoh };
281 1.117 msaitoh
282 1.117 msaitoh /* Subclasses */
283 1.61 thorpej static const struct pci_class pci_subclass_communications[] = {
284 1.117 msaitoh { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL,
285 1.117 msaitoh pci_interface_serial, },
286 1.117 msaitoh { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,
287 1.117 msaitoh pci_interface_parallel, },
288 1.115 msaitoh { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, NULL,},
289 1.117 msaitoh { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM,
290 1.117 msaitoh pci_interface_modem, },
291 1.115 msaitoh { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, NULL,},
292 1.115 msaitoh { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, NULL,},
293 1.115 msaitoh { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, NULL,},
294 1.115 msaitoh { NULL, 0, NULL,},
295 1.20 cgd };
296 1.20 cgd
297 1.117 msaitoh /*
298 1.117 msaitoh * Class 0x08.
299 1.117 msaitoh * Base system peripheral.
300 1.117 msaitoh */
301 1.117 msaitoh
302 1.117 msaitoh /* PIC programming interface */
303 1.117 msaitoh static const struct pci_class pci_interface_pic[] = {
304 1.129 msaitoh { "generic 8259", PCI_INTERFACE_PIC_8259, NULL, },
305 1.117 msaitoh { "ISA PIC", PCI_INTERFACE_PIC_ISA, NULL, },
306 1.117 msaitoh { "EISA PIC", PCI_INTERFACE_PIC_EISA, NULL, },
307 1.117 msaitoh { "IO APIC", PCI_INTERFACE_PIC_IOAPIC, NULL, },
308 1.117 msaitoh { "IO(x) APIC", PCI_INTERFACE_PIC_IOXAPIC, NULL, },
309 1.117 msaitoh { NULL, 0, NULL, },
310 1.117 msaitoh };
311 1.117 msaitoh
312 1.117 msaitoh /* DMA programming interface */
313 1.117 msaitoh static const struct pci_class pci_interface_dma[] = {
314 1.129 msaitoh { "generic 8237", PCI_INTERFACE_DMA_8237, NULL, },
315 1.117 msaitoh { "ISA", PCI_INTERFACE_DMA_ISA, NULL, },
316 1.117 msaitoh { "EISA", PCI_INTERFACE_DMA_EISA, NULL, },
317 1.117 msaitoh { NULL, 0, NULL, },
318 1.117 msaitoh };
319 1.117 msaitoh
320 1.117 msaitoh /* Timer programming interface */
321 1.117 msaitoh static const struct pci_class pci_interface_tmr[] = {
322 1.129 msaitoh { "generic 8254", PCI_INTERFACE_TIMER_8254, NULL, },
323 1.117 msaitoh { "ISA", PCI_INTERFACE_TIMER_ISA, NULL, },
324 1.117 msaitoh { "EISA", PCI_INTERFACE_TIMER_EISA, NULL, },
325 1.128 msaitoh { "HPET", PCI_INTERFACE_TIMER_HPET, NULL, },
326 1.117 msaitoh { NULL, 0, NULL, },
327 1.117 msaitoh };
328 1.117 msaitoh
329 1.117 msaitoh /* RTC programming interface */
330 1.117 msaitoh static const struct pci_class pci_interface_rtc[] = {
331 1.117 msaitoh { "generic", PCI_INTERFACE_RTC_GENERIC, NULL, },
332 1.117 msaitoh { "ISA", PCI_INTERFACE_RTC_ISA, NULL, },
333 1.117 msaitoh { NULL, 0, NULL, },
334 1.117 msaitoh };
335 1.117 msaitoh
336 1.117 msaitoh /* Subclasses */
337 1.61 thorpej static const struct pci_class pci_subclass_system[] = {
338 1.117 msaitoh { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, pci_interface_pic,},
339 1.117 msaitoh { "DMA", PCI_SUBCLASS_SYSTEM_DMA, pci_interface_dma,},
340 1.117 msaitoh { "timer", PCI_SUBCLASS_SYSTEM_TIMER, pci_interface_tmr,},
341 1.117 msaitoh { "RTC", PCI_SUBCLASS_SYSTEM_RTC, pci_interface_rtc,},
342 1.65 christos { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL, },
343 1.65 christos { "SD Host Controller", PCI_SUBCLASS_SYSTEM_SDHC, NULL, },
344 1.124 msaitoh { "IOMMU", PCI_SUBCLASS_SYSTEM_IOMMU, NULL, },
345 1.124 msaitoh { "Root Complex Event Collector", PCI_SUBCLASS_SYSTEM_RCEC, NULL, },
346 1.65 christos { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, NULL, },
347 1.65 christos { NULL, 0, NULL, },
348 1.20 cgd };
349 1.20 cgd
350 1.117 msaitoh /*
351 1.117 msaitoh * Class 0x09.
352 1.117 msaitoh * Input device.
353 1.117 msaitoh */
354 1.117 msaitoh
355 1.117 msaitoh /* Gameport programming interface */
356 1.117 msaitoh static const struct pci_class pci_interface_game[] = {
357 1.117 msaitoh { "generic", PCI_INTERFACE_GAMEPORT_GENERIC, NULL, },
358 1.117 msaitoh { "legacy", PCI_INTERFACE_GAMEPORT_LEGACY, NULL, },
359 1.117 msaitoh { NULL, 0, NULL, },
360 1.117 msaitoh };
361 1.117 msaitoh
362 1.117 msaitoh /* Subclasses */
363 1.61 thorpej static const struct pci_class pci_subclass_input[] = {
364 1.65 christos { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, NULL, },
365 1.65 christos { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, NULL, },
366 1.65 christos { "mouse", PCI_SUBCLASS_INPUT_MOUSE, NULL, },
367 1.65 christos { "scanner", PCI_SUBCLASS_INPUT_SCANNER, NULL, },
368 1.117 msaitoh { "game port", PCI_SUBCLASS_INPUT_GAMEPORT,
369 1.117 msaitoh pci_interface_game, },
370 1.65 christos { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, NULL, },
371 1.65 christos { NULL, 0, NULL, },
372 1.20 cgd };
373 1.20 cgd
374 1.117 msaitoh /*
375 1.117 msaitoh * Class 0x0a.
376 1.117 msaitoh * Docking station.
377 1.117 msaitoh */
378 1.61 thorpej static const struct pci_class pci_subclass_dock[] = {
379 1.65 christos { "generic", PCI_SUBCLASS_DOCK_GENERIC, NULL, },
380 1.65 christos { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, NULL, },
381 1.65 christos { NULL, 0, NULL, },
382 1.20 cgd };
383 1.20 cgd
384 1.117 msaitoh /*
385 1.117 msaitoh * Class 0x0b.
386 1.117 msaitoh * Processor.
387 1.117 msaitoh */
388 1.61 thorpej static const struct pci_class pci_subclass_processor[] = {
389 1.65 christos { "386", PCI_SUBCLASS_PROCESSOR_386, NULL, },
390 1.65 christos { "486", PCI_SUBCLASS_PROCESSOR_486, NULL, },
391 1.65 christos { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL, },
392 1.65 christos { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, NULL, },
393 1.65 christos { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, NULL, },
394 1.65 christos { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, NULL, },
395 1.65 christos { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, NULL, },
396 1.128 msaitoh { "miscellaneous", PCI_SUBCLASS_PROCESSOR_MISC, NULL, },
397 1.65 christos { NULL, 0, NULL, },
398 1.20 cgd };
399 1.20 cgd
400 1.117 msaitoh /*
401 1.117 msaitoh * Class 0x0c.
402 1.117 msaitoh * Serial bus controller.
403 1.117 msaitoh */
404 1.117 msaitoh
405 1.117 msaitoh /* IEEE1394 programming interface */
406 1.117 msaitoh static const struct pci_class pci_interface_ieee1394[] = {
407 1.117 msaitoh { "Firewire", PCI_INTERFACE_IEEE1394_FIREWIRE, NULL,},
408 1.117 msaitoh { "OpenHCI", PCI_INTERFACE_IEEE1394_OPENHCI, NULL,},
409 1.117 msaitoh { NULL, 0, NULL,},
410 1.117 msaitoh };
411 1.117 msaitoh
412 1.117 msaitoh /* USB programming interface */
413 1.117 msaitoh static const struct pci_class pci_interface_usb[] = {
414 1.117 msaitoh { "UHCI", PCI_INTERFACE_USB_UHCI, NULL, },
415 1.117 msaitoh { "OHCI", PCI_INTERFACE_USB_OHCI, NULL, },
416 1.117 msaitoh { "EHCI", PCI_INTERFACE_USB_EHCI, NULL, },
417 1.117 msaitoh { "xHCI", PCI_INTERFACE_USB_XHCI, NULL, },
418 1.117 msaitoh { "other HC", PCI_INTERFACE_USB_OTHERHC, NULL, },
419 1.117 msaitoh { "device", PCI_INTERFACE_USB_DEVICE, NULL, },
420 1.117 msaitoh { NULL, 0, NULL, },
421 1.117 msaitoh };
422 1.117 msaitoh
423 1.117 msaitoh /* IPMI programming interface */
424 1.117 msaitoh static const struct pci_class pci_interface_ipmi[] = {
425 1.117 msaitoh { "SMIC", PCI_INTERFACE_IPMI_SMIC, NULL,},
426 1.117 msaitoh { "keyboard", PCI_INTERFACE_IPMI_KBD, NULL,},
427 1.117 msaitoh { "block transfer", PCI_INTERFACE_IPMI_BLOCKXFER, NULL,},
428 1.117 msaitoh { NULL, 0, NULL,},
429 1.117 msaitoh };
430 1.117 msaitoh
431 1.117 msaitoh /* Subclasses */
432 1.61 thorpej static const struct pci_class pci_subclass_serialbus[] = {
433 1.117 msaitoh { "IEEE1394", PCI_SUBCLASS_SERIALBUS_FIREWIRE,
434 1.117 msaitoh pci_interface_ieee1394, },
435 1.65 christos { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, NULL, },
436 1.65 christos { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, NULL, },
437 1.117 msaitoh { "USB", PCI_SUBCLASS_SERIALBUS_USB,
438 1.117 msaitoh pci_interface_usb, },
439 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
440 1.65 christos { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, NULL, },
441 1.65 christos { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, NULL, },
442 1.65 christos { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
443 1.117 msaitoh { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI,
444 1.117 msaitoh pci_interface_ipmi, },
445 1.65 christos { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, NULL, },
446 1.65 christos { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, NULL, },
447 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SERIALBUS_MISC, NULL, },
448 1.65 christos { NULL, 0, NULL, },
449 1.32 cgd };
450 1.32 cgd
451 1.117 msaitoh /*
452 1.117 msaitoh * Class 0x0d.
453 1.117 msaitoh * Wireless Controller.
454 1.117 msaitoh */
455 1.61 thorpej static const struct pci_class pci_subclass_wireless[] = {
456 1.65 christos { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, NULL, },
457 1.128 msaitoh { "Consumer IR",/*XXX*/ PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL, },
458 1.65 christos { "RF", PCI_SUBCLASS_WIRELESS_RF, NULL, },
459 1.65 christos { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL, },
460 1.65 christos { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, NULL, },
461 1.65 christos { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, NULL, },
462 1.65 christos { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, NULL, },
463 1.65 christos { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, NULL, },
464 1.65 christos { NULL, 0, NULL, },
465 1.32 cgd };
466 1.32 cgd
467 1.117 msaitoh /*
468 1.117 msaitoh * Class 0x0e.
469 1.117 msaitoh * Intelligent IO controller.
470 1.117 msaitoh */
471 1.117 msaitoh
472 1.117 msaitoh /* Intelligent IO programming interface */
473 1.117 msaitoh static const struct pci_class pci_interface_i2o[] = {
474 1.117 msaitoh { "FIFO at offset 0x40", PCI_INTERFACE_I2O_FIFOAT40, NULL,},
475 1.117 msaitoh { NULL, 0, NULL,},
476 1.117 msaitoh };
477 1.117 msaitoh
478 1.117 msaitoh /* Subclasses */
479 1.61 thorpej static const struct pci_class pci_subclass_i2o[] = {
480 1.117 msaitoh { "standard", PCI_SUBCLASS_I2O_STANDARD, pci_interface_i2o,},
481 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_I2O_MISC, NULL, },
482 1.65 christos { NULL, 0, NULL, },
483 1.32 cgd };
484 1.32 cgd
485 1.117 msaitoh /*
486 1.117 msaitoh * Class 0x0f.
487 1.117 msaitoh * Satellite communication controller.
488 1.117 msaitoh */
489 1.61 thorpej static const struct pci_class pci_subclass_satcom[] = {
490 1.65 christos { "TV", PCI_SUBCLASS_SATCOM_TV, NULL, },
491 1.65 christos { "audio", PCI_SUBCLASS_SATCOM_AUDIO, NULL, },
492 1.65 christos { "voice", PCI_SUBCLASS_SATCOM_VOICE, NULL, },
493 1.65 christos { "data", PCI_SUBCLASS_SATCOM_DATA, NULL, },
494 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SATCOM_MISC, NULL, },
495 1.65 christos { NULL, 0, NULL, },
496 1.32 cgd };
497 1.32 cgd
498 1.117 msaitoh /*
499 1.117 msaitoh * Class 0x10.
500 1.117 msaitoh * Encryption/Decryption controller.
501 1.117 msaitoh */
502 1.61 thorpej static const struct pci_class pci_subclass_crypto[] = {
503 1.65 christos { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, NULL, },
504 1.65 christos { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
505 1.65 christos { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, NULL, },
506 1.65 christos { NULL, 0, NULL, },
507 1.32 cgd };
508 1.32 cgd
509 1.117 msaitoh /*
510 1.117 msaitoh * Class 0x11.
511 1.117 msaitoh * Data aquuisition and signal processing controller.
512 1.117 msaitoh */
513 1.61 thorpej static const struct pci_class pci_subclass_dasp[] = {
514 1.65 christos { "DPIO", PCI_SUBCLASS_DASP_DPIO, NULL, },
515 1.128 msaitoh { "performance counters", PCI_SUBCLASS_DASP_TIMEFREQ, NULL, },
516 1.65 christos { "synchronization", PCI_SUBCLASS_DASP_SYNC, NULL, },
517 1.65 christos { "management", PCI_SUBCLASS_DASP_MGMT, NULL, },
518 1.65 christos { "miscellaneous", PCI_SUBCLASS_DASP_MISC, NULL, },
519 1.65 christos { NULL, 0, NULL, },
520 1.20 cgd };
521 1.20 cgd
522 1.117 msaitoh /* List of classes */
523 1.61 thorpej static const struct pci_class pci_class[] = {
524 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
525 1.10 cgd pci_subclass_prehistoric, },
526 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
527 1.10 cgd pci_subclass_mass_storage, },
528 1.10 cgd { "network", PCI_CLASS_NETWORK,
529 1.10 cgd pci_subclass_network, },
530 1.10 cgd { "display", PCI_CLASS_DISPLAY,
531 1.11 cgd pci_subclass_display, },
532 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
533 1.10 cgd pci_subclass_multimedia, },
534 1.10 cgd { "memory", PCI_CLASS_MEMORY,
535 1.10 cgd pci_subclass_memory, },
536 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
537 1.10 cgd pci_subclass_bridge, },
538 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
539 1.20 cgd pci_subclass_communications, },
540 1.20 cgd { "system", PCI_CLASS_SYSTEM,
541 1.20 cgd pci_subclass_system, },
542 1.20 cgd { "input", PCI_CLASS_INPUT,
543 1.20 cgd pci_subclass_input, },
544 1.20 cgd { "dock", PCI_CLASS_DOCK,
545 1.20 cgd pci_subclass_dock, },
546 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
547 1.20 cgd pci_subclass_processor, },
548 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
549 1.20 cgd pci_subclass_serialbus, },
550 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
551 1.32 cgd pci_subclass_wireless, },
552 1.32 cgd { "I2O", PCI_CLASS_I2O,
553 1.32 cgd pci_subclass_i2o, },
554 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
555 1.32 cgd pci_subclass_satcom, },
556 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
557 1.32 cgd pci_subclass_crypto, },
558 1.32 cgd { "DASP", PCI_CLASS_DASP,
559 1.32 cgd pci_subclass_dasp, },
560 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
561 1.65 christos NULL, },
562 1.65 christos { NULL, 0,
563 1.65 christos NULL, },
564 1.10 cgd };
565 1.10 cgd
566 1.126 christos DEV_VERBOSE_DEFINE(pci);
567 1.10 cgd
568 1.10 cgd void
569 1.58 itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
570 1.58 itojun size_t l)
571 1.10 cgd {
572 1.125 matt pci_class_t pciclass;
573 1.10 cgd pci_subclass_t subclass;
574 1.10 cgd pci_interface_t interface;
575 1.10 cgd pci_revision_t revision;
576 1.126 christos char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN];
577 1.117 msaitoh const struct pci_class *classp, *subclassp, *interfacep;
578 1.58 itojun char *ep;
579 1.58 itojun
580 1.58 itojun ep = cp + l;
581 1.10 cgd
582 1.125 matt pciclass = PCI_CLASS(class_reg);
583 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
584 1.10 cgd interface = PCI_INTERFACE(class_reg);
585 1.10 cgd revision = PCI_REVISION(class_reg);
586 1.10 cgd
587 1.126 christos pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(id_reg));
588 1.126 christos pci_findproduct(product, sizeof(product), PCI_VENDOR(id_reg),
589 1.126 christos PCI_PRODUCT(id_reg));
590 1.10 cgd
591 1.10 cgd classp = pci_class;
592 1.10 cgd while (classp->name != NULL) {
593 1.125 matt if (pciclass == classp->val)
594 1.10 cgd break;
595 1.10 cgd classp++;
596 1.10 cgd }
597 1.10 cgd
598 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
599 1.10 cgd while (subclassp && subclassp->name != NULL) {
600 1.10 cgd if (subclass == subclassp->val)
601 1.10 cgd break;
602 1.10 cgd subclassp++;
603 1.10 cgd }
604 1.10 cgd
605 1.119 njoly interfacep = (subclassp && subclassp->name != NULL) ?
606 1.119 njoly subclassp->subclasses : NULL;
607 1.117 msaitoh while (interfacep && interfacep->name != NULL) {
608 1.117 msaitoh if (interface == interfacep->val)
609 1.117 msaitoh break;
610 1.117 msaitoh interfacep++;
611 1.117 msaitoh }
612 1.117 msaitoh
613 1.126 christos cp += snprintf(cp, ep - cp, "%s %s", vendor, product);
614 1.13 cgd if (showclass) {
615 1.58 itojun cp += snprintf(cp, ep - cp, " (");
616 1.13 cgd if (classp->name == NULL)
617 1.58 itojun cp += snprintf(cp, ep - cp,
618 1.125 matt "class 0x%02x, subclass 0x%02x", pciclass, subclass);
619 1.13 cgd else {
620 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
621 1.58 itojun cp += snprintf(cp, ep - cp,
622 1.78 drochner "%s, subclass 0x%02x",
623 1.20 cgd classp->name, subclass);
624 1.13 cgd else
625 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s",
626 1.20 cgd subclassp->name, classp->name);
627 1.13 cgd }
628 1.117 msaitoh if ((interfacep == NULL) || (interfacep->name == NULL)) {
629 1.117 msaitoh if (interface != 0)
630 1.117 msaitoh cp += snprintf(cp, ep - cp,
631 1.117 msaitoh ", interface 0x%02x", interface);
632 1.117 msaitoh } else if (strncmp(interfacep->name, "", 1) != 0)
633 1.117 msaitoh cp += snprintf(cp, ep - cp, ", %s",
634 1.117 msaitoh interfacep->name);
635 1.20 cgd if (revision != 0)
636 1.58 itojun cp += snprintf(cp, ep - cp, ", revision 0x%02x",
637 1.58 itojun revision);
638 1.58 itojun cp += snprintf(cp, ep - cp, ")");
639 1.13 cgd }
640 1.22 thorpej }
641 1.22 thorpej
642 1.89 drochner #ifdef _KERNEL
643 1.89 drochner void
644 1.90 drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
645 1.90 drochner const char *known, int addrev)
646 1.89 drochner {
647 1.89 drochner char devinfo[256];
648 1.89 drochner
649 1.90 drochner if (known) {
650 1.90 drochner aprint_normal(": %s", known);
651 1.90 drochner if (addrev)
652 1.90 drochner aprint_normal(" (rev. 0x%02x)",
653 1.90 drochner PCI_REVISION(pa->pa_class));
654 1.90 drochner aprint_normal("\n");
655 1.90 drochner } else {
656 1.90 drochner pci_devinfo(pa->pa_id, pa->pa_class, 0,
657 1.90 drochner devinfo, sizeof(devinfo));
658 1.90 drochner aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
659 1.90 drochner PCI_REVISION(pa->pa_class));
660 1.90 drochner }
661 1.90 drochner if (naive)
662 1.90 drochner aprint_naive(": %s\n", naive);
663 1.90 drochner else
664 1.90 drochner aprint_naive("\n");
665 1.89 drochner }
666 1.89 drochner #endif
667 1.89 drochner
668 1.22 thorpej /*
669 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
670 1.22 thorpej * in a device attach routine like this:
671 1.22 thorpej *
672 1.22 thorpej * #ifdef MYDEV_DEBUG
673 1.95 chs * printf("%s: ", device_xname(sc->sc_dev));
674 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
675 1.22 thorpej * #endif
676 1.22 thorpej */
677 1.26 cgd
678 1.26 cgd #define i2o(i) ((i) * 4)
679 1.26 cgd #define o2i(o) ((o) / 4)
680 1.112 msaitoh #define onoff2(str, rval, bit, onstr, offstr) \
681 1.112 msaitoh printf(" %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
682 1.112 msaitoh #define onoff(str, rval, bit) onoff2(str, rval, bit, "on", "off")
683 1.26 cgd
684 1.26 cgd static void
685 1.45 thorpej pci_conf_print_common(
686 1.45 thorpej #ifdef _KERNEL
687 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
688 1.45 thorpej #endif
689 1.45 thorpej const pcireg_t *regs)
690 1.22 thorpej {
691 1.59 mycroft const char *name;
692 1.42 jdolecek const struct pci_class *classp, *subclassp;
693 1.126 christos char vendor[PCI_VENDORSTR_LEN];
694 1.126 christos char product[PCI_PRODUCTSTR_LEN];
695 1.26 cgd pcireg_t rval;
696 1.117 msaitoh unsigned int num;
697 1.22 thorpej
698 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
699 1.126 christos name = pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(rval));
700 1.59 mycroft if (name)
701 1.59 mycroft printf(" Vendor Name: %s (0x%04x)\n", name,
702 1.26 cgd PCI_VENDOR(rval));
703 1.22 thorpej else
704 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
705 1.126 christos name = pci_findproduct(product, sizeof(product), PCI_VENDOR(rval),
706 1.126 christos PCI_PRODUCT(rval));
707 1.59 mycroft if (name)
708 1.59 mycroft printf(" Device Name: %s (0x%04x)\n", name,
709 1.26 cgd PCI_PRODUCT(rval));
710 1.22 thorpej else
711 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
712 1.22 thorpej
713 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
714 1.23 drochner
715 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
716 1.112 msaitoh onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
717 1.112 msaitoh onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
718 1.112 msaitoh onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
719 1.112 msaitoh onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
720 1.112 msaitoh onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
721 1.112 msaitoh onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
722 1.112 msaitoh onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
723 1.112 msaitoh onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
724 1.112 msaitoh onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
725 1.115 msaitoh onoff("Fast back-to-back transactions", rval,
726 1.115 msaitoh PCI_COMMAND_BACKTOBACK_ENABLE);
727 1.112 msaitoh onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
728 1.26 cgd
729 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
730 1.115 msaitoh onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active",
731 1.115 msaitoh "inactive");
732 1.112 msaitoh onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
733 1.112 msaitoh onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
734 1.115 msaitoh onoff("User Definable Features (UDF) support", rval,
735 1.115 msaitoh PCI_STATUS_UDF_SUPPORT);
736 1.115 msaitoh onoff("Fast back-to-back capable", rval,
737 1.115 msaitoh PCI_STATUS_BACKTOBACK_SUPPORT);
738 1.112 msaitoh onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
739 1.22 thorpej
740 1.26 cgd printf(" DEVSEL timing: ");
741 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
742 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
743 1.22 thorpej printf("fast");
744 1.22 thorpej break;
745 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
746 1.22 thorpej printf("medium");
747 1.22 thorpej break;
748 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
749 1.22 thorpej printf("slow");
750 1.22 thorpej break;
751 1.26 cgd default:
752 1.26 cgd printf("unknown/reserved"); /* XXX */
753 1.26 cgd break;
754 1.22 thorpej }
755 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
756 1.22 thorpej
757 1.115 msaitoh onoff("Slave signaled Target Abort", rval,
758 1.115 msaitoh PCI_STATUS_TARGET_TARGET_ABORT);
759 1.115 msaitoh onoff("Master received Target Abort", rval,
760 1.115 msaitoh PCI_STATUS_MASTER_TARGET_ABORT);
761 1.112 msaitoh onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
762 1.112 msaitoh onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
763 1.112 msaitoh onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
764 1.22 thorpej
765 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
766 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
767 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
768 1.22 thorpej break;
769 1.22 thorpej }
770 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
771 1.22 thorpej while (subclassp && subclassp->name != NULL) {
772 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
773 1.22 thorpej break;
774 1.22 thorpej subclassp++;
775 1.22 thorpej }
776 1.22 thorpej if (classp->name != NULL) {
777 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
778 1.26 cgd PCI_CLASS(rval));
779 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
780 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
781 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
782 1.22 thorpej else
783 1.115 msaitoh printf(" Subclass ID: 0x%02x\n",
784 1.115 msaitoh PCI_SUBCLASS(rval));
785 1.22 thorpej } else {
786 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
787 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
788 1.22 thorpej }
789 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
790 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
791 1.22 thorpej
792 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
793 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
794 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
795 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
796 1.26 cgd PCI_HDRTYPE(rval));
797 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
798 1.117 msaitoh num = PCI_CACHELINE(rval);
799 1.117 msaitoh printf(" Cache Line Size: %ubytes (0x%02x)\n", num * 4, num);
800 1.26 cgd }
801 1.22 thorpej
802 1.37 nathanw static int
803 1.45 thorpej pci_conf_print_bar(
804 1.45 thorpej #ifdef _KERNEL
805 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
806 1.45 thorpej #endif
807 1.45 thorpej const pcireg_t *regs, int reg, const char *name
808 1.45 thorpej #ifdef _KERNEL
809 1.45 thorpej , int sizebar
810 1.45 thorpej #endif
811 1.45 thorpej )
812 1.26 cgd {
813 1.45 thorpej int width;
814 1.45 thorpej pcireg_t rval, rval64h;
815 1.45 thorpej #ifdef _KERNEL
816 1.45 thorpej int s;
817 1.45 thorpej pcireg_t mask, mask64h;
818 1.45 thorpej #endif
819 1.45 thorpej
820 1.37 nathanw width = 4;
821 1.22 thorpej
822 1.27 cgd /*
823 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
824 1.27 cgd *
825 1.27 cgd * 1) The builtin software should have already mapped the
826 1.27 cgd * device in a reasonable way.
827 1.27 cgd *
828 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
829 1.27 cgd * the bottom n bits of the address to 0. As recommended,
830 1.27 cgd * we write all 1s and see what we get back.
831 1.27 cgd */
832 1.45 thorpej
833 1.27 cgd rval = regs[o2i(reg)];
834 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
835 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
836 1.45 thorpej rval64h = regs[o2i(reg + 4)];
837 1.45 thorpej width = 8;
838 1.45 thorpej } else
839 1.45 thorpej rval64h = 0;
840 1.45 thorpej
841 1.45 thorpej #ifdef _KERNEL
842 1.38 cgd /* XXX don't size unknown memory type? */
843 1.38 cgd if (rval != 0 && sizebar) {
844 1.24 thorpej /*
845 1.27 cgd * The following sequence seems to make some devices
846 1.27 cgd * (e.g. host bus bridges, which don't normally
847 1.27 cgd * have their space mapped) very unhappy, to
848 1.27 cgd * the point of crashing the system.
849 1.24 thorpej *
850 1.27 cgd * Therefore, if the mapping register is zero to
851 1.27 cgd * start out with, don't bother trying.
852 1.24 thorpej */
853 1.27 cgd s = splhigh();
854 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
855 1.27 cgd mask = pci_conf_read(pc, tag, reg);
856 1.27 cgd pci_conf_write(pc, tag, reg, rval);
857 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
858 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
859 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
860 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
861 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
862 1.54 scw } else
863 1.54 scw mask64h = 0;
864 1.27 cgd splx(s);
865 1.27 cgd } else
866 1.54 scw mask = mask64h = 0;
867 1.45 thorpej #endif /* _KERNEL */
868 1.27 cgd
869 1.28 cgd printf(" Base address register at 0x%02x", reg);
870 1.28 cgd if (name)
871 1.28 cgd printf(" (%s)", name);
872 1.28 cgd printf("\n ");
873 1.27 cgd if (rval == 0) {
874 1.27 cgd printf("not implemented(?)\n");
875 1.37 nathanw return width;
876 1.60 perry }
877 1.28 cgd printf("type: ");
878 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
879 1.34 drochner const char *type, *prefetch;
880 1.27 cgd
881 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
882 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
883 1.27 cgd type = "32-bit";
884 1.27 cgd break;
885 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
886 1.27 cgd type = "32-bit-1M";
887 1.27 cgd break;
888 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
889 1.27 cgd type = "64-bit";
890 1.27 cgd break;
891 1.27 cgd default:
892 1.27 cgd type = "unknown (XXX)";
893 1.27 cgd break;
894 1.22 thorpej }
895 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
896 1.34 drochner prefetch = "";
897 1.27 cgd else
898 1.34 drochner prefetch = "non";
899 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
900 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
901 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
902 1.38 cgd printf(" base: 0x%016llx, ",
903 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
904 1.38 cgd ((((long long) rval64h) << 32) | rval)));
905 1.45 thorpej #ifdef _KERNEL
906 1.38 cgd if (sizebar)
907 1.38 cgd printf("size: 0x%016llx",
908 1.38 cgd PCI_MAPREG_MEM64_SIZE(
909 1.38 cgd ((((long long) mask64h) << 32) | mask)));
910 1.38 cgd else
911 1.45 thorpej #endif /* _KERNEL */
912 1.38 cgd printf("not sized");
913 1.38 cgd printf("\n");
914 1.37 nathanw break;
915 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
916 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
917 1.37 nathanw default:
918 1.38 cgd printf(" base: 0x%08x, ",
919 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
920 1.45 thorpej #ifdef _KERNEL
921 1.38 cgd if (sizebar)
922 1.38 cgd printf("size: 0x%08x",
923 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
924 1.38 cgd else
925 1.45 thorpej #endif /* _KERNEL */
926 1.38 cgd printf("not sized");
927 1.38 cgd printf("\n");
928 1.37 nathanw break;
929 1.37 nathanw }
930 1.27 cgd } else {
931 1.45 thorpej #ifdef _KERNEL
932 1.38 cgd if (sizebar)
933 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
934 1.45 thorpej #endif /* _KERNEL */
935 1.27 cgd printf("i/o\n");
936 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
937 1.45 thorpej #ifdef _KERNEL
938 1.38 cgd if (sizebar)
939 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
940 1.38 cgd else
941 1.45 thorpej #endif /* _KERNEL */
942 1.38 cgd printf("not sized");
943 1.38 cgd printf("\n");
944 1.22 thorpej }
945 1.37 nathanw
946 1.37 nathanw return width;
947 1.27 cgd }
948 1.28 cgd
949 1.28 cgd static void
950 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
951 1.28 cgd {
952 1.28 cgd int off, needaddr, neednl;
953 1.28 cgd
954 1.28 cgd needaddr = 1;
955 1.28 cgd neednl = 0;
956 1.28 cgd for (off = first; off < pastlast; off += 4) {
957 1.28 cgd if ((off % 16) == 0 || needaddr) {
958 1.28 cgd printf(" 0x%02x:", off);
959 1.28 cgd needaddr = 0;
960 1.28 cgd }
961 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
962 1.28 cgd neednl = 1;
963 1.28 cgd if ((off % 16) == 12) {
964 1.28 cgd printf("\n");
965 1.28 cgd neednl = 0;
966 1.28 cgd }
967 1.28 cgd }
968 1.28 cgd if (neednl)
969 1.28 cgd printf("\n");
970 1.28 cgd }
971 1.28 cgd
972 1.132 msaitoh static void
973 1.132 msaitoh pci_conf_print_agp_cap(const pcireg_t *regs, int capoff)
974 1.132 msaitoh {
975 1.132 msaitoh pcireg_t rval;
976 1.132 msaitoh
977 1.132 msaitoh printf("\n AGP Capabilities Register\n");
978 1.132 msaitoh
979 1.132 msaitoh rval = regs[o2i(capoff)];
980 1.132 msaitoh printf(" Revision: %d.%d\n",
981 1.132 msaitoh PCI_CAP_AGP_MAJOR(rval), PCI_CAP_AGP_MINOR(rval));
982 1.132 msaitoh
983 1.132 msaitoh /* XXX need more */
984 1.132 msaitoh }
985 1.132 msaitoh
986 1.115 msaitoh static const char *
987 1.115 msaitoh pci_conf_print_pcipm_cap_aux(uint16_t caps)
988 1.115 msaitoh {
989 1.115 msaitoh
990 1.115 msaitoh switch ((caps >> 6) & 7) {
991 1.115 msaitoh case 0: return "self-powered";
992 1.115 msaitoh case 1: return "55 mA";
993 1.115 msaitoh case 2: return "100 mA";
994 1.115 msaitoh case 3: return "160 mA";
995 1.115 msaitoh case 4: return "220 mA";
996 1.115 msaitoh case 5: return "270 mA";
997 1.115 msaitoh case 6: return "320 mA";
998 1.115 msaitoh case 7:
999 1.115 msaitoh default: return "375 mA";
1000 1.115 msaitoh }
1001 1.115 msaitoh }
1002 1.115 msaitoh
1003 1.115 msaitoh static const char *
1004 1.115 msaitoh pci_conf_print_pcipm_cap_pmrev(uint8_t val)
1005 1.115 msaitoh {
1006 1.115 msaitoh static const char unk[] = "unknown";
1007 1.115 msaitoh static const char *pmrev[8] = {
1008 1.115 msaitoh unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
1009 1.115 msaitoh };
1010 1.115 msaitoh if (val > 7)
1011 1.115 msaitoh return unk;
1012 1.115 msaitoh return pmrev[val];
1013 1.115 msaitoh }
1014 1.115 msaitoh
1015 1.27 cgd static void
1016 1.115 msaitoh pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
1017 1.27 cgd {
1018 1.115 msaitoh uint16_t caps, pmcsr;
1019 1.115 msaitoh pcireg_t reg;
1020 1.115 msaitoh
1021 1.115 msaitoh caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT;
1022 1.115 msaitoh reg = regs[o2i(capoff + PCI_PMCSR)];
1023 1.115 msaitoh pmcsr = reg & 0xffff;
1024 1.115 msaitoh
1025 1.115 msaitoh printf("\n PCI Power Management Capabilities Register\n");
1026 1.27 cgd
1027 1.115 msaitoh printf(" Capabilities register: 0x%04x\n", caps);
1028 1.115 msaitoh printf(" Version: %s\n",
1029 1.115 msaitoh pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK));
1030 1.115 msaitoh onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK);
1031 1.115 msaitoh onoff("Device specific initialization", caps, PCI_PMCR_DSI);
1032 1.115 msaitoh printf(" 3.3V auxiliary current: %s\n",
1033 1.115 msaitoh pci_conf_print_pcipm_cap_aux(caps));
1034 1.115 msaitoh onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP);
1035 1.115 msaitoh onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP);
1036 1.117 msaitoh onoff("PME# support D0", caps, PCI_PMCR_PME_D0);
1037 1.117 msaitoh onoff("PME# support D1", caps, PCI_PMCR_PME_D1);
1038 1.117 msaitoh onoff("PME# support D2", caps, PCI_PMCR_PME_D2);
1039 1.117 msaitoh onoff("PME# support D3 hot", caps, PCI_PMCR_PME_D3HOT);
1040 1.117 msaitoh onoff("PME# support D3 cold", caps, PCI_PMCR_PME_D3COLD);
1041 1.22 thorpej
1042 1.115 msaitoh printf(" Control/status register: 0x%04x\n", pmcsr);
1043 1.115 msaitoh printf(" Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK);
1044 1.115 msaitoh onoff("PCI Express reserved", (pmcsr >> 2), 1);
1045 1.117 msaitoh onoff("No soft reset", pmcsr, PCI_PMCSR_NO_SOFTRST);
1046 1.115 msaitoh printf(" PME# assertion: %sabled\n",
1047 1.115 msaitoh (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis");
1048 1.115 msaitoh onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS);
1049 1.115 msaitoh printf(" Bridge Support Extensions register: 0x%02x\n",
1050 1.115 msaitoh (reg >> 16) & 0xff);
1051 1.115 msaitoh onoff("B2/B3 support", reg, PCI_PMCSR_B2B3_SUPPORT);
1052 1.115 msaitoh onoff("Bus Power/Clock Control Enable", reg, PCI_PMCSR_BPCC_EN);
1053 1.115 msaitoh printf(" Data register: 0x%02x\n", (reg >> 24) & 0xff);
1054 1.115 msaitoh
1055 1.115 msaitoh }
1056 1.22 thorpej
1057 1.115 msaitoh /* XXX pci_conf_print_vpd_cap */
1058 1.115 msaitoh /* XXX pci_conf_print_slotid_cap */
1059 1.26 cgd
1060 1.115 msaitoh static void
1061 1.115 msaitoh pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
1062 1.115 msaitoh {
1063 1.115 msaitoh uint32_t ctl, mmc, mme;
1064 1.33 kleink
1065 1.115 msaitoh regs += o2i(capoff);
1066 1.115 msaitoh ctl = *regs++;
1067 1.115 msaitoh mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
1068 1.115 msaitoh mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
1069 1.33 kleink
1070 1.115 msaitoh printf("\n PCI Message Signaled Interrupt\n");
1071 1.26 cgd
1072 1.115 msaitoh printf(" Message Control register: 0x%04x\n", ctl >> 16);
1073 1.115 msaitoh onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
1074 1.115 msaitoh printf(" Multiple Message Capable: %s (%d vector%s)\n",
1075 1.115 msaitoh mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
1076 1.115 msaitoh printf(" Multiple Message Enabled: %s (%d vector%s)\n",
1077 1.115 msaitoh mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
1078 1.115 msaitoh onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
1079 1.115 msaitoh onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
1080 1.115 msaitoh printf(" Message Address %sregister: 0x%08x\n",
1081 1.115 msaitoh ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
1082 1.115 msaitoh if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
1083 1.115 msaitoh printf(" Message Address %sregister: 0x%08x\n",
1084 1.115 msaitoh "(upper) ", *regs++);
1085 1.115 msaitoh }
1086 1.115 msaitoh printf(" Message Data register: 0x%08x\n", *regs++);
1087 1.115 msaitoh if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
1088 1.115 msaitoh printf(" Vector Mask register: 0x%08x\n", *regs++);
1089 1.115 msaitoh printf(" Vector Pending register: 0x%08x\n", *regs++);
1090 1.22 thorpej }
1091 1.51 drochner }
1092 1.51 drochner
1093 1.115 msaitoh /* XXX pci_conf_print_cpci_hostwap_cap */
1094 1.122 msaitoh
1095 1.122 msaitoh /*
1096 1.122 msaitoh * For both command register and status register.
1097 1.122 msaitoh * The argument "idx" is index number (0 to 7).
1098 1.122 msaitoh */
1099 1.122 msaitoh static int
1100 1.122 msaitoh pcix_split_trans(unsigned int idx)
1101 1.122 msaitoh {
1102 1.122 msaitoh static int table[8] = {
1103 1.122 msaitoh 1, 2, 3, 4, 8, 12, 16, 32
1104 1.122 msaitoh };
1105 1.122 msaitoh
1106 1.122 msaitoh if (idx >= __arraycount(table))
1107 1.122 msaitoh return -1;
1108 1.122 msaitoh return table[idx];
1109 1.122 msaitoh }
1110 1.122 msaitoh
1111 1.122 msaitoh static void
1112 1.122 msaitoh pci_conf_print_pcix_cap(const pcireg_t *regs, int capoff)
1113 1.122 msaitoh {
1114 1.122 msaitoh pcireg_t reg;
1115 1.122 msaitoh int isbridge;
1116 1.122 msaitoh int i;
1117 1.122 msaitoh
1118 1.122 msaitoh isbridge = (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)])
1119 1.122 msaitoh & PCI_HDRTYPE_PPB) != 0 ? 1 : 0;
1120 1.122 msaitoh printf("\n PCI-X %s Capabilities Register\n",
1121 1.122 msaitoh isbridge ? "Bridge" : "Non-bridge");
1122 1.122 msaitoh
1123 1.122 msaitoh reg = regs[o2i(capoff)];
1124 1.122 msaitoh if (isbridge != 0) {
1125 1.122 msaitoh printf(" Secondary status register: 0x%04x\n",
1126 1.122 msaitoh (reg & 0xffff0000) >> 16);
1127 1.122 msaitoh onoff("64bit device", reg, PCIX_STATUS_64BIT);
1128 1.122 msaitoh onoff("133MHz capable", reg, PCIX_STATUS_133);
1129 1.122 msaitoh onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
1130 1.122 msaitoh onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
1131 1.122 msaitoh onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
1132 1.122 msaitoh onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
1133 1.122 msaitoh printf(" Secondary clock frequency: 0x%x\n",
1134 1.122 msaitoh (reg & PCIX_BRIDGE_2NDST_CLKF)
1135 1.122 msaitoh >> PCIX_BRIDGE_2NDST_CLKF_SHIFT);
1136 1.122 msaitoh printf(" Version: 0x%x\n",
1137 1.122 msaitoh (reg & PCIX_BRIDGE_2NDST_VER_MASK)
1138 1.122 msaitoh >> PCIX_BRIDGE_2NDST_VER_SHIFT);
1139 1.122 msaitoh onoff("266MHz capable", reg, PCIX_BRIDGE_ST_266);
1140 1.122 msaitoh onoff("533MHz capable", reg, PCIX_BRIDGE_ST_533);
1141 1.122 msaitoh } else {
1142 1.122 msaitoh printf(" Command register: 0x%04x\n",
1143 1.122 msaitoh (reg & 0xffff0000) >> 16);
1144 1.122 msaitoh onoff("Data Parity Error Recovery", reg,
1145 1.122 msaitoh PCIX_CMD_PERR_RECOVER);
1146 1.122 msaitoh onoff("Enable Relaxed Ordering", reg, PCIX_CMD_RELAXED_ORDER);
1147 1.122 msaitoh printf(" Maximum Burst Read Count: %u\n",
1148 1.122 msaitoh PCIX_CMD_BYTECNT(reg));
1149 1.122 msaitoh printf(" Maximum Split Transactions: %d\n",
1150 1.122 msaitoh pcix_split_trans((reg & PCIX_CMD_SPLTRANS_MASK)
1151 1.122 msaitoh >> PCIX_CMD_SPLTRANS_SHIFT));
1152 1.122 msaitoh }
1153 1.122 msaitoh reg = regs[o2i(capoff+PCIX_STATUS)]; /* Or PCIX_BRIDGE_PRI_STATUS */
1154 1.122 msaitoh printf(" %sStatus register: 0x%08x\n",
1155 1.122 msaitoh isbridge ? "Bridge " : "", reg);
1156 1.122 msaitoh printf(" Function: %d\n", PCIX_STATUS_FN(reg));
1157 1.122 msaitoh printf(" Device: %d\n", PCIX_STATUS_DEV(reg));
1158 1.122 msaitoh printf(" Bus: %d\n", PCIX_STATUS_BUS(reg));
1159 1.122 msaitoh onoff("64bit device", reg, PCIX_STATUS_64BIT);
1160 1.122 msaitoh onoff("133MHz capable", reg, PCIX_STATUS_133);
1161 1.122 msaitoh onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
1162 1.122 msaitoh onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
1163 1.122 msaitoh if (isbridge != 0) {
1164 1.122 msaitoh onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
1165 1.122 msaitoh onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
1166 1.122 msaitoh } else {
1167 1.122 msaitoh onoff2("Device Complexity", reg, PCIX_STATUS_DEVCPLX,
1168 1.122 msaitoh "bridge device", "simple device");
1169 1.122 msaitoh printf(" Designed max memory read byte count: %d\n",
1170 1.122 msaitoh 512 << ((reg & PCIX_STATUS_MAXB_MASK)
1171 1.122 msaitoh >> PCIX_STATUS_MAXB_SHIFT));
1172 1.122 msaitoh printf(" Designed max outstanding split transaction: %d\n",
1173 1.122 msaitoh pcix_split_trans((reg & PCIX_STATUS_MAXST_MASK)
1174 1.122 msaitoh >> PCIX_STATUS_MAXST_SHIFT));
1175 1.122 msaitoh printf(" MAX cumulative Read Size: %u\n",
1176 1.122 msaitoh 8 << ((reg & 0x1c000000) >> PCIX_STATUS_MAXRS_SHIFT));
1177 1.122 msaitoh onoff("Received split completion error", reg,
1178 1.122 msaitoh PCIX_STATUS_SCERR);
1179 1.122 msaitoh }
1180 1.122 msaitoh onoff("266MHz capable", reg, PCIX_STATUS_266);
1181 1.122 msaitoh onoff("533MHz capable", reg, PCIX_STATUS_533);
1182 1.122 msaitoh
1183 1.122 msaitoh if (isbridge == 0)
1184 1.122 msaitoh return;
1185 1.122 msaitoh
1186 1.122 msaitoh /* Only for bridge */
1187 1.122 msaitoh for (i = 0; i < 2; i++) {
1188 1.122 msaitoh reg = regs[o2i(capoff+PCIX_BRIDGE_UP_STCR + (4 * i))];
1189 1.122 msaitoh printf(" %s split transaction control register: 0x%08x\n",
1190 1.122 msaitoh (i == 0) ? "Upstream" : "Downstream", reg);
1191 1.122 msaitoh printf(" Capacity: %d\n", reg & PCIX_BRIDGE_STCAP);
1192 1.122 msaitoh printf(" Commitment Limit: %d\n",
1193 1.122 msaitoh (reg & PCIX_BRIDGE_STCLIM) >> PCIX_BRIDGE_STCLIM_SHIFT);
1194 1.122 msaitoh }
1195 1.122 msaitoh }
1196 1.122 msaitoh
1197 1.115 msaitoh /* XXX pci_conf_print_ldt_cap */
1198 1.118 msaitoh
1199 1.118 msaitoh static void
1200 1.118 msaitoh pci_conf_print_vendspec_cap(const pcireg_t *regs, int capoff)
1201 1.118 msaitoh {
1202 1.118 msaitoh uint16_t caps;
1203 1.118 msaitoh
1204 1.118 msaitoh caps = regs[o2i(capoff)] >> PCI_VENDORSPECIFIC_SHIFT;
1205 1.118 msaitoh
1206 1.118 msaitoh printf("\n PCI Vendor Specific Capabilities Register\n");
1207 1.118 msaitoh printf(" Capabilities length: 0x%02x\n", caps & 0xff);
1208 1.118 msaitoh }
1209 1.118 msaitoh
1210 1.118 msaitoh static void
1211 1.118 msaitoh pci_conf_print_debugport_cap(const pcireg_t *regs, int capoff)
1212 1.118 msaitoh {
1213 1.118 msaitoh pcireg_t val;
1214 1.118 msaitoh
1215 1.118 msaitoh val = regs[o2i(capoff + PCI_DEBUG_BASER)];
1216 1.118 msaitoh
1217 1.118 msaitoh printf("\n Debugport Capability Register\n");
1218 1.118 msaitoh printf(" Debug base Register: 0x%04x\n",
1219 1.118 msaitoh val >> PCI_DEBUG_BASER_SHIFT);
1220 1.118 msaitoh printf(" port offset: 0x%04x\n",
1221 1.118 msaitoh (val & PCI_DEBUG_PORTOFF_MASK) >> PCI_DEBUG_PORTOFF_SHIFT);
1222 1.118 msaitoh printf(" BAR number: %u\n",
1223 1.118 msaitoh (val & PCI_DEBUG_BARNUM_MASK) >> PCI_DEBUG_BARNUM_SHIFT);
1224 1.118 msaitoh }
1225 1.118 msaitoh
1226 1.115 msaitoh /* XXX pci_conf_print_cpci_rsrcctl_cap */
1227 1.115 msaitoh /* XXX pci_conf_print_hotplug_cap */
1228 1.118 msaitoh
1229 1.118 msaitoh static void
1230 1.118 msaitoh pci_conf_print_subsystem_cap(const pcireg_t *regs, int capoff)
1231 1.118 msaitoh {
1232 1.118 msaitoh pcireg_t reg;
1233 1.118 msaitoh
1234 1.118 msaitoh reg = regs[o2i(capoff + PCI_CAP_SUBSYS_ID)];
1235 1.118 msaitoh
1236 1.118 msaitoh printf("\n Subsystem ID Capability Register\n");
1237 1.118 msaitoh printf(" Subsystem ID : 0x%08x\n", reg);
1238 1.118 msaitoh }
1239 1.118 msaitoh
1240 1.115 msaitoh /* XXX pci_conf_print_agp8_cap */
1241 1.115 msaitoh /* XXX pci_conf_print_secure_cap */
1242 1.115 msaitoh
1243 1.51 drochner static void
1244 1.99 msaitoh pci_print_pcie_L0s_latency(uint32_t val)
1245 1.99 msaitoh {
1246 1.99 msaitoh
1247 1.99 msaitoh switch (val) {
1248 1.99 msaitoh case 0x0:
1249 1.99 msaitoh printf("Less than 64ns\n");
1250 1.99 msaitoh break;
1251 1.99 msaitoh case 0x1:
1252 1.99 msaitoh case 0x2:
1253 1.99 msaitoh case 0x3:
1254 1.99 msaitoh printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
1255 1.99 msaitoh break;
1256 1.99 msaitoh case 0x4:
1257 1.99 msaitoh printf("512ns to less than 1us\n");
1258 1.99 msaitoh break;
1259 1.99 msaitoh case 0x5:
1260 1.99 msaitoh printf("1us to less than 2us\n");
1261 1.99 msaitoh break;
1262 1.99 msaitoh case 0x6:
1263 1.99 msaitoh printf("2us - 4us\n");
1264 1.99 msaitoh break;
1265 1.99 msaitoh case 0x7:
1266 1.99 msaitoh printf("More than 4us\n");
1267 1.99 msaitoh break;
1268 1.99 msaitoh }
1269 1.99 msaitoh }
1270 1.99 msaitoh
1271 1.99 msaitoh static void
1272 1.99 msaitoh pci_print_pcie_L1_latency(uint32_t val)
1273 1.99 msaitoh {
1274 1.99 msaitoh
1275 1.99 msaitoh switch (val) {
1276 1.99 msaitoh case 0x0:
1277 1.99 msaitoh printf("Less than 1us\n");
1278 1.99 msaitoh break;
1279 1.99 msaitoh case 0x6:
1280 1.99 msaitoh printf("32us - 64us\n");
1281 1.99 msaitoh break;
1282 1.99 msaitoh case 0x7:
1283 1.99 msaitoh printf("More than 64us\n");
1284 1.99 msaitoh break;
1285 1.99 msaitoh default:
1286 1.99 msaitoh printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
1287 1.99 msaitoh break;
1288 1.99 msaitoh }
1289 1.99 msaitoh }
1290 1.99 msaitoh
1291 1.99 msaitoh static void
1292 1.105 msaitoh pci_print_pcie_compl_timeout(uint32_t val)
1293 1.105 msaitoh {
1294 1.105 msaitoh
1295 1.105 msaitoh switch (val) {
1296 1.105 msaitoh case 0x0:
1297 1.105 msaitoh printf("50us to 50ms\n");
1298 1.105 msaitoh break;
1299 1.105 msaitoh case 0x5:
1300 1.105 msaitoh printf("16ms to 55ms\n");
1301 1.105 msaitoh break;
1302 1.105 msaitoh case 0x6:
1303 1.105 msaitoh printf("65ms to 210ms\n");
1304 1.105 msaitoh break;
1305 1.105 msaitoh case 0x9:
1306 1.105 msaitoh printf("260ms to 900ms\n");
1307 1.105 msaitoh break;
1308 1.105 msaitoh case 0xa:
1309 1.105 msaitoh printf("1s to 3.5s\n");
1310 1.105 msaitoh break;
1311 1.105 msaitoh default:
1312 1.105 msaitoh printf("unknown %u value\n", val);
1313 1.105 msaitoh break;
1314 1.105 msaitoh }
1315 1.105 msaitoh }
1316 1.105 msaitoh
1317 1.105 msaitoh static void
1318 1.72 joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
1319 1.72 joerg {
1320 1.101 msaitoh pcireg_t reg; /* for each register */
1321 1.101 msaitoh pcireg_t val; /* for each bitfield */
1322 1.105 msaitoh bool check_link = false;
1323 1.72 joerg bool check_slot = false;
1324 1.101 msaitoh bool check_rootport = false;
1325 1.105 msaitoh unsigned int pciever;
1326 1.92 drochner static const char * const linkspeeds[] = {"2.5", "5.0", "8.0"};
1327 1.105 msaitoh int i;
1328 1.72 joerg
1329 1.72 joerg printf("\n PCI Express Capabilities Register\n");
1330 1.99 msaitoh /* Capability Register */
1331 1.101 msaitoh reg = regs[o2i(capoff)];
1332 1.101 msaitoh printf(" Capability register: %04x\n", reg >> 16);
1333 1.105 msaitoh pciever = (unsigned int)((reg & 0x000f0000) >> 16);
1334 1.105 msaitoh printf(" Capability version: %u\n", pciever);
1335 1.99 msaitoh printf(" Device type: ");
1336 1.101 msaitoh switch ((reg & 0x00f00000) >> 20) {
1337 1.72 joerg case 0x0:
1338 1.72 joerg printf("PCI Express Endpoint device\n");
1339 1.105 msaitoh check_link = true;
1340 1.72 joerg break;
1341 1.72 joerg case 0x1:
1342 1.75 jmcneill printf("Legacy PCI Express Endpoint device\n");
1343 1.105 msaitoh check_link = true;
1344 1.72 joerg break;
1345 1.72 joerg case 0x4:
1346 1.72 joerg printf("Root Port of PCI Express Root Complex\n");
1347 1.105 msaitoh check_link = true;
1348 1.72 joerg check_slot = true;
1349 1.105 msaitoh check_rootport = true;
1350 1.72 joerg break;
1351 1.72 joerg case 0x5:
1352 1.72 joerg printf("Upstream Port of PCI Express Switch\n");
1353 1.72 joerg break;
1354 1.72 joerg case 0x6:
1355 1.72 joerg printf("Downstream Port of PCI Express Switch\n");
1356 1.72 joerg check_slot = true;
1357 1.105 msaitoh check_rootport = true;
1358 1.72 joerg break;
1359 1.72 joerg case 0x7:
1360 1.72 joerg printf("PCI Express to PCI/PCI-X Bridge\n");
1361 1.72 joerg break;
1362 1.72 joerg case 0x8:
1363 1.72 joerg printf("PCI/PCI-X to PCI Express Bridge\n");
1364 1.72 joerg break;
1365 1.96 msaitoh case 0x9:
1366 1.96 msaitoh printf("Root Complex Integrated Endpoint\n");
1367 1.96 msaitoh break;
1368 1.96 msaitoh case 0xa:
1369 1.105 msaitoh check_rootport = true;
1370 1.96 msaitoh printf("Root Complex Event Collector\n");
1371 1.96 msaitoh break;
1372 1.72 joerg default:
1373 1.72 joerg printf("unknown\n");
1374 1.72 joerg break;
1375 1.72 joerg }
1376 1.127 msaitoh onoff("Slot implemented", reg, PCIE_XCAP_SI);
1377 1.99 msaitoh printf(" Interrupt Message Number: %x\n",
1378 1.103 msaitoh (unsigned int)((reg & PCIE_XCAP_IRQ) >> 27));
1379 1.99 msaitoh
1380 1.99 msaitoh /* Device Capability Register */
1381 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCAP)];
1382 1.101 msaitoh printf(" Device Capabilities Register: 0x%08x\n", reg);
1383 1.99 msaitoh printf(" Max Payload Size Supported: %u bytes max\n",
1384 1.116 msaitoh 128 << (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD));
1385 1.99 msaitoh printf(" Phantom Functions Supported: ");
1386 1.103 msaitoh switch ((reg & PCIE_DCAP_PHANTOM_FUNCS) >> 3) {
1387 1.99 msaitoh case 0x0:
1388 1.99 msaitoh printf("not available\n");
1389 1.99 msaitoh break;
1390 1.99 msaitoh case 0x1:
1391 1.99 msaitoh printf("MSB\n");
1392 1.99 msaitoh break;
1393 1.99 msaitoh case 0x2:
1394 1.99 msaitoh printf("two MSB\n");
1395 1.99 msaitoh break;
1396 1.99 msaitoh case 0x3:
1397 1.99 msaitoh printf("All three bits\n");
1398 1.99 msaitoh break;
1399 1.99 msaitoh }
1400 1.99 msaitoh printf(" Extended Tag Field Supported: %dbit\n",
1401 1.103 msaitoh (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
1402 1.99 msaitoh printf(" Endpoint L0 Acceptable Latency: ");
1403 1.103 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_DCAP_L0S_LATENCY) >> 6);
1404 1.99 msaitoh printf(" Endpoint L1 Acceptable Latency: ");
1405 1.103 msaitoh pci_print_pcie_L1_latency((reg & PCIE_DCAP_L1_LATENCY) >> 9);
1406 1.122 msaitoh onoff("Attention Button Present", reg, PCIE_DCAP_ATTN_BUTTON);
1407 1.122 msaitoh onoff("Attention Indicator Present", reg, PCIE_DCAP_ATTN_IND);
1408 1.112 msaitoh onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
1409 1.112 msaitoh onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
1410 1.99 msaitoh printf(" Captured Slot Power Limit Value: %d\n",
1411 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_VAL) >> 18);
1412 1.99 msaitoh printf(" Captured Slot Power Limit Scale: %d\n",
1413 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_SCALE) >> 26);
1414 1.112 msaitoh onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
1415 1.99 msaitoh
1416 1.99 msaitoh /* Device Control Register */
1417 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
1418 1.101 msaitoh printf(" Device Control Register: 0x%04x\n", reg & 0xffff);
1419 1.112 msaitoh onoff("Correctable Error Reporting Enable", reg,
1420 1.112 msaitoh PCIE_DCSR_ENA_COR_ERR);
1421 1.112 msaitoh onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
1422 1.112 msaitoh onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
1423 1.112 msaitoh onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
1424 1.112 msaitoh onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
1425 1.99 msaitoh printf(" Max Payload Size: %d byte\n",
1426 1.103 msaitoh 128 << (((unsigned int)(reg & PCIE_DCSR_MAX_PAYLOAD) >> 5)));
1427 1.112 msaitoh onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
1428 1.112 msaitoh onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
1429 1.112 msaitoh onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
1430 1.112 msaitoh onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
1431 1.99 msaitoh printf(" Max Read Request Size: %d byte\n",
1432 1.103 msaitoh 128 << ((unsigned int)(reg & PCIE_DCSR_MAX_READ_REQ) >> 12));
1433 1.99 msaitoh
1434 1.99 msaitoh /* Device Status Register */
1435 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
1436 1.101 msaitoh printf(" Device Status Register: 0x%04x\n", reg >> 16);
1437 1.112 msaitoh onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
1438 1.112 msaitoh onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
1439 1.112 msaitoh onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
1440 1.112 msaitoh onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
1441 1.112 msaitoh onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
1442 1.112 msaitoh onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
1443 1.99 msaitoh
1444 1.105 msaitoh if (check_link) {
1445 1.105 msaitoh /* Link Capability Register */
1446 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP)];
1447 1.105 msaitoh printf(" Link Capabilities Register: 0x%08x\n", reg);
1448 1.105 msaitoh printf(" Maximum Link Speed: ");
1449 1.105 msaitoh val = reg & PCIE_LCAP_MAX_SPEED;
1450 1.105 msaitoh if (val < 1 || val > 3) {
1451 1.105 msaitoh printf("unknown %u value\n", val);
1452 1.105 msaitoh } else {
1453 1.105 msaitoh printf("%sGT/s\n", linkspeeds[val - 1]);
1454 1.105 msaitoh }
1455 1.105 msaitoh printf(" Maximum Link Width: x%u lanes\n",
1456 1.105 msaitoh (unsigned int)(reg & PCIE_LCAP_MAX_WIDTH) >> 4);
1457 1.105 msaitoh printf(" Active State PM Support: ");
1458 1.105 msaitoh val = (reg & PCIE_LCAP_ASPM) >> 10;
1459 1.105 msaitoh switch (val) {
1460 1.105 msaitoh case 0x1:
1461 1.105 msaitoh printf("L0s Entry supported\n");
1462 1.105 msaitoh break;
1463 1.105 msaitoh case 0x3:
1464 1.105 msaitoh printf("L0s and L1 supported\n");
1465 1.105 msaitoh break;
1466 1.105 msaitoh default:
1467 1.105 msaitoh printf("Reserved value\n");
1468 1.105 msaitoh break;
1469 1.105 msaitoh }
1470 1.105 msaitoh printf(" L0 Exit Latency: ");
1471 1.105 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_LCAP_L0S_EXIT) >> 12);
1472 1.105 msaitoh printf(" L1 Exit Latency: ");
1473 1.105 msaitoh pci_print_pcie_L1_latency((reg & PCIE_LCAP_L1_EXIT) >> 15);
1474 1.105 msaitoh printf(" Port Number: %u\n", reg >> 24);
1475 1.117 msaitoh onoff("Clock Power Management", reg, PCIE_LCAP_CLOCK_PM);
1476 1.117 msaitoh onoff("Surprise Down Error Report", reg,
1477 1.117 msaitoh PCIE_LCAP_SURPRISE_DOWN);
1478 1.117 msaitoh onoff("Data Link Layer Link Active", reg, PCIE_LCAP_DL_ACTIVE);
1479 1.117 msaitoh onoff("Link BW Notification Capable", reg,
1480 1.117 msaitoh PCIE_LCAP_LINK_BW_NOTIFY);
1481 1.117 msaitoh onoff("ASPM Optionally Compliance", reg,
1482 1.117 msaitoh PCIE_LCAP_ASPM_COMPLIANCE);
1483 1.105 msaitoh
1484 1.105 msaitoh /* Link Control Register */
1485 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1486 1.105 msaitoh printf(" Link Control Register: 0x%04x\n", reg & 0xffff);
1487 1.105 msaitoh printf(" Active State PM Control: ");
1488 1.105 msaitoh val = reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S);
1489 1.105 msaitoh switch (val) {
1490 1.105 msaitoh case 0:
1491 1.105 msaitoh printf("disabled\n");
1492 1.105 msaitoh break;
1493 1.105 msaitoh case 1:
1494 1.105 msaitoh printf("L0s Entry Enabled\n");
1495 1.105 msaitoh break;
1496 1.105 msaitoh case 2:
1497 1.105 msaitoh printf("L1 Entry Enabled\n");
1498 1.105 msaitoh break;
1499 1.105 msaitoh case 3:
1500 1.105 msaitoh printf("L0s and L1 Entry Enabled\n");
1501 1.105 msaitoh break;
1502 1.105 msaitoh }
1503 1.112 msaitoh onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
1504 1.112 msaitoh "128bytes", "64bytes");
1505 1.112 msaitoh onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
1506 1.112 msaitoh onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
1507 1.112 msaitoh onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
1508 1.112 msaitoh onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
1509 1.112 msaitoh onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
1510 1.112 msaitoh onoff("Hardware Autonomous Width Disable", reg,
1511 1.112 msaitoh PCIE_LCSR_HAWD);
1512 1.112 msaitoh onoff("Link Bandwidth Management Interrupt Enable", reg,
1513 1.112 msaitoh PCIE_LCSR_LBMIE);
1514 1.112 msaitoh onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
1515 1.112 msaitoh PCIE_LCSR_LABIE);
1516 1.105 msaitoh
1517 1.105 msaitoh /* Link Status Register */
1518 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1519 1.105 msaitoh printf(" Link Status Register: 0x%04x\n", reg >> 16);
1520 1.105 msaitoh printf(" Negotiated Link Speed: ");
1521 1.105 msaitoh if (((reg >> 16) & 0x000f) < 1 ||
1522 1.105 msaitoh ((reg >> 16) & 0x000f) > 3) {
1523 1.105 msaitoh printf("unknown %u value\n",
1524 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR_LINKSPEED) >> 16);
1525 1.105 msaitoh } else {
1526 1.106 msaitoh printf("%sGT/s\n",
1527 1.123 msaitoh linkspeeds[((reg & PCIE_LCSR_LINKSPEED) >> 16)-1]);
1528 1.105 msaitoh }
1529 1.105 msaitoh printf(" Negotiated Link Width: x%u lanes\n",
1530 1.105 msaitoh (reg >> 20) & 0x003f);
1531 1.112 msaitoh onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
1532 1.112 msaitoh onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
1533 1.112 msaitoh onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
1534 1.112 msaitoh onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
1535 1.112 msaitoh onoff("Link Bandwidth Management Status", reg,
1536 1.112 msaitoh PCIE_LCSR_LINK_BW_MGMT);
1537 1.112 msaitoh onoff("Link Autonomous Bandwidth Status", reg,
1538 1.112 msaitoh PCIE_LCSR_LINK_AUTO_BW);
1539 1.86 matt }
1540 1.99 msaitoh
1541 1.102 msaitoh if (check_slot == true) {
1542 1.101 msaitoh /* Slot Capability Register */
1543 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCAP)];
1544 1.101 msaitoh printf(" Slot Capability Register: %08x\n", reg);
1545 1.117 msaitoh onoff("Attention Button Present", reg, PCIE_SLCAP_ABP);
1546 1.117 msaitoh onoff("Power Controller Present", reg, PCIE_SLCAP_PCP);
1547 1.117 msaitoh onoff("MRL Sensor Present", reg, PCIE_SLCAP_MSP);
1548 1.117 msaitoh onoff("Attention Indicator Present", reg, PCIE_SLCAP_AIP);
1549 1.117 msaitoh onoff("Power Indicator Present", reg, PCIE_SLCAP_PIP);
1550 1.117 msaitoh onoff("Hot-Plug Surprise", reg, PCIE_SLCAP_HPS);
1551 1.117 msaitoh onoff("Hot-Plug Capable", reg, PCIE_SLCAP_HPC);
1552 1.101 msaitoh printf(" Slot Power Limit Value: %d\n",
1553 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLV) >> 7);
1554 1.101 msaitoh printf(" Slot Power Limit Scale: %d\n",
1555 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLS) >> 15);
1556 1.117 msaitoh onoff("Electromechanical Interlock Present", reg,
1557 1.117 msaitoh PCIE_SLCAP_EIP);
1558 1.117 msaitoh onoff("No Command Completed Support", reg, PCIE_SLCAP_NCCS);
1559 1.101 msaitoh printf(" Physical Slot Number: %d\n",
1560 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
1561 1.101 msaitoh
1562 1.101 msaitoh /* Slot Control Register */
1563 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCSR)];
1564 1.101 msaitoh printf(" Slot Control Register: %04x\n", reg & 0xffff);
1565 1.117 msaitoh onoff("Attention Button Pressed Enabled", reg, PCIE_SLCSR_ABE);
1566 1.117 msaitoh onoff("Power Fault Detected Enabled", reg, PCIE_SLCSR_PFE);
1567 1.117 msaitoh onoff("MRL Sensor Changed Enabled", reg, PCIE_SLCSR_MSE);
1568 1.117 msaitoh onoff("Presense Detect Changed Enabled", reg, PCIE_SLCSR_PDE);
1569 1.117 msaitoh onoff("Command Completed Interrupt Enabled", reg,
1570 1.117 msaitoh PCIE_SLCSR_CCE);
1571 1.117 msaitoh onoff("Hot-Plug Interrupt Enabled", reg, PCIE_SLCSR_HPE);
1572 1.78 drochner printf(" Attention Indicator Control: ");
1573 1.103 msaitoh switch ((reg & PCIE_SLCSR_AIC) >> 6) {
1574 1.72 joerg case 0x0:
1575 1.72 joerg printf("reserved\n");
1576 1.72 joerg break;
1577 1.72 joerg case 0x1:
1578 1.72 joerg printf("on\n");
1579 1.72 joerg break;
1580 1.72 joerg case 0x2:
1581 1.72 joerg printf("blink\n");
1582 1.72 joerg break;
1583 1.72 joerg case 0x3:
1584 1.72 joerg printf("off\n");
1585 1.72 joerg break;
1586 1.72 joerg }
1587 1.78 drochner printf(" Power Indicator Control: ");
1588 1.103 msaitoh switch ((reg & PCIE_SLCSR_PIC) >> 8) {
1589 1.72 joerg case 0x0:
1590 1.72 joerg printf("reserved\n");
1591 1.72 joerg break;
1592 1.72 joerg case 0x1:
1593 1.72 joerg printf("on\n");
1594 1.72 joerg break;
1595 1.72 joerg case 0x2:
1596 1.72 joerg printf("blink\n");
1597 1.72 joerg break;
1598 1.72 joerg case 0x3:
1599 1.72 joerg printf("off\n");
1600 1.72 joerg break;
1601 1.72 joerg }
1602 1.116 msaitoh onoff("Power Controller Control", reg, PCIE_SLCSR_PCC);
1603 1.117 msaitoh onoff("Electromechanical Interlock Control",
1604 1.117 msaitoh reg, PCIE_SLCSR_EIC);
1605 1.116 msaitoh onoff("Data Link Layer State Changed Enable", reg,
1606 1.116 msaitoh PCIE_SLCSR_DLLSCE);
1607 1.101 msaitoh
1608 1.101 msaitoh /* Slot Status Register */
1609 1.101 msaitoh printf(" Slot Status Register: %04x\n", reg >> 16);
1610 1.117 msaitoh onoff("Attention Button Pressed", reg, PCIE_SLCSR_ABP);
1611 1.117 msaitoh onoff("Power Fault Detected", reg, PCIE_SLCSR_PFD);
1612 1.117 msaitoh onoff("MRL Sensor Changed", reg, PCIE_SLCSR_MSC);
1613 1.117 msaitoh onoff("Presense Detect Changed", reg, PCIE_SLCSR_PDC);
1614 1.117 msaitoh onoff("Command Completed", reg, PCIE_SLCSR_CC);
1615 1.117 msaitoh onoff("MRL Open", reg, PCIE_SLCSR_MS);
1616 1.117 msaitoh onoff("Card Present in slot", reg, PCIE_SLCSR_PDS);
1617 1.117 msaitoh onoff("Electromechanical Interlock engaged", reg,
1618 1.117 msaitoh PCIE_SLCSR_EIS);
1619 1.117 msaitoh onoff("Data Link Layer State Changed", reg, PCIE_SLCSR_LACS);
1620 1.101 msaitoh }
1621 1.101 msaitoh
1622 1.101 msaitoh if (check_rootport == true) {
1623 1.101 msaitoh /* Root Control Register */
1624 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RCR)];
1625 1.101 msaitoh printf(" Root Control Register: %04x\n", reg & 0xffff);
1626 1.117 msaitoh onoff("SERR on Correctable Error Enable", reg,
1627 1.117 msaitoh PCIE_RCR_SERR_CER);
1628 1.117 msaitoh onoff("SERR on Non-Fatal Error Enable", reg,
1629 1.117 msaitoh PCIE_RCR_SERR_NFER);
1630 1.117 msaitoh onoff("SERR on Fatal Error Enable", reg, PCIE_RCR_SERR_FER);
1631 1.117 msaitoh onoff("PME Interrupt Enable", reg, PCIE_RCR_PME_IE);
1632 1.117 msaitoh onoff("CRS Software Visibility Enable", reg, PCIE_RCR_CRS_SVE);
1633 1.101 msaitoh
1634 1.101 msaitoh /* Root Capability Register */
1635 1.101 msaitoh printf(" Root Capability Register: %04x\n",
1636 1.101 msaitoh reg >> 16);
1637 1.101 msaitoh
1638 1.101 msaitoh /* Root Status Register */
1639 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RSR)];
1640 1.101 msaitoh printf(" Root Status Register: %08x\n", reg);
1641 1.101 msaitoh printf(" PME Requester ID: %04x\n",
1642 1.104 msaitoh (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
1643 1.117 msaitoh onoff("PME was asserted", reg, PCIE_RSR_PME_STAT);
1644 1.117 msaitoh onoff("another PME is pending", reg, PCIE_RSR_PME_PEND);
1645 1.72 joerg }
1646 1.105 msaitoh
1647 1.105 msaitoh /* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
1648 1.105 msaitoh if (pciever < 2)
1649 1.105 msaitoh return;
1650 1.105 msaitoh
1651 1.105 msaitoh /* Device Capabilities 2 */
1652 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCAP2)];
1653 1.105 msaitoh printf(" Device Capabilities 2: 0x%08x\n", reg);
1654 1.105 msaitoh printf(" Completion Timeout Ranges Supported: %u \n",
1655 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_COMPT_RANGE));
1656 1.112 msaitoh onoff("Completion Timeout Disable Supported", reg,
1657 1.112 msaitoh PCIE_DCAP2_COMPT_DIS);
1658 1.112 msaitoh onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
1659 1.112 msaitoh onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
1660 1.112 msaitoh onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
1661 1.112 msaitoh onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
1662 1.112 msaitoh onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
1663 1.112 msaitoh onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
1664 1.112 msaitoh onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
1665 1.105 msaitoh printf(" TPH Completer Supported: %u\n",
1666 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_TPH_COMP) >> 12);
1667 1.105 msaitoh printf(" OBFF Supported: ");
1668 1.105 msaitoh switch ((reg & PCIE_DCAP2_OBFF) >> 18) {
1669 1.105 msaitoh case 0x0:
1670 1.105 msaitoh printf("Not supported\n");
1671 1.105 msaitoh break;
1672 1.105 msaitoh case 0x1:
1673 1.105 msaitoh printf("Message only\n");
1674 1.105 msaitoh break;
1675 1.105 msaitoh case 0x2:
1676 1.105 msaitoh printf("WAKE# only\n");
1677 1.105 msaitoh break;
1678 1.105 msaitoh case 0x3:
1679 1.105 msaitoh printf("Both\n");
1680 1.105 msaitoh break;
1681 1.105 msaitoh }
1682 1.112 msaitoh onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
1683 1.112 msaitoh onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
1684 1.105 msaitoh printf(" Max End-End TLP Prefixes: %u\n",
1685 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_MAX_EETLP) >> 22);
1686 1.105 msaitoh
1687 1.105 msaitoh /* Device Control 2 */
1688 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCSR2)];
1689 1.105 msaitoh printf(" Device Control 2: 0x%04x\n", reg & 0xffff);
1690 1.105 msaitoh printf(" Completion Timeout Value: ");
1691 1.105 msaitoh pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
1692 1.117 msaitoh onoff("Completion Timeout Disabled", reg, PCIE_DCSR2_COMPT_DIS);
1693 1.117 msaitoh onoff("ARI Forwarding Enabled", reg, PCIE_DCSR2_ARI_FWD);
1694 1.117 msaitoh onoff("AtomicOp Rquester Enabled", reg, PCIE_DCSR2_ATOM_REQ);
1695 1.117 msaitoh onoff("AtomicOp Egress Blocking", reg, PCIE_DCSR2_ATOM_EBLK);
1696 1.117 msaitoh onoff("IDO Request Enabled", reg, PCIE_DCSR2_IDO_REQ);
1697 1.117 msaitoh onoff("IDO Completion Enabled", reg, PCIE_DCSR2_IDO_COMP);
1698 1.117 msaitoh onoff("LTR Mechanism Enabled", reg, PCIE_DCSR2_LTR_MEC);
1699 1.105 msaitoh printf(" OBFF: ");
1700 1.105 msaitoh switch ((reg & PCIE_DCSR2_OBFF_EN) >> 13) {
1701 1.105 msaitoh case 0x0:
1702 1.105 msaitoh printf("Disabled\n");
1703 1.105 msaitoh break;
1704 1.105 msaitoh case 0x1:
1705 1.105 msaitoh printf("Enabled with Message Signaling Variation A\n");
1706 1.105 msaitoh break;
1707 1.105 msaitoh case 0x2:
1708 1.105 msaitoh printf("Enabled with Message Signaling Variation B\n");
1709 1.105 msaitoh break;
1710 1.105 msaitoh case 0x3:
1711 1.105 msaitoh printf("Enabled using WAKE# signaling\n");
1712 1.105 msaitoh break;
1713 1.105 msaitoh }
1714 1.117 msaitoh onoff("End-End TLP Prefix Blocking on", reg, PCIE_DCSR2_EETLP);
1715 1.105 msaitoh
1716 1.105 msaitoh if (check_link) {
1717 1.105 msaitoh /* Link Capability 2 */
1718 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP2)];
1719 1.105 msaitoh printf(" Link Capabilities 2: 0x%08x\n", reg);
1720 1.105 msaitoh val = (reg & PCIE_LCAP2_SUP_LNKSV) >> 1;
1721 1.105 msaitoh printf(" Supported Link Speed Vector:");
1722 1.105 msaitoh for (i = 0; i <= 2; i++) {
1723 1.105 msaitoh if (((val >> i) & 0x01) != 0)
1724 1.105 msaitoh printf(" %sGT/s", linkspeeds[i]);
1725 1.105 msaitoh }
1726 1.108 msaitoh printf("\n");
1727 1.112 msaitoh onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
1728 1.105 msaitoh
1729 1.105 msaitoh /* Link Control 2 */
1730 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR2)];
1731 1.105 msaitoh printf(" Link Control 2: 0x%04x\n", reg & 0xffff);
1732 1.105 msaitoh printf(" Target Link Speed: ");
1733 1.105 msaitoh val = reg & PCIE_LCSR2_TGT_LSPEED;
1734 1.117 msaitoh if (val < 1 || val > 3)
1735 1.105 msaitoh printf("unknown %u value\n", val);
1736 1.117 msaitoh else
1737 1.105 msaitoh printf("%sGT/s\n", linkspeeds[val - 1]);
1738 1.117 msaitoh onoff("Enter Compliance Enabled", reg, PCIE_LCSR2_ENT_COMPL);
1739 1.117 msaitoh onoff("HW Autonomous Speed Disabled", reg,
1740 1.117 msaitoh PCIE_LCSR2_HW_AS_DIS);
1741 1.117 msaitoh onoff("Selectable De-emphasis", reg, PCIE_LCSR2_SEL_DEEMP);
1742 1.105 msaitoh printf(" Transmit Margin: %u\n",
1743 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7);
1744 1.117 msaitoh onoff("Enter Modified Compliance", reg, PCIE_LCSR2_EN_MCOMP);
1745 1.117 msaitoh onoff("Compliance SOS", reg, PCIE_LCSR2_COMP_SOS);
1746 1.105 msaitoh printf(" Compliance Present/De-emphasis: %u\n",
1747 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_COMP_DEEMP) >> 12);
1748 1.105 msaitoh
1749 1.105 msaitoh /* Link Status 2 */
1750 1.117 msaitoh printf(" Link Status 2: 0x%04x\n", (reg >> 16) & 0xffff);
1751 1.117 msaitoh onoff("Current De-emphasis Level", reg, PCIE_LCSR2_DEEMP_LVL);
1752 1.117 msaitoh onoff("Equalization Complete", reg, PCIE_LCSR2_EQ_COMPL);
1753 1.117 msaitoh onoff("Equalization Phase 1 Successful", reg,
1754 1.117 msaitoh PCIE_LCSR2_EQP1_SUC);
1755 1.117 msaitoh onoff("Equalization Phase 2 Successful", reg,
1756 1.117 msaitoh PCIE_LCSR2_EQP2_SUC);
1757 1.117 msaitoh onoff("Equalization Phase 3 Successful", reg,
1758 1.117 msaitoh PCIE_LCSR2_EQP3_SUC);
1759 1.117 msaitoh onoff("Link Equalization Request", reg, PCIE_LCSR2_LNKEQ_REQ);
1760 1.105 msaitoh }
1761 1.105 msaitoh
1762 1.105 msaitoh /* Slot Capability 2 */
1763 1.105 msaitoh /* Slot Control 2 */
1764 1.105 msaitoh /* Slot Status 2 */
1765 1.72 joerg }
1766 1.72 joerg
1767 1.120 msaitoh static void
1768 1.120 msaitoh pci_conf_print_msix_cap(const pcireg_t *regs, int capoff)
1769 1.120 msaitoh {
1770 1.120 msaitoh pcireg_t reg;
1771 1.120 msaitoh
1772 1.120 msaitoh printf("\n MSI-X Capability Register\n");
1773 1.120 msaitoh
1774 1.120 msaitoh reg = regs[o2i(capoff + PCI_MSIX_CTL)];
1775 1.120 msaitoh printf(" Message Control register: 0x%04x\n",
1776 1.120 msaitoh (reg >> 16) & 0xff);
1777 1.120 msaitoh printf(" Table Size: %d\n",PCI_MSIX_CTL_TBLSIZE(reg));
1778 1.120 msaitoh onoff("Function Mask", reg, PCI_MSIX_CTL_FUNCMASK);
1779 1.120 msaitoh onoff("MSI-X Enable", reg, PCI_MSIX_CTL_ENABLE);
1780 1.120 msaitoh reg = regs[o2i(capoff + PCI_MSIX_TBLOFFSET)];
1781 1.120 msaitoh printf(" Table offset register: 0x%08x\n", reg);
1782 1.120 msaitoh printf(" Table offset: %08x\n", reg & PCI_MSIX_TBLOFFSET_MASK);
1783 1.120 msaitoh printf(" BIR: 0x%x\n", reg & PCI_MSIX_TBLBIR_MASK);
1784 1.120 msaitoh reg = regs[o2i(capoff + PCI_MSIX_PBAOFFSET)];
1785 1.120 msaitoh printf(" Pending bit array register: 0x%08x\n", reg);
1786 1.120 msaitoh printf(" Pending bit array offset: %08x\n",
1787 1.120 msaitoh reg & PCI_MSIX_PBAOFFSET_MASK);
1788 1.120 msaitoh printf(" BIR: 0x%x\n", reg & PCI_MSIX_PBABIR_MASK);
1789 1.120 msaitoh }
1790 1.120 msaitoh
1791 1.115 msaitoh /* XXX pci_conf_print_sata_cap */
1792 1.118 msaitoh static void
1793 1.118 msaitoh pci_conf_print_pciaf_cap(const pcireg_t *regs, int capoff)
1794 1.118 msaitoh {
1795 1.118 msaitoh pcireg_t reg;
1796 1.118 msaitoh
1797 1.118 msaitoh printf("\n Advanced Features Capability Register\n");
1798 1.118 msaitoh
1799 1.118 msaitoh reg = regs[o2i(capoff + PCI_AFCAPR)];
1800 1.118 msaitoh printf(" AF Capabilities register: 0x%02x\n", (reg >> 24) & 0xff);
1801 1.118 msaitoh onoff("Transaction Pending", reg, PCI_AF_TP_CAP);
1802 1.118 msaitoh onoff("Function Level Reset", reg, PCI_AF_FLR_CAP);
1803 1.118 msaitoh reg = regs[o2i(capoff + PCI_AFCSR)];
1804 1.118 msaitoh printf(" AF Control register: 0x%02x\n", reg & 0xff);
1805 1.118 msaitoh /*
1806 1.118 msaitoh * Only PCI_AFCR_INITIATE_FLR is a member of the AF control register
1807 1.118 msaitoh * and it's always 0 on read
1808 1.118 msaitoh */
1809 1.118 msaitoh printf(" AF Status register: 0x%02x\n", (reg >> 8) & 0xff);
1810 1.118 msaitoh onoff("Transaction Pending", reg, PCI_AFSR_TP);
1811 1.118 msaitoh }
1812 1.77 jmcneill
1813 1.132 msaitoh static struct {
1814 1.132 msaitoh pcireg_t cap;
1815 1.132 msaitoh const char *name;
1816 1.132 msaitoh void (*printfunc)(const pcireg_t *, int);
1817 1.132 msaitoh } pci_captab[] = {
1818 1.132 msaitoh { PCI_CAP_RESERVED0, "reserved", NULL },
1819 1.132 msaitoh { PCI_CAP_PWRMGMT, "Power Management", pci_conf_print_pcipm_cap },
1820 1.132 msaitoh { PCI_CAP_AGP, "AGP", pci_conf_print_agp_cap },
1821 1.132 msaitoh { PCI_CAP_VPD, "VPD", NULL },
1822 1.132 msaitoh { PCI_CAP_SLOTID, "SlotID", NULL },
1823 1.132 msaitoh { PCI_CAP_MSI, "MSI", pci_conf_print_msi_cap },
1824 1.132 msaitoh { PCI_CAP_CPCI_HOTSWAP, "CompactPCI Hot-swapping", NULL },
1825 1.132 msaitoh { PCI_CAP_PCIX, "PCI-X", pci_conf_print_pcix_cap },
1826 1.132 msaitoh { PCI_CAP_LDT, "HyperTransport", NULL },
1827 1.132 msaitoh { PCI_CAP_VENDSPEC, "Vendor-specific",
1828 1.132 msaitoh pci_conf_print_vendspec_cap },
1829 1.132 msaitoh { PCI_CAP_DEBUGPORT, "Debug Port", pci_conf_print_debugport_cap },
1830 1.132 msaitoh { PCI_CAP_CPCI_RSRCCTL, "CompactPCI Resource Control", NULL },
1831 1.132 msaitoh { PCI_CAP_HOTPLUG, "Hot-Plug", NULL },
1832 1.132 msaitoh { PCI_CAP_SUBVENDOR, "Subsystem vendor ID",
1833 1.132 msaitoh pci_conf_print_subsystem_cap },
1834 1.132 msaitoh { PCI_CAP_AGP8, "AGP 8x", NULL },
1835 1.132 msaitoh { PCI_CAP_SECURE, "Secure Device", NULL },
1836 1.132 msaitoh { PCI_CAP_PCIEXPRESS, "PCI Express", pci_conf_print_pcie_cap },
1837 1.132 msaitoh { PCI_CAP_MSIX, "MSI-X", pci_conf_print_msix_cap },
1838 1.132 msaitoh { PCI_CAP_SATA, "SATA", NULL },
1839 1.132 msaitoh { PCI_CAP_PCIAF, "Advanced Features", pci_conf_print_pciaf_cap }
1840 1.132 msaitoh };
1841 1.132 msaitoh
1842 1.86 matt static void
1843 1.51 drochner pci_conf_print_caplist(
1844 1.51 drochner #ifdef _KERNEL
1845 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
1846 1.51 drochner #endif
1847 1.52 drochner const pcireg_t *regs, int capoff)
1848 1.51 drochner {
1849 1.51 drochner int off;
1850 1.132 msaitoh pcireg_t foundcap;
1851 1.51 drochner pcireg_t rval;
1852 1.132 msaitoh bool foundtable[__arraycount(pci_captab)];
1853 1.132 msaitoh unsigned int i;
1854 1.33 kleink
1855 1.132 msaitoh /* Clear table */
1856 1.132 msaitoh for (i = 0; i < __arraycount(pci_captab); i++)
1857 1.132 msaitoh foundtable[i] = false;
1858 1.132 msaitoh
1859 1.132 msaitoh /* Print capability register's offset and the type first */
1860 1.52 drochner for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
1861 1.51 drochner off != 0;
1862 1.51 drochner off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
1863 1.51 drochner rval = regs[o2i(off)];
1864 1.51 drochner printf(" Capability register at 0x%02x\n", off);
1865 1.51 drochner
1866 1.51 drochner printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
1867 1.132 msaitoh foundcap = PCI_CAPLIST_CAP(rval);
1868 1.132 msaitoh if (foundcap < __arraycount(pci_captab)) {
1869 1.132 msaitoh printf("%s)\n", pci_captab[foundcap].name);
1870 1.132 msaitoh /* Mark as found */
1871 1.132 msaitoh foundtable[foundcap] = true;
1872 1.132 msaitoh } else
1873 1.132 msaitoh printf("unknown)\n");
1874 1.132 msaitoh }
1875 1.132 msaitoh
1876 1.132 msaitoh /*
1877 1.132 msaitoh * And then, print the detail of each capability registers
1878 1.132 msaitoh * in capability value's order.
1879 1.132 msaitoh */
1880 1.132 msaitoh for (i = 0; i < __arraycount(pci_captab); i++) {
1881 1.132 msaitoh if (foundtable[i] == false)
1882 1.132 msaitoh continue;
1883 1.132 msaitoh
1884 1.132 msaitoh /*
1885 1.132 msaitoh * The type was found. Search capability list again and
1886 1.132 msaitoh * print all capabilities that the capabiliy type is
1887 1.132 msaitoh * the same. This is required because some capabilities
1888 1.132 msaitoh * appear multiple times (e.g. HyperTransport capability).
1889 1.132 msaitoh */
1890 1.132 msaitoh for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
1891 1.132 msaitoh off != 0;
1892 1.132 msaitoh off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
1893 1.132 msaitoh rval = regs[o2i(off)];
1894 1.132 msaitoh foundcap = PCI_CAPLIST_CAP(rval);
1895 1.132 msaitoh if ((i == foundcap)
1896 1.132 msaitoh && (pci_captab[foundcap].printfunc != NULL))
1897 1.132 msaitoh pci_captab[foundcap].printfunc(regs, off);
1898 1.33 kleink }
1899 1.33 kleink }
1900 1.26 cgd }
1901 1.26 cgd
1902 1.79 dyoung /* Print the Secondary Status Register. */
1903 1.79 dyoung static void
1904 1.79 dyoung pci_conf_print_ssr(pcireg_t rval)
1905 1.79 dyoung {
1906 1.79 dyoung pcireg_t devsel;
1907 1.79 dyoung
1908 1.79 dyoung printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
1909 1.112 msaitoh onoff("66 MHz capable", rval, __BIT(5));
1910 1.112 msaitoh onoff("User Definable Features (UDF) support", rval, __BIT(6));
1911 1.112 msaitoh onoff("Fast back-to-back capable", rval, __BIT(7));
1912 1.112 msaitoh onoff("Data parity error detected", rval, __BIT(8));
1913 1.79 dyoung
1914 1.79 dyoung printf(" DEVSEL timing: ");
1915 1.79 dyoung devsel = __SHIFTOUT(rval, __BITS(10, 9));
1916 1.79 dyoung switch (devsel) {
1917 1.79 dyoung case 0:
1918 1.79 dyoung printf("fast");
1919 1.79 dyoung break;
1920 1.79 dyoung case 1:
1921 1.79 dyoung printf("medium");
1922 1.79 dyoung break;
1923 1.79 dyoung case 2:
1924 1.79 dyoung printf("slow");
1925 1.79 dyoung break;
1926 1.79 dyoung default:
1927 1.79 dyoung printf("unknown/reserved"); /* XXX */
1928 1.79 dyoung break;
1929 1.79 dyoung }
1930 1.79 dyoung printf(" (0x%x)\n", devsel);
1931 1.79 dyoung
1932 1.112 msaitoh onoff("Signalled target abort", rval, __BIT(11));
1933 1.112 msaitoh onoff("Received target abort", rval, __BIT(12));
1934 1.112 msaitoh onoff("Received master abort", rval, __BIT(13));
1935 1.112 msaitoh onoff("Received system error", rval, __BIT(14));
1936 1.112 msaitoh onoff("Detected parity error", rval, __BIT(15));
1937 1.79 dyoung }
1938 1.79 dyoung
1939 1.27 cgd static void
1940 1.115 msaitoh pci_conf_print_type0(
1941 1.115 msaitoh #ifdef _KERNEL
1942 1.115 msaitoh pci_chipset_tag_t pc, pcitag_t tag,
1943 1.115 msaitoh #endif
1944 1.115 msaitoh const pcireg_t *regs
1945 1.115 msaitoh #ifdef _KERNEL
1946 1.115 msaitoh , int sizebars
1947 1.115 msaitoh #endif
1948 1.115 msaitoh )
1949 1.115 msaitoh {
1950 1.115 msaitoh int off, width;
1951 1.115 msaitoh pcireg_t rval;
1952 1.115 msaitoh
1953 1.115 msaitoh for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
1954 1.115 msaitoh #ifdef _KERNEL
1955 1.115 msaitoh width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
1956 1.115 msaitoh #else
1957 1.115 msaitoh width = pci_conf_print_bar(regs, off, NULL);
1958 1.115 msaitoh #endif
1959 1.115 msaitoh }
1960 1.115 msaitoh
1961 1.115 msaitoh printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
1962 1.115 msaitoh
1963 1.115 msaitoh rval = regs[o2i(PCI_SUBSYS_ID_REG)];
1964 1.115 msaitoh printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
1965 1.115 msaitoh printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
1966 1.115 msaitoh
1967 1.115 msaitoh /* XXX */
1968 1.115 msaitoh printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
1969 1.115 msaitoh
1970 1.115 msaitoh if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1971 1.115 msaitoh printf(" Capability list pointer: 0x%02x\n",
1972 1.115 msaitoh PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
1973 1.115 msaitoh else
1974 1.115 msaitoh printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
1975 1.115 msaitoh
1976 1.115 msaitoh printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
1977 1.115 msaitoh
1978 1.115 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
1979 1.115 msaitoh printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
1980 1.115 msaitoh printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
1981 1.115 msaitoh printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
1982 1.115 msaitoh switch (PCI_INTERRUPT_PIN(rval)) {
1983 1.115 msaitoh case PCI_INTERRUPT_PIN_NONE:
1984 1.115 msaitoh printf("(none)");
1985 1.115 msaitoh break;
1986 1.115 msaitoh case PCI_INTERRUPT_PIN_A:
1987 1.115 msaitoh printf("(pin A)");
1988 1.115 msaitoh break;
1989 1.115 msaitoh case PCI_INTERRUPT_PIN_B:
1990 1.115 msaitoh printf("(pin B)");
1991 1.115 msaitoh break;
1992 1.115 msaitoh case PCI_INTERRUPT_PIN_C:
1993 1.115 msaitoh printf("(pin C)");
1994 1.115 msaitoh break;
1995 1.115 msaitoh case PCI_INTERRUPT_PIN_D:
1996 1.115 msaitoh printf("(pin D)");
1997 1.115 msaitoh break;
1998 1.115 msaitoh default:
1999 1.115 msaitoh printf("(? ? ?)");
2000 1.115 msaitoh break;
2001 1.115 msaitoh }
2002 1.115 msaitoh printf("\n");
2003 1.115 msaitoh printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
2004 1.115 msaitoh }
2005 1.115 msaitoh
2006 1.115 msaitoh static void
2007 1.45 thorpej pci_conf_print_type1(
2008 1.45 thorpej #ifdef _KERNEL
2009 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
2010 1.45 thorpej #endif
2011 1.45 thorpej const pcireg_t *regs
2012 1.45 thorpej #ifdef _KERNEL
2013 1.45 thorpej , int sizebars
2014 1.45 thorpej #endif
2015 1.45 thorpej )
2016 1.27 cgd {
2017 1.37 nathanw int off, width;
2018 1.27 cgd pcireg_t rval;
2019 1.110 msaitoh uint32_t base, limit;
2020 1.110 msaitoh uint32_t base_h, limit_h;
2021 1.110 msaitoh uint64_t pbase, plimit;
2022 1.110 msaitoh int use_upper;
2023 1.27 cgd
2024 1.27 cgd /*
2025 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
2026 1.27 cgd * Bridge chip documentation, and may not be correct with
2027 1.27 cgd * respect to various standards. (XXX)
2028 1.27 cgd */
2029 1.27 cgd
2030 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
2031 1.45 thorpej #ifdef _KERNEL
2032 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
2033 1.45 thorpej #else
2034 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
2035 1.45 thorpej #endif
2036 1.45 thorpej }
2037 1.27 cgd
2038 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
2039 1.27 cgd printf(" Primary bus number: 0x%02x\n",
2040 1.114 msaitoh PCI_BRIDGE_BUS_PRIMARY(rval));
2041 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
2042 1.114 msaitoh PCI_BRIDGE_BUS_SECONDARY(rval));
2043 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
2044 1.114 msaitoh PCI_BRIDGE_BUS_SUBORDINATE(rval));
2045 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
2046 1.114 msaitoh PCI_BRIDGE_BUS_SEC_LATTIMER(rval));
2047 1.27 cgd
2048 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
2049 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
2050 1.27 cgd
2051 1.110 msaitoh /* I/O region */
2052 1.27 cgd printf(" I/O region:\n");
2053 1.109 msaitoh printf(" base register: 0x%02x\n", (rval >> 0) & 0xff);
2054 1.109 msaitoh printf(" limit register: 0x%02x\n", (rval >> 8) & 0xff);
2055 1.110 msaitoh if (PCI_BRIDGE_IO_32BITS(rval))
2056 1.110 msaitoh use_upper = 1;
2057 1.110 msaitoh else
2058 1.110 msaitoh use_upper = 0;
2059 1.112 msaitoh onoff("32bit I/O", rval, use_upper);
2060 1.110 msaitoh base = (rval & PCI_BRIDGE_STATIO_IOBASE_MASK) << 8;
2061 1.110 msaitoh limit = ((rval >> PCI_BRIDGE_STATIO_IOLIMIT_SHIFT)
2062 1.110 msaitoh & PCI_BRIDGE_STATIO_IOLIMIT_MASK) << 8;
2063 1.110 msaitoh limit |= 0x00000fff;
2064 1.110 msaitoh
2065 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
2066 1.110 msaitoh base_h = (rval >> 0) & 0xffff;
2067 1.110 msaitoh limit_h = (rval >> 16) & 0xffff;
2068 1.110 msaitoh printf(" base upper 16 bits register: 0x%04x\n", base_h);
2069 1.110 msaitoh printf(" limit upper 16 bits register: 0x%04x\n", limit_h);
2070 1.110 msaitoh
2071 1.110 msaitoh if (use_upper == 1) {
2072 1.110 msaitoh base |= base_h << 16;
2073 1.110 msaitoh limit |= limit_h << 16;
2074 1.110 msaitoh }
2075 1.110 msaitoh if (base < limit) {
2076 1.110 msaitoh if (use_upper == 1)
2077 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
2078 1.110 msaitoh else
2079 1.110 msaitoh printf(" range: 0x%04x-0x%04x\n", base, limit);
2080 1.121 msaitoh } else
2081 1.121 msaitoh printf(" range: not set\n");
2082 1.27 cgd
2083 1.110 msaitoh /* Non-prefetchable memory region */
2084 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
2085 1.27 cgd printf(" Memory region:\n");
2086 1.27 cgd printf(" base register: 0x%04x\n",
2087 1.109 msaitoh (rval >> 0) & 0xffff);
2088 1.27 cgd printf(" limit register: 0x%04x\n",
2089 1.109 msaitoh (rval >> 16) & 0xffff);
2090 1.110 msaitoh base = ((rval >> PCI_BRIDGE_MEMORY_BASE_SHIFT)
2091 1.110 msaitoh & PCI_BRIDGE_MEMORY_BASE_MASK) << 20;
2092 1.110 msaitoh limit = (((rval >> PCI_BRIDGE_MEMORY_LIMIT_SHIFT)
2093 1.110 msaitoh & PCI_BRIDGE_MEMORY_LIMIT_MASK) << 20) | 0x000fffff;
2094 1.110 msaitoh if (base < limit)
2095 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
2096 1.121 msaitoh else
2097 1.121 msaitoh printf(" range: not set\n");
2098 1.27 cgd
2099 1.110 msaitoh /* Prefetchable memory region */
2100 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
2101 1.27 cgd printf(" Prefetchable memory region:\n");
2102 1.27 cgd printf(" base register: 0x%04x\n",
2103 1.109 msaitoh (rval >> 0) & 0xffff);
2104 1.27 cgd printf(" limit register: 0x%04x\n",
2105 1.109 msaitoh (rval >> 16) & 0xffff);
2106 1.110 msaitoh base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASE32_REG)];
2107 1.110 msaitoh limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMIT32_REG)];
2108 1.109 msaitoh printf(" base upper 32 bits register: 0x%08x\n",
2109 1.110 msaitoh base_h);
2110 1.109 msaitoh printf(" limit upper 32 bits register: 0x%08x\n",
2111 1.110 msaitoh limit_h);
2112 1.110 msaitoh if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
2113 1.110 msaitoh use_upper = 1;
2114 1.110 msaitoh else
2115 1.110 msaitoh use_upper = 0;
2116 1.112 msaitoh onoff("64bit memory address", rval, use_upper);
2117 1.110 msaitoh pbase = ((rval >> PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT)
2118 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_BASE_MASK) << 20;
2119 1.110 msaitoh plimit = (((rval >> PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT)
2120 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK) << 20) | 0x000fffff;
2121 1.110 msaitoh if (use_upper == 1) {
2122 1.110 msaitoh pbase |= (uint64_t)base_h << 32;
2123 1.110 msaitoh plimit |= (uint64_t)limit_h << 32;
2124 1.110 msaitoh }
2125 1.110 msaitoh if (pbase < plimit) {
2126 1.110 msaitoh if (use_upper == 1)
2127 1.115 msaitoh printf(" range: 0x%016" PRIx64 "-0x%016" PRIx64
2128 1.115 msaitoh "\n", pbase, plimit);
2129 1.110 msaitoh else
2130 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n",
2131 1.110 msaitoh (uint32_t)pbase, (uint32_t)plimit);
2132 1.121 msaitoh } else
2133 1.121 msaitoh printf(" range: not set\n");
2134 1.27 cgd
2135 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
2136 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
2137 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
2138 1.53 drochner else
2139 1.53 drochner printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
2140 1.53 drochner
2141 1.27 cgd /* XXX */
2142 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
2143 1.27 cgd
2144 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
2145 1.27 cgd printf(" Interrupt line: 0x%02x\n",
2146 1.109 msaitoh (rval >> 0) & 0xff);
2147 1.27 cgd printf(" Interrupt pin: 0x%02x ",
2148 1.109 msaitoh (rval >> 8) & 0xff);
2149 1.109 msaitoh switch ((rval >> 8) & 0xff) {
2150 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
2151 1.27 cgd printf("(none)");
2152 1.27 cgd break;
2153 1.27 cgd case PCI_INTERRUPT_PIN_A:
2154 1.27 cgd printf("(pin A)");
2155 1.27 cgd break;
2156 1.27 cgd case PCI_INTERRUPT_PIN_B:
2157 1.27 cgd printf("(pin B)");
2158 1.27 cgd break;
2159 1.27 cgd case PCI_INTERRUPT_PIN_C:
2160 1.27 cgd printf("(pin C)");
2161 1.27 cgd break;
2162 1.27 cgd case PCI_INTERRUPT_PIN_D:
2163 1.27 cgd printf("(pin D)");
2164 1.27 cgd break;
2165 1.27 cgd default:
2166 1.36 mrg printf("(? ? ?)");
2167 1.27 cgd break;
2168 1.27 cgd }
2169 1.27 cgd printf("\n");
2170 1.109 msaitoh rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> PCI_BRIDGE_CONTROL_SHIFT)
2171 1.109 msaitoh & PCI_BRIDGE_CONTROL_MASK;
2172 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
2173 1.112 msaitoh onoff("Parity error response", rval, 0x0001);
2174 1.112 msaitoh onoff("Secondary SERR forwarding", rval, 0x0002);
2175 1.112 msaitoh onoff("ISA enable", rval, 0x0004);
2176 1.112 msaitoh onoff("VGA enable", rval, 0x0008);
2177 1.112 msaitoh onoff("Master abort reporting", rval, 0x0020);
2178 1.112 msaitoh onoff("Secondary bus reset", rval, 0x0040);
2179 1.112 msaitoh onoff("Fast back-to-back capable", rval, 0x0080);
2180 1.27 cgd }
2181 1.27 cgd
2182 1.27 cgd static void
2183 1.45 thorpej pci_conf_print_type2(
2184 1.45 thorpej #ifdef _KERNEL
2185 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
2186 1.45 thorpej #endif
2187 1.45 thorpej const pcireg_t *regs
2188 1.45 thorpej #ifdef _KERNEL
2189 1.45 thorpej , int sizebars
2190 1.45 thorpej #endif
2191 1.45 thorpej )
2192 1.27 cgd {
2193 1.27 cgd pcireg_t rval;
2194 1.27 cgd
2195 1.27 cgd /*
2196 1.27 cgd * XXX these need to be printed in more detail, need to be
2197 1.27 cgd * XXX checked against specs/docs, etc.
2198 1.27 cgd *
2199 1.79 dyoung * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
2200 1.27 cgd * controller chip documentation, and may not be correct with
2201 1.27 cgd * respect to various standards. (XXX)
2202 1.27 cgd */
2203 1.27 cgd
2204 1.45 thorpej #ifdef _KERNEL
2205 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
2206 1.38 cgd "CardBus socket/ExCA registers", sizebars);
2207 1.45 thorpej #else
2208 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
2209 1.45 thorpej #endif
2210 1.27 cgd
2211 1.109 msaitoh /* Capability list pointer and secondary status register */
2212 1.109 msaitoh rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
2213 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
2214 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
2215 1.109 msaitoh PCI_CAPLIST_PTR(rval));
2216 1.53 drochner else
2217 1.79 dyoung printf(" Reserved @ 0x14: 0x%04" PRIxMAX "\n",
2218 1.109 msaitoh __SHIFTOUT(rval, __BITS(15, 0)));
2219 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
2220 1.27 cgd
2221 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
2222 1.27 cgd printf(" PCI bus number: 0x%02x\n",
2223 1.109 msaitoh (rval >> 0) & 0xff);
2224 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
2225 1.109 msaitoh (rval >> 8) & 0xff);
2226 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
2227 1.109 msaitoh (rval >> 16) & 0xff);
2228 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
2229 1.109 msaitoh (rval >> 24) & 0xff);
2230 1.27 cgd
2231 1.27 cgd /* XXX Print more prettily */
2232 1.27 cgd printf(" CardBus memory region 0:\n");
2233 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
2234 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
2235 1.27 cgd printf(" CardBus memory region 1:\n");
2236 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
2237 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
2238 1.27 cgd printf(" CardBus I/O region 0:\n");
2239 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
2240 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
2241 1.27 cgd printf(" CardBus I/O region 1:\n");
2242 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
2243 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
2244 1.27 cgd
2245 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
2246 1.27 cgd printf(" Interrupt line: 0x%02x\n",
2247 1.109 msaitoh (rval >> 0) & 0xff);
2248 1.27 cgd printf(" Interrupt pin: 0x%02x ",
2249 1.109 msaitoh (rval >> 8) & 0xff);
2250 1.109 msaitoh switch ((rval >> 8) & 0xff) {
2251 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
2252 1.27 cgd printf("(none)");
2253 1.27 cgd break;
2254 1.27 cgd case PCI_INTERRUPT_PIN_A:
2255 1.27 cgd printf("(pin A)");
2256 1.27 cgd break;
2257 1.27 cgd case PCI_INTERRUPT_PIN_B:
2258 1.27 cgd printf("(pin B)");
2259 1.27 cgd break;
2260 1.27 cgd case PCI_INTERRUPT_PIN_C:
2261 1.27 cgd printf("(pin C)");
2262 1.27 cgd break;
2263 1.27 cgd case PCI_INTERRUPT_PIN_D:
2264 1.27 cgd printf("(pin D)");
2265 1.27 cgd break;
2266 1.27 cgd default:
2267 1.36 mrg printf("(? ? ?)");
2268 1.27 cgd break;
2269 1.27 cgd }
2270 1.27 cgd printf("\n");
2271 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
2272 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
2273 1.112 msaitoh onoff("Parity error response", rval, __BIT(0));
2274 1.112 msaitoh onoff("SERR# enable", rval, __BIT(1));
2275 1.112 msaitoh onoff("ISA enable", rval, __BIT(2));
2276 1.112 msaitoh onoff("VGA enable", rval, __BIT(3));
2277 1.112 msaitoh onoff("Master abort mode", rval, __BIT(5));
2278 1.112 msaitoh onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
2279 1.115 msaitoh onoff("Functional interrupts routed by ExCA registers", rval,
2280 1.115 msaitoh __BIT(7));
2281 1.112 msaitoh onoff("Memory window 0 prefetchable", rval, __BIT(8));
2282 1.112 msaitoh onoff("Memory window 1 prefetchable", rval, __BIT(9));
2283 1.112 msaitoh onoff("Write posting enable", rval, __BIT(10));
2284 1.28 cgd
2285 1.28 cgd rval = regs[o2i(0x40)];
2286 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
2287 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
2288 1.28 cgd
2289 1.45 thorpej #ifdef _KERNEL
2290 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
2291 1.38 cgd sizebars);
2292 1.45 thorpej #else
2293 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
2294 1.45 thorpej #endif
2295 1.27 cgd }
2296 1.27 cgd
2297 1.26 cgd void
2298 1.45 thorpej pci_conf_print(
2299 1.45 thorpej #ifdef _KERNEL
2300 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
2301 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
2302 1.45 thorpej #else
2303 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
2304 1.45 thorpej #endif
2305 1.45 thorpej )
2306 1.26 cgd {
2307 1.26 cgd pcireg_t regs[o2i(256)];
2308 1.52 drochner int off, capoff, endoff, hdrtype;
2309 1.125 matt const char *type_name;
2310 1.45 thorpej #ifdef _KERNEL
2311 1.125 matt void (*type_printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *,
2312 1.123 msaitoh int);
2313 1.38 cgd int sizebars;
2314 1.45 thorpej #else
2315 1.125 matt void (*type_printfn)(const pcireg_t *);
2316 1.45 thorpej #endif
2317 1.26 cgd
2318 1.26 cgd printf("PCI configuration registers:\n");
2319 1.26 cgd
2320 1.45 thorpej for (off = 0; off < 256; off += 4) {
2321 1.45 thorpej #ifdef _KERNEL
2322 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
2323 1.45 thorpej #else
2324 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
2325 1.45 thorpej ®s[o2i(off)]) == -1)
2326 1.45 thorpej regs[o2i(off)] = 0;
2327 1.45 thorpej #endif
2328 1.45 thorpej }
2329 1.26 cgd
2330 1.45 thorpej #ifdef _KERNEL
2331 1.38 cgd sizebars = 1;
2332 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
2333 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
2334 1.38 cgd sizebars = 0;
2335 1.45 thorpej #endif
2336 1.38 cgd
2337 1.26 cgd /* common header */
2338 1.26 cgd printf(" Common header:\n");
2339 1.28 cgd pci_conf_print_regs(regs, 0, 16);
2340 1.28 cgd
2341 1.26 cgd printf("\n");
2342 1.45 thorpej #ifdef _KERNEL
2343 1.26 cgd pci_conf_print_common(pc, tag, regs);
2344 1.45 thorpej #else
2345 1.45 thorpej pci_conf_print_common(regs);
2346 1.45 thorpej #endif
2347 1.26 cgd printf("\n");
2348 1.26 cgd
2349 1.26 cgd /* type-dependent header */
2350 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
2351 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
2352 1.26 cgd case 0:
2353 1.27 cgd /* Standard device header */
2354 1.125 matt type_name = "\"normal\" device";
2355 1.125 matt type_printfn = &pci_conf_print_type0;
2356 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
2357 1.28 cgd endoff = 64;
2358 1.27 cgd break;
2359 1.27 cgd case 1:
2360 1.27 cgd /* PCI-PCI bridge header */
2361 1.125 matt type_name = "PCI-PCI bridge";
2362 1.125 matt type_printfn = &pci_conf_print_type1;
2363 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
2364 1.28 cgd endoff = 64;
2365 1.26 cgd break;
2366 1.27 cgd case 2:
2367 1.27 cgd /* PCI-CardBus bridge header */
2368 1.125 matt type_name = "PCI-CardBus bridge";
2369 1.125 matt type_printfn = &pci_conf_print_type2;
2370 1.52 drochner capoff = PCI_CARDBUS_CAPLISTPTR_REG;
2371 1.28 cgd endoff = 72;
2372 1.27 cgd break;
2373 1.26 cgd default:
2374 1.125 matt type_name = NULL;
2375 1.125 matt type_printfn = 0;
2376 1.52 drochner capoff = -1;
2377 1.28 cgd endoff = 64;
2378 1.28 cgd break;
2379 1.26 cgd }
2380 1.27 cgd printf(" Type %d ", hdrtype);
2381 1.125 matt if (type_name != NULL)
2382 1.125 matt printf("(%s) ", type_name);
2383 1.27 cgd printf("header:\n");
2384 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
2385 1.27 cgd printf("\n");
2386 1.125 matt if (type_printfn) {
2387 1.45 thorpej #ifdef _KERNEL
2388 1.125 matt (*type_printfn)(pc, tag, regs, sizebars);
2389 1.45 thorpej #else
2390 1.125 matt (*type_printfn)(regs);
2391 1.45 thorpej #endif
2392 1.45 thorpej } else
2393 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
2394 1.26 cgd hdrtype);
2395 1.26 cgd printf("\n");
2396 1.51 drochner
2397 1.55 jdolecek /* capability list, if present */
2398 1.52 drochner if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
2399 1.52 drochner && (capoff > 0)) {
2400 1.51 drochner #ifdef _KERNEL
2401 1.52 drochner pci_conf_print_caplist(pc, tag, regs, capoff);
2402 1.51 drochner #else
2403 1.52 drochner pci_conf_print_caplist(regs, capoff);
2404 1.51 drochner #endif
2405 1.51 drochner printf("\n");
2406 1.51 drochner }
2407 1.26 cgd
2408 1.26 cgd /* device-dependent header */
2409 1.26 cgd printf(" Device-dependent header:\n");
2410 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
2411 1.26 cgd printf("\n");
2412 1.49 nathanw #ifdef _KERNEL
2413 1.26 cgd if (printfn)
2414 1.26 cgd (*printfn)(pc, tag, regs);
2415 1.26 cgd else
2416 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
2417 1.26 cgd printf("\n");
2418 1.45 thorpej #endif /* _KERNEL */
2419 1.1 mycroft }
2420