Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.141
      1  1.141   msaitoh /*	$NetBSD: pci_subr.c,v 1.141 2015/11/12 12:17:59 msaitoh Exp $	*/
      2    1.3       cgd 
      3    1.1   mycroft /*
      4   1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5   1.40       cgd  * Copyright (c) 1995, 1996, 1998, 2000
      6   1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7   1.30   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      8    1.1   mycroft  *
      9    1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10    1.1   mycroft  * modification, are permitted provided that the following conditions
     11    1.1   mycroft  * are met:
     12    1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13    1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14    1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17    1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18    1.1   mycroft  *    must display the following acknowledgement:
     19   1.30   mycroft  *	This product includes software developed by Charles M. Hannum.
     20    1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21    1.1   mycroft  *    derived from this software without specific prior written permission.
     22    1.1   mycroft  *
     23    1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24    1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25    1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26    1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27    1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28    1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29    1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30    1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31    1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32    1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33    1.1   mycroft  */
     34    1.1   mycroft 
     35    1.1   mycroft /*
     36   1.10       cgd  * PCI autoconfiguration support functions.
     37   1.45   thorpej  *
     38   1.45   thorpej  * Note: This file is also built into a userland library (libpci).
     39   1.45   thorpej  * Pay attention to this when you make modifications.
     40    1.1   mycroft  */
     41   1.47     lukem 
     42   1.47     lukem #include <sys/cdefs.h>
     43  1.141   msaitoh __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.141 2015/11/12 12:17:59 msaitoh Exp $");
     44   1.21     enami 
     45   1.45   thorpej #ifdef _KERNEL_OPT
     46   1.35       cgd #include "opt_pci.h"
     47   1.45   thorpej #endif
     48    1.1   mycroft 
     49    1.1   mycroft #include <sys/param.h>
     50    1.1   mycroft 
     51   1.45   thorpej #ifdef _KERNEL
     52   1.62    simonb #include <sys/systm.h>
     53   1.73        ad #include <sys/intr.h>
     54   1.80  pgoyette #include <sys/module.h>
     55   1.45   thorpej #else
     56   1.45   thorpej #include <pci.h>
     57   1.72     joerg #include <stdbool.h>
     58   1.46     enami #include <stdio.h>
     59  1.135   msaitoh #include <stdlib.h>
     60  1.117   msaitoh #include <string.h>
     61   1.45   thorpej #endif
     62   1.24   thorpej 
     63   1.10       cgd #include <dev/pci/pcireg.h>
     64   1.45   thorpej #ifdef _KERNEL
     65    1.7       cgd #include <dev/pci/pcivar.h>
     66  1.126  christos #else
     67  1.126  christos #include <dev/pci/pci_verbose.h>
     68  1.126  christos #include <dev/pci/pcidevs.h>
     69  1.126  christos #include <dev/pci/pcidevs_data.h>
     70   1.10       cgd #endif
     71   1.10       cgd 
     72   1.10       cgd /*
     73   1.10       cgd  * Descriptions of known PCI classes and subclasses.
     74   1.10       cgd  *
     75   1.10       cgd  * Subclasses are described in the same way as classes, but have a
     76   1.10       cgd  * NULL subclass pointer.
     77   1.10       cgd  */
     78   1.10       cgd struct pci_class {
     79   1.44   thorpej 	const char	*name;
     80   1.91      matt 	u_int		val;		/* as wide as pci_{,sub}class_t */
     81   1.42  jdolecek 	const struct pci_class *subclasses;
     82   1.10       cgd };
     83   1.10       cgd 
     84  1.117   msaitoh /*
     85  1.117   msaitoh  * Class 0x00.
     86  1.117   msaitoh  * Before rev. 2.0.
     87  1.117   msaitoh  */
     88   1.61   thorpej static const struct pci_class pci_subclass_prehistoric[] = {
     89   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,	NULL,	},
     90   1.65  christos 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,	NULL,	},
     91   1.65  christos 	{ NULL,			0,				NULL,	},
     92   1.10       cgd };
     93   1.10       cgd 
     94  1.117   msaitoh /*
     95  1.117   msaitoh  * Class 0x01.
     96  1.130   msaitoh  * Mass storage controller
     97  1.117   msaitoh  */
     98  1.117   msaitoh 
     99  1.117   msaitoh /* ATA programming interface */
    100  1.117   msaitoh static const struct pci_class pci_interface_ata[] = {
    101  1.117   msaitoh 	{ "with single DMA",	PCI_INTERFACE_ATA_SINGLEDMA,	NULL,	},
    102  1.117   msaitoh 	{ "with chained DMA",	PCI_INTERFACE_ATA_CHAINEDDMA,	NULL,	},
    103  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    104  1.117   msaitoh };
    105  1.117   msaitoh 
    106  1.117   msaitoh /* SATA programming interface */
    107  1.117   msaitoh static const struct pci_class pci_interface_sata[] = {
    108  1.128   msaitoh 	{ "vendor specific",	PCI_INTERFACE_SATA_VND,		NULL,	},
    109  1.117   msaitoh 	{ "AHCI 1.0",		PCI_INTERFACE_SATA_AHCI10,	NULL,	},
    110  1.128   msaitoh 	{ "Serial Storage Bus Interface", PCI_INTERFACE_SATA_SSBI, NULL, },
    111  1.128   msaitoh 	{ NULL,			0,				NULL,	},
    112  1.128   msaitoh };
    113  1.128   msaitoh 
    114  1.128   msaitoh /* Flash programming interface */
    115  1.128   msaitoh static const struct pci_class pci_interface_nvm[] = {
    116  1.128   msaitoh 	{ "vendor specific",	PCI_INTERFACE_NVM_VND,		NULL,	},
    117  1.128   msaitoh 	{ "NVMHCI 1.0",		PCI_INTERFACE_NVM_NVMHCI10,	NULL,	},
    118  1.134   msaitoh 	{ "NVMe",		PCI_INTERFACE_NVM_NVME,		NULL,	},
    119  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    120  1.117   msaitoh };
    121  1.117   msaitoh 
    122  1.117   msaitoh /* Subclasses */
    123   1.61   thorpej static const struct pci_class pci_subclass_mass_storage[] = {
    124   1.65  christos 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,	NULL,	},
    125   1.65  christos 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,	NULL,	},
    126   1.65  christos 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
    127   1.65  christos 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,	NULL,	},
    128   1.65  christos 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,	NULL,	},
    129  1.117   msaitoh 	{ "ATA",		PCI_SUBCLASS_MASS_STORAGE_ATA,
    130  1.117   msaitoh 	  pci_interface_ata, },
    131  1.117   msaitoh 	{ "SATA",		PCI_SUBCLASS_MASS_STORAGE_SATA,
    132  1.117   msaitoh 	  pci_interface_sata, },
    133   1.65  christos 	{ "SAS",		PCI_SUBCLASS_MASS_STORAGE_SAS,	NULL,	},
    134  1.128   msaitoh 	{ "Flash",		PCI_SUBCLASS_MASS_STORAGE_NVM,
    135  1.128   msaitoh 	  pci_interface_nvm,	},
    136   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,	NULL,	},
    137   1.65  christos 	{ NULL,			0,				NULL,	},
    138   1.10       cgd };
    139   1.10       cgd 
    140  1.117   msaitoh /*
    141  1.117   msaitoh  * Class 0x02.
    142  1.117   msaitoh  * Network controller.
    143  1.117   msaitoh  */
    144   1.61   thorpej static const struct pci_class pci_subclass_network[] = {
    145   1.65  christos 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,	NULL,	},
    146   1.65  christos 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,	NULL,	},
    147   1.65  christos 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,	NULL,	},
    148   1.65  christos 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,	NULL,	},
    149   1.65  christos 	{ "ISDN",		PCI_SUBCLASS_NETWORK_ISDN,	NULL,	},
    150   1.65  christos 	{ "WorldFip",		PCI_SUBCLASS_NETWORK_WORLDFIP,	NULL,	},
    151   1.65  christos 	{ "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
    152   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,	NULL,	},
    153   1.65  christos 	{ NULL,			0,				NULL,	},
    154   1.10       cgd };
    155   1.10       cgd 
    156  1.117   msaitoh /*
    157  1.117   msaitoh  * Class 0x03.
    158  1.117   msaitoh  * Display controller.
    159  1.117   msaitoh  */
    160  1.117   msaitoh 
    161  1.117   msaitoh /* VGA programming interface */
    162  1.117   msaitoh static const struct pci_class pci_interface_vga[] = {
    163  1.117   msaitoh 	{ "",			PCI_INTERFACE_VGA_VGA,		NULL,	},
    164  1.117   msaitoh 	{ "8514-compat",	PCI_INTERFACE_VGA_8514,		NULL,	},
    165  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    166  1.117   msaitoh };
    167  1.117   msaitoh /* Subclasses */
    168   1.61   thorpej static const struct pci_class pci_subclass_display[] = {
    169  1.117   msaitoh 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,  pci_interface_vga,},
    170   1.65  christos 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,	NULL,	},
    171   1.65  christos 	{ "3D",			PCI_SUBCLASS_DISPLAY_3D,	NULL,	},
    172   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,	NULL,	},
    173   1.65  christos 	{ NULL,			0,				NULL,	},
    174   1.10       cgd };
    175   1.10       cgd 
    176  1.117   msaitoh /*
    177  1.117   msaitoh  * Class 0x04.
    178  1.117   msaitoh  * Multimedia device.
    179  1.117   msaitoh  */
    180   1.61   thorpej static const struct pci_class pci_subclass_multimedia[] = {
    181   1.65  christos 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,	NULL,	},
    182   1.65  christos 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,	NULL,	},
    183   1.65  christos 	{ "telephony",		PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
    184  1.128   msaitoh 	{ "mixed mode",		PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, },
    185   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,	NULL,	},
    186   1.65  christos 	{ NULL,			0,				NULL,	},
    187   1.10       cgd };
    188   1.10       cgd 
    189  1.117   msaitoh /*
    190  1.117   msaitoh  * Class 0x05.
    191  1.117   msaitoh  * Memory controller.
    192  1.117   msaitoh  */
    193   1.61   thorpej static const struct pci_class pci_subclass_memory[] = {
    194   1.65  christos 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,	NULL,	},
    195   1.65  christos 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,	NULL,	},
    196   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,	NULL,	},
    197   1.65  christos 	{ NULL,			0,				NULL,	},
    198   1.10       cgd };
    199   1.10       cgd 
    200  1.117   msaitoh /*
    201  1.117   msaitoh  * Class 0x06.
    202  1.117   msaitoh  * Bridge device.
    203  1.117   msaitoh  */
    204  1.117   msaitoh 
    205  1.117   msaitoh /* PCI bridge programming interface */
    206  1.117   msaitoh static const struct pci_class pci_interface_pcibridge[] = {
    207  1.117   msaitoh 	{ "",			PCI_INTERFACE_BRIDGE_PCI_PCI, NULL,	},
    208  1.117   msaitoh 	{ "subtractive decode",	PCI_INTERFACE_BRIDGE_PCI_SUBDEC, NULL,	},
    209  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    210  1.117   msaitoh };
    211  1.117   msaitoh 
    212  1.128   msaitoh /* Semi-transparent PCI-to-PCI bridge programming interface */
    213  1.117   msaitoh static const struct pci_class pci_interface_stpci[] = {
    214  1.117   msaitoh 	{ "primary side facing host",	PCI_INTERFACE_STPCI_PRIMARY, NULL, },
    215  1.117   msaitoh 	{ "secondary side facing host",	PCI_INTERFACE_STPCI_SECONDARY, NULL, },
    216  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    217  1.117   msaitoh };
    218  1.117   msaitoh 
    219  1.128   msaitoh /* Advanced Switching programming interface */
    220  1.128   msaitoh static const struct pci_class pci_interface_advsw[] = {
    221  1.128   msaitoh 	{ "custom interface",	PCI_INTERFACE_ADVSW_CUSTOM, NULL, },
    222  1.128   msaitoh 	{ "ASI-SIG",		PCI_INTERFACE_ADVSW_ASISIG, NULL, },
    223  1.128   msaitoh 	{ NULL,			0,				NULL,	},
    224  1.128   msaitoh };
    225  1.128   msaitoh 
    226  1.117   msaitoh /* Subclasses */
    227   1.61   thorpej static const struct pci_class pci_subclass_bridge[] = {
    228   1.65  christos 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,	NULL,	},
    229   1.65  christos 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,	NULL,	},
    230   1.65  christos 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,	NULL,	},
    231   1.65  christos 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,		NULL,	},
    232  1.117   msaitoh 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,
    233  1.117   msaitoh 	  pci_interface_pcibridge,	},
    234   1.65  christos 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,	NULL,	},
    235   1.65  christos 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,	NULL,	},
    236   1.65  christos 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,	NULL,	},
    237   1.65  christos 	{ "RACEway",		PCI_SUBCLASS_BRIDGE_RACEWAY,	NULL,	},
    238  1.117   msaitoh 	{ "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,
    239  1.117   msaitoh 	  pci_interface_stpci,	},
    240   1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_BRIDGE_INFINIBAND,	NULL,	},
    241  1.128   msaitoh 	{ "advanced switching",	PCI_SUBCLASS_BRIDGE_ADVSW,
    242  1.128   msaitoh 	  pci_interface_advsw,	},
    243   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,	NULL,	},
    244   1.65  christos 	{ NULL,			0,				NULL,	},
    245   1.10       cgd };
    246   1.10       cgd 
    247  1.117   msaitoh /*
    248  1.117   msaitoh  * Class 0x07.
    249  1.117   msaitoh  * Simple communications controller.
    250  1.117   msaitoh  */
    251  1.117   msaitoh 
    252  1.117   msaitoh /* Serial controller programming interface */
    253  1.117   msaitoh static const struct pci_class pci_interface_serial[] = {
    254  1.129   msaitoh 	{ "generic XT-compat",	PCI_INTERFACE_SERIAL_XT,	NULL,	},
    255  1.117   msaitoh 	{ "16450-compat",	PCI_INTERFACE_SERIAL_16450,	NULL,	},
    256  1.117   msaitoh 	{ "16550-compat",	PCI_INTERFACE_SERIAL_16550,	NULL,	},
    257  1.117   msaitoh 	{ "16650-compat",	PCI_INTERFACE_SERIAL_16650,	NULL,	},
    258  1.117   msaitoh 	{ "16750-compat",	PCI_INTERFACE_SERIAL_16750,	NULL,	},
    259  1.117   msaitoh 	{ "16850-compat",	PCI_INTERFACE_SERIAL_16850,	NULL,	},
    260  1.117   msaitoh 	{ "16950-compat",	PCI_INTERFACE_SERIAL_16950,	NULL,	},
    261  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    262  1.117   msaitoh };
    263  1.117   msaitoh 
    264  1.117   msaitoh /* Parallel controller programming interface */
    265  1.117   msaitoh static const struct pci_class pci_interface_parallel[] = {
    266  1.117   msaitoh 	{ "",			PCI_INTERFACE_PARALLEL,			NULL,},
    267  1.117   msaitoh 	{ "bi-directional",	PCI_INTERFACE_PARALLEL_BIDIRECTIONAL,	NULL,},
    268  1.117   msaitoh 	{ "ECP 1.X-compat",	PCI_INTERFACE_PARALLEL_ECP1X,		NULL,},
    269  1.128   msaitoh 	{ "IEEE1284 controller", PCI_INTERFACE_PARALLEL_IEEE1284_CNTRL,	NULL,},
    270  1.128   msaitoh 	{ "IEEE1284 target",	PCI_INTERFACE_PARALLEL_IEEE1284_TGT,	NULL,},
    271  1.117   msaitoh 	{ NULL,			0,					NULL,},
    272  1.117   msaitoh };
    273  1.117   msaitoh 
    274  1.117   msaitoh /* Modem programming interface */
    275  1.117   msaitoh static const struct pci_class pci_interface_modem[] = {
    276  1.117   msaitoh 	{ "",			PCI_INTERFACE_MODEM,			NULL,},
    277  1.117   msaitoh 	{ "Hayes&16450-compat",	PCI_INTERFACE_MODEM_HAYES16450,		NULL,},
    278  1.117   msaitoh 	{ "Hayes&16550-compat",	PCI_INTERFACE_MODEM_HAYES16550,		NULL,},
    279  1.117   msaitoh 	{ "Hayes&16650-compat",	PCI_INTERFACE_MODEM_HAYES16650,		NULL,},
    280  1.117   msaitoh 	{ "Hayes&16750-compat",	PCI_INTERFACE_MODEM_HAYES16750,		NULL,},
    281  1.117   msaitoh 	{ NULL,			0,					NULL,},
    282  1.117   msaitoh };
    283  1.117   msaitoh 
    284  1.117   msaitoh /* Subclasses */
    285   1.61   thorpej static const struct pci_class pci_subclass_communications[] = {
    286  1.117   msaitoh 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,
    287  1.117   msaitoh 	  pci_interface_serial, },
    288  1.117   msaitoh 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,
    289  1.117   msaitoh 	  pci_interface_parallel, },
    290  1.115   msaitoh 	{ "multi-port serial",	PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL,	NULL,},
    291  1.117   msaitoh 	{ "modem",		PCI_SUBCLASS_COMMUNICATIONS_MODEM,
    292  1.117   msaitoh 	  pci_interface_modem, },
    293  1.115   msaitoh 	{ "GPIB",		PCI_SUBCLASS_COMMUNICATIONS_GPIB,	NULL,},
    294  1.115   msaitoh 	{ "smartcard",		PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD,	NULL,},
    295  1.115   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	NULL,},
    296  1.115   msaitoh 	{ NULL,			0,					NULL,},
    297   1.20       cgd };
    298   1.20       cgd 
    299  1.117   msaitoh /*
    300  1.117   msaitoh  * Class 0x08.
    301  1.117   msaitoh  * Base system peripheral.
    302  1.117   msaitoh  */
    303  1.117   msaitoh 
    304  1.117   msaitoh /* PIC programming interface */
    305  1.117   msaitoh static const struct pci_class pci_interface_pic[] = {
    306  1.129   msaitoh 	{ "generic 8259",	PCI_INTERFACE_PIC_8259,		NULL,	},
    307  1.117   msaitoh 	{ "ISA PIC",		PCI_INTERFACE_PIC_ISA,		NULL,	},
    308  1.117   msaitoh 	{ "EISA PIC",		PCI_INTERFACE_PIC_EISA,		NULL,	},
    309  1.117   msaitoh 	{ "IO APIC",		PCI_INTERFACE_PIC_IOAPIC,	NULL,	},
    310  1.117   msaitoh 	{ "IO(x) APIC",		PCI_INTERFACE_PIC_IOXAPIC,	NULL,	},
    311  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    312  1.117   msaitoh };
    313  1.117   msaitoh 
    314  1.117   msaitoh /* DMA programming interface */
    315  1.117   msaitoh static const struct pci_class pci_interface_dma[] = {
    316  1.129   msaitoh 	{ "generic 8237",	PCI_INTERFACE_DMA_8237,		NULL,	},
    317  1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_DMA_ISA,		NULL,	},
    318  1.117   msaitoh 	{ "EISA",		PCI_INTERFACE_DMA_EISA,		NULL,	},
    319  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    320  1.117   msaitoh };
    321  1.117   msaitoh 
    322  1.117   msaitoh /* Timer programming interface */
    323  1.117   msaitoh static const struct pci_class pci_interface_tmr[] = {
    324  1.129   msaitoh 	{ "generic 8254",	PCI_INTERFACE_TIMER_8254,	NULL,	},
    325  1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_TIMER_ISA,	NULL,	},
    326  1.117   msaitoh 	{ "EISA",		PCI_INTERFACE_TIMER_EISA,	NULL,	},
    327  1.128   msaitoh 	{ "HPET",		PCI_INTERFACE_TIMER_HPET,	NULL,	},
    328  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    329  1.117   msaitoh };
    330  1.117   msaitoh 
    331  1.117   msaitoh /* RTC programming interface */
    332  1.117   msaitoh static const struct pci_class pci_interface_rtc[] = {
    333  1.117   msaitoh 	{ "generic",		PCI_INTERFACE_RTC_GENERIC,	NULL,	},
    334  1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_RTC_ISA,		NULL,	},
    335  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    336  1.117   msaitoh };
    337  1.117   msaitoh 
    338  1.117   msaitoh /* Subclasses */
    339   1.61   thorpej static const struct pci_class pci_subclass_system[] = {
    340  1.117   msaitoh 	{ "interrupt",		PCI_SUBCLASS_SYSTEM_PIC,   pci_interface_pic,},
    341  1.117   msaitoh 	{ "DMA",		PCI_SUBCLASS_SYSTEM_DMA,   pci_interface_dma,},
    342  1.117   msaitoh 	{ "timer",		PCI_SUBCLASS_SYSTEM_TIMER, pci_interface_tmr,},
    343  1.117   msaitoh 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,   pci_interface_rtc,},
    344   1.65  christos 	{ "PCI Hot-Plug",	PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL,	},
    345   1.65  christos 	{ "SD Host Controller",	PCI_SUBCLASS_SYSTEM_SDHC,	NULL,	},
    346  1.124   msaitoh 	{ "IOMMU",		PCI_SUBCLASS_SYSTEM_IOMMU,	NULL,	},
    347  1.124   msaitoh 	{ "Root Complex Event Collector", PCI_SUBCLASS_SYSTEM_RCEC, NULL, },
    348   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,	NULL,	},
    349   1.65  christos 	{ NULL,			0,				NULL,	},
    350   1.20       cgd };
    351   1.20       cgd 
    352  1.117   msaitoh /*
    353  1.117   msaitoh  * Class 0x09.
    354  1.117   msaitoh  * Input device.
    355  1.117   msaitoh  */
    356  1.117   msaitoh 
    357  1.117   msaitoh /* Gameport programming interface */
    358  1.117   msaitoh static const struct pci_class pci_interface_game[] = {
    359  1.117   msaitoh 	{ "generic",		PCI_INTERFACE_GAMEPORT_GENERIC,	NULL,	},
    360  1.117   msaitoh 	{ "legacy",		PCI_INTERFACE_GAMEPORT_LEGACY,	NULL,	},
    361  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    362  1.117   msaitoh };
    363  1.117   msaitoh 
    364  1.117   msaitoh /* Subclasses */
    365   1.61   thorpej static const struct pci_class pci_subclass_input[] = {
    366   1.65  christos 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,	NULL,	},
    367   1.65  christos 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,	NULL,	},
    368   1.65  christos 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,	NULL,	},
    369   1.65  christos 	{ "scanner",		PCI_SUBCLASS_INPUT_SCANNER,	NULL,	},
    370  1.117   msaitoh 	{ "game port",		PCI_SUBCLASS_INPUT_GAMEPORT,
    371  1.117   msaitoh 	  pci_interface_game, },
    372   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,	NULL,	},
    373   1.65  christos 	{ NULL,			0,				NULL,	},
    374   1.20       cgd };
    375   1.20       cgd 
    376  1.117   msaitoh /*
    377  1.117   msaitoh  * Class 0x0a.
    378  1.117   msaitoh  * Docking station.
    379  1.117   msaitoh  */
    380   1.61   thorpej static const struct pci_class pci_subclass_dock[] = {
    381   1.65  christos 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,	NULL,	},
    382   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,		NULL,	},
    383   1.65  christos 	{ NULL,			0,				NULL,	},
    384   1.20       cgd };
    385   1.20       cgd 
    386  1.117   msaitoh /*
    387  1.117   msaitoh  * Class 0x0b.
    388  1.117   msaitoh  * Processor.
    389  1.117   msaitoh  */
    390   1.61   thorpej static const struct pci_class pci_subclass_processor[] = {
    391   1.65  christos 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,	NULL,	},
    392   1.65  christos 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,	NULL,	},
    393   1.65  christos 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL,	},
    394   1.65  christos 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,	NULL,	},
    395   1.65  christos 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC, NULL,	},
    396   1.65  christos 	{ "MIPS",		PCI_SUBCLASS_PROCESSOR_MIPS,	NULL,	},
    397   1.65  christos 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,	NULL,	},
    398  1.128   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_PROCESSOR_MISC,	NULL,	},
    399   1.65  christos 	{ NULL,			0,				NULL,	},
    400   1.20       cgd };
    401   1.20       cgd 
    402  1.117   msaitoh /*
    403  1.117   msaitoh  * Class 0x0c.
    404  1.117   msaitoh  * Serial bus controller.
    405  1.117   msaitoh  */
    406  1.117   msaitoh 
    407  1.117   msaitoh /* IEEE1394 programming interface */
    408  1.117   msaitoh static const struct pci_class pci_interface_ieee1394[] = {
    409  1.117   msaitoh 	{ "Firewire",		PCI_INTERFACE_IEEE1394_FIREWIRE,	NULL,},
    410  1.117   msaitoh 	{ "OpenHCI",		PCI_INTERFACE_IEEE1394_OPENHCI,		NULL,},
    411  1.117   msaitoh 	{ NULL,			0,					NULL,},
    412  1.117   msaitoh };
    413  1.117   msaitoh 
    414  1.117   msaitoh /* USB programming interface */
    415  1.117   msaitoh static const struct pci_class pci_interface_usb[] = {
    416  1.117   msaitoh 	{ "UHCI",		PCI_INTERFACE_USB_UHCI,		NULL,	},
    417  1.117   msaitoh 	{ "OHCI",		PCI_INTERFACE_USB_OHCI,		NULL,	},
    418  1.117   msaitoh 	{ "EHCI",		PCI_INTERFACE_USB_EHCI,		NULL,	},
    419  1.117   msaitoh 	{ "xHCI",		PCI_INTERFACE_USB_XHCI,		NULL,	},
    420  1.117   msaitoh 	{ "other HC",		PCI_INTERFACE_USB_OTHERHC,	NULL,	},
    421  1.117   msaitoh 	{ "device",		PCI_INTERFACE_USB_DEVICE,	NULL,	},
    422  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    423  1.117   msaitoh };
    424  1.117   msaitoh 
    425  1.117   msaitoh /* IPMI programming interface */
    426  1.117   msaitoh static const struct pci_class pci_interface_ipmi[] = {
    427  1.117   msaitoh 	{ "SMIC",		PCI_INTERFACE_IPMI_SMIC,		NULL,},
    428  1.117   msaitoh 	{ "keyboard",		PCI_INTERFACE_IPMI_KBD,			NULL,},
    429  1.117   msaitoh 	{ "block transfer",	PCI_INTERFACE_IPMI_BLOCKXFER,		NULL,},
    430  1.117   msaitoh 	{ NULL,			0,					NULL,},
    431  1.117   msaitoh };
    432  1.117   msaitoh 
    433  1.117   msaitoh /* Subclasses */
    434   1.61   thorpej static const struct pci_class pci_subclass_serialbus[] = {
    435  1.117   msaitoh 	{ "IEEE1394",		PCI_SUBCLASS_SERIALBUS_FIREWIRE,
    436  1.117   msaitoh 	  pci_interface_ieee1394, },
    437   1.65  christos 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,	NULL,	},
    438   1.65  christos 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,	NULL,	},
    439  1.117   msaitoh 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,
    440  1.117   msaitoh 	  pci_interface_usb, },
    441   1.32       cgd 	/* XXX Fiber Channel/_FIBRECHANNEL */
    442   1.65  christos 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,	NULL,	},
    443   1.65  christos 	{ "SMBus",		PCI_SUBCLASS_SERIALBUS_SMBUS,	NULL,	},
    444   1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
    445  1.117   msaitoh 	{ "IPMI",		PCI_SUBCLASS_SERIALBUS_IPMI,
    446  1.117   msaitoh 	  pci_interface_ipmi, },
    447   1.65  christos 	{ "SERCOS",		PCI_SUBCLASS_SERIALBUS_SERCOS,	NULL,	},
    448   1.65  christos 	{ "CANbus",		PCI_SUBCLASS_SERIALBUS_CANBUS,	NULL,	},
    449  1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_SERIALBUS_MISC,	NULL,	},
    450   1.65  christos 	{ NULL,			0,				NULL,	},
    451   1.32       cgd };
    452   1.32       cgd 
    453  1.117   msaitoh /*
    454  1.117   msaitoh  * Class 0x0d.
    455  1.117   msaitoh  * Wireless Controller.
    456  1.117   msaitoh  */
    457   1.61   thorpej static const struct pci_class pci_subclass_wireless[] = {
    458   1.65  christos 	{ "IrDA",		PCI_SUBCLASS_WIRELESS_IRDA,	NULL,	},
    459  1.128   msaitoh 	{ "Consumer IR",/*XXX*/	PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL,	},
    460   1.65  christos 	{ "RF",			PCI_SUBCLASS_WIRELESS_RF,	NULL,	},
    461   1.65  christos 	{ "bluetooth",		PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL,	},
    462   1.65  christos 	{ "broadband",		PCI_SUBCLASS_WIRELESS_BROADBAND, NULL,	},
    463   1.65  christos 	{ "802.11a (5 GHz)",	PCI_SUBCLASS_WIRELESS_802_11A,	NULL,	},
    464   1.65  christos 	{ "802.11b (2.4 GHz)",	PCI_SUBCLASS_WIRELESS_802_11B,	NULL,	},
    465   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_WIRELESS_MISC,	NULL,	},
    466   1.65  christos 	{ NULL,			0,				NULL,	},
    467   1.32       cgd };
    468   1.32       cgd 
    469  1.117   msaitoh /*
    470  1.117   msaitoh  * Class 0x0e.
    471  1.117   msaitoh  * Intelligent IO controller.
    472  1.117   msaitoh  */
    473  1.117   msaitoh 
    474  1.117   msaitoh /* Intelligent IO programming interface */
    475  1.117   msaitoh static const struct pci_class pci_interface_i2o[] = {
    476  1.117   msaitoh 	{ "FIFO at offset 0x40", PCI_INTERFACE_I2O_FIFOAT40,		NULL,},
    477  1.117   msaitoh 	{ NULL,			0,					NULL,},
    478  1.117   msaitoh };
    479  1.117   msaitoh 
    480  1.117   msaitoh /* Subclasses */
    481   1.61   thorpej static const struct pci_class pci_subclass_i2o[] = {
    482  1.117   msaitoh 	{ "standard",		PCI_SUBCLASS_I2O_STANDARD, pci_interface_i2o,},
    483  1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_I2O_MISC,		NULL,	},
    484   1.65  christos 	{ NULL,			0,				NULL,	},
    485   1.32       cgd };
    486   1.32       cgd 
    487  1.117   msaitoh /*
    488  1.117   msaitoh  * Class 0x0f.
    489  1.117   msaitoh  * Satellite communication controller.
    490  1.117   msaitoh  */
    491   1.61   thorpej static const struct pci_class pci_subclass_satcom[] = {
    492   1.65  christos 	{ "TV",			PCI_SUBCLASS_SATCOM_TV,	 	NULL,	},
    493   1.65  christos 	{ "audio",		PCI_SUBCLASS_SATCOM_AUDIO, 	NULL,	},
    494   1.65  christos 	{ "voice",		PCI_SUBCLASS_SATCOM_VOICE, 	NULL,	},
    495   1.65  christos 	{ "data",		PCI_SUBCLASS_SATCOM_DATA,	NULL,	},
    496  1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_SATCOM_MISC,	NULL,	},
    497   1.65  christos 	{ NULL,			0,				NULL,	},
    498   1.32       cgd };
    499   1.32       cgd 
    500  1.117   msaitoh /*
    501  1.117   msaitoh  * Class 0x10.
    502  1.117   msaitoh  * Encryption/Decryption controller.
    503  1.117   msaitoh  */
    504   1.61   thorpej static const struct pci_class pci_subclass_crypto[] = {
    505   1.65  christos 	{ "network/computing",	PCI_SUBCLASS_CRYPTO_NETCOMP, 	NULL,	},
    506   1.65  christos 	{ "entertainment",	PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
    507   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_CRYPTO_MISC, 	NULL,	},
    508   1.65  christos 	{ NULL,			0,				NULL,	},
    509   1.32       cgd };
    510   1.32       cgd 
    511  1.117   msaitoh /*
    512  1.117   msaitoh  * Class 0x11.
    513  1.117   msaitoh  * Data aquuisition and signal processing controller.
    514  1.117   msaitoh  */
    515   1.61   thorpej static const struct pci_class pci_subclass_dasp[] = {
    516   1.65  christos 	{ "DPIO",		PCI_SUBCLASS_DASP_DPIO,		NULL,	},
    517  1.128   msaitoh 	{ "performance counters", PCI_SUBCLASS_DASP_TIMEFREQ,	NULL,	},
    518   1.65  christos 	{ "synchronization",	PCI_SUBCLASS_DASP_SYNC,		NULL,	},
    519   1.65  christos 	{ "management",		PCI_SUBCLASS_DASP_MGMT,		NULL,	},
    520   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DASP_MISC,		NULL,	},
    521   1.65  christos 	{ NULL,			0,				NULL,	},
    522   1.20       cgd };
    523   1.20       cgd 
    524  1.117   msaitoh /* List of classes */
    525   1.61   thorpej static const struct pci_class pci_class[] = {
    526   1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    527   1.10       cgd 	    pci_subclass_prehistoric,				},
    528   1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    529   1.10       cgd 	    pci_subclass_mass_storage,				},
    530   1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    531   1.10       cgd 	    pci_subclass_network,				},
    532   1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    533   1.11       cgd 	    pci_subclass_display,				},
    534   1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    535   1.10       cgd 	    pci_subclass_multimedia,				},
    536   1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    537   1.10       cgd 	    pci_subclass_memory,				},
    538   1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    539   1.10       cgd 	    pci_subclass_bridge,				},
    540   1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    541   1.20       cgd 	    pci_subclass_communications,			},
    542   1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    543   1.20       cgd 	    pci_subclass_system,				},
    544   1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    545   1.20       cgd 	    pci_subclass_input,					},
    546   1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    547   1.20       cgd 	    pci_subclass_dock,					},
    548   1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    549   1.20       cgd 	    pci_subclass_processor,				},
    550   1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    551   1.20       cgd 	    pci_subclass_serialbus,				},
    552   1.32       cgd 	{ "wireless",		PCI_CLASS_WIRELESS,
    553   1.32       cgd 	    pci_subclass_wireless,				},
    554   1.32       cgd 	{ "I2O",		PCI_CLASS_I2O,
    555   1.32       cgd 	    pci_subclass_i2o,					},
    556   1.32       cgd 	{ "satellite comm",	PCI_CLASS_SATCOM,
    557   1.32       cgd 	    pci_subclass_satcom,				},
    558   1.32       cgd 	{ "crypto",		PCI_CLASS_CRYPTO,
    559   1.32       cgd 	    pci_subclass_crypto,				},
    560   1.32       cgd 	{ "DASP",		PCI_CLASS_DASP,
    561   1.32       cgd 	    pci_subclass_dasp,					},
    562   1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    563   1.65  christos 	    NULL,						},
    564   1.65  christos 	{ NULL,			0,
    565   1.65  christos 	    NULL,						},
    566   1.10       cgd };
    567   1.10       cgd 
    568  1.126  christos DEV_VERBOSE_DEFINE(pci);
    569   1.10       cgd 
    570   1.10       cgd void
    571   1.58    itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
    572   1.58    itojun     size_t l)
    573   1.10       cgd {
    574  1.125      matt 	pci_class_t pciclass;
    575   1.10       cgd 	pci_subclass_t subclass;
    576   1.10       cgd 	pci_interface_t interface;
    577   1.10       cgd 	pci_revision_t revision;
    578  1.126  christos 	char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN];
    579  1.117   msaitoh 	const struct pci_class *classp, *subclassp, *interfacep;
    580   1.58    itojun 	char *ep;
    581   1.58    itojun 
    582   1.58    itojun 	ep = cp + l;
    583   1.10       cgd 
    584  1.125      matt 	pciclass = PCI_CLASS(class_reg);
    585   1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    586   1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    587   1.10       cgd 	revision = PCI_REVISION(class_reg);
    588   1.10       cgd 
    589  1.126  christos 	pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(id_reg));
    590  1.126  christos 	pci_findproduct(product, sizeof(product), PCI_VENDOR(id_reg),
    591  1.126  christos 	    PCI_PRODUCT(id_reg));
    592   1.10       cgd 
    593   1.10       cgd 	classp = pci_class;
    594   1.10       cgd 	while (classp->name != NULL) {
    595  1.125      matt 		if (pciclass == classp->val)
    596   1.10       cgd 			break;
    597   1.10       cgd 		classp++;
    598   1.10       cgd 	}
    599   1.10       cgd 
    600   1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    601   1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    602   1.10       cgd 		if (subclass == subclassp->val)
    603   1.10       cgd 			break;
    604   1.10       cgd 		subclassp++;
    605   1.10       cgd 	}
    606   1.10       cgd 
    607  1.119     njoly 	interfacep = (subclassp && subclassp->name != NULL) ?
    608  1.119     njoly 	    subclassp->subclasses : NULL;
    609  1.117   msaitoh 	while (interfacep && interfacep->name != NULL) {
    610  1.117   msaitoh 		if (interface == interfacep->val)
    611  1.117   msaitoh 			break;
    612  1.117   msaitoh 		interfacep++;
    613  1.117   msaitoh 	}
    614  1.117   msaitoh 
    615  1.126  christos 	cp += snprintf(cp, ep - cp, "%s %s", vendor, product);
    616   1.13       cgd 	if (showclass) {
    617   1.58    itojun 		cp += snprintf(cp, ep - cp, " (");
    618   1.13       cgd 		if (classp->name == NULL)
    619   1.58    itojun 			cp += snprintf(cp, ep - cp,
    620  1.125      matt 			    "class 0x%02x, subclass 0x%02x", pciclass, subclass);
    621   1.13       cgd 		else {
    622   1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    623   1.58    itojun 				cp += snprintf(cp, ep - cp,
    624   1.78  drochner 				    "%s, subclass 0x%02x",
    625   1.20       cgd 				    classp->name, subclass);
    626   1.13       cgd 			else
    627   1.58    itojun 				cp += snprintf(cp, ep - cp, "%s %s",
    628   1.20       cgd 				    subclassp->name, classp->name);
    629   1.13       cgd 		}
    630  1.117   msaitoh 		if ((interfacep == NULL) || (interfacep->name == NULL)) {
    631  1.117   msaitoh 			if (interface != 0)
    632  1.117   msaitoh 				cp += snprintf(cp, ep - cp,
    633  1.117   msaitoh 				    ", interface 0x%02x", interface);
    634  1.117   msaitoh 		} else if (strncmp(interfacep->name, "", 1) != 0)
    635  1.117   msaitoh 			cp += snprintf(cp, ep - cp, ", %s",
    636  1.117   msaitoh 			    interfacep->name);
    637   1.20       cgd 		if (revision != 0)
    638   1.58    itojun 			cp += snprintf(cp, ep - cp, ", revision 0x%02x",
    639   1.58    itojun 			    revision);
    640   1.58    itojun 		cp += snprintf(cp, ep - cp, ")");
    641   1.13       cgd 	}
    642   1.22   thorpej }
    643   1.22   thorpej 
    644   1.89  drochner #ifdef _KERNEL
    645   1.89  drochner void
    646   1.90  drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
    647   1.90  drochner 			 const char *known, int addrev)
    648   1.89  drochner {
    649   1.89  drochner 	char devinfo[256];
    650   1.89  drochner 
    651   1.90  drochner 	if (known) {
    652   1.90  drochner 		aprint_normal(": %s", known);
    653   1.90  drochner 		if (addrev)
    654   1.90  drochner 			aprint_normal(" (rev. 0x%02x)",
    655   1.90  drochner 				      PCI_REVISION(pa->pa_class));
    656   1.90  drochner 		aprint_normal("\n");
    657   1.90  drochner 	} else {
    658   1.90  drochner 		pci_devinfo(pa->pa_id, pa->pa_class, 0,
    659   1.90  drochner 			    devinfo, sizeof(devinfo));
    660   1.90  drochner 		aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    661   1.90  drochner 			      PCI_REVISION(pa->pa_class));
    662   1.90  drochner 	}
    663   1.90  drochner 	if (naive)
    664   1.90  drochner 		aprint_naive(": %s\n", naive);
    665   1.90  drochner 	else
    666   1.90  drochner 		aprint_naive("\n");
    667   1.89  drochner }
    668   1.89  drochner #endif
    669   1.89  drochner 
    670   1.22   thorpej /*
    671   1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    672   1.22   thorpej  * in a device attach routine like this:
    673   1.22   thorpej  *
    674   1.22   thorpej  *	#ifdef MYDEV_DEBUG
    675   1.95       chs  *		printf("%s: ", device_xname(sc->sc_dev));
    676   1.43     enami  *		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    677   1.22   thorpej  *	#endif
    678   1.22   thorpej  */
    679   1.26       cgd 
    680   1.26       cgd #define	i2o(i)	((i) * 4)
    681   1.26       cgd #define	o2i(o)	((o) / 4)
    682  1.112   msaitoh #define	onoff2(str, rval, bit, onstr, offstr)				      \
    683  1.112   msaitoh 	printf("      %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
    684  1.112   msaitoh #define	onoff(str, rval, bit)	onoff2(str, rval, bit, "on", "off")
    685   1.26       cgd 
    686   1.26       cgd static void
    687   1.45   thorpej pci_conf_print_common(
    688   1.45   thorpej #ifdef _KERNEL
    689   1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
    690   1.45   thorpej #endif
    691   1.45   thorpej     const pcireg_t *regs)
    692   1.22   thorpej {
    693   1.59   mycroft 	const char *name;
    694   1.42  jdolecek 	const struct pci_class *classp, *subclassp;
    695  1.126  christos 	char vendor[PCI_VENDORSTR_LEN];
    696  1.126  christos 	char product[PCI_PRODUCTSTR_LEN];
    697   1.26       cgd 	pcireg_t rval;
    698  1.117   msaitoh 	unsigned int num;
    699   1.22   thorpej 
    700   1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    701  1.126  christos 	name = pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(rval));
    702   1.59   mycroft 	if (name)
    703   1.59   mycroft 		printf("    Vendor Name: %s (0x%04x)\n", name,
    704   1.26       cgd 		    PCI_VENDOR(rval));
    705   1.22   thorpej 	else
    706   1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    707  1.126  christos 	name = pci_findproduct(product, sizeof(product), PCI_VENDOR(rval),
    708  1.126  christos 	    PCI_PRODUCT(rval));
    709   1.59   mycroft 	if (name)
    710   1.59   mycroft 		printf("    Device Name: %s (0x%04x)\n", name,
    711   1.26       cgd 		    PCI_PRODUCT(rval));
    712   1.22   thorpej 	else
    713   1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    714   1.22   thorpej 
    715   1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    716   1.23  drochner 
    717   1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    718  1.112   msaitoh 	onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
    719  1.112   msaitoh 	onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
    720  1.112   msaitoh 	onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
    721  1.112   msaitoh 	onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
    722  1.112   msaitoh 	onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
    723  1.112   msaitoh 	onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
    724  1.112   msaitoh 	onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
    725  1.112   msaitoh 	onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
    726  1.112   msaitoh 	onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
    727  1.115   msaitoh 	onoff("Fast back-to-back transactions", rval,
    728  1.115   msaitoh 	    PCI_COMMAND_BACKTOBACK_ENABLE);
    729  1.112   msaitoh 	onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
    730   1.26       cgd 
    731   1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    732  1.115   msaitoh 	onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active",
    733  1.115   msaitoh 	    "inactive");
    734  1.112   msaitoh 	onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
    735  1.112   msaitoh 	onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
    736  1.115   msaitoh 	onoff("User Definable Features (UDF) support", rval,
    737  1.115   msaitoh 	    PCI_STATUS_UDF_SUPPORT);
    738  1.115   msaitoh 	onoff("Fast back-to-back capable", rval,
    739  1.115   msaitoh 	    PCI_STATUS_BACKTOBACK_SUPPORT);
    740  1.112   msaitoh 	onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
    741   1.22   thorpej 
    742   1.26       cgd 	printf("      DEVSEL timing: ");
    743   1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    744   1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    745   1.22   thorpej 		printf("fast");
    746   1.22   thorpej 		break;
    747   1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    748   1.22   thorpej 		printf("medium");
    749   1.22   thorpej 		break;
    750   1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    751   1.22   thorpej 		printf("slow");
    752   1.22   thorpej 		break;
    753   1.26       cgd 	default:
    754   1.26       cgd 		printf("unknown/reserved");	/* XXX */
    755   1.26       cgd 		break;
    756   1.22   thorpej 	}
    757   1.26       cgd 	printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
    758   1.22   thorpej 
    759  1.115   msaitoh 	onoff("Slave signaled Target Abort", rval,
    760  1.115   msaitoh 	    PCI_STATUS_TARGET_TARGET_ABORT);
    761  1.115   msaitoh 	onoff("Master received Target Abort", rval,
    762  1.115   msaitoh 	    PCI_STATUS_MASTER_TARGET_ABORT);
    763  1.112   msaitoh 	onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
    764  1.112   msaitoh 	onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
    765  1.112   msaitoh 	onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
    766   1.22   thorpej 
    767   1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    768   1.22   thorpej 	for (classp = pci_class; classp->name != NULL; classp++) {
    769   1.22   thorpej 		if (PCI_CLASS(rval) == classp->val)
    770   1.22   thorpej 			break;
    771   1.22   thorpej 	}
    772   1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    773   1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    774   1.22   thorpej 		if (PCI_SUBCLASS(rval) == subclassp->val)
    775   1.22   thorpej 			break;
    776   1.22   thorpej 		subclassp++;
    777   1.22   thorpej 	}
    778   1.22   thorpej 	if (classp->name != NULL) {
    779   1.26       cgd 		printf("    Class Name: %s (0x%02x)\n", classp->name,
    780   1.26       cgd 		    PCI_CLASS(rval));
    781   1.22   thorpej 		if (subclassp != NULL && subclassp->name != NULL)
    782   1.26       cgd 			printf("    Subclass Name: %s (0x%02x)\n",
    783   1.26       cgd 			    subclassp->name, PCI_SUBCLASS(rval));
    784   1.22   thorpej 		else
    785  1.115   msaitoh 			printf("    Subclass ID: 0x%02x\n",
    786  1.115   msaitoh 			    PCI_SUBCLASS(rval));
    787   1.22   thorpej 	} else {
    788   1.26       cgd 		printf("    Class ID: 0x%02x\n", PCI_CLASS(rval));
    789   1.26       cgd 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    790   1.22   thorpej 	}
    791   1.26       cgd 	printf("    Interface: 0x%02x\n", PCI_INTERFACE(rval));
    792   1.26       cgd 	printf("    Revision ID: 0x%02x\n", PCI_REVISION(rval));
    793   1.22   thorpej 
    794   1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    795   1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    796   1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    797   1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    798   1.26       cgd 	    PCI_HDRTYPE(rval));
    799   1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    800  1.117   msaitoh 	num = PCI_CACHELINE(rval);
    801  1.117   msaitoh 	printf("    Cache Line Size: %ubytes (0x%02x)\n", num * 4, num);
    802   1.26       cgd }
    803   1.22   thorpej 
    804   1.37   nathanw static int
    805   1.45   thorpej pci_conf_print_bar(
    806   1.45   thorpej #ifdef _KERNEL
    807   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    808   1.45   thorpej #endif
    809   1.45   thorpej     const pcireg_t *regs, int reg, const char *name
    810   1.45   thorpej #ifdef _KERNEL
    811   1.45   thorpej     , int sizebar
    812   1.45   thorpej #endif
    813   1.45   thorpej     )
    814   1.26       cgd {
    815   1.45   thorpej 	int width;
    816   1.45   thorpej 	pcireg_t rval, rval64h;
    817   1.45   thorpej #ifdef _KERNEL
    818   1.45   thorpej 	int s;
    819   1.45   thorpej 	pcireg_t mask, mask64h;
    820   1.45   thorpej #endif
    821   1.45   thorpej 
    822   1.37   nathanw 	width = 4;
    823   1.22   thorpej 
    824   1.27       cgd 	/*
    825   1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    826   1.27       cgd 	 *
    827   1.27       cgd 	 * 1) The builtin software should have already mapped the
    828   1.27       cgd 	 * device in a reasonable way.
    829   1.27       cgd 	 *
    830   1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    831   1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    832   1.27       cgd 	 * we write all 1s and see what we get back.
    833   1.27       cgd 	 */
    834   1.45   thorpej 
    835   1.27       cgd 	rval = regs[o2i(reg)];
    836   1.45   thorpej 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    837   1.45   thorpej 	    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    838   1.45   thorpej 		rval64h = regs[o2i(reg + 4)];
    839   1.45   thorpej 		width = 8;
    840   1.45   thorpej 	} else
    841   1.45   thorpej 		rval64h = 0;
    842   1.45   thorpej 
    843   1.45   thorpej #ifdef _KERNEL
    844   1.38       cgd 	/* XXX don't size unknown memory type? */
    845   1.38       cgd 	if (rval != 0 && sizebar) {
    846   1.24   thorpej 		/*
    847   1.27       cgd 		 * The following sequence seems to make some devices
    848   1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    849   1.27       cgd 		 * have their space mapped) very unhappy, to
    850   1.27       cgd 		 * the point of crashing the system.
    851   1.24   thorpej 		 *
    852   1.27       cgd 		 * Therefore, if the mapping register is zero to
    853   1.27       cgd 		 * start out with, don't bother trying.
    854   1.24   thorpej 		 */
    855   1.27       cgd 		s = splhigh();
    856   1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    857   1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    858   1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    859   1.37   nathanw 		if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    860   1.37   nathanw 		    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    861   1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, 0xffffffff);
    862   1.37   nathanw 			mask64h = pci_conf_read(pc, tag, reg + 4);
    863   1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, rval64h);
    864   1.54       scw 		} else
    865   1.54       scw 			mask64h = 0;
    866   1.27       cgd 		splx(s);
    867   1.27       cgd 	} else
    868   1.54       scw 		mask = mask64h = 0;
    869   1.45   thorpej #endif /* _KERNEL */
    870   1.27       cgd 
    871   1.28       cgd 	printf("    Base address register at 0x%02x", reg);
    872   1.28       cgd 	if (name)
    873   1.28       cgd 		printf(" (%s)", name);
    874   1.28       cgd 	printf("\n      ");
    875   1.27       cgd 	if (rval == 0) {
    876   1.27       cgd 		printf("not implemented(?)\n");
    877   1.37   nathanw 		return width;
    878   1.60     perry 	}
    879   1.28       cgd 	printf("type: ");
    880   1.28       cgd 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    881   1.34  drochner 		const char *type, *prefetch;
    882   1.27       cgd 
    883   1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    884   1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    885   1.27       cgd 			type = "32-bit";
    886   1.27       cgd 			break;
    887   1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    888   1.27       cgd 			type = "32-bit-1M";
    889   1.27       cgd 			break;
    890   1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    891   1.27       cgd 			type = "64-bit";
    892   1.27       cgd 			break;
    893   1.27       cgd 		default:
    894   1.27       cgd 			type = "unknown (XXX)";
    895   1.27       cgd 			break;
    896   1.22   thorpej 		}
    897   1.34  drochner 		if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
    898   1.34  drochner 			prefetch = "";
    899   1.27       cgd 		else
    900   1.34  drochner 			prefetch = "non";
    901   1.34  drochner 		printf("%s %sprefetchable memory\n", type, prefetch);
    902   1.37   nathanw 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    903   1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_64BIT:
    904   1.38       cgd 			printf("      base: 0x%016llx, ",
    905   1.37   nathanw 			    PCI_MAPREG_MEM64_ADDR(
    906   1.38       cgd 				((((long long) rval64h) << 32) | rval)));
    907   1.45   thorpej #ifdef _KERNEL
    908   1.38       cgd 			if (sizebar)
    909   1.38       cgd 				printf("size: 0x%016llx",
    910   1.38       cgd 				    PCI_MAPREG_MEM64_SIZE(
    911   1.38       cgd 				      ((((long long) mask64h) << 32) | mask)));
    912   1.38       cgd 			else
    913   1.45   thorpej #endif /* _KERNEL */
    914   1.38       cgd 				printf("not sized");
    915   1.38       cgd 			printf("\n");
    916   1.37   nathanw 			break;
    917   1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT:
    918   1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    919   1.37   nathanw 		default:
    920   1.38       cgd 			printf("      base: 0x%08x, ",
    921   1.38       cgd 			    PCI_MAPREG_MEM_ADDR(rval));
    922   1.45   thorpej #ifdef _KERNEL
    923   1.38       cgd 			if (sizebar)
    924   1.38       cgd 				printf("size: 0x%08x",
    925   1.38       cgd 				    PCI_MAPREG_MEM_SIZE(mask));
    926   1.38       cgd 			else
    927   1.45   thorpej #endif /* _KERNEL */
    928   1.38       cgd 				printf("not sized");
    929   1.38       cgd 			printf("\n");
    930   1.37   nathanw 			break;
    931   1.37   nathanw 		}
    932   1.27       cgd 	} else {
    933   1.45   thorpej #ifdef _KERNEL
    934   1.38       cgd 		if (sizebar)
    935   1.38       cgd 			printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
    936   1.45   thorpej #endif /* _KERNEL */
    937   1.27       cgd 		printf("i/o\n");
    938   1.38       cgd 		printf("      base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
    939   1.45   thorpej #ifdef _KERNEL
    940   1.38       cgd 		if (sizebar)
    941   1.38       cgd 			printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
    942   1.38       cgd 		else
    943   1.45   thorpej #endif /* _KERNEL */
    944   1.38       cgd 			printf("not sized");
    945   1.38       cgd 		printf("\n");
    946   1.22   thorpej 	}
    947   1.37   nathanw 
    948   1.37   nathanw 	return width;
    949   1.27       cgd }
    950   1.28       cgd 
    951   1.28       cgd static void
    952   1.44   thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
    953   1.28       cgd {
    954   1.28       cgd 	int off, needaddr, neednl;
    955   1.28       cgd 
    956   1.28       cgd 	needaddr = 1;
    957   1.28       cgd 	neednl = 0;
    958   1.28       cgd 	for (off = first; off < pastlast; off += 4) {
    959   1.28       cgd 		if ((off % 16) == 0 || needaddr) {
    960   1.28       cgd 			printf("    0x%02x:", off);
    961   1.28       cgd 			needaddr = 0;
    962   1.28       cgd 		}
    963   1.28       cgd 		printf(" 0x%08x", regs[o2i(off)]);
    964   1.28       cgd 		neednl = 1;
    965   1.28       cgd 		if ((off % 16) == 12) {
    966   1.28       cgd 			printf("\n");
    967   1.28       cgd 			neednl = 0;
    968   1.28       cgd 		}
    969   1.28       cgd 	}
    970   1.28       cgd 	if (neednl)
    971   1.28       cgd 		printf("\n");
    972   1.28       cgd }
    973   1.28       cgd 
    974  1.132   msaitoh static void
    975  1.132   msaitoh pci_conf_print_agp_cap(const pcireg_t *regs, int capoff)
    976  1.132   msaitoh {
    977  1.132   msaitoh 	pcireg_t rval;
    978  1.132   msaitoh 
    979  1.132   msaitoh 	printf("\n  AGP Capabilities Register\n");
    980  1.132   msaitoh 
    981  1.132   msaitoh 	rval = regs[o2i(capoff)];
    982  1.132   msaitoh 	printf("    Revision: %d.%d\n",
    983  1.132   msaitoh 	    PCI_CAP_AGP_MAJOR(rval), PCI_CAP_AGP_MINOR(rval));
    984  1.132   msaitoh 
    985  1.132   msaitoh 	/* XXX need more */
    986  1.132   msaitoh }
    987  1.132   msaitoh 
    988  1.115   msaitoh static const char *
    989  1.115   msaitoh pci_conf_print_pcipm_cap_aux(uint16_t caps)
    990  1.115   msaitoh {
    991  1.115   msaitoh 
    992  1.115   msaitoh 	switch ((caps >> 6) & 7) {
    993  1.115   msaitoh 	case 0:	return "self-powered";
    994  1.115   msaitoh 	case 1: return "55 mA";
    995  1.115   msaitoh 	case 2: return "100 mA";
    996  1.115   msaitoh 	case 3: return "160 mA";
    997  1.115   msaitoh 	case 4: return "220 mA";
    998  1.115   msaitoh 	case 5: return "270 mA";
    999  1.115   msaitoh 	case 6: return "320 mA";
   1000  1.115   msaitoh 	case 7:
   1001  1.115   msaitoh 	default: return "375 mA";
   1002  1.115   msaitoh 	}
   1003  1.115   msaitoh }
   1004  1.115   msaitoh 
   1005  1.115   msaitoh static const char *
   1006  1.115   msaitoh pci_conf_print_pcipm_cap_pmrev(uint8_t val)
   1007  1.115   msaitoh {
   1008  1.115   msaitoh 	static const char unk[] = "unknown";
   1009  1.115   msaitoh 	static const char *pmrev[8] = {
   1010  1.115   msaitoh 		unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
   1011  1.115   msaitoh 	};
   1012  1.115   msaitoh 	if (val > 7)
   1013  1.115   msaitoh 		return unk;
   1014  1.115   msaitoh 	return pmrev[val];
   1015  1.115   msaitoh }
   1016  1.115   msaitoh 
   1017   1.27       cgd static void
   1018  1.115   msaitoh pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
   1019   1.27       cgd {
   1020  1.115   msaitoh 	uint16_t caps, pmcsr;
   1021  1.115   msaitoh 	pcireg_t reg;
   1022  1.115   msaitoh 
   1023  1.115   msaitoh 	caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT;
   1024  1.115   msaitoh 	reg = regs[o2i(capoff + PCI_PMCSR)];
   1025  1.115   msaitoh 	pmcsr = reg & 0xffff;
   1026  1.115   msaitoh 
   1027  1.115   msaitoh 	printf("\n  PCI Power Management Capabilities Register\n");
   1028   1.27       cgd 
   1029  1.115   msaitoh 	printf("    Capabilities register: 0x%04x\n", caps);
   1030  1.115   msaitoh 	printf("      Version: %s\n",
   1031  1.115   msaitoh 	    pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK));
   1032  1.115   msaitoh 	onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK);
   1033  1.115   msaitoh 	onoff("Device specific initialization", caps, PCI_PMCR_DSI);
   1034  1.115   msaitoh 	printf("      3.3V auxiliary current: %s\n",
   1035  1.115   msaitoh 	    pci_conf_print_pcipm_cap_aux(caps));
   1036  1.115   msaitoh 	onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP);
   1037  1.115   msaitoh 	onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP);
   1038  1.117   msaitoh 	onoff("PME# support D0", caps, PCI_PMCR_PME_D0);
   1039  1.117   msaitoh 	onoff("PME# support D1", caps, PCI_PMCR_PME_D1);
   1040  1.117   msaitoh 	onoff("PME# support D2", caps, PCI_PMCR_PME_D2);
   1041  1.117   msaitoh 	onoff("PME# support D3 hot", caps, PCI_PMCR_PME_D3HOT);
   1042  1.117   msaitoh 	onoff("PME# support D3 cold", caps, PCI_PMCR_PME_D3COLD);
   1043   1.22   thorpej 
   1044  1.115   msaitoh 	printf("    Control/status register: 0x%04x\n", pmcsr);
   1045  1.115   msaitoh 	printf("      Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK);
   1046  1.115   msaitoh 	onoff("PCI Express reserved", (pmcsr >> 2), 1);
   1047  1.117   msaitoh 	onoff("No soft reset", pmcsr, PCI_PMCSR_NO_SOFTRST);
   1048  1.115   msaitoh 	printf("      PME# assertion: %sabled\n",
   1049  1.115   msaitoh 	    (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis");
   1050  1.115   msaitoh 	onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS);
   1051  1.115   msaitoh 	printf("    Bridge Support Extensions register: 0x%02x\n",
   1052  1.115   msaitoh 	    (reg >> 16) & 0xff);
   1053  1.115   msaitoh 	onoff("B2/B3 support", reg, PCI_PMCSR_B2B3_SUPPORT);
   1054  1.115   msaitoh 	onoff("Bus Power/Clock Control Enable", reg, PCI_PMCSR_BPCC_EN);
   1055  1.115   msaitoh 	printf("    Data register: 0x%02x\n", (reg >> 24) & 0xff);
   1056  1.115   msaitoh 
   1057  1.115   msaitoh }
   1058   1.22   thorpej 
   1059  1.115   msaitoh /* XXX pci_conf_print_vpd_cap */
   1060  1.115   msaitoh /* XXX pci_conf_print_slotid_cap */
   1061   1.26       cgd 
   1062  1.115   msaitoh static void
   1063  1.115   msaitoh pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
   1064  1.115   msaitoh {
   1065  1.115   msaitoh 	uint32_t ctl, mmc, mme;
   1066   1.33    kleink 
   1067  1.115   msaitoh 	regs += o2i(capoff);
   1068  1.115   msaitoh 	ctl = *regs++;
   1069  1.115   msaitoh 	mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
   1070  1.115   msaitoh 	mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
   1071   1.33    kleink 
   1072  1.115   msaitoh 	printf("\n  PCI Message Signaled Interrupt\n");
   1073   1.26       cgd 
   1074  1.115   msaitoh 	printf("    Message Control register: 0x%04x\n", ctl >> 16);
   1075  1.115   msaitoh 	onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
   1076  1.115   msaitoh 	printf("      Multiple Message Capable: %s (%d vector%s)\n",
   1077  1.115   msaitoh 	    mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
   1078  1.115   msaitoh 	printf("      Multiple Message Enabled: %s (%d vector%s)\n",
   1079  1.115   msaitoh 	    mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
   1080  1.115   msaitoh 	onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
   1081  1.115   msaitoh 	onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
   1082  1.115   msaitoh 	printf("    Message Address %sregister: 0x%08x\n",
   1083  1.115   msaitoh 	    ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
   1084  1.115   msaitoh 	if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
   1085  1.115   msaitoh 		printf("    Message Address %sregister: 0x%08x\n",
   1086  1.115   msaitoh 		    "(upper) ", *regs++);
   1087  1.115   msaitoh 	}
   1088  1.115   msaitoh 	printf("    Message Data register: 0x%08x\n", *regs++);
   1089  1.115   msaitoh 	if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
   1090  1.115   msaitoh 		printf("    Vector Mask register: 0x%08x\n", *regs++);
   1091  1.115   msaitoh 		printf("    Vector Pending register: 0x%08x\n", *regs++);
   1092   1.22   thorpej 	}
   1093   1.51  drochner }
   1094   1.51  drochner 
   1095  1.115   msaitoh /* XXX pci_conf_print_cpci_hostwap_cap */
   1096  1.122   msaitoh 
   1097  1.122   msaitoh /*
   1098  1.122   msaitoh  * For both command register and status register.
   1099  1.122   msaitoh  * The argument "idx" is index number (0 to 7).
   1100  1.122   msaitoh  */
   1101  1.122   msaitoh static int
   1102  1.122   msaitoh pcix_split_trans(unsigned int idx)
   1103  1.122   msaitoh {
   1104  1.122   msaitoh 	static int table[8] = {
   1105  1.122   msaitoh 		1, 2, 3, 4, 8, 12, 16, 32
   1106  1.122   msaitoh 	};
   1107  1.122   msaitoh 
   1108  1.122   msaitoh 	if (idx >= __arraycount(table))
   1109  1.122   msaitoh 		return -1;
   1110  1.122   msaitoh 	return table[idx];
   1111  1.122   msaitoh }
   1112  1.122   msaitoh 
   1113  1.122   msaitoh static void
   1114  1.140   msaitoh pci_conf_print_pcix_cap_2ndbusmode(int num)
   1115  1.140   msaitoh {
   1116  1.140   msaitoh 	const char *maxfreq, *maxperiod;
   1117  1.140   msaitoh 
   1118  1.140   msaitoh 	printf("      Mode: ");
   1119  1.140   msaitoh 	if (num <= 0x07)
   1120  1.140   msaitoh 		printf("PCI-X Mode 1\n");
   1121  1.140   msaitoh 	else if (num <= 0x0b)
   1122  1.140   msaitoh 		printf("PCI-X 266 (Mode 2)\n");
   1123  1.140   msaitoh 	else
   1124  1.140   msaitoh 		printf("PCI-X 533 (Mode 2)\n");
   1125  1.140   msaitoh 
   1126  1.140   msaitoh 	printf("      Error protection: %s\n", (num <= 3) ? "parity" : "ECC");
   1127  1.140   msaitoh 	switch (num & 0x03) {
   1128  1.140   msaitoh 	default:
   1129  1.140   msaitoh 	case 0:
   1130  1.140   msaitoh 		maxfreq = "N/A";
   1131  1.140   msaitoh 		maxperiod = "N/A";
   1132  1.140   msaitoh 		break;
   1133  1.140   msaitoh 	case 1:
   1134  1.140   msaitoh 		maxfreq = "66MHz";
   1135  1.140   msaitoh 		maxperiod = "15ns";
   1136  1.140   msaitoh 		break;
   1137  1.140   msaitoh 	case 2:
   1138  1.140   msaitoh 		maxfreq = "100MHz";
   1139  1.140   msaitoh 		maxperiod = "10ns";
   1140  1.140   msaitoh 		break;
   1141  1.140   msaitoh 	case 3:
   1142  1.140   msaitoh 		maxfreq = "133MHz";
   1143  1.140   msaitoh 		maxperiod = "7.5ns";
   1144  1.140   msaitoh 		break;
   1145  1.140   msaitoh 	}
   1146  1.140   msaitoh 	printf("      Max Clock Freq: %s\n", maxfreq);
   1147  1.140   msaitoh 	printf("      Min Clock Period: %s\n", maxperiod);
   1148  1.140   msaitoh }
   1149  1.140   msaitoh 
   1150  1.140   msaitoh static void
   1151  1.122   msaitoh pci_conf_print_pcix_cap(const pcireg_t *regs, int capoff)
   1152  1.122   msaitoh {
   1153  1.122   msaitoh 	pcireg_t reg;
   1154  1.122   msaitoh 	int isbridge;
   1155  1.122   msaitoh 	int i;
   1156  1.122   msaitoh 
   1157  1.122   msaitoh 	isbridge = (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)])
   1158  1.122   msaitoh 	    & PCI_HDRTYPE_PPB) != 0 ? 1 : 0;
   1159  1.122   msaitoh 	printf("\n  PCI-X %s Capabilities Register\n",
   1160  1.122   msaitoh 	    isbridge ? "Bridge" : "Non-bridge");
   1161  1.122   msaitoh 
   1162  1.122   msaitoh 	reg = regs[o2i(capoff)];
   1163  1.122   msaitoh 	if (isbridge != 0) {
   1164  1.122   msaitoh 		printf("    Secondary status register: 0x%04x\n",
   1165  1.122   msaitoh 		    (reg & 0xffff0000) >> 16);
   1166  1.122   msaitoh 		onoff("64bit device", reg, PCIX_STATUS_64BIT);
   1167  1.122   msaitoh 		onoff("133MHz capable", reg, PCIX_STATUS_133);
   1168  1.122   msaitoh 		onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
   1169  1.122   msaitoh 		onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
   1170  1.122   msaitoh 		onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
   1171  1.122   msaitoh 		onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
   1172  1.140   msaitoh 		pci_conf_print_pcix_cap_2ndbusmode(
   1173  1.140   msaitoh 			__SHIFTOUT(reg, PCIX_BRIDGE_2NDST_CLKF));
   1174  1.122   msaitoh 		printf("      Version: 0x%x\n",
   1175  1.122   msaitoh 		    (reg & PCIX_BRIDGE_2NDST_VER_MASK)
   1176  1.122   msaitoh 		    >> PCIX_BRIDGE_2NDST_VER_SHIFT);
   1177  1.122   msaitoh 		onoff("266MHz capable", reg, PCIX_BRIDGE_ST_266);
   1178  1.122   msaitoh 		onoff("533MHz capable", reg, PCIX_BRIDGE_ST_533);
   1179  1.122   msaitoh 	} else {
   1180  1.122   msaitoh 		printf("    Command register: 0x%04x\n",
   1181  1.122   msaitoh 		    (reg & 0xffff0000) >> 16);
   1182  1.122   msaitoh 		onoff("Data Parity Error Recovery", reg,
   1183  1.122   msaitoh 		    PCIX_CMD_PERR_RECOVER);
   1184  1.122   msaitoh 		onoff("Enable Relaxed Ordering", reg, PCIX_CMD_RELAXED_ORDER);
   1185  1.122   msaitoh 		printf("      Maximum Burst Read Count: %u\n",
   1186  1.122   msaitoh 		    PCIX_CMD_BYTECNT(reg));
   1187  1.122   msaitoh 		printf("      Maximum Split Transactions: %d\n",
   1188  1.122   msaitoh 		    pcix_split_trans((reg & PCIX_CMD_SPLTRANS_MASK)
   1189  1.122   msaitoh 			>> PCIX_CMD_SPLTRANS_SHIFT));
   1190  1.122   msaitoh 	}
   1191  1.122   msaitoh 	reg = regs[o2i(capoff+PCIX_STATUS)]; /* Or PCIX_BRIDGE_PRI_STATUS */
   1192  1.122   msaitoh 	printf("    %sStatus register: 0x%08x\n",
   1193  1.122   msaitoh 	    isbridge ? "Bridge " : "", reg);
   1194  1.122   msaitoh 	printf("      Function: %d\n", PCIX_STATUS_FN(reg));
   1195  1.122   msaitoh 	printf("      Device: %d\n", PCIX_STATUS_DEV(reg));
   1196  1.122   msaitoh 	printf("      Bus: %d\n", PCIX_STATUS_BUS(reg));
   1197  1.122   msaitoh 	onoff("64bit device", reg, PCIX_STATUS_64BIT);
   1198  1.122   msaitoh 	onoff("133MHz capable", reg, PCIX_STATUS_133);
   1199  1.122   msaitoh 	onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
   1200  1.122   msaitoh 	onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
   1201  1.122   msaitoh 	if (isbridge != 0) {
   1202  1.122   msaitoh 		onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
   1203  1.122   msaitoh 		onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
   1204  1.122   msaitoh 	} else {
   1205  1.122   msaitoh 		onoff2("Device Complexity", reg, PCIX_STATUS_DEVCPLX,
   1206  1.122   msaitoh 		    "bridge device", "simple device");
   1207  1.122   msaitoh 		printf("      Designed max memory read byte count: %d\n",
   1208  1.122   msaitoh 		    512 << ((reg & PCIX_STATUS_MAXB_MASK)
   1209  1.122   msaitoh 			>> PCIX_STATUS_MAXB_SHIFT));
   1210  1.122   msaitoh 		printf("      Designed max outstanding split transaction: %d\n",
   1211  1.122   msaitoh 		    pcix_split_trans((reg & PCIX_STATUS_MAXST_MASK)
   1212  1.122   msaitoh 			>> PCIX_STATUS_MAXST_SHIFT));
   1213  1.122   msaitoh 		printf("      MAX cumulative Read Size: %u\n",
   1214  1.122   msaitoh 		    8 << ((reg & 0x1c000000) >> PCIX_STATUS_MAXRS_SHIFT));
   1215  1.122   msaitoh 		onoff("Received split completion error", reg,
   1216  1.122   msaitoh 		    PCIX_STATUS_SCERR);
   1217  1.122   msaitoh 	}
   1218  1.122   msaitoh 	onoff("266MHz capable", reg, PCIX_STATUS_266);
   1219  1.122   msaitoh 	onoff("533MHz capable", reg, PCIX_STATUS_533);
   1220  1.122   msaitoh 
   1221  1.122   msaitoh 	if (isbridge == 0)
   1222  1.122   msaitoh 		return;
   1223  1.122   msaitoh 
   1224  1.122   msaitoh 	/* Only for bridge */
   1225  1.122   msaitoh 	for (i = 0; i < 2; i++) {
   1226  1.122   msaitoh 		reg = regs[o2i(capoff+PCIX_BRIDGE_UP_STCR + (4 * i))];
   1227  1.122   msaitoh 		printf("    %s split transaction control register: 0x%08x\n",
   1228  1.122   msaitoh 		    (i == 0) ? "Upstream" : "Downstream", reg);
   1229  1.122   msaitoh 		printf("      Capacity: %d\n", reg & PCIX_BRIDGE_STCAP);
   1230  1.122   msaitoh 		printf("      Commitment Limit: %d\n",
   1231  1.122   msaitoh 		    (reg & PCIX_BRIDGE_STCLIM) >> PCIX_BRIDGE_STCLIM_SHIFT);
   1232  1.122   msaitoh 	}
   1233  1.122   msaitoh }
   1234  1.122   msaitoh 
   1235  1.141   msaitoh /* pci_conf_print_ht_slave_cap */
   1236  1.141   msaitoh /* pci_conf_print_ht_host_cap */
   1237  1.141   msaitoh /* pci_conf_print_ht_switch_cap */
   1238  1.141   msaitoh /* pci_conf_print_ht_intr_cap */
   1239  1.141   msaitoh /* pci_conf_print_ht_revid_cap */
   1240  1.141   msaitoh /* pci_conf_print_ht_unitid_cap */
   1241  1.141   msaitoh /* pci_conf_print_ht_extcnf_cap */
   1242  1.141   msaitoh /* pci_conf_print_ht_addrmap_cap */
   1243  1.141   msaitoh /* pci_conf_print_ht_msimap_cap */
   1244  1.141   msaitoh 
   1245  1.141   msaitoh static void
   1246  1.141   msaitoh pci_conf_print_ht_msimap_cap(const pcireg_t *regs, int capoff)
   1247  1.141   msaitoh {
   1248  1.141   msaitoh 	pcireg_t val;
   1249  1.141   msaitoh 	uint32_t lo, hi;
   1250  1.141   msaitoh 
   1251  1.141   msaitoh 	/*
   1252  1.141   msaitoh 	 * Print the rest of the command register bits. Others are
   1253  1.141   msaitoh 	 * printed in pci_conf_print_ht_cap().
   1254  1.141   msaitoh 	 */
   1255  1.141   msaitoh 	val = regs[o2i(capoff + PCI_HT_CMD)];
   1256  1.141   msaitoh 	onoff("Enable", val, PCI_HT_MSI_ENABLED);
   1257  1.141   msaitoh 	onoff("Fixed", val, PCI_HT_MSI_FIXED);
   1258  1.141   msaitoh 
   1259  1.141   msaitoh 	lo = regs[o2i(capoff + PCI_HT_MSI_ADDR_LO)];
   1260  1.141   msaitoh 	hi = regs[o2i(capoff + PCI_HT_MSI_ADDR_HI)];
   1261  1.141   msaitoh 	printf("    Address Low register: 0x%08x\n", lo);
   1262  1.141   msaitoh 	printf("    Address high register: 0x%08x\n", hi);
   1263  1.141   msaitoh 	printf("      Address: 0x%016" PRIx64 "\n",
   1264  1.141   msaitoh 	    (uint64_t)hi << 32 | (lo & PCI_HT_MSI_ADDR_LO_MASK));
   1265  1.141   msaitoh }
   1266  1.141   msaitoh 
   1267  1.141   msaitoh /* pci_conf_print_ht_droute_cap */
   1268  1.141   msaitoh /* pci_conf_print_ht_vcset_cap */
   1269  1.141   msaitoh /* pci_conf_print_ht_retry_cap */
   1270  1.141   msaitoh /* pci_conf_print_ht_x86enc_cap */
   1271  1.141   msaitoh /* pci_conf_print_ht_gen3_cap */
   1272  1.141   msaitoh /* pci_conf_print_ht_fle_cap */
   1273  1.141   msaitoh /* pci_conf_print_ht_pm_cap */
   1274  1.141   msaitoh /* pci_conf_print_ht_hnc_cap */
   1275  1.141   msaitoh 
   1276  1.141   msaitoh static const struct ht_types {
   1277  1.141   msaitoh 	pcireg_t cap;
   1278  1.141   msaitoh 	const char *name;
   1279  1.141   msaitoh 	void (*printfunc)(const pcireg_t *, int);
   1280  1.141   msaitoh } ht_captab[] = {
   1281  1.141   msaitoh 	{PCI_HT_CAP_SLAVE,	"Slave or Primary Interface", NULL },
   1282  1.141   msaitoh 	{PCI_HT_CAP_HOST,	"Host or Secondary Interface", NULL },
   1283  1.141   msaitoh 	{PCI_HT_CAP_SWITCH,	"Switch", NULL },
   1284  1.141   msaitoh 	{PCI_HT_CAP_INTERRUPT,	"Interrupt Discovery and Configuration", NULL},
   1285  1.141   msaitoh 	{PCI_HT_CAP_REVID,	"Revision ID",	NULL },
   1286  1.141   msaitoh 	{PCI_HT_CAP_UNITID_CLUMP, "UnitID Clumping",	NULL },
   1287  1.141   msaitoh 	{PCI_HT_CAP_EXTCNFSPACE, "Extended Configuration Space Access",	NULL },
   1288  1.141   msaitoh 	{PCI_HT_CAP_ADDRMAP,	"Address Mapping",	NULL },
   1289  1.141   msaitoh 	{PCI_HT_CAP_MSIMAP,	"MSI Mapping",	pci_conf_print_ht_msimap_cap },
   1290  1.141   msaitoh 	{PCI_HT_CAP_DIRECTROUTE, "Direct Route",	NULL },
   1291  1.141   msaitoh 	{PCI_HT_CAP_VCSET,	"VCSet",	NULL },
   1292  1.141   msaitoh 	{PCI_HT_CAP_RETRYMODE,	"Retry Mode",	NULL },
   1293  1.141   msaitoh 	{PCI_HT_CAP_X86ENCODE,	"X86 Encoding",	NULL },
   1294  1.141   msaitoh 	{PCI_HT_CAP_GEN3,	"Gen3",	NULL },
   1295  1.141   msaitoh 	{PCI_HT_CAP_FLE,	"Function-Level Extension",	NULL },
   1296  1.141   msaitoh 	{PCI_HT_CAP_PM,		"Power Management",	NULL },
   1297  1.141   msaitoh 	{PCI_HT_CAP_HIGHNODECNT, "High Node Count",	NULL },
   1298  1.141   msaitoh };
   1299  1.141   msaitoh 
   1300  1.141   msaitoh static void
   1301  1.141   msaitoh pci_conf_print_ht_cap(const pcireg_t *regs, int capoff)
   1302  1.141   msaitoh {
   1303  1.141   msaitoh 	pcireg_t val, foundcap;
   1304  1.141   msaitoh 	unsigned int off;
   1305  1.141   msaitoh 
   1306  1.141   msaitoh 	val = regs[o2i(capoff + PCI_HT_CMD)];
   1307  1.141   msaitoh 
   1308  1.141   msaitoh 	printf("\n  HyperTransport Capability Register at 0x%02x\n", capoff);
   1309  1.141   msaitoh 
   1310  1.141   msaitoh 	printf("    Command register: 0x%04x\n", val >> 16);
   1311  1.141   msaitoh 	foundcap = PCI_HT_CAP(val);
   1312  1.141   msaitoh 	for (off = 0; off < __arraycount(ht_captab); off++) {
   1313  1.141   msaitoh 		if (ht_captab[off].cap == foundcap)
   1314  1.141   msaitoh 			break;
   1315  1.141   msaitoh 	}
   1316  1.141   msaitoh 	printf("      Capability Type: 0x%02x ", foundcap);
   1317  1.141   msaitoh 	if (off >= __arraycount(ht_captab)) {
   1318  1.141   msaitoh 		printf("(unknown)\n");
   1319  1.141   msaitoh 		return;
   1320  1.141   msaitoh 	}
   1321  1.141   msaitoh 	printf("(%s)\n", ht_captab[off].name);
   1322  1.141   msaitoh 	if (ht_captab[off].printfunc != NULL)
   1323  1.141   msaitoh 		ht_captab[off].printfunc(regs, off);
   1324  1.141   msaitoh }
   1325  1.118   msaitoh 
   1326  1.118   msaitoh static void
   1327  1.118   msaitoh pci_conf_print_vendspec_cap(const pcireg_t *regs, int capoff)
   1328  1.118   msaitoh {
   1329  1.118   msaitoh 	uint16_t caps;
   1330  1.118   msaitoh 
   1331  1.118   msaitoh 	caps = regs[o2i(capoff)] >> PCI_VENDORSPECIFIC_SHIFT;
   1332  1.118   msaitoh 
   1333  1.118   msaitoh 	printf("\n  PCI Vendor Specific Capabilities Register\n");
   1334  1.118   msaitoh 	printf("    Capabilities length: 0x%02x\n", caps & 0xff);
   1335  1.118   msaitoh }
   1336  1.118   msaitoh 
   1337  1.118   msaitoh static void
   1338  1.118   msaitoh pci_conf_print_debugport_cap(const pcireg_t *regs, int capoff)
   1339  1.118   msaitoh {
   1340  1.118   msaitoh 	pcireg_t val;
   1341  1.118   msaitoh 
   1342  1.118   msaitoh 	val = regs[o2i(capoff + PCI_DEBUG_BASER)];
   1343  1.118   msaitoh 
   1344  1.118   msaitoh 	printf("\n  Debugport Capability Register\n");
   1345  1.118   msaitoh 	printf("    Debug base Register: 0x%04x\n",
   1346  1.118   msaitoh 	    val >> PCI_DEBUG_BASER_SHIFT);
   1347  1.118   msaitoh 	printf("      port offset: 0x%04x\n",
   1348  1.118   msaitoh 	    (val & PCI_DEBUG_PORTOFF_MASK) >> PCI_DEBUG_PORTOFF_SHIFT);
   1349  1.118   msaitoh 	printf("      BAR number: %u\n",
   1350  1.118   msaitoh 	    (val & PCI_DEBUG_BARNUM_MASK) >> PCI_DEBUG_BARNUM_SHIFT);
   1351  1.118   msaitoh }
   1352  1.118   msaitoh 
   1353  1.115   msaitoh /* XXX pci_conf_print_cpci_rsrcctl_cap */
   1354  1.115   msaitoh /* XXX pci_conf_print_hotplug_cap */
   1355  1.118   msaitoh 
   1356  1.118   msaitoh static void
   1357  1.118   msaitoh pci_conf_print_subsystem_cap(const pcireg_t *regs, int capoff)
   1358  1.118   msaitoh {
   1359  1.118   msaitoh 	pcireg_t reg;
   1360  1.118   msaitoh 
   1361  1.118   msaitoh 	reg = regs[o2i(capoff + PCI_CAP_SUBSYS_ID)];
   1362  1.118   msaitoh 
   1363  1.118   msaitoh 	printf("\n  Subsystem ID Capability Register\n");
   1364  1.118   msaitoh 	printf("    Subsystem ID : 0x%08x\n", reg);
   1365  1.118   msaitoh }
   1366  1.118   msaitoh 
   1367  1.115   msaitoh /* XXX pci_conf_print_agp8_cap */
   1368  1.115   msaitoh /* XXX pci_conf_print_secure_cap */
   1369  1.115   msaitoh 
   1370   1.51  drochner static void
   1371   1.99   msaitoh pci_print_pcie_L0s_latency(uint32_t val)
   1372   1.99   msaitoh {
   1373   1.99   msaitoh 
   1374   1.99   msaitoh 	switch (val) {
   1375   1.99   msaitoh 	case 0x0:
   1376   1.99   msaitoh 		printf("Less than 64ns\n");
   1377   1.99   msaitoh 		break;
   1378   1.99   msaitoh 	case 0x1:
   1379   1.99   msaitoh 	case 0x2:
   1380   1.99   msaitoh 	case 0x3:
   1381   1.99   msaitoh 		printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
   1382   1.99   msaitoh 		break;
   1383   1.99   msaitoh 	case 0x4:
   1384   1.99   msaitoh 		printf("512ns to less than 1us\n");
   1385   1.99   msaitoh 		break;
   1386   1.99   msaitoh 	case 0x5:
   1387   1.99   msaitoh 		printf("1us to less than 2us\n");
   1388   1.99   msaitoh 		break;
   1389   1.99   msaitoh 	case 0x6:
   1390   1.99   msaitoh 		printf("2us - 4us\n");
   1391   1.99   msaitoh 		break;
   1392   1.99   msaitoh 	case 0x7:
   1393   1.99   msaitoh 		printf("More than 4us\n");
   1394   1.99   msaitoh 		break;
   1395   1.99   msaitoh 	}
   1396   1.99   msaitoh }
   1397   1.99   msaitoh 
   1398   1.99   msaitoh static void
   1399   1.99   msaitoh pci_print_pcie_L1_latency(uint32_t val)
   1400   1.99   msaitoh {
   1401   1.99   msaitoh 
   1402   1.99   msaitoh 	switch (val) {
   1403   1.99   msaitoh 	case 0x0:
   1404   1.99   msaitoh 		printf("Less than 1us\n");
   1405   1.99   msaitoh 		break;
   1406   1.99   msaitoh 	case 0x6:
   1407   1.99   msaitoh 		printf("32us - 64us\n");
   1408   1.99   msaitoh 		break;
   1409   1.99   msaitoh 	case 0x7:
   1410   1.99   msaitoh 		printf("More than 64us\n");
   1411   1.99   msaitoh 		break;
   1412   1.99   msaitoh 	default:
   1413   1.99   msaitoh 		printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
   1414   1.99   msaitoh 		break;
   1415   1.99   msaitoh 	}
   1416   1.99   msaitoh }
   1417   1.99   msaitoh 
   1418   1.99   msaitoh static void
   1419  1.105   msaitoh pci_print_pcie_compl_timeout(uint32_t val)
   1420  1.105   msaitoh {
   1421  1.105   msaitoh 
   1422  1.105   msaitoh 	switch (val) {
   1423  1.105   msaitoh 	case 0x0:
   1424  1.105   msaitoh 		printf("50us to 50ms\n");
   1425  1.105   msaitoh 		break;
   1426  1.105   msaitoh 	case 0x5:
   1427  1.105   msaitoh 		printf("16ms to 55ms\n");
   1428  1.105   msaitoh 		break;
   1429  1.105   msaitoh 	case 0x6:
   1430  1.105   msaitoh 		printf("65ms to 210ms\n");
   1431  1.105   msaitoh 		break;
   1432  1.105   msaitoh 	case 0x9:
   1433  1.105   msaitoh 		printf("260ms to 900ms\n");
   1434  1.105   msaitoh 		break;
   1435  1.105   msaitoh 	case 0xa:
   1436  1.105   msaitoh 		printf("1s to 3.5s\n");
   1437  1.105   msaitoh 		break;
   1438  1.105   msaitoh 	default:
   1439  1.105   msaitoh 		printf("unknown %u value\n", val);
   1440  1.105   msaitoh 		break;
   1441  1.105   msaitoh 	}
   1442  1.105   msaitoh }
   1443  1.105   msaitoh 
   1444  1.105   msaitoh static void
   1445   1.72     joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
   1446   1.72     joerg {
   1447  1.101   msaitoh 	pcireg_t reg; /* for each register */
   1448  1.101   msaitoh 	pcireg_t val; /* for each bitfield */
   1449  1.105   msaitoh 	bool check_link = false;
   1450   1.72     joerg 	bool check_slot = false;
   1451  1.101   msaitoh 	bool check_rootport = false;
   1452  1.105   msaitoh 	unsigned int pciever;
   1453   1.92  drochner 	static const char * const linkspeeds[] = {"2.5", "5.0", "8.0"};
   1454  1.105   msaitoh 	int i;
   1455   1.72     joerg 
   1456   1.72     joerg 	printf("\n  PCI Express Capabilities Register\n");
   1457   1.99   msaitoh 	/* Capability Register */
   1458  1.101   msaitoh 	reg = regs[o2i(capoff)];
   1459  1.101   msaitoh 	printf("    Capability register: %04x\n", reg >> 16);
   1460  1.105   msaitoh 	pciever = (unsigned int)((reg & 0x000f0000) >> 16);
   1461  1.105   msaitoh 	printf("      Capability version: %u\n", pciever);
   1462   1.99   msaitoh 	printf("      Device type: ");
   1463  1.101   msaitoh 	switch ((reg & 0x00f00000) >> 20) {
   1464   1.72     joerg 	case 0x0:
   1465   1.72     joerg 		printf("PCI Express Endpoint device\n");
   1466  1.105   msaitoh 		check_link = true;
   1467   1.72     joerg 		break;
   1468   1.72     joerg 	case 0x1:
   1469   1.75  jmcneill 		printf("Legacy PCI Express Endpoint device\n");
   1470  1.105   msaitoh 		check_link = true;
   1471   1.72     joerg 		break;
   1472   1.72     joerg 	case 0x4:
   1473   1.72     joerg 		printf("Root Port of PCI Express Root Complex\n");
   1474  1.105   msaitoh 		check_link = true;
   1475   1.72     joerg 		check_slot = true;
   1476  1.105   msaitoh 		check_rootport = true;
   1477   1.72     joerg 		break;
   1478   1.72     joerg 	case 0x5:
   1479   1.72     joerg 		printf("Upstream Port of PCI Express Switch\n");
   1480   1.72     joerg 		break;
   1481   1.72     joerg 	case 0x6:
   1482   1.72     joerg 		printf("Downstream Port of PCI Express Switch\n");
   1483   1.72     joerg 		check_slot = true;
   1484  1.105   msaitoh 		check_rootport = true;
   1485   1.72     joerg 		break;
   1486   1.72     joerg 	case 0x7:
   1487   1.72     joerg 		printf("PCI Express to PCI/PCI-X Bridge\n");
   1488   1.72     joerg 		break;
   1489   1.72     joerg 	case 0x8:
   1490   1.72     joerg 		printf("PCI/PCI-X to PCI Express Bridge\n");
   1491   1.72     joerg 		break;
   1492   1.96   msaitoh 	case 0x9:
   1493   1.96   msaitoh 		printf("Root Complex Integrated Endpoint\n");
   1494   1.96   msaitoh 		break;
   1495   1.96   msaitoh 	case 0xa:
   1496  1.105   msaitoh 		check_rootport = true;
   1497   1.96   msaitoh 		printf("Root Complex Event Collector\n");
   1498   1.96   msaitoh 		break;
   1499   1.72     joerg 	default:
   1500   1.72     joerg 		printf("unknown\n");
   1501   1.72     joerg 		break;
   1502   1.72     joerg 	}
   1503  1.127   msaitoh 	onoff("Slot implemented", reg, PCIE_XCAP_SI);
   1504   1.99   msaitoh 	printf("      Interrupt Message Number: %x\n",
   1505  1.103   msaitoh 	    (unsigned int)((reg & PCIE_XCAP_IRQ) >> 27));
   1506   1.99   msaitoh 
   1507   1.99   msaitoh 	/* Device Capability Register */
   1508  1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP)];
   1509  1.101   msaitoh 	printf("    Device Capabilities Register: 0x%08x\n", reg);
   1510   1.99   msaitoh 	printf("      Max Payload Size Supported: %u bytes max\n",
   1511  1.116   msaitoh 	    128 << (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD));
   1512   1.99   msaitoh 	printf("      Phantom Functions Supported: ");
   1513  1.103   msaitoh 	switch ((reg & PCIE_DCAP_PHANTOM_FUNCS) >> 3) {
   1514   1.99   msaitoh 	case 0x0:
   1515   1.99   msaitoh 		printf("not available\n");
   1516   1.99   msaitoh 		break;
   1517   1.99   msaitoh 	case 0x1:
   1518   1.99   msaitoh 		printf("MSB\n");
   1519   1.99   msaitoh 		break;
   1520   1.99   msaitoh 	case 0x2:
   1521   1.99   msaitoh 		printf("two MSB\n");
   1522   1.99   msaitoh 		break;
   1523   1.99   msaitoh 	case 0x3:
   1524   1.99   msaitoh 		printf("All three bits\n");
   1525   1.99   msaitoh 		break;
   1526   1.99   msaitoh 	}
   1527   1.99   msaitoh 	printf("      Extended Tag Field Supported: %dbit\n",
   1528  1.103   msaitoh 	    (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
   1529   1.99   msaitoh 	printf("      Endpoint L0 Acceptable Latency: ");
   1530  1.103   msaitoh 	pci_print_pcie_L0s_latency((reg & PCIE_DCAP_L0S_LATENCY) >> 6);
   1531   1.99   msaitoh 	printf("      Endpoint L1 Acceptable Latency: ");
   1532  1.103   msaitoh 	pci_print_pcie_L1_latency((reg & PCIE_DCAP_L1_LATENCY) >> 9);
   1533  1.122   msaitoh 	onoff("Attention Button Present", reg, PCIE_DCAP_ATTN_BUTTON);
   1534  1.122   msaitoh 	onoff("Attention Indicator Present", reg, PCIE_DCAP_ATTN_IND);
   1535  1.112   msaitoh 	onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
   1536  1.112   msaitoh 	onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
   1537   1.99   msaitoh 	printf("      Captured Slot Power Limit Value: %d\n",
   1538  1.103   msaitoh 	    (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_VAL) >> 18);
   1539   1.99   msaitoh 	printf("      Captured Slot Power Limit Scale: %d\n",
   1540  1.103   msaitoh 	    (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_SCALE) >> 26);
   1541  1.112   msaitoh 	onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
   1542   1.99   msaitoh 
   1543   1.99   msaitoh 	/* Device Control Register */
   1544  1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
   1545  1.101   msaitoh 	printf("    Device Control Register: 0x%04x\n", reg & 0xffff);
   1546  1.112   msaitoh 	onoff("Correctable Error Reporting Enable", reg,
   1547  1.112   msaitoh 	    PCIE_DCSR_ENA_COR_ERR);
   1548  1.112   msaitoh 	onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
   1549  1.112   msaitoh 	onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
   1550  1.112   msaitoh 	onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
   1551  1.112   msaitoh 	onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
   1552   1.99   msaitoh 	printf("      Max Payload Size: %d byte\n",
   1553  1.103   msaitoh 	    128 << (((unsigned int)(reg & PCIE_DCSR_MAX_PAYLOAD) >> 5)));
   1554  1.112   msaitoh 	onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
   1555  1.112   msaitoh 	onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
   1556  1.112   msaitoh 	onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
   1557  1.112   msaitoh 	onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
   1558   1.99   msaitoh 	printf("      Max Read Request Size: %d byte\n",
   1559  1.103   msaitoh 	    128 << ((unsigned int)(reg & PCIE_DCSR_MAX_READ_REQ) >> 12));
   1560   1.99   msaitoh 
   1561   1.99   msaitoh 	/* Device Status Register */
   1562  1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
   1563  1.101   msaitoh 	printf("    Device Status Register: 0x%04x\n", reg >> 16);
   1564  1.112   msaitoh 	onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
   1565  1.112   msaitoh 	onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
   1566  1.112   msaitoh 	onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
   1567  1.112   msaitoh 	onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
   1568  1.112   msaitoh 	onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
   1569  1.112   msaitoh 	onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
   1570   1.99   msaitoh 
   1571  1.105   msaitoh 	if (check_link) {
   1572  1.105   msaitoh 		/* Link Capability Register */
   1573  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP)];
   1574  1.105   msaitoh 		printf("    Link Capabilities Register: 0x%08x\n", reg);
   1575  1.105   msaitoh 		printf("      Maximum Link Speed: ");
   1576  1.105   msaitoh 		val = reg & PCIE_LCAP_MAX_SPEED;
   1577  1.105   msaitoh 		if (val < 1 || val > 3) {
   1578  1.105   msaitoh 			printf("unknown %u value\n", val);
   1579  1.105   msaitoh 		} else {
   1580  1.105   msaitoh 			printf("%sGT/s\n", linkspeeds[val - 1]);
   1581  1.105   msaitoh 		}
   1582  1.105   msaitoh 		printf("      Maximum Link Width: x%u lanes\n",
   1583  1.105   msaitoh 		    (unsigned int)(reg & PCIE_LCAP_MAX_WIDTH) >> 4);
   1584  1.105   msaitoh 		printf("      Active State PM Support: ");
   1585  1.105   msaitoh 		val = (reg & PCIE_LCAP_ASPM) >> 10;
   1586  1.105   msaitoh 		switch (val) {
   1587  1.105   msaitoh 		case 0x1:
   1588  1.105   msaitoh 			printf("L0s Entry supported\n");
   1589  1.105   msaitoh 			break;
   1590  1.105   msaitoh 		case 0x3:
   1591  1.105   msaitoh 			printf("L0s and L1 supported\n");
   1592  1.105   msaitoh 			break;
   1593  1.105   msaitoh 		default:
   1594  1.105   msaitoh 			printf("Reserved value\n");
   1595  1.105   msaitoh 			break;
   1596  1.105   msaitoh 		}
   1597  1.105   msaitoh 		printf("      L0 Exit Latency: ");
   1598  1.105   msaitoh 		pci_print_pcie_L0s_latency((reg & PCIE_LCAP_L0S_EXIT) >> 12);
   1599  1.105   msaitoh 		printf("      L1 Exit Latency: ");
   1600  1.105   msaitoh 		pci_print_pcie_L1_latency((reg & PCIE_LCAP_L1_EXIT) >> 15);
   1601  1.105   msaitoh 		printf("      Port Number: %u\n", reg >> 24);
   1602  1.117   msaitoh 		onoff("Clock Power Management", reg, PCIE_LCAP_CLOCK_PM);
   1603  1.117   msaitoh 		onoff("Surprise Down Error Report", reg,
   1604  1.117   msaitoh 		    PCIE_LCAP_SURPRISE_DOWN);
   1605  1.117   msaitoh 		onoff("Data Link Layer Link Active", reg, PCIE_LCAP_DL_ACTIVE);
   1606  1.117   msaitoh 		onoff("Link BW Notification Capable", reg,
   1607  1.117   msaitoh 			PCIE_LCAP_LINK_BW_NOTIFY);
   1608  1.117   msaitoh 		onoff("ASPM Optionally Compliance", reg,
   1609  1.117   msaitoh 		    PCIE_LCAP_ASPM_COMPLIANCE);
   1610  1.105   msaitoh 
   1611  1.105   msaitoh 		/* Link Control Register */
   1612  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1613  1.105   msaitoh 		printf("    Link Control Register: 0x%04x\n", reg & 0xffff);
   1614  1.105   msaitoh 		printf("      Active State PM Control: ");
   1615  1.105   msaitoh 		val = reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S);
   1616  1.105   msaitoh 		switch (val) {
   1617  1.105   msaitoh 		case 0:
   1618  1.105   msaitoh 			printf("disabled\n");
   1619  1.105   msaitoh 			break;
   1620  1.105   msaitoh 		case 1:
   1621  1.105   msaitoh 			printf("L0s Entry Enabled\n");
   1622  1.105   msaitoh 			break;
   1623  1.105   msaitoh 		case 2:
   1624  1.105   msaitoh 			printf("L1 Entry Enabled\n");
   1625  1.105   msaitoh 			break;
   1626  1.105   msaitoh 		case 3:
   1627  1.105   msaitoh 			printf("L0s and L1 Entry Enabled\n");
   1628  1.105   msaitoh 			break;
   1629  1.105   msaitoh 		}
   1630  1.112   msaitoh 		onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
   1631  1.112   msaitoh 		    "128bytes", "64bytes");
   1632  1.112   msaitoh 		onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
   1633  1.112   msaitoh 		onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
   1634  1.112   msaitoh 		onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
   1635  1.112   msaitoh 		onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
   1636  1.112   msaitoh 		onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
   1637  1.112   msaitoh 		onoff("Hardware Autonomous Width Disable", reg,
   1638  1.112   msaitoh 		    PCIE_LCSR_HAWD);
   1639  1.112   msaitoh 		onoff("Link Bandwidth Management Interrupt Enable", reg,
   1640  1.112   msaitoh 		    PCIE_LCSR_LBMIE);
   1641  1.112   msaitoh 		onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
   1642  1.112   msaitoh 		    PCIE_LCSR_LABIE);
   1643  1.105   msaitoh 
   1644  1.105   msaitoh 		/* Link Status Register */
   1645  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1646  1.105   msaitoh 		printf("    Link Status Register: 0x%04x\n", reg >> 16);
   1647  1.105   msaitoh 		printf("      Negotiated Link Speed: ");
   1648  1.105   msaitoh 		if (((reg >> 16) & 0x000f) < 1 ||
   1649  1.105   msaitoh 		    ((reg >> 16) & 0x000f) > 3) {
   1650  1.105   msaitoh 			printf("unknown %u value\n",
   1651  1.105   msaitoh 			    (unsigned int)(reg & PCIE_LCSR_LINKSPEED) >> 16);
   1652  1.105   msaitoh 		} else {
   1653  1.106   msaitoh 			printf("%sGT/s\n",
   1654  1.123   msaitoh 			    linkspeeds[((reg & PCIE_LCSR_LINKSPEED) >> 16)-1]);
   1655  1.105   msaitoh 		}
   1656  1.105   msaitoh 		printf("      Negotiated Link Width: x%u lanes\n",
   1657  1.105   msaitoh 		    (reg >> 20) & 0x003f);
   1658  1.112   msaitoh 		onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
   1659  1.112   msaitoh 		onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
   1660  1.112   msaitoh 		onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
   1661  1.112   msaitoh 		onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
   1662  1.112   msaitoh 		onoff("Link Bandwidth Management Status", reg,
   1663  1.112   msaitoh 		    PCIE_LCSR_LINK_BW_MGMT);
   1664  1.112   msaitoh 		onoff("Link Autonomous Bandwidth Status", reg,
   1665  1.112   msaitoh 		    PCIE_LCSR_LINK_AUTO_BW);
   1666   1.86      matt 	}
   1667   1.99   msaitoh 
   1668  1.102   msaitoh 	if (check_slot == true) {
   1669  1.101   msaitoh 		/* Slot Capability Register */
   1670  1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_SLCAP)];
   1671  1.101   msaitoh 		printf("    Slot Capability Register: %08x\n", reg);
   1672  1.117   msaitoh 		onoff("Attention Button Present", reg, PCIE_SLCAP_ABP);
   1673  1.117   msaitoh 		onoff("Power Controller Present", reg, PCIE_SLCAP_PCP);
   1674  1.117   msaitoh 		onoff("MRL Sensor Present", reg, PCIE_SLCAP_MSP);
   1675  1.117   msaitoh 		onoff("Attention Indicator Present", reg, PCIE_SLCAP_AIP);
   1676  1.117   msaitoh 		onoff("Power Indicator Present", reg, PCIE_SLCAP_PIP);
   1677  1.117   msaitoh 		onoff("Hot-Plug Surprise", reg, PCIE_SLCAP_HPS);
   1678  1.117   msaitoh 		onoff("Hot-Plug Capable", reg, PCIE_SLCAP_HPC);
   1679  1.101   msaitoh 		printf("      Slot Power Limit Value: %d\n",
   1680  1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_SPLV) >> 7);
   1681  1.101   msaitoh 		printf("      Slot Power Limit Scale: %d\n",
   1682  1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_SPLS) >> 15);
   1683  1.117   msaitoh 		onoff("Electromechanical Interlock Present", reg,
   1684  1.117   msaitoh 		    PCIE_SLCAP_EIP);
   1685  1.117   msaitoh 		onoff("No Command Completed Support", reg, PCIE_SLCAP_NCCS);
   1686  1.101   msaitoh 		printf("      Physical Slot Number: %d\n",
   1687  1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
   1688  1.101   msaitoh 
   1689  1.101   msaitoh 		/* Slot Control Register */
   1690  1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_SLCSR)];
   1691  1.101   msaitoh 		printf("    Slot Control Register: %04x\n", reg & 0xffff);
   1692  1.117   msaitoh 		onoff("Attention Button Pressed Enabled", reg, PCIE_SLCSR_ABE);
   1693  1.117   msaitoh 		onoff("Power Fault Detected Enabled", reg, PCIE_SLCSR_PFE);
   1694  1.117   msaitoh 		onoff("MRL Sensor Changed Enabled", reg, PCIE_SLCSR_MSE);
   1695  1.117   msaitoh 		onoff("Presense Detect Changed Enabled", reg, PCIE_SLCSR_PDE);
   1696  1.117   msaitoh 		onoff("Command Completed Interrupt Enabled", reg,
   1697  1.117   msaitoh 		    PCIE_SLCSR_CCE);
   1698  1.117   msaitoh 		onoff("Hot-Plug Interrupt Enabled", reg, PCIE_SLCSR_HPE);
   1699   1.78  drochner 		printf("      Attention Indicator Control: ");
   1700  1.103   msaitoh 		switch ((reg & PCIE_SLCSR_AIC) >> 6) {
   1701   1.72     joerg 		case 0x0:
   1702   1.72     joerg 			printf("reserved\n");
   1703   1.72     joerg 			break;
   1704   1.72     joerg 		case 0x1:
   1705   1.72     joerg 			printf("on\n");
   1706   1.72     joerg 			break;
   1707   1.72     joerg 		case 0x2:
   1708   1.72     joerg 			printf("blink\n");
   1709   1.72     joerg 			break;
   1710   1.72     joerg 		case 0x3:
   1711   1.72     joerg 			printf("off\n");
   1712   1.72     joerg 			break;
   1713   1.72     joerg 		}
   1714   1.78  drochner 		printf("      Power Indicator Control: ");
   1715  1.103   msaitoh 		switch ((reg & PCIE_SLCSR_PIC) >> 8) {
   1716   1.72     joerg 		case 0x0:
   1717   1.72     joerg 			printf("reserved\n");
   1718   1.72     joerg 			break;
   1719   1.72     joerg 		case 0x1:
   1720   1.72     joerg 			printf("on\n");
   1721   1.72     joerg 			break;
   1722   1.72     joerg 		case 0x2:
   1723   1.72     joerg 			printf("blink\n");
   1724   1.72     joerg 			break;
   1725   1.72     joerg 		case 0x3:
   1726   1.72     joerg 			printf("off\n");
   1727   1.72     joerg 			break;
   1728   1.72     joerg 		}
   1729  1.116   msaitoh 		onoff("Power Controller Control", reg, PCIE_SLCSR_PCC);
   1730  1.117   msaitoh 		onoff("Electromechanical Interlock Control",
   1731  1.117   msaitoh 		    reg, PCIE_SLCSR_EIC);
   1732  1.116   msaitoh 		onoff("Data Link Layer State Changed Enable", reg,
   1733  1.116   msaitoh 		    PCIE_SLCSR_DLLSCE);
   1734  1.101   msaitoh 
   1735  1.101   msaitoh 		/* Slot Status Register */
   1736  1.101   msaitoh 		printf("    Slot Status Register: %04x\n", reg >> 16);
   1737  1.117   msaitoh 		onoff("Attention Button Pressed", reg, PCIE_SLCSR_ABP);
   1738  1.117   msaitoh 		onoff("Power Fault Detected", reg, PCIE_SLCSR_PFD);
   1739  1.117   msaitoh 		onoff("MRL Sensor Changed", reg, PCIE_SLCSR_MSC);
   1740  1.117   msaitoh 		onoff("Presense Detect Changed", reg, PCIE_SLCSR_PDC);
   1741  1.117   msaitoh 		onoff("Command Completed", reg, PCIE_SLCSR_CC);
   1742  1.117   msaitoh 		onoff("MRL Open", reg, PCIE_SLCSR_MS);
   1743  1.117   msaitoh 		onoff("Card Present in slot", reg, PCIE_SLCSR_PDS);
   1744  1.117   msaitoh 		onoff("Electromechanical Interlock engaged", reg,
   1745  1.117   msaitoh 		    PCIE_SLCSR_EIS);
   1746  1.117   msaitoh 		onoff("Data Link Layer State Changed", reg, PCIE_SLCSR_LACS);
   1747  1.101   msaitoh 	}
   1748  1.101   msaitoh 
   1749  1.101   msaitoh 	if (check_rootport == true) {
   1750  1.101   msaitoh 		/* Root Control Register */
   1751  1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RCR)];
   1752  1.101   msaitoh 		printf("    Root Control Register: %04x\n", reg & 0xffff);
   1753  1.117   msaitoh 		onoff("SERR on Correctable Error Enable", reg,
   1754  1.117   msaitoh 		    PCIE_RCR_SERR_CER);
   1755  1.117   msaitoh 		onoff("SERR on Non-Fatal Error Enable", reg,
   1756  1.117   msaitoh 		    PCIE_RCR_SERR_NFER);
   1757  1.117   msaitoh 		onoff("SERR on Fatal Error Enable", reg, PCIE_RCR_SERR_FER);
   1758  1.117   msaitoh 		onoff("PME Interrupt Enable", reg, PCIE_RCR_PME_IE);
   1759  1.117   msaitoh 		onoff("CRS Software Visibility Enable", reg, PCIE_RCR_CRS_SVE);
   1760  1.101   msaitoh 
   1761  1.101   msaitoh 		/* Root Capability Register */
   1762  1.101   msaitoh 		printf("    Root Capability Register: %04x\n",
   1763  1.101   msaitoh 		    reg >> 16);
   1764  1.133   msaitoh 		onoff("CRS Software Visibility", reg, PCIE_RCR_CRS_SV);
   1765  1.101   msaitoh 
   1766  1.101   msaitoh 		/* Root Status Register */
   1767  1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RSR)];
   1768  1.101   msaitoh 		printf("    Root Status Register: %08x\n", reg);
   1769  1.101   msaitoh 		printf("      PME Requester ID: %04x\n",
   1770  1.104   msaitoh 		    (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
   1771  1.117   msaitoh 		onoff("PME was asserted", reg, PCIE_RSR_PME_STAT);
   1772  1.117   msaitoh 		onoff("another PME is pending", reg, PCIE_RSR_PME_PEND);
   1773   1.72     joerg 	}
   1774  1.105   msaitoh 
   1775  1.105   msaitoh 	/* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
   1776  1.105   msaitoh 	if (pciever < 2)
   1777  1.105   msaitoh 		return;
   1778  1.105   msaitoh 
   1779  1.105   msaitoh 	/* Device Capabilities 2 */
   1780  1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP2)];
   1781  1.105   msaitoh 	printf("    Device Capabilities 2: 0x%08x\n", reg);
   1782  1.105   msaitoh 	printf("      Completion Timeout Ranges Supported: %u \n",
   1783  1.105   msaitoh 	    (unsigned int)(reg & PCIE_DCAP2_COMPT_RANGE));
   1784  1.112   msaitoh 	onoff("Completion Timeout Disable Supported", reg,
   1785  1.112   msaitoh 	    PCIE_DCAP2_COMPT_DIS);
   1786  1.112   msaitoh 	onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
   1787  1.112   msaitoh 	onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
   1788  1.112   msaitoh 	onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
   1789  1.112   msaitoh 	onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
   1790  1.112   msaitoh 	onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
   1791  1.112   msaitoh 	onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
   1792  1.112   msaitoh 	onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
   1793  1.105   msaitoh 	printf("      TPH Completer Supported: %u\n",
   1794  1.105   msaitoh 	    (unsigned int)(reg & PCIE_DCAP2_TPH_COMP) >> 12);
   1795  1.105   msaitoh 	printf("      OBFF Supported: ");
   1796  1.105   msaitoh 	switch ((reg & PCIE_DCAP2_OBFF) >> 18) {
   1797  1.105   msaitoh 	case 0x0:
   1798  1.105   msaitoh 		printf("Not supported\n");
   1799  1.105   msaitoh 		break;
   1800  1.105   msaitoh 	case 0x1:
   1801  1.105   msaitoh 		printf("Message only\n");
   1802  1.105   msaitoh 		break;
   1803  1.105   msaitoh 	case 0x2:
   1804  1.105   msaitoh 		printf("WAKE# only\n");
   1805  1.105   msaitoh 		break;
   1806  1.105   msaitoh 	case 0x3:
   1807  1.105   msaitoh 		printf("Both\n");
   1808  1.105   msaitoh 		break;
   1809  1.105   msaitoh 	}
   1810  1.112   msaitoh 	onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
   1811  1.112   msaitoh 	onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
   1812  1.105   msaitoh 	printf("      Max End-End TLP Prefixes: %u\n",
   1813  1.105   msaitoh 	    (unsigned int)(reg & PCIE_DCAP2_MAX_EETLP) >> 22);
   1814  1.105   msaitoh 
   1815  1.105   msaitoh 	/* Device Control 2 */
   1816  1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR2)];
   1817  1.105   msaitoh 	printf("    Device Control 2: 0x%04x\n", reg & 0xffff);
   1818  1.105   msaitoh 	printf("      Completion Timeout Value: ");
   1819  1.105   msaitoh 	pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
   1820  1.117   msaitoh 	onoff("Completion Timeout Disabled", reg, PCIE_DCSR2_COMPT_DIS);
   1821  1.117   msaitoh 	onoff("ARI Forwarding Enabled", reg, PCIE_DCSR2_ARI_FWD);
   1822  1.117   msaitoh 	onoff("AtomicOp Rquester Enabled", reg, PCIE_DCSR2_ATOM_REQ);
   1823  1.117   msaitoh 	onoff("AtomicOp Egress Blocking", reg, PCIE_DCSR2_ATOM_EBLK);
   1824  1.117   msaitoh 	onoff("IDO Request Enabled", reg, PCIE_DCSR2_IDO_REQ);
   1825  1.117   msaitoh 	onoff("IDO Completion Enabled", reg, PCIE_DCSR2_IDO_COMP);
   1826  1.117   msaitoh 	onoff("LTR Mechanism Enabled", reg, PCIE_DCSR2_LTR_MEC);
   1827  1.105   msaitoh 	printf("      OBFF: ");
   1828  1.105   msaitoh 	switch ((reg & PCIE_DCSR2_OBFF_EN) >> 13) {
   1829  1.105   msaitoh 	case 0x0:
   1830  1.105   msaitoh 		printf("Disabled\n");
   1831  1.105   msaitoh 		break;
   1832  1.105   msaitoh 	case 0x1:
   1833  1.105   msaitoh 		printf("Enabled with Message Signaling Variation A\n");
   1834  1.105   msaitoh 		break;
   1835  1.105   msaitoh 	case 0x2:
   1836  1.105   msaitoh 		printf("Enabled with Message Signaling Variation B\n");
   1837  1.105   msaitoh 		break;
   1838  1.105   msaitoh 	case 0x3:
   1839  1.105   msaitoh 		printf("Enabled using WAKE# signaling\n");
   1840  1.105   msaitoh 		break;
   1841  1.105   msaitoh 	}
   1842  1.117   msaitoh 	onoff("End-End TLP Prefix Blocking on", reg, PCIE_DCSR2_EETLP);
   1843  1.105   msaitoh 
   1844  1.105   msaitoh 	if (check_link) {
   1845  1.105   msaitoh 		/* Link Capability 2 */
   1846  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP2)];
   1847  1.105   msaitoh 		printf("    Link Capabilities 2: 0x%08x\n", reg);
   1848  1.105   msaitoh 		val = (reg & PCIE_LCAP2_SUP_LNKSV) >> 1;
   1849  1.105   msaitoh 		printf("      Supported Link Speed Vector:");
   1850  1.105   msaitoh 		for (i = 0; i <= 2; i++) {
   1851  1.105   msaitoh 			if (((val >> i) & 0x01) != 0)
   1852  1.105   msaitoh 				printf(" %sGT/s", linkspeeds[i]);
   1853  1.105   msaitoh 		}
   1854  1.108   msaitoh 		printf("\n");
   1855  1.112   msaitoh 		onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
   1856  1.105   msaitoh 
   1857  1.105   msaitoh 		/* Link Control 2 */
   1858  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR2)];
   1859  1.105   msaitoh 		printf("    Link Control 2: 0x%04x\n", reg & 0xffff);
   1860  1.105   msaitoh 		printf("      Target Link Speed: ");
   1861  1.105   msaitoh 		val = reg & PCIE_LCSR2_TGT_LSPEED;
   1862  1.117   msaitoh 		if (val < 1 || val > 3)
   1863  1.105   msaitoh 			printf("unknown %u value\n", val);
   1864  1.117   msaitoh 		else
   1865  1.105   msaitoh 			printf("%sGT/s\n", linkspeeds[val - 1]);
   1866  1.117   msaitoh 		onoff("Enter Compliance Enabled", reg, PCIE_LCSR2_ENT_COMPL);
   1867  1.117   msaitoh 		onoff("HW Autonomous Speed Disabled", reg,
   1868  1.117   msaitoh 		    PCIE_LCSR2_HW_AS_DIS);
   1869  1.117   msaitoh 		onoff("Selectable De-emphasis", reg, PCIE_LCSR2_SEL_DEEMP);
   1870  1.105   msaitoh 		printf("      Transmit Margin: %u\n",
   1871  1.105   msaitoh 		    (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7);
   1872  1.117   msaitoh 		onoff("Enter Modified Compliance", reg, PCIE_LCSR2_EN_MCOMP);
   1873  1.117   msaitoh 		onoff("Compliance SOS", reg, PCIE_LCSR2_COMP_SOS);
   1874  1.105   msaitoh 		printf("      Compliance Present/De-emphasis: %u\n",
   1875  1.105   msaitoh 		    (unsigned int)(reg & PCIE_LCSR2_COMP_DEEMP) >> 12);
   1876  1.105   msaitoh 
   1877  1.105   msaitoh 		/* Link Status 2 */
   1878  1.117   msaitoh 		printf("    Link Status 2: 0x%04x\n", (reg >> 16) & 0xffff);
   1879  1.117   msaitoh 		onoff("Current De-emphasis Level", reg, PCIE_LCSR2_DEEMP_LVL);
   1880  1.117   msaitoh 		onoff("Equalization Complete", reg, PCIE_LCSR2_EQ_COMPL);
   1881  1.117   msaitoh 		onoff("Equalization Phase 1 Successful", reg,
   1882  1.117   msaitoh 		    PCIE_LCSR2_EQP1_SUC);
   1883  1.117   msaitoh 		onoff("Equalization Phase 2 Successful", reg,
   1884  1.117   msaitoh 		    PCIE_LCSR2_EQP2_SUC);
   1885  1.117   msaitoh 		onoff("Equalization Phase 3 Successful", reg,
   1886  1.117   msaitoh 		    PCIE_LCSR2_EQP3_SUC);
   1887  1.117   msaitoh 		onoff("Link Equalization Request", reg, PCIE_LCSR2_LNKEQ_REQ);
   1888  1.105   msaitoh 	}
   1889  1.105   msaitoh 
   1890  1.105   msaitoh 	/* Slot Capability 2 */
   1891  1.105   msaitoh 	/* Slot Control 2 */
   1892  1.105   msaitoh 	/* Slot Status 2 */
   1893   1.72     joerg }
   1894   1.72     joerg 
   1895  1.120   msaitoh static void
   1896  1.120   msaitoh pci_conf_print_msix_cap(const pcireg_t *regs, int capoff)
   1897  1.120   msaitoh {
   1898  1.120   msaitoh 	pcireg_t reg;
   1899  1.120   msaitoh 
   1900  1.120   msaitoh 	printf("\n  MSI-X Capability Register\n");
   1901  1.120   msaitoh 
   1902  1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_CTL)];
   1903  1.120   msaitoh 	printf("    Message Control register: 0x%04x\n",
   1904  1.120   msaitoh 	    (reg >> 16) & 0xff);
   1905  1.120   msaitoh 	printf("      Table Size: %d\n",PCI_MSIX_CTL_TBLSIZE(reg));
   1906  1.120   msaitoh 	onoff("Function Mask", reg, PCI_MSIX_CTL_FUNCMASK);
   1907  1.120   msaitoh 	onoff("MSI-X Enable", reg, PCI_MSIX_CTL_ENABLE);
   1908  1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_TBLOFFSET)];
   1909  1.120   msaitoh 	printf("    Table offset register: 0x%08x\n", reg);
   1910  1.120   msaitoh 	printf("      Table offset: %08x\n", reg & PCI_MSIX_TBLOFFSET_MASK);
   1911  1.120   msaitoh 	printf("      BIR: 0x%x\n", reg & PCI_MSIX_TBLBIR_MASK);
   1912  1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_PBAOFFSET)];
   1913  1.120   msaitoh 	printf("    Pending bit array register: 0x%08x\n", reg);
   1914  1.120   msaitoh 	printf("      Pending bit array offset: %08x\n",
   1915  1.120   msaitoh 	    reg & PCI_MSIX_PBAOFFSET_MASK);
   1916  1.120   msaitoh 	printf("      BIR: 0x%x\n", reg & PCI_MSIX_PBABIR_MASK);
   1917  1.120   msaitoh }
   1918  1.120   msaitoh 
   1919  1.138   msaitoh static void
   1920  1.138   msaitoh pci_conf_print_sata_cap(const pcireg_t *regs, int capoff)
   1921  1.138   msaitoh {
   1922  1.138   msaitoh 	pcireg_t reg;
   1923  1.138   msaitoh 
   1924  1.138   msaitoh 	printf("\n  Serial ATA Capability Register\n");
   1925  1.138   msaitoh 
   1926  1.138   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_CTL)];
   1927  1.138   msaitoh 	printf("    Revision register: 0x%04x\n", (reg >> 16) & 0xff);
   1928  1.139   msaitoh 	printf("      Revision: %u.%u\n",
   1929  1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MAJOR),
   1930  1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MINOR));
   1931  1.138   msaitoh 
   1932  1.138   msaitoh 	reg = regs[o2i(capoff + PCI_SATA_BAR)];
   1933  1.138   msaitoh 
   1934  1.138   msaitoh 	printf("    BAR Register: 0x%08x\n", reg);
   1935  1.140   msaitoh 	printf("      Register location: ");
   1936  1.140   msaitoh 	if ((reg & PCI_SATA_BAR_SPEC) == PCI_SATA_BAR_INCONF)
   1937  1.140   msaitoh 		printf("in config space\n");
   1938  1.140   msaitoh 	else {
   1939  1.140   msaitoh 		printf("BAR %d\n", (int)PCI_SATA_BAR_NUM(reg));
   1940  1.140   msaitoh 		printf("      BAR offset: 0x%08x\n",
   1941  1.140   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SATA_BAR_OFFSET) * 4);
   1942  1.140   msaitoh 	}
   1943  1.138   msaitoh }
   1944  1.138   msaitoh 
   1945  1.118   msaitoh static void
   1946  1.118   msaitoh pci_conf_print_pciaf_cap(const pcireg_t *regs, int capoff)
   1947  1.118   msaitoh {
   1948  1.118   msaitoh 	pcireg_t reg;
   1949  1.118   msaitoh 
   1950  1.118   msaitoh 	printf("\n  Advanced Features Capability Register\n");
   1951  1.118   msaitoh 
   1952  1.118   msaitoh 	reg = regs[o2i(capoff + PCI_AFCAPR)];
   1953  1.118   msaitoh 	printf("    AF Capabilities register: 0x%02x\n", (reg >> 24) & 0xff);
   1954  1.118   msaitoh 	onoff("Transaction Pending", reg, PCI_AF_TP_CAP);
   1955  1.118   msaitoh 	onoff("Function Level Reset", reg, PCI_AF_FLR_CAP);
   1956  1.118   msaitoh 	reg = regs[o2i(capoff + PCI_AFCSR)];
   1957  1.118   msaitoh 	printf("    AF Control register: 0x%02x\n", reg & 0xff);
   1958  1.118   msaitoh 	/*
   1959  1.118   msaitoh 	 * Only PCI_AFCR_INITIATE_FLR is a member of the AF control register
   1960  1.118   msaitoh 	 * and it's always 0 on read
   1961  1.118   msaitoh 	 */
   1962  1.118   msaitoh 	printf("    AF Status register: 0x%02x\n", (reg >> 8) & 0xff);
   1963  1.118   msaitoh 	onoff("Transaction Pending", reg, PCI_AFSR_TP);
   1964  1.118   msaitoh }
   1965   1.77  jmcneill 
   1966  1.132   msaitoh static struct {
   1967  1.132   msaitoh 	pcireg_t cap;
   1968  1.132   msaitoh 	const char *name;
   1969  1.132   msaitoh 	void (*printfunc)(const pcireg_t *, int);
   1970  1.132   msaitoh } pci_captab[] = {
   1971  1.132   msaitoh 	{ PCI_CAP_RESERVED0,	"reserved",	NULL },
   1972  1.132   msaitoh 	{ PCI_CAP_PWRMGMT,	"Power Management", pci_conf_print_pcipm_cap },
   1973  1.132   msaitoh 	{ PCI_CAP_AGP,		"AGP",		pci_conf_print_agp_cap },
   1974  1.132   msaitoh 	{ PCI_CAP_VPD,		"VPD",		NULL },
   1975  1.132   msaitoh 	{ PCI_CAP_SLOTID,	"SlotID",	NULL },
   1976  1.132   msaitoh 	{ PCI_CAP_MSI,		"MSI",		pci_conf_print_msi_cap },
   1977  1.132   msaitoh 	{ PCI_CAP_CPCI_HOTSWAP,	"CompactPCI Hot-swapping", NULL },
   1978  1.132   msaitoh 	{ PCI_CAP_PCIX,		"PCI-X",	pci_conf_print_pcix_cap },
   1979  1.141   msaitoh 	{ PCI_CAP_LDT,		"HyperTransport", pci_conf_print_ht_cap },
   1980  1.132   msaitoh 	{ PCI_CAP_VENDSPEC,	"Vendor-specific",
   1981  1.132   msaitoh 	  pci_conf_print_vendspec_cap },
   1982  1.132   msaitoh 	{ PCI_CAP_DEBUGPORT,	"Debug Port",	pci_conf_print_debugport_cap },
   1983  1.132   msaitoh 	{ PCI_CAP_CPCI_RSRCCTL, "CompactPCI Resource Control", NULL },
   1984  1.132   msaitoh 	{ PCI_CAP_HOTPLUG,	"Hot-Plug",	NULL },
   1985  1.132   msaitoh 	{ PCI_CAP_SUBVENDOR,	"Subsystem vendor ID",
   1986  1.132   msaitoh 	  pci_conf_print_subsystem_cap },
   1987  1.132   msaitoh 	{ PCI_CAP_AGP8,		"AGP 8x",	NULL },
   1988  1.132   msaitoh 	{ PCI_CAP_SECURE,	"Secure Device", NULL },
   1989  1.132   msaitoh 	{ PCI_CAP_PCIEXPRESS,	"PCI Express",	pci_conf_print_pcie_cap },
   1990  1.132   msaitoh 	{ PCI_CAP_MSIX,		"MSI-X",	pci_conf_print_msix_cap },
   1991  1.138   msaitoh 	{ PCI_CAP_SATA,		"SATA",		pci_conf_print_sata_cap },
   1992  1.132   msaitoh 	{ PCI_CAP_PCIAF,	"Advanced Features", pci_conf_print_pciaf_cap }
   1993  1.132   msaitoh };
   1994  1.132   msaitoh 
   1995  1.135   msaitoh static int
   1996  1.135   msaitoh pci_conf_find_cap(const pcireg_t *regs, int capoff, unsigned int capid,
   1997  1.135   msaitoh     int *offsetp)
   1998  1.135   msaitoh {
   1999  1.135   msaitoh 	pcireg_t rval;
   2000  1.135   msaitoh 	int off;
   2001  1.135   msaitoh 
   2002  1.135   msaitoh 	for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2003  1.141   msaitoh 	     off != 0; off = PCI_CAPLIST_NEXT(rval)) {
   2004  1.135   msaitoh 		rval = regs[o2i(off)];
   2005  1.135   msaitoh 		if (capid == PCI_CAPLIST_CAP(rval)) {
   2006  1.135   msaitoh 			if (offsetp != NULL)
   2007  1.135   msaitoh 				*offsetp = off;
   2008  1.135   msaitoh 			return 1;
   2009  1.135   msaitoh 		}
   2010  1.135   msaitoh 	}
   2011  1.135   msaitoh 	return 0;
   2012  1.135   msaitoh }
   2013  1.135   msaitoh 
   2014   1.86      matt static void
   2015   1.51  drochner pci_conf_print_caplist(
   2016   1.51  drochner #ifdef _KERNEL
   2017   1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
   2018   1.51  drochner #endif
   2019   1.52  drochner     const pcireg_t *regs, int capoff)
   2020   1.51  drochner {
   2021   1.51  drochner 	int off;
   2022  1.132   msaitoh 	pcireg_t foundcap;
   2023   1.51  drochner 	pcireg_t rval;
   2024  1.132   msaitoh 	bool foundtable[__arraycount(pci_captab)];
   2025  1.132   msaitoh 	unsigned int i;
   2026   1.33    kleink 
   2027  1.132   msaitoh 	/* Clear table */
   2028  1.132   msaitoh 	for (i = 0; i < __arraycount(pci_captab); i++)
   2029  1.132   msaitoh 		foundtable[i] = false;
   2030  1.132   msaitoh 
   2031  1.132   msaitoh 	/* Print capability register's offset and the type first */
   2032   1.52  drochner 	for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2033  1.141   msaitoh 	     off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
   2034   1.51  drochner 		rval = regs[o2i(off)];
   2035   1.51  drochner 		printf("  Capability register at 0x%02x\n", off);
   2036   1.51  drochner 
   2037   1.51  drochner 		printf("    type: 0x%02x (", PCI_CAPLIST_CAP(rval));
   2038  1.132   msaitoh 		foundcap = PCI_CAPLIST_CAP(rval);
   2039  1.132   msaitoh 		if (foundcap < __arraycount(pci_captab)) {
   2040  1.132   msaitoh 			printf("%s)\n", pci_captab[foundcap].name);
   2041  1.132   msaitoh 			/* Mark as found */
   2042  1.132   msaitoh 			foundtable[foundcap] = true;
   2043  1.132   msaitoh 		} else
   2044  1.132   msaitoh 			printf("unknown)\n");
   2045  1.132   msaitoh 	}
   2046  1.132   msaitoh 
   2047  1.132   msaitoh 	/*
   2048  1.132   msaitoh 	 * And then, print the detail of each capability registers
   2049  1.132   msaitoh 	 * in capability value's order.
   2050  1.132   msaitoh 	 */
   2051  1.132   msaitoh 	for (i = 0; i < __arraycount(pci_captab); i++) {
   2052  1.132   msaitoh 		if (foundtable[i] == false)
   2053  1.132   msaitoh 			continue;
   2054  1.132   msaitoh 
   2055  1.132   msaitoh 		/*
   2056  1.132   msaitoh 		 * The type was found. Search capability list again and
   2057  1.132   msaitoh 		 * print all capabilities that the capabiliy type is
   2058  1.132   msaitoh 		 * the same. This is required because some capabilities
   2059  1.132   msaitoh 		 * appear multiple times (e.g. HyperTransport capability).
   2060  1.132   msaitoh 		 */
   2061  1.141   msaitoh #if 0
   2062  1.135   msaitoh 		if (pci_conf_find_cap(regs, capoff, i, &off)) {
   2063  1.132   msaitoh 			rval = regs[o2i(off)];
   2064  1.135   msaitoh 			if (pci_captab[i].printfunc != NULL)
   2065  1.135   msaitoh 				pci_captab[i].printfunc(regs, off);
   2066  1.135   msaitoh 		}
   2067  1.141   msaitoh #else
   2068  1.141   msaitoh 		for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2069  1.141   msaitoh 		     off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
   2070  1.141   msaitoh 			rval = regs[o2i(off)];
   2071  1.141   msaitoh 			if ((PCI_CAPLIST_CAP(rval) == i)
   2072  1.141   msaitoh 			    && (pci_captab[i].printfunc != NULL))
   2073  1.141   msaitoh 				pci_captab[i].printfunc(regs, off);
   2074  1.141   msaitoh 		}
   2075  1.141   msaitoh #endif
   2076  1.135   msaitoh 	}
   2077  1.135   msaitoh }
   2078  1.135   msaitoh 
   2079  1.135   msaitoh /* Extended Capability */
   2080  1.135   msaitoh 
   2081  1.135   msaitoh static void
   2082  1.135   msaitoh pci_conf_print_aer_cap_uc(pcireg_t reg)
   2083  1.135   msaitoh {
   2084  1.135   msaitoh 
   2085  1.135   msaitoh 	onoff("Undefined", reg, PCI_AER_UC_UNDEFINED);
   2086  1.135   msaitoh 	onoff("Data Link Protocol Error", reg, PCI_AER_UC_DL_PROTOCOL_ERROR);
   2087  1.135   msaitoh 	onoff("Surprise Down Error", reg, PCI_AER_UC_SURPRISE_DOWN_ERROR);
   2088  1.135   msaitoh 	onoff("Poisoned TLP", reg, PCI_AER_UC_POISONED_TLP);
   2089  1.135   msaitoh 	onoff("Flow Control Protocol Error", reg, PCI_AER_UC_FC_PROTOCOL_ERROR);
   2090  1.135   msaitoh 	onoff("Completion Timeout", reg, PCI_AER_UC_COMPLETION_TIMEOUT);
   2091  1.135   msaitoh 	onoff("Completer Abort", reg, PCI_AER_UC_COMPLETER_ABORT);
   2092  1.135   msaitoh 	onoff("Unexpected Completion", reg, PCI_AER_UC_UNEXPECTED_COMPLETION);
   2093  1.135   msaitoh 	onoff("Receiver Overflow", reg, PCI_AER_UC_RECEIVER_OVERFLOW);
   2094  1.135   msaitoh 	onoff("Malformed TLP", reg, PCI_AER_UC_MALFORMED_TLP);
   2095  1.135   msaitoh 	onoff("ECRC Error", reg, PCI_AER_UC_ECRC_ERROR);
   2096  1.135   msaitoh 	onoff("Unsupported Request Error", reg,
   2097  1.135   msaitoh 	    PCI_AER_UC_UNSUPPORTED_REQUEST_ERROR);
   2098  1.135   msaitoh 	onoff("ACS Violation", reg, PCI_AER_UC_ACS_VIOLATION);
   2099  1.135   msaitoh 	onoff("Uncorrectable Internal Error", reg, PCI_AER_UC_INTERNAL_ERROR);
   2100  1.135   msaitoh 	onoff("MC Blocked TLP", reg, PCI_AER_UC_MC_BLOCKED_TLP);
   2101  1.135   msaitoh 	onoff("AtomicOp Egress BLK", reg, PCI_AER_UC_ATOMIC_OP_EGRESS_BLOCKED);
   2102  1.135   msaitoh 	onoff("TLP Prefix Blocked Error", reg,
   2103  1.135   msaitoh 	   PCI_AER_UC_TLP_PREFIX_BLOCKED_ERROR);
   2104  1.135   msaitoh }
   2105  1.135   msaitoh 
   2106  1.135   msaitoh static void
   2107  1.135   msaitoh pci_conf_print_aer_cap_cor(pcireg_t reg)
   2108  1.135   msaitoh {
   2109  1.135   msaitoh 
   2110  1.135   msaitoh 	onoff("Receiver Error", reg, PCI_AER_COR_RECEIVER_ERROR);
   2111  1.135   msaitoh 	onoff("Bad TLP", reg, PCI_AER_COR_BAD_TLP);
   2112  1.135   msaitoh 	onoff("Bad DLLP", reg, PCI_AER_COR_BAD_DLLP);
   2113  1.135   msaitoh 	onoff("REPLAY_NUM Rollover", reg, PCI_AER_COR_REPLAY_NUM_ROLLOVER);
   2114  1.135   msaitoh 	onoff("Replay Timer Timeout", reg, PCI_AER_COR_REPLAY_TIMER_TIMEOUT);
   2115  1.135   msaitoh 	onoff("Advisory Non-Fatal Error", reg, PCI_AER_COR_ADVISORY_NF_ERROR);
   2116  1.135   msaitoh 	onoff("Corrected Internal Error", reg, PCI_AER_COR_INTERNAL_ERROR);
   2117  1.135   msaitoh 	onoff("Header Log Overflow", reg, PCI_AER_COR_HEADER_LOG_OVERFLOW);
   2118  1.135   msaitoh }
   2119  1.135   msaitoh 
   2120  1.135   msaitoh static void
   2121  1.135   msaitoh pci_conf_print_aer_cap_control(pcireg_t reg, bool *tlp_prefix_log)
   2122  1.135   msaitoh {
   2123  1.135   msaitoh 
   2124  1.135   msaitoh 	printf("      First Error Pointer: 0x%04x\n",
   2125  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_FIRST_ERROR_PTR));
   2126  1.135   msaitoh 	onoff("ECRC Generation Capable", reg, PCI_AER_ECRC_GEN_CAPABLE);
   2127  1.135   msaitoh 	onoff("ECRC Generation Enable", reg, PCI_AER_ECRC_GEN_ENABLE);
   2128  1.135   msaitoh 	onoff("ECRC Check Capable", reg, PCI_AER_ECRC_CHECK_CAPABLE);
   2129  1.135   msaitoh 	onoff("ECRC Check Enab", reg, PCI_AER_ECRC_CHECK_ENABLE);
   2130  1.135   msaitoh 	onoff("Multiple Header Recording Capable", reg,
   2131  1.135   msaitoh 	    PCI_AER_MULT_HDR_CAPABLE);
   2132  1.135   msaitoh 	onoff("Multiple Header Recording Enable", reg, PCI_AER_MULT_HDR_ENABLE);
   2133  1.135   msaitoh 
   2134  1.135   msaitoh 	/* This bit is RsvdP if the End-End TLP Prefix Supported bit is Clear */
   2135  1.135   msaitoh 	if (!tlp_prefix_log)
   2136  1.135   msaitoh 		return;
   2137  1.135   msaitoh 	onoff("TLP Prefix Log Present", reg, PCI_AER_TLP_PREFIX_LOG_PRESENT);
   2138  1.135   msaitoh 	*tlp_prefix_log = (reg & PCI_AER_TLP_PREFIX_LOG_PRESENT) ? true : false;
   2139  1.135   msaitoh }
   2140  1.135   msaitoh 
   2141  1.135   msaitoh static void
   2142  1.135   msaitoh pci_conf_print_aer_cap_rooterr_cmd(pcireg_t reg)
   2143  1.135   msaitoh {
   2144  1.135   msaitoh 
   2145  1.135   msaitoh 	onoff("Correctable Error Reporting Enable", reg,
   2146  1.135   msaitoh 	    PCI_AER_ROOTERR_COR_ENABLE);
   2147  1.135   msaitoh 	onoff("Non-Fatal Error Reporting Enable", reg,
   2148  1.135   msaitoh 	    PCI_AER_ROOTERR_NF_ENABLE);
   2149  1.135   msaitoh 	onoff("Fatal Error Reporting Enable", reg, PCI_AER_ROOTERR_F_ENABLE);
   2150  1.135   msaitoh }
   2151  1.135   msaitoh 
   2152  1.135   msaitoh static void
   2153  1.135   msaitoh pci_conf_print_aer_cap_rooterr_status(pcireg_t reg)
   2154  1.135   msaitoh {
   2155  1.135   msaitoh 
   2156  1.135   msaitoh 	onoff("ERR_COR Received", reg, PCI_AER_ROOTERR_COR_ERR);
   2157  1.135   msaitoh 	onoff("Multiple ERR_COR Received", reg, PCI_AER_ROOTERR_MULTI_COR_ERR);
   2158  1.135   msaitoh 	onoff("ERR_FATAL/NONFATAL_ERR Received", reg, PCI_AER_ROOTERR_UC_ERR);
   2159  1.135   msaitoh 	onoff("Multiple ERR_FATAL/NONFATAL_ERR Received", reg,
   2160  1.135   msaitoh 	    PCI_AER_ROOTERR_MULTI_UC_ERR);
   2161  1.135   msaitoh 	onoff("First Uncorrectable Fatal", reg, PCI_AER_ROOTERR_FIRST_UC_FATAL);
   2162  1.135   msaitoh 	onoff("Non-Fatal Error Messages Received", reg, PCI_AER_ROOTERR_NF_ERR);
   2163  1.135   msaitoh 	onoff("Fatal Error Messages Received", reg, PCI_AER_ROOTERR_F_ERR);
   2164  1.135   msaitoh 	printf("      Advanced Error Interrupt Message Number: 0x%u\n",
   2165  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_ROOTERR_INT_MESSAGE));
   2166  1.135   msaitoh }
   2167  1.135   msaitoh 
   2168  1.135   msaitoh static void
   2169  1.135   msaitoh pci_conf_print_aer_cap_errsrc_id(pcireg_t reg)
   2170  1.135   msaitoh {
   2171  1.135   msaitoh 
   2172  1.135   msaitoh 	printf("      Correctable Source ID: 0x%04x\n",
   2173  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_COR));
   2174  1.135   msaitoh 	printf("      ERR_FATAL/NONFATAL Source ID: 0x%04x\n",
   2175  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_UC));
   2176  1.135   msaitoh }
   2177  1.135   msaitoh 
   2178  1.135   msaitoh static void
   2179  1.135   msaitoh pci_conf_print_aer_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2180  1.135   msaitoh {
   2181  1.135   msaitoh 	pcireg_t reg;
   2182  1.135   msaitoh 	int pcie_capoff;
   2183  1.135   msaitoh 	int pcie_devtype = -1;
   2184  1.135   msaitoh 	bool tlp_prefix_log = false;
   2185  1.135   msaitoh 
   2186  1.135   msaitoh 	if (pci_conf_find_cap(regs, capoff, PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
   2187  1.135   msaitoh 		reg = regs[o2i(pcie_capoff)];
   2188  1.135   msaitoh 		pcie_devtype = reg & PCIE_XCAP_TYPE_MASK;
   2189  1.135   msaitoh 		/* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
   2190  1.135   msaitoh 		if (__SHIFTOUT(reg, PCIE_XCAP_VER_MASK) >= 2) {
   2191  1.135   msaitoh 			reg = regs[o2i(pcie_capoff + PCIE_DCAP2)];
   2192  1.135   msaitoh 			/* End-End TLP Prefix Supported */
   2193  1.135   msaitoh 			if (reg & PCIE_DCAP2_EETLP_PREF) {
   2194  1.135   msaitoh 				tlp_prefix_log = true;
   2195  1.135   msaitoh 			}
   2196  1.135   msaitoh 		}
   2197  1.135   msaitoh 	}
   2198  1.135   msaitoh 
   2199  1.135   msaitoh 	printf("\n  Advanced Error Reporting Register\n");
   2200  1.135   msaitoh 
   2201  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_STATUS)];
   2202  1.135   msaitoh 	printf("    Uncorrectable Error Status register: 0x%08x\n", reg);
   2203  1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2204  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_MASK)];
   2205  1.135   msaitoh 	printf("    Uncorrectable Error Mask register: 0x%08x\n", reg);
   2206  1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2207  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_SEVERITY)];
   2208  1.135   msaitoh 	printf("    Uncorrectable Error Severity register: 0x%08x\n", reg);
   2209  1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2210  1.135   msaitoh 
   2211  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_COR_STATUS)];
   2212  1.135   msaitoh 	printf("    Correctable Error Status register: 0x%08x\n", reg);
   2213  1.135   msaitoh 	pci_conf_print_aer_cap_cor(reg);
   2214  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_COR_MASK)];
   2215  1.135   msaitoh 	printf("    Correctable Error Mask register: 0x%08x\n", reg);
   2216  1.135   msaitoh 	pci_conf_print_aer_cap_cor(reg);
   2217  1.135   msaitoh 
   2218  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_CAP_CONTROL)];
   2219  1.135   msaitoh 	printf("    Advanced Error Capabilities and Control register: 0x%08x\n",
   2220  1.135   msaitoh 	    reg);
   2221  1.135   msaitoh 	pci_conf_print_aer_cap_control(reg, &tlp_prefix_log);
   2222  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_HEADER_LOG)];
   2223  1.135   msaitoh 	printf("    Header Log register:\n");
   2224  1.135   msaitoh 	pci_conf_print_regs(regs, extcapoff + PCI_AER_HEADER_LOG,
   2225  1.135   msaitoh 	    extcapoff + PCI_AER_ROOTERR_CMD);
   2226  1.135   msaitoh 
   2227  1.135   msaitoh 	switch (pcie_devtype) {
   2228  1.135   msaitoh 	case PCIE_XCAP_TYPE_ROOT: /* Root Port of PCI Express Root Complex */
   2229  1.135   msaitoh 	case PCIE_XCAP_TYPE_ROOT_EVNTC:	/* Root Complex Event Collector */
   2230  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_CMD)];
   2231  1.135   msaitoh 		printf("    Root Error Command register: 0x%08x\n", reg);
   2232  1.135   msaitoh 		pci_conf_print_aer_cap_rooterr_cmd(reg);
   2233  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_STATUS)];
   2234  1.135   msaitoh 		printf("    Root Error Status register: 0x%08x\n", reg);
   2235  1.135   msaitoh 		pci_conf_print_aer_cap_rooterr_status(reg);
   2236  1.135   msaitoh 
   2237  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ERRSRC_ID)];
   2238  1.135   msaitoh 		printf("    Error Source Identification: 0x%04x\n", reg);
   2239  1.135   msaitoh 		pci_conf_print_aer_cap_errsrc_id(reg);
   2240  1.135   msaitoh 		break;
   2241  1.135   msaitoh 	}
   2242  1.135   msaitoh 
   2243  1.135   msaitoh 	if (tlp_prefix_log) {
   2244  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_TLP_PREFIX_LOG)];
   2245  1.135   msaitoh 		printf("    TLP Prefix Log register: 0x%08x\n", reg);
   2246  1.135   msaitoh 	}
   2247  1.135   msaitoh }
   2248  1.135   msaitoh 
   2249  1.135   msaitoh static void
   2250  1.135   msaitoh pci_conf_print_vc_cap_arbtab(const pcireg_t *regs, int off, const char *name,
   2251  1.135   msaitoh     pcireg_t parbsel, int parbsize)
   2252  1.135   msaitoh {
   2253  1.135   msaitoh 	pcireg_t reg;
   2254  1.135   msaitoh 	int num = 16 << parbsel;
   2255  1.135   msaitoh 	int num_per_reg = sizeof(pcireg_t) / parbsize;
   2256  1.135   msaitoh 	int i, j;
   2257  1.135   msaitoh 
   2258  1.135   msaitoh 	/* First, dump the table */
   2259  1.135   msaitoh 	for (i = 0; i < num; i += num_per_reg) {
   2260  1.135   msaitoh 		reg = regs[o2i(off + i / num_per_reg)];
   2261  1.135   msaitoh 		printf("    %s Arbitration Table: 0x%08x\n", name, reg);
   2262  1.135   msaitoh 	}
   2263  1.135   msaitoh 	/* And then, decode each entry */
   2264  1.135   msaitoh 	for (i = 0; i < num; i += num_per_reg) {
   2265  1.135   msaitoh 		reg = regs[o2i(off + i / num_per_reg)];
   2266  1.135   msaitoh 		for (j = 0; j < num_per_reg; j++)
   2267  1.135   msaitoh 			printf("      Phase[%d]: %d\n", j, reg);
   2268  1.135   msaitoh 	}
   2269  1.135   msaitoh }
   2270  1.135   msaitoh 
   2271  1.135   msaitoh static void
   2272  1.135   msaitoh pci_conf_print_vc_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2273  1.135   msaitoh {
   2274  1.135   msaitoh 	pcireg_t reg, n;
   2275  1.135   msaitoh 	int parbtab, parbsize;
   2276  1.135   msaitoh 	pcireg_t parbsel;
   2277  1.135   msaitoh 	int varbtab, varbsize;
   2278  1.135   msaitoh 	pcireg_t varbsel;
   2279  1.135   msaitoh 	int i, count;
   2280  1.135   msaitoh 
   2281  1.135   msaitoh 	printf("\n  Virtual Channel Register\n");
   2282  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CAP1)];
   2283  1.135   msaitoh 	printf("    Port VC Capability register 1: 0x%08x\n", reg);
   2284  1.135   msaitoh 	count = __SHIFTOUT(reg, PCI_VC_CAP1_EXT_COUNT);
   2285  1.135   msaitoh 	printf("      Extended VC Count: %d\n", count);
   2286  1.135   msaitoh 	n = __SHIFTOUT(reg, PCI_VC_CAP1_LOWPRI_EXT_COUNT);
   2287  1.135   msaitoh 	printf("      Low Priority Extended VC Count: %u\n", n);
   2288  1.135   msaitoh 	n = __SHIFTOUT(reg, PCI_VC_CAP1_REFCLK);
   2289  1.135   msaitoh 	printf("      Reference Clock: %s\n",
   2290  1.140   msaitoh 	    (n == PCI_VC_CAP1_REFCLK_100NS) ? "100ns" : "unknown");
   2291  1.135   msaitoh 	parbsize = 1 << __SHIFTOUT(reg, PCI_VC_CAP1_PORT_ARB_TABLE_SIZE);
   2292  1.135   msaitoh 	printf("      Port Arbitration Table Entry Size: %dbit\n", parbsize);
   2293  1.135   msaitoh 
   2294  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CAP2)];
   2295  1.135   msaitoh 	printf("    Port VC Capability register 2: 0x%08x\n", reg);
   2296  1.135   msaitoh 	onoff("Hardware fixed arbitration scheme",
   2297  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_HW_FIXED_SCHEME);
   2298  1.135   msaitoh 	onoff("WRR arbitration with 32 phases",
   2299  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_32);
   2300  1.135   msaitoh 	onoff("WRR arbitration with 64 phases",
   2301  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_64);
   2302  1.135   msaitoh 	onoff("WRR arbitration with 128 phases",
   2303  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_128);
   2304  1.135   msaitoh 	varbtab = __SHIFTOUT(reg, PCI_VC_CAP2_ARB_TABLE_OFFSET);
   2305  1.135   msaitoh 	printf("      VC Arbitration Table Offset: 0x%x\n", varbtab);
   2306  1.135   msaitoh 
   2307  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CONTROL)] & 0xffff;
   2308  1.135   msaitoh 	printf("    Port VC Control register: 0x%04x\n", reg);
   2309  1.135   msaitoh 	varbsel = __SHIFTOUT(reg, PCI_VC_CONTROL_VC_ARB_SELECT);
   2310  1.135   msaitoh 	printf("      VC Arbitration Select: 0x%x\n", varbsel);
   2311  1.135   msaitoh 
   2312  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_STATUS)] >> 16;
   2313  1.135   msaitoh 	printf("    Port VC Status register: 0x%04x\n", reg);
   2314  1.135   msaitoh 	onoff("VC Arbitration Table Status",
   2315  1.135   msaitoh 	    reg, PCI_VC_STATUS_LOAD_VC_ARB_TABLE);
   2316  1.135   msaitoh 
   2317  1.135   msaitoh 	for (i = 0; i < count + 1; i++) {
   2318  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CAP(i))];
   2319  1.135   msaitoh 		printf("    VC number %d\n", i);
   2320  1.135   msaitoh 		printf("      VC Resource Capability Register: 0x%08x\n", reg);
   2321  1.135   msaitoh 		onoff("  Non-configurable Hardware fixed arbitration scheme",
   2322  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_HW_FIXED_SCHEME);
   2323  1.135   msaitoh 		onoff("  WRR arbitration with 32 phases",
   2324  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_32);
   2325  1.135   msaitoh 		onoff("  WRR arbitration with 64 phases",
   2326  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_64);
   2327  1.135   msaitoh 		onoff("  WRR arbitration with 128 phases",
   2328  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_128);
   2329  1.135   msaitoh 		onoff("  Time-based WRR arbitration with 128 phases",
   2330  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_TWRR_128);
   2331  1.135   msaitoh 		onoff("  WRR arbitration with 256 phases",
   2332  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_256);
   2333  1.135   msaitoh 		onoff("  Advanced Packet Switching",
   2334  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_ADV_PKT_SWITCH);
   2335  1.135   msaitoh 		onoff("  Reject Snoop Transaction",
   2336  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_REJCT_SNOOP_TRANS);
   2337  1.135   msaitoh 		n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CAP_MAX_TIME_SLOTS) + 1;
   2338  1.135   msaitoh 		printf("        Maximum Time Slots: %d\n", n);
   2339  1.135   msaitoh 		parbtab = reg >> PCI_VC_RESOURCE_CAP_PORT_ARB_TABLE_OFFSET_S;
   2340  1.135   msaitoh 		printf("        Port Arbitration Table offset: 0x%02x\n",
   2341  1.135   msaitoh 		    parbtab);
   2342  1.135   msaitoh 
   2343  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CTL(i))];
   2344  1.135   msaitoh 		printf("      VC Resource Control Register: 0x%08x\n", reg);
   2345  1.135   msaitoh 		printf("        TC/VC Map: %02x\n",
   2346  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_TCVC_MAP));
   2347  1.135   msaitoh 		/*
   2348  1.135   msaitoh 		 * The load Port Arbitration Table bit is used to update
   2349  1.135   msaitoh 		 * the Port Arbitration logic and it's always 0 on read, so
   2350  1.135   msaitoh 		 * we don't print it.
   2351  1.135   msaitoh 		 */
   2352  1.135   msaitoh 		parbsel = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_PORT_ARB_SELECT);
   2353  1.135   msaitoh 		printf("        Port Arbitration Select: %x\n", parbsel);
   2354  1.135   msaitoh 		n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_VC_ID);
   2355  1.135   msaitoh 		printf("        VC ID %d\n", n);
   2356  1.135   msaitoh 		onoff("  VC Enable", reg, PCI_VC_RESOURCE_CTL_VC_ENABLE);
   2357  1.135   msaitoh 
   2358  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_STA(i))] >> 16;
   2359  1.135   msaitoh 		printf("      VC Resource Status Register: 0x%08x\n", reg);
   2360  1.135   msaitoh 		onoff("  Port Arbitration Table Status",
   2361  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_STA_PORT_ARB_TABLE);
   2362  1.135   msaitoh 		onoff("  VC Negotiation Pending",
   2363  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_STA_VC_NEG_PENDING);
   2364  1.135   msaitoh 
   2365  1.135   msaitoh 		if ((parbtab != 0) && (parbsel != 0))
   2366  1.135   msaitoh 			pci_conf_print_vc_cap_arbtab(regs, extcapoff + parbtab,
   2367  1.135   msaitoh 			    "Port", parbsel, parbsize);
   2368  1.135   msaitoh 	}
   2369  1.135   msaitoh 
   2370  1.135   msaitoh 	varbsize = 8;
   2371  1.135   msaitoh 	if ((varbtab != 0) && (varbsel != 0))
   2372  1.135   msaitoh 		pci_conf_print_vc_cap_arbtab(regs, extcapoff + varbtab,
   2373  1.135   msaitoh 		    "  VC", varbsel, varbsize);
   2374  1.135   msaitoh }
   2375  1.135   msaitoh 
   2376  1.135   msaitoh static const char *
   2377  1.135   msaitoh pci_conf_print_pwrbdgt_base_power(uint8_t reg)
   2378  1.135   msaitoh {
   2379  1.135   msaitoh 
   2380  1.135   msaitoh 	switch (reg) {
   2381  1.135   msaitoh 	case 0xf0:
   2382  1.135   msaitoh 		return "250W";
   2383  1.135   msaitoh 	case 0xf1:
   2384  1.135   msaitoh 		return "275W";
   2385  1.135   msaitoh 	case 0xf2:
   2386  1.135   msaitoh 		return "300W";
   2387  1.135   msaitoh 	default:
   2388  1.135   msaitoh 		return "Unknown";
   2389  1.135   msaitoh 	}
   2390  1.135   msaitoh }
   2391  1.135   msaitoh 
   2392  1.135   msaitoh static const char *
   2393  1.135   msaitoh pci_conf_print_pwrbdgt_data_scale(uint8_t reg)
   2394  1.135   msaitoh {
   2395  1.135   msaitoh 
   2396  1.135   msaitoh 	switch (reg) {
   2397  1.135   msaitoh 	case 0x00:
   2398  1.135   msaitoh 		return "1.0x";
   2399  1.135   msaitoh 	case 0x01:
   2400  1.135   msaitoh 		return "0.1x";
   2401  1.135   msaitoh 	case 0x02:
   2402  1.135   msaitoh 		return "0.01x";
   2403  1.135   msaitoh 	case 0x03:
   2404  1.135   msaitoh 		return "0.001x";
   2405  1.135   msaitoh 	default:
   2406  1.135   msaitoh 		return "wrong value!";
   2407  1.135   msaitoh 	}
   2408  1.135   msaitoh }
   2409  1.135   msaitoh 
   2410  1.135   msaitoh static const char *
   2411  1.135   msaitoh pci_conf_print_pwrbdgt_type(uint8_t reg)
   2412  1.135   msaitoh {
   2413  1.135   msaitoh 
   2414  1.135   msaitoh 	switch (reg) {
   2415  1.135   msaitoh 	case 0x00:
   2416  1.135   msaitoh 		return "PME Aux";
   2417  1.135   msaitoh 	case 0x01:
   2418  1.135   msaitoh 		return "Auxilary";
   2419  1.135   msaitoh 	case 0x02:
   2420  1.135   msaitoh 		return "Idle";
   2421  1.135   msaitoh 	case 0x03:
   2422  1.135   msaitoh 		return "Sustained";
   2423  1.135   msaitoh 	case 0x07:
   2424  1.135   msaitoh 		return "Maximun";
   2425  1.135   msaitoh 	default:
   2426  1.135   msaitoh 		return "Unknown";
   2427  1.135   msaitoh 	}
   2428  1.135   msaitoh }
   2429  1.135   msaitoh 
   2430  1.135   msaitoh static const char *
   2431  1.135   msaitoh pci_conf_print_pwrbdgt_pwrrail(uint8_t reg)
   2432  1.135   msaitoh {
   2433  1.135   msaitoh 
   2434  1.135   msaitoh 	switch (reg) {
   2435  1.135   msaitoh 	case 0x00:
   2436  1.135   msaitoh 		return "Power(12V)";
   2437  1.135   msaitoh 	case 0x01:
   2438  1.135   msaitoh 		return "Power(3.3V)";
   2439  1.135   msaitoh 	case 0x02:
   2440  1.135   msaitoh 		return "Power(1.5V or 1.8V)";
   2441  1.135   msaitoh 	case 0x07:
   2442  1.135   msaitoh 		return "Thermal";
   2443  1.135   msaitoh 	default:
   2444  1.135   msaitoh 		return "Unknown";
   2445  1.135   msaitoh 	}
   2446  1.135   msaitoh }
   2447  1.135   msaitoh 
   2448  1.135   msaitoh static void
   2449  1.135   msaitoh pci_conf_print_pwrbdgt_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2450  1.135   msaitoh {
   2451  1.135   msaitoh 	pcireg_t reg;
   2452  1.135   msaitoh 
   2453  1.135   msaitoh 	printf("\n  Power Budget Register\n");
   2454  1.135   msaitoh 
   2455  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_DSEL)];
   2456  1.135   msaitoh 	printf("    Data Select register: 0x%08x\n", reg);
   2457  1.135   msaitoh 
   2458  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_DATA)];
   2459  1.135   msaitoh 	printf("    Data register: 0x%08x\n", reg);
   2460  1.135   msaitoh 	printf("      Base Power: %s\n",
   2461  1.135   msaitoh 	    pci_conf_print_pwrbdgt_base_power((uint8_t)reg));
   2462  1.135   msaitoh 	printf("      Data Scale: %s\n",
   2463  1.135   msaitoh 	    pci_conf_print_pwrbdgt_data_scale(
   2464  1.135   msaitoh 		    (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_DATA_SCALE))));
   2465  1.135   msaitoh 	printf("      PM Sub State: 0x%hhx\n",
   2466  1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_PWRBDGT_PM_SUBSTAT));
   2467  1.135   msaitoh 	printf("      PM State: D%u\n",
   2468  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_PWRBDGT_PM_STAT));
   2469  1.135   msaitoh 	printf("      Type: %s\n",
   2470  1.135   msaitoh 	    pci_conf_print_pwrbdgt_type(
   2471  1.135   msaitoh 		    (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_TYPE))));
   2472  1.135   msaitoh 	printf("      Power Rail: %s\n",
   2473  1.135   msaitoh 	    pci_conf_print_pwrbdgt_pwrrail(
   2474  1.135   msaitoh 		    (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_PWRRAIL))));
   2475  1.135   msaitoh 
   2476  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_CAP)];
   2477  1.135   msaitoh 	printf("    Power Budget Capability register: 0x%08x\n", reg);
   2478  1.135   msaitoh 	onoff("System Allocated",
   2479  1.135   msaitoh 	    reg, PCI_PWRBDGT_CAP_SYSALLOC);
   2480  1.135   msaitoh }
   2481  1.135   msaitoh 
   2482  1.135   msaitoh static const char *
   2483  1.135   msaitoh pci_conf_print_rclink_dcl_cap_elmtype(unsigned char type)
   2484  1.135   msaitoh {
   2485  1.135   msaitoh 
   2486  1.135   msaitoh 	switch (type) {
   2487  1.135   msaitoh 	case 0x00:
   2488  1.135   msaitoh 		return "Configuration Space Element";
   2489  1.135   msaitoh 	case 0x01:
   2490  1.135   msaitoh 		return "System Egress Port or internal sink (memory)";
   2491  1.135   msaitoh 	case 0x02:
   2492  1.135   msaitoh 		return "Internal Root Complex Link";
   2493  1.135   msaitoh 	default:
   2494  1.135   msaitoh 		return "Unknown";
   2495  1.135   msaitoh 	}
   2496  1.135   msaitoh }
   2497  1.135   msaitoh 
   2498  1.135   msaitoh static void
   2499  1.135   msaitoh pci_conf_print_rclink_dcl_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2500  1.135   msaitoh {
   2501  1.135   msaitoh 	pcireg_t reg;
   2502  1.135   msaitoh 	unsigned char nent, linktype;
   2503  1.135   msaitoh 	int i;
   2504  1.135   msaitoh 
   2505  1.135   msaitoh 	printf("\n  Root Complex Link Declaration\n");
   2506  1.135   msaitoh 
   2507  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_ESDESC)];
   2508  1.135   msaitoh 	printf("    Element Self Description Register: 0x%08x\n", reg);
   2509  1.135   msaitoh 	printf("      Element Type: %s\n",
   2510  1.135   msaitoh 	    pci_conf_print_rclink_dcl_cap_elmtype((unsigned char)reg));
   2511  1.135   msaitoh 	nent = __SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_NUMLINKENT);
   2512  1.135   msaitoh 	printf("      Number of Link Entries: %hhu\n", nent);
   2513  1.135   msaitoh 	printf("      Component ID: %hhu\n",
   2514  1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_COMPID));
   2515  1.135   msaitoh 	printf("      Port Number: %hhu\n",
   2516  1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_PORTNUM));
   2517  1.135   msaitoh 	for (i = 0; i < nent; i++) {
   2518  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_LINKDESC(i))];
   2519  1.140   msaitoh 		printf("    Link Entry %d:\n", i + 1);
   2520  1.140   msaitoh 		printf("      Link Description Register: 0x%08x\n", reg);
   2521  1.140   msaitoh 		onoff("  Link Valid", reg,PCI_RCLINK_DCL_LINKDESC_LVALID);
   2522  1.135   msaitoh 		linktype = reg & PCI_RCLINK_DCL_LINKDESC_LTYPE;
   2523  1.140   msaitoh 		onoff2("  Link Type", reg, PCI_RCLINK_DCL_LINKDESC_LTYPE,
   2524  1.135   msaitoh 		    "Configuration Space", "Memory-Mapped Space");
   2525  1.140   msaitoh 		onoff("  Associated RCRB Header", reg,
   2526  1.135   msaitoh 		    PCI_RCLINK_DCL_LINKDESC_ARCRBH);
   2527  1.140   msaitoh 		printf("        Target Component ID: %hhu\n",
   2528  1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg,
   2529  1.135   msaitoh 			PCI_RCLINK_DCL_LINKDESC_TCOMPID));
   2530  1.140   msaitoh 		printf("        Target Port Number: %hhu\n",
   2531  1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg,
   2532  1.135   msaitoh 			PCI_RCLINK_DCL_LINKDESC_TPNUM));
   2533  1.135   msaitoh 
   2534  1.135   msaitoh 		if (linktype == 0) {
   2535  1.135   msaitoh 			/* Memory-Mapped Space */
   2536  1.135   msaitoh 			reg = regs[o2i(extcapoff
   2537  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT0_LO(i))];
   2538  1.140   msaitoh 			printf("      Link Address Low Register: 0x%08x\n",
   2539  1.140   msaitoh 			    reg);
   2540  1.135   msaitoh 			reg = regs[o2i(extcapoff
   2541  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT0_HI(i))];
   2542  1.140   msaitoh 			printf("      Link Address High Register: 0x%08x\n",
   2543  1.140   msaitoh 			    reg);
   2544  1.135   msaitoh 		} else {
   2545  1.135   msaitoh 			unsigned int nb;
   2546  1.135   msaitoh 			pcireg_t lo, hi;
   2547  1.135   msaitoh 
   2548  1.135   msaitoh 			/* Configuration Space */
   2549  1.135   msaitoh 			lo = regs[o2i(extcapoff
   2550  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT1_LO(i))];
   2551  1.140   msaitoh 			printf("      Configuration Space Low Register: "
   2552  1.140   msaitoh 			    "0x%08x\n", lo);
   2553  1.135   msaitoh 			hi = regs[o2i(extcapoff
   2554  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT1_HI(i))];
   2555  1.140   msaitoh 			printf("      Configuration Space High Register: "
   2556  1.140   msaitoh 			    "0x%08x\n", hi);
   2557  1.135   msaitoh 			nb = __SHIFTOUT(lo, PCI_RCLINK_DCL_LINKADDR_LT1_N);
   2558  1.140   msaitoh 			printf("        N: %u\n", nb);
   2559  1.140   msaitoh 			printf("        Func: %hhu\n",
   2560  1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   2561  1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_FUNC));
   2562  1.140   msaitoh 			printf("        Dev: %hhu\n",
   2563  1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   2564  1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_DEV));
   2565  1.140   msaitoh 			printf("        Bus: %hhu\n",
   2566  1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   2567  1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_BUS(nb)));
   2568  1.135   msaitoh 			lo &= PCI_RCLINK_DCL_LINKADDR_LT1_BAL(i);
   2569  1.140   msaitoh 			printf("        Configuration Space Base Address: "
   2570  1.140   msaitoh 			    "0x%016" PRIx64 "\n", ((uint64_t)hi << 32) + lo);
   2571  1.135   msaitoh 		}
   2572  1.135   msaitoh 	}
   2573  1.135   msaitoh }
   2574  1.135   msaitoh 
   2575  1.135   msaitoh /* XXX pci_conf_print_rclink_ctl_cap */
   2576  1.135   msaitoh 
   2577  1.135   msaitoh static void
   2578  1.135   msaitoh pci_conf_print_rcec_assoc_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2579  1.135   msaitoh {
   2580  1.135   msaitoh 	pcireg_t reg;
   2581  1.135   msaitoh 
   2582  1.135   msaitoh 	printf("\n  Root Complex Event Collector Association\n");
   2583  1.135   msaitoh 
   2584  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_RCEC_ASSOC_ASSOCBITMAP)];
   2585  1.135   msaitoh 	printf("    Association Bitmap for Root Complex Integrated Devices:"
   2586  1.135   msaitoh 	    " 0x%08x\n", reg);
   2587  1.135   msaitoh }
   2588  1.135   msaitoh 
   2589  1.135   msaitoh /* XXX pci_conf_print_mfvc_cap */
   2590  1.135   msaitoh /* XXX pci_conf_print_vc2_cap */
   2591  1.135   msaitoh /* XXX pci_conf_print_rcrb_cap */
   2592  1.135   msaitoh /* XXX pci_conf_print_vendor_cap */
   2593  1.135   msaitoh /* XXX pci_conf_print_cac_cap */
   2594  1.135   msaitoh 
   2595  1.135   msaitoh static void
   2596  1.135   msaitoh pci_conf_print_acs_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2597  1.135   msaitoh {
   2598  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   2599  1.135   msaitoh 	unsigned int size, i;
   2600  1.135   msaitoh 
   2601  1.135   msaitoh 	printf("\n  Access Control Services\n");
   2602  1.135   msaitoh 
   2603  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ACS_CAP)];
   2604  1.135   msaitoh 	cap = reg & 0xffff;
   2605  1.135   msaitoh 	ctl = reg >> 16;
   2606  1.135   msaitoh 	printf("    ACS Capability register: 0x%08x\n", cap);
   2607  1.135   msaitoh 	onoff("ACS Source Validation", cap, PCI_ACS_CAP_V);
   2608  1.135   msaitoh 	onoff("ACS Transaction Blocking", cap, PCI_ACS_CAP_B);
   2609  1.135   msaitoh 	onoff("ACS P2P Request Redirect", cap, PCI_ACS_CAP_R);
   2610  1.135   msaitoh 	onoff("ACS P2P Completion Redirect", cap, PCI_ACS_CAP_C);
   2611  1.135   msaitoh 	onoff("ACS Upstream Forwarding", cap, PCI_ACS_CAP_U);
   2612  1.135   msaitoh 	onoff("ACS Egress Control", cap, PCI_ACS_CAP_E);
   2613  1.135   msaitoh 	onoff("ACS Direct Translated P2P", cap, PCI_ACS_CAP_T);
   2614  1.135   msaitoh 	size = __SHIFTOUT(cap, PCI_ACS_CAP_ECVSIZE);
   2615  1.135   msaitoh 	if (size == 0)
   2616  1.135   msaitoh 		size = 256;
   2617  1.135   msaitoh 	printf("      Egress Control Vector Size: %u\n", size);
   2618  1.135   msaitoh 	printf("    ACS Control register: 0x%08x\n", ctl);
   2619  1.135   msaitoh 	onoff("ACS Source Validation Enable", ctl, PCI_ACS_CTL_V);
   2620  1.135   msaitoh 	onoff("ACS Transaction Blocking Enable", ctl, PCI_ACS_CTL_B);
   2621  1.135   msaitoh 	onoff("ACS P2P Request Redirect Enable", ctl, PCI_ACS_CTL_R);
   2622  1.135   msaitoh 	onoff("ACS P2P Completion Redirect Enable", ctl, PCI_ACS_CTL_C);
   2623  1.135   msaitoh 	onoff("ACS Upstream Forwarding Enable", ctl, PCI_ACS_CTL_U);
   2624  1.135   msaitoh 	onoff("ACS Egress Control Enable", ctl, PCI_ACS_CTL_E);
   2625  1.135   msaitoh 	onoff("ACS Direct Translated P2P Enable", ctl, PCI_ACS_CTL_T);
   2626  1.135   msaitoh 
   2627  1.135   msaitoh 	/*
   2628  1.135   msaitoh 	 * If the P2P Egress Control Capability bit is 0, ignore the Egress
   2629  1.135   msaitoh 	 * Control vector.
   2630  1.135   msaitoh 	 */
   2631  1.135   msaitoh 	if ((cap & PCI_ACS_CAP_E) == 0)
   2632  1.135   msaitoh 		return;
   2633  1.135   msaitoh 	for (i = 0; i < size; i += 32)
   2634  1.135   msaitoh 		printf("    Egress Control Vector [%u..%u]: %x\n", i + 31,
   2635  1.135   msaitoh 		    i, regs[o2i(extcapoff + PCI_ACS_ECV + (i / 32) * 4 )]);
   2636  1.135   msaitoh }
   2637  1.135   msaitoh 
   2638  1.135   msaitoh static void
   2639  1.135   msaitoh pci_conf_print_ari_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2640  1.135   msaitoh {
   2641  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   2642  1.135   msaitoh 
   2643  1.135   msaitoh 	printf("\n  Alternative Routing-ID Interpretation Register\n");
   2644  1.135   msaitoh 
   2645  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
   2646  1.135   msaitoh 	cap = reg & 0xffff;
   2647  1.135   msaitoh 	ctl = reg >> 16;
   2648  1.135   msaitoh 	printf("    Capability register: 0x%08x\n", cap);
   2649  1.135   msaitoh 	onoff("MVFC Function Groups Capability", reg, PCI_ARI_CAP_M);
   2650  1.135   msaitoh 	onoff("ACS Function Groups Capability", reg, PCI_ARI_CAP_A);
   2651  1.135   msaitoh 	printf("      Next Function Number: %u\n",
   2652  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ARI_CAP_NXTFN));
   2653  1.135   msaitoh 	printf("    Control register: 0x%08x\n", ctl);
   2654  1.135   msaitoh 	onoff("MVFC Function Groups Enable", reg, PCI_ARI_CTL_M);
   2655  1.135   msaitoh 	onoff("ACS Function Groups Enable", reg, PCI_ARI_CTL_A);
   2656  1.135   msaitoh 	printf("      Function Group: %u\n",
   2657  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ARI_CTL_FUNCGRP));
   2658  1.135   msaitoh }
   2659  1.135   msaitoh 
   2660  1.135   msaitoh static void
   2661  1.135   msaitoh pci_conf_print_ats_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2662  1.135   msaitoh {
   2663  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   2664  1.135   msaitoh 	unsigned int num;
   2665  1.135   msaitoh 
   2666  1.135   msaitoh 	printf("\n  Address Translation Services\n");
   2667  1.135   msaitoh 
   2668  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
   2669  1.135   msaitoh 	cap = reg & 0xffff;
   2670  1.135   msaitoh 	ctl = reg >> 16;
   2671  1.135   msaitoh 	printf("    Capability register: 0x%04x\n", cap);
   2672  1.135   msaitoh 	num = __SHIFTOUT(reg, PCI_ATS_CAP_INVQDEPTH);
   2673  1.135   msaitoh 	if (num == 0)
   2674  1.135   msaitoh 		num = 32;
   2675  1.135   msaitoh 	printf("      Invalidate Queue Depth: %u\n", num);
   2676  1.135   msaitoh 	onoff("Page Aligned Request", reg, PCI_ATS_CAP_PALIGNREQ);
   2677  1.135   msaitoh 
   2678  1.135   msaitoh 	printf("    Control register: 0x%04x\n", ctl);
   2679  1.135   msaitoh 	printf("      Smallest Translation Unit: %u\n",
   2680  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ATS_CTL_STU));
   2681  1.135   msaitoh 	onoff("Enable", reg, PCI_ATS_CTL_EN);
   2682  1.135   msaitoh }
   2683  1.135   msaitoh 
   2684  1.135   msaitoh static void
   2685  1.135   msaitoh pci_conf_print_sernum_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2686  1.135   msaitoh {
   2687  1.135   msaitoh 	pcireg_t lo, hi;
   2688  1.135   msaitoh 
   2689  1.135   msaitoh 	printf("\n  Device Serial Number Register\n");
   2690  1.135   msaitoh 
   2691  1.135   msaitoh 	lo = regs[o2i(extcapoff + PCI_SERIAL_LOW)];
   2692  1.135   msaitoh 	hi = regs[o2i(extcapoff + PCI_SERIAL_HIGH)];
   2693  1.135   msaitoh 	printf("    Serial Number: %02x-%02x-%02x-%02x-%02x-%02x-%02x-%02x\n",
   2694  1.135   msaitoh 	    hi >> 24, (hi >> 16) & 0xff, (hi >> 8) & 0xff, hi & 0xff,
   2695  1.135   msaitoh 	    lo >> 24, (lo >> 16) & 0xff, (lo >> 8) & 0xff, lo & 0xff);
   2696  1.135   msaitoh }
   2697  1.135   msaitoh 
   2698  1.135   msaitoh static void
   2699  1.135   msaitoh pci_conf_print_sriov_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2700  1.135   msaitoh {
   2701  1.135   msaitoh 	char buf[sizeof("99999 MB")];
   2702  1.135   msaitoh 	pcireg_t reg;
   2703  1.135   msaitoh 	pcireg_t total_vfs;
   2704  1.135   msaitoh 	int i;
   2705  1.135   msaitoh 	bool first;
   2706  1.135   msaitoh 
   2707  1.135   msaitoh 	printf("\n  Single Root IO Virtualization Register\n");
   2708  1.135   msaitoh 
   2709  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_CAP)];
   2710  1.135   msaitoh 	printf("    Capabilities register: 0x%08x\n", reg);
   2711  1.135   msaitoh 	onoff("VF Migration Capable", reg, PCI_SRIOV_CAP_VF_MIGRATION);
   2712  1.135   msaitoh 	onoff("ARI Capable Hierarchy Preserved", reg,
   2713  1.135   msaitoh 	    PCI_SRIOV_CAP_ARI_CAP_HIER_PRESERVED);
   2714  1.135   msaitoh 	if (reg & PCI_SRIOV_CAP_VF_MIGRATION) {
   2715  1.135   msaitoh 		printf("      VF Migration Interrupt Message Number: 0x%u\n",
   2716  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   2717  1.135   msaitoh 		      PCI_SRIOV_CAP_VF_MIGRATION_INTMSG_N));
   2718  1.135   msaitoh 	}
   2719  1.135   msaitoh 
   2720  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_CTL)] & 0xffff;
   2721  1.135   msaitoh 	printf("    Control register: 0x%04x\n", reg);
   2722  1.135   msaitoh 	onoff("VF Enable", reg, PCI_SRIOV_CTL_VF_ENABLE);
   2723  1.135   msaitoh 	onoff("VF Migration Enable", reg, PCI_SRIOV_CTL_VF_MIGRATION_SUPPORT);
   2724  1.135   msaitoh 	onoff("VF Migration Interrupt Enable", reg,
   2725  1.135   msaitoh 	    PCI_SRIOV_CTL_VF_MIGRATION_INT_ENABLE);
   2726  1.135   msaitoh 	onoff("VF Memory Space Enable", reg, PCI_SRIOV_CTL_VF_MSE);
   2727  1.135   msaitoh 	onoff("ARI Capable Hierarchy", reg, PCI_SRIOV_CTL_ARI_CAP_HIER);
   2728  1.135   msaitoh 
   2729  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_STA)] >> 16;
   2730  1.135   msaitoh 	printf("    Status register: 0x%04x\n", reg);
   2731  1.135   msaitoh 	onoff("VF Migration Status", reg, PCI_SRIOV_STA_VF_MIGRATION);
   2732  1.135   msaitoh 
   2733  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_INITIAL_VFS)] & 0xffff;
   2734  1.135   msaitoh 	printf("    InitialVFs register: 0x%04x\n", reg);
   2735  1.135   msaitoh 	total_vfs = reg = regs[o2i(extcapoff + PCI_SRIOV_TOTAL_VFS)] >> 16;
   2736  1.135   msaitoh 	printf("    TotalVFs register: 0x%04x\n", reg);
   2737  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_NUM_VFS)] & 0xffff;
   2738  1.135   msaitoh 	printf("    NumVFs register: 0x%04x\n", reg);
   2739  1.135   msaitoh 
   2740  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_FUNC_DEP_LINK)] >> 16;
   2741  1.135   msaitoh 	printf("    Function Dependency Link register: 0x%04x\n", reg);
   2742  1.135   msaitoh 
   2743  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_OFF)] & 0xffff;
   2744  1.135   msaitoh 	printf("    First VF Offset register: 0x%04x\n", reg);
   2745  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_STRIDE)] >> 16;
   2746  1.135   msaitoh 	printf("    VF Stride register: 0x%04x\n", reg);
   2747  1.135   msaitoh 
   2748  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_CAP)];
   2749  1.135   msaitoh 	printf("    Supported Page Sizes register: 0x%08x\n", reg);
   2750  1.135   msaitoh 	printf("      Supported Page Size:");
   2751  1.135   msaitoh 	for (i = 0, first = true; i < 32; i++) {
   2752  1.135   msaitoh 		if (reg & __BIT(i)) {
   2753  1.135   msaitoh #ifdef _KERNEL
   2754  1.135   msaitoh 			format_bytes(buf, sizeof(buf), 1LL << (i + 12));
   2755  1.135   msaitoh #else
   2756  1.135   msaitoh 			humanize_number(buf, sizeof(buf), 1LL << (i + 12), "B",
   2757  1.135   msaitoh 			    HN_AUTOSCALE, 0);
   2758  1.135   msaitoh #endif
   2759  1.135   msaitoh 			printf("%s %s", first ? "" : ",", buf);
   2760  1.135   msaitoh 			first = false;
   2761  1.135   msaitoh 		}
   2762  1.135   msaitoh 	}
   2763  1.135   msaitoh 	printf("\n");
   2764  1.135   msaitoh 
   2765  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_SIZE)];
   2766  1.135   msaitoh 	printf("    System Page Sizes register: 0x%08x\n", reg);
   2767  1.135   msaitoh 	printf("      Page Size: ");
   2768  1.135   msaitoh 	if (reg != 0) {
   2769  1.135   msaitoh #ifdef _KERNEL
   2770  1.135   msaitoh 		format_bytes(buf, sizeof(buf), 1LL << (ffs(reg) + 12));
   2771  1.135   msaitoh #else
   2772  1.135   msaitoh 		humanize_number(buf, sizeof(buf), 1LL << (ffs(reg) + 12), "B",
   2773  1.135   msaitoh 		    HN_AUTOSCALE, 0);
   2774  1.135   msaitoh #endif
   2775  1.135   msaitoh 		printf("%s", buf);
   2776  1.135   msaitoh 	} else {
   2777  1.135   msaitoh 		printf("unknown");
   2778  1.135   msaitoh 	}
   2779  1.135   msaitoh 	printf("\n");
   2780  1.135   msaitoh 
   2781  1.135   msaitoh 	for (i = 0; i < 6; i++) {
   2782  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SRIOV_BAR(i))];
   2783  1.135   msaitoh 		printf("    VF BAR%d register: 0x%08x\n", i, reg);
   2784  1.135   msaitoh 	}
   2785  1.135   msaitoh 
   2786  1.135   msaitoh 	if (total_vfs > 0) {
   2787  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SRIOV_VF_MIG_STA_AR)];
   2788  1.135   msaitoh 		printf("    VF Migration State Array Offset register: 0x%08x\n",
   2789  1.135   msaitoh 		    reg);
   2790  1.135   msaitoh 		printf("      VF Migration State Offset: 0x%08x\n",
   2791  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_OFFSET));
   2792  1.135   msaitoh 		i = __SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_BIR);
   2793  1.135   msaitoh 		printf("      VF Migration State BIR: ");
   2794  1.135   msaitoh 		if (i >= 0 && i <= 5) {
   2795  1.135   msaitoh 			printf("BAR%d", i);
   2796  1.135   msaitoh 		} else {
   2797  1.135   msaitoh 			printf("unknown BAR (%d)", i);
   2798  1.135   msaitoh 		}
   2799  1.135   msaitoh 		printf("\n");
   2800  1.135   msaitoh 	}
   2801  1.135   msaitoh }
   2802  1.135   msaitoh 
   2803  1.135   msaitoh /* XXX pci_conf_print_mriov_cap */
   2804  1.138   msaitoh 
   2805  1.138   msaitoh static void
   2806  1.138   msaitoh pci_conf_print_multicast_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2807  1.138   msaitoh {
   2808  1.138   msaitoh 	pcireg_t reg, cap, ctl;
   2809  1.138   msaitoh 	pcireg_t regl, regh;
   2810  1.138   msaitoh 	uint64_t addr;
   2811  1.138   msaitoh 	int n;
   2812  1.138   msaitoh 
   2813  1.138   msaitoh 	printf("\n  Multicast\n");
   2814  1.138   msaitoh 
   2815  1.138   msaitoh 	reg = regs[o2i(extcapoff + PCI_MCAST_CTL)];
   2816  1.138   msaitoh 	cap = reg & 0xffff;
   2817  1.138   msaitoh 	ctl = reg >> 16;
   2818  1.138   msaitoh 	printf("    Capability Register: 0x%04x\n", cap);
   2819  1.139   msaitoh 	printf("      Max Group: %u\n",
   2820  1.139   msaitoh 	    (pcireg_t)(reg & PCI_MCAST_CAP_MAXGRP) + 1);
   2821  1.138   msaitoh 
   2822  1.138   msaitoh 	/* Endpoint Only */
   2823  1.138   msaitoh 	n = __SHIFTOUT(reg, PCI_MCAST_CAP_WINSIZEREQ);
   2824  1.138   msaitoh 	if (n > 0)
   2825  1.138   msaitoh 		printf("      Windw Size Requested: %d\n", 1 << (n - 1));
   2826  1.138   msaitoh 
   2827  1.138   msaitoh 	onoff("ECRC Regeneration Supported", reg, PCI_MCAST_CAP_ECRCREGEN);
   2828  1.138   msaitoh 
   2829  1.138   msaitoh 	printf("    Control Register: 0x%04x\n", ctl);
   2830  1.139   msaitoh 	printf("      Num Group: %u\n",
   2831  1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_MCAST_CTL_NUMGRP) + 1);
   2832  1.138   msaitoh 	onoff("Enable", reg, PCI_MCAST_CTL_ENA);
   2833  1.138   msaitoh 
   2834  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BARL)];
   2835  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BARH)];
   2836  1.138   msaitoh 	printf("    Base Address Register 0: 0x%08x\n", regl);
   2837  1.138   msaitoh 	printf("    Base Address Register 1: 0x%08x\n", regh);
   2838  1.139   msaitoh 	printf("      Index Position: %u\n",
   2839  1.139   msaitoh 	    (unsigned int)(regl & PCI_MCAST_BARL_INDPOS));
   2840  1.138   msaitoh 	addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_BARL_ADDR);
   2841  1.138   msaitoh 	printf("      Base Address: 0x%016" PRIx64 "\n", addr);
   2842  1.138   msaitoh 
   2843  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_RECVL)];
   2844  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_RECVH)];
   2845  1.138   msaitoh 	printf("    Receive Register 0: 0x%08x\n", regl);
   2846  1.138   msaitoh 	printf("    Receive Register 1: 0x%08x\n", regh);
   2847  1.138   msaitoh 
   2848  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLL)];
   2849  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLH)];
   2850  1.138   msaitoh 	printf("    Block All Register 0: 0x%08x\n", regl);
   2851  1.138   msaitoh 	printf("    Block All Register 1: 0x%08x\n", regh);
   2852  1.138   msaitoh 
   2853  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSL)];
   2854  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSH)];
   2855  1.138   msaitoh 	printf("    Block Untranslated Register 0: 0x%08x\n", regl);
   2856  1.138   msaitoh 	printf("    Block Untranslated Register 1: 0x%08x\n", regh);
   2857  1.138   msaitoh 
   2858  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_OVERLAYL)];
   2859  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_OVERLAYH)];
   2860  1.138   msaitoh 	printf("    Overlay BAR 0: 0x%08x\n", regl);
   2861  1.138   msaitoh 	printf("    Overlay BAR 1: 0x%08x\n", regh);
   2862  1.138   msaitoh 
   2863  1.138   msaitoh 	n = regl & PCI_MCAST_OVERLAYL_SIZE;
   2864  1.138   msaitoh 	printf("      Overlay Size: ");
   2865  1.138   msaitoh 	if (n >= 6)
   2866  1.138   msaitoh 		printf("%d\n", n);
   2867  1.138   msaitoh 	else
   2868  1.138   msaitoh 		printf("off\n");
   2869  1.138   msaitoh 	addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_OVERLAYL_ADDR);
   2870  1.138   msaitoh 	printf("      Overlay BAR: 0x%016" PRIx64 "\n", addr);
   2871  1.138   msaitoh }
   2872  1.135   msaitoh 
   2873  1.135   msaitoh static void
   2874  1.135   msaitoh pci_conf_print_page_req_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2875  1.135   msaitoh {
   2876  1.135   msaitoh 	pcireg_t reg, ctl, sta;
   2877  1.135   msaitoh 
   2878  1.135   msaitoh 	printf("\n  Page Request\n");
   2879  1.135   msaitoh 
   2880  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_CTL)];
   2881  1.135   msaitoh 	ctl = reg & 0xffff;
   2882  1.135   msaitoh 	sta = reg >> 16;
   2883  1.135   msaitoh 	printf("    Control Register: 0x%04x\n", ctl);
   2884  1.135   msaitoh 	onoff("Enalbe", reg, PCI_PAGE_REQ_CTL_E);
   2885  1.135   msaitoh 	onoff("Reset", reg, PCI_PAGE_REQ_CTL_R);
   2886  1.135   msaitoh 
   2887  1.135   msaitoh 	printf("    Status Register: 0x%04x\n", sta);
   2888  1.135   msaitoh 	onoff("Response Failure", reg, PCI_PAGE_REQ_STA_RF);
   2889  1.135   msaitoh 	onoff("Unexpected Page Request Group Index", reg,
   2890  1.135   msaitoh 	    PCI_PAGE_REQ_STA_UPRGI);
   2891  1.135   msaitoh 	onoff("Stopped", reg, PCI_PAGE_REQ_STA_S);
   2892  1.135   msaitoh 
   2893  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTCAPA)];
   2894  1.135   msaitoh 	printf("    Outstanding Page Request Capacity: %u\n", reg);
   2895  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTALLOC)];
   2896  1.135   msaitoh 	printf("    Outstanding Page Request Allocation: %u\n", reg);
   2897  1.135   msaitoh }
   2898  1.135   msaitoh 
   2899  1.135   msaitoh /* XXX pci_conf_print_amd_cap */
   2900  1.135   msaitoh /* XXX pci_conf_print_resize_bar_cap */
   2901  1.135   msaitoh /* XXX pci_conf_print_dpa_cap */
   2902  1.135   msaitoh 
   2903  1.135   msaitoh static const char *
   2904  1.135   msaitoh pci_conf_print_tph_req_cap_sttabloc(unsigned char val)
   2905  1.135   msaitoh {
   2906  1.135   msaitoh 
   2907  1.135   msaitoh 	switch (val) {
   2908  1.135   msaitoh 	case 0x0:
   2909  1.135   msaitoh 		return "Not Present";
   2910  1.135   msaitoh 	case 0x1:
   2911  1.135   msaitoh 		return "in the TPH Requester Capability Structure";
   2912  1.135   msaitoh 	case 0x2:
   2913  1.135   msaitoh 		return "in the MSI-X Table";
   2914  1.135   msaitoh 	default:
   2915  1.135   msaitoh 		return "Unknown";
   2916  1.135   msaitoh 	}
   2917  1.135   msaitoh }
   2918  1.135   msaitoh 
   2919  1.135   msaitoh static void
   2920  1.135   msaitoh pci_conf_print_tph_req_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2921  1.135   msaitoh {
   2922  1.135   msaitoh 	pcireg_t reg;
   2923  1.135   msaitoh 	int size, i, j;
   2924  1.135   msaitoh 
   2925  1.135   msaitoh 	printf("\n  TPH Requester Extended Capability\n");
   2926  1.135   msaitoh 
   2927  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_TPH_REQ_CAP)];
   2928  1.135   msaitoh 	printf("    TPH Requester Capabililty register: 0x%08x\n", reg);
   2929  1.135   msaitoh 	onoff("No ST Mode Supported", reg, PCI_TPH_REQ_CAP_NOST);
   2930  1.135   msaitoh 	onoff("Interrupt Vector Mode Supported", reg, PCI_TPH_REQ_CAP_INTVEC);
   2931  1.135   msaitoh 	onoff("Device Specific Mode Supported", reg, PCI_TPH_REQ_CAP_DEVSPEC);
   2932  1.135   msaitoh 	onoff("Extend TPH Reqester Supported", reg, PCI_TPH_REQ_CAP_XTPHREQ);
   2933  1.135   msaitoh 	printf("      ST Table Location: %s\n",
   2934  1.135   msaitoh 	    pci_conf_print_tph_req_cap_sttabloc(
   2935  1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLLOC)));
   2936  1.135   msaitoh 	size = __SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLSIZ) + 1;
   2937  1.135   msaitoh 	printf("      ST Table Size: %d\n", size);
   2938  1.135   msaitoh 	for (i = 0; i < size ; i += 2) {
   2939  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_TPH_REQ_STTBL + i / 2)];
   2940  1.135   msaitoh 		for (j = 0; j < 2 ; j++) {
   2941  1.136   msaitoh 			uint32_t entry = reg;
   2942  1.135   msaitoh 
   2943  1.135   msaitoh 			if (j != 0)
   2944  1.135   msaitoh 				entry >>= 16;
   2945  1.135   msaitoh 			entry &= 0xffff;
   2946  1.137     joerg 			printf("    TPH ST Table Entry (%d): 0x%04"PRIx32"\n",
   2947  1.135   msaitoh 			    i + j, entry);
   2948  1.135   msaitoh 		}
   2949  1.135   msaitoh 	}
   2950  1.135   msaitoh }
   2951  1.135   msaitoh 
   2952  1.135   msaitoh static void
   2953  1.135   msaitoh pci_conf_print_ltr_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2954  1.135   msaitoh {
   2955  1.135   msaitoh 	pcireg_t reg;
   2956  1.135   msaitoh 
   2957  1.135   msaitoh 	printf("\n  Latency Tolerance Reporting\n");
   2958  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_LTR_MAXSNOOPLAT)] & 0xffff;
   2959  1.135   msaitoh 	printf("    Max Snoop Latency Register: 0x%04x\n", reg);
   2960  1.135   msaitoh 	printf("      Max Snoop LatencyValue: %u\n",
   2961  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_VAL));
   2962  1.135   msaitoh 	printf("      Max Snoop LatencyScale: %uns\n",
   2963  1.135   msaitoh 	    PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_SCALE)));
   2964  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_LTR_MAXNOSNOOPLAT)] >> 16;
   2965  1.135   msaitoh 	printf("    Max No-Snoop Latency Register: 0x%04x\n", reg);
   2966  1.135   msaitoh 	printf("      Max No-Snoop LatencyValue: %u\n",
   2967  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_VAL));
   2968  1.135   msaitoh 	printf("      Max No-Snoop LatencyScale: %uns\n",
   2969  1.135   msaitoh 	    PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_SCALE)));
   2970  1.135   msaitoh }
   2971  1.135   msaitoh 
   2972  1.135   msaitoh static void
   2973  1.135   msaitoh pci_conf_print_sec_pcie_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2974  1.135   msaitoh {
   2975  1.135   msaitoh 	int pcie_capoff;
   2976  1.135   msaitoh 	pcireg_t reg;
   2977  1.135   msaitoh 	int i, maxlinkwidth;
   2978  1.135   msaitoh 
   2979  1.135   msaitoh 	printf("\n  Secondary PCI Express Register\n");
   2980  1.135   msaitoh 
   2981  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SECPCIE_LCTL3)];
   2982  1.135   msaitoh 	printf("    Link Control 3 register: 0x%08x\n", reg);
   2983  1.135   msaitoh 	onoff("Perform Equalization", reg, PCI_SECPCIE_LCTL3_PERFEQ);
   2984  1.135   msaitoh 	onoff("Link Equalization Request Interrupt Enable",
   2985  1.135   msaitoh 	    reg, PCI_SECPCIE_LCTL3_LINKEQREQ_IE);
   2986  1.135   msaitoh 
   2987  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SECPCIE_LANEERR_STA)];
   2988  1.135   msaitoh 	printf("    Lane Error Status register: 0x%08x\n", reg);
   2989  1.135   msaitoh 
   2990  1.135   msaitoh 	/* Get Max Link Width */
   2991  1.135   msaitoh 	if (pci_conf_find_cap(regs, capoff, PCI_CAP_PCIEXPRESS, &pcie_capoff)){
   2992  1.135   msaitoh 		reg = regs[o2i(pcie_capoff + PCIE_LCAP)];
   2993  1.135   msaitoh 		maxlinkwidth = __SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH);
   2994  1.135   msaitoh 	} else {
   2995  1.135   msaitoh 		printf("error: falied to get PCIe capablity\n");
   2996  1.135   msaitoh 		return;
   2997  1.135   msaitoh 	}
   2998  1.135   msaitoh 	for (i = 0; i < maxlinkwidth; i++) {
   2999  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SECPCIE_EQCTL(i))];
   3000  1.135   msaitoh 		if (i % 2 != 0)
   3001  1.135   msaitoh 			reg >>= 16;
   3002  1.135   msaitoh 		else
   3003  1.135   msaitoh 			reg &= 0xffff;
   3004  1.135   msaitoh 		printf("    Equalization Control Register (Link %d): %04x\n",
   3005  1.135   msaitoh 		    i, reg);
   3006  1.135   msaitoh 		printf("      Downstream Port Transmit Preset: 0x%x\n",
   3007  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3008  1.135   msaitoh 			PCI_SECPCIE_EQCTL_DP_XMIT_PRESET));
   3009  1.135   msaitoh 		printf("      Downstream Port Receive Hint: 0x%x\n",
   3010  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_DP_RCV_HINT));
   3011  1.135   msaitoh 		printf("      Upstream Port Transmit Preset: 0x%x\n",
   3012  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3013  1.135   msaitoh 			PCI_SECPCIE_EQCTL_UP_XMIT_PRESET));
   3014  1.135   msaitoh 		printf("      Upstream Port Receive Hint: 0x%x\n",
   3015  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_UP_RCV_HINT));
   3016  1.135   msaitoh 	}
   3017  1.135   msaitoh }
   3018  1.135   msaitoh 
   3019  1.135   msaitoh /* XXX pci_conf_print_pmux_cap */
   3020  1.135   msaitoh 
   3021  1.135   msaitoh static void
   3022  1.135   msaitoh pci_conf_print_pasid_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3023  1.135   msaitoh {
   3024  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3025  1.135   msaitoh 	unsigned int num;
   3026  1.135   msaitoh 
   3027  1.135   msaitoh 	printf("\n  Process Address Space ID\n");
   3028  1.135   msaitoh 
   3029  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PASID_CAP)];
   3030  1.135   msaitoh 	cap = reg & 0xffff;
   3031  1.135   msaitoh 	ctl = reg >> 16;
   3032  1.135   msaitoh 	printf("    PASID Capability Register: 0x%04x\n", cap);
   3033  1.135   msaitoh 	onoff("Execute Permission Supported", reg, PCI_PASID_CAP_XPERM);
   3034  1.135   msaitoh 	onoff("Privileged Mode Supported", reg, PCI_PASID_CAP_PRIVMODE);
   3035  1.135   msaitoh 	num = (1 << __SHIFTOUT(reg, PCI_PASID_CAP_MAXPASIDW)) - 1;
   3036  1.135   msaitoh 	printf("      Max PASID Width: %u\n", num);
   3037  1.135   msaitoh 
   3038  1.135   msaitoh 	printf("    PASID Control Register: 0x%04x\n", ctl);
   3039  1.135   msaitoh 	onoff("PASID Enable", reg, PCI_PASID_CTL_PASID_EN);
   3040  1.135   msaitoh 	onoff("Execute Permission Enable", reg, PCI_PASID_CTL_XPERM_EN);
   3041  1.135   msaitoh 	onoff("Privileged Mode Enable", reg, PCI_PASID_CTL_PRIVMODE_EN);
   3042  1.135   msaitoh }
   3043  1.135   msaitoh 
   3044  1.135   msaitoh static void
   3045  1.135   msaitoh pci_conf_print_lnr_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3046  1.135   msaitoh {
   3047  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3048  1.135   msaitoh 	unsigned int num;
   3049  1.135   msaitoh 
   3050  1.135   msaitoh 	printf("\n  LN Requester\n");
   3051  1.135   msaitoh 
   3052  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_LNR_CAP)];
   3053  1.135   msaitoh 	cap = reg & 0xffff;
   3054  1.135   msaitoh 	ctl = reg >> 16;
   3055  1.135   msaitoh 	printf("    LNR Capability register: 0x%04x\n", cap);
   3056  1.135   msaitoh 	onoff("LNR-64 Supported", reg, PCI_LNR_CAP_64);
   3057  1.135   msaitoh 	onoff("LNR-128 Supported", reg, PCI_LNR_CAP_128);
   3058  1.135   msaitoh 	num = 1 << __SHIFTOUT(reg, PCI_LNR_CAP_REGISTMAX);
   3059  1.135   msaitoh 	printf("      LNR Registration MAX: %u\n", num);
   3060  1.135   msaitoh 
   3061  1.135   msaitoh 	printf("    LNR Control register: 0x%04x\n", ctl);
   3062  1.135   msaitoh 	onoff("LNR Enable", reg, PCI_LNR_CTL_EN);
   3063  1.135   msaitoh 	onoff("LNR CLS", reg, PCI_LNR_CTL_CLS);
   3064  1.135   msaitoh 	num = 1 << __SHIFTOUT(reg, PCI_LNR_CTL_REGISTLIM);
   3065  1.135   msaitoh 	printf("      LNR Registration Limit: %u\n", num);
   3066  1.135   msaitoh }
   3067  1.135   msaitoh 
   3068  1.135   msaitoh /* XXX pci_conf_print_dpc_cap */
   3069  1.135   msaitoh 
   3070  1.135   msaitoh static int
   3071  1.135   msaitoh pci_conf_l1pm_cap_tposcale(unsigned char scale)
   3072  1.135   msaitoh {
   3073  1.135   msaitoh 
   3074  1.135   msaitoh 	/* Return scale in us */
   3075  1.135   msaitoh 	switch (scale) {
   3076  1.135   msaitoh 	case 0x0:
   3077  1.135   msaitoh 		return 2;
   3078  1.135   msaitoh 	case 0x1:
   3079  1.135   msaitoh 		return 10;
   3080  1.135   msaitoh 	case 0x2:
   3081  1.135   msaitoh 		return 100;
   3082  1.135   msaitoh 	default:
   3083  1.135   msaitoh 		return -1;
   3084  1.135   msaitoh 	}
   3085  1.135   msaitoh }
   3086  1.135   msaitoh 
   3087  1.135   msaitoh static void
   3088  1.135   msaitoh pci_conf_print_l1pm_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3089  1.135   msaitoh {
   3090  1.135   msaitoh 	pcireg_t reg;
   3091  1.135   msaitoh 	int scale, val;
   3092  1.135   msaitoh 
   3093  1.135   msaitoh 	printf("\n  L1 PM Substates\n");
   3094  1.135   msaitoh 
   3095  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CAP)];
   3096  1.135   msaitoh 	printf("    L1 PM Substates Capability register: 0x%08x\n", reg);
   3097  1.135   msaitoh 	onoff("PCI-PM L1.2 Supported", reg, PCI_L1PM_CAP_PCIPM12);
   3098  1.135   msaitoh 	onoff("PCI-PM L1.1 Supported", reg, PCI_L1PM_CAP_PCIPM11);
   3099  1.135   msaitoh 	onoff("ASPM L1.2 Supported", reg, PCI_L1PM_CAP_ASPM12);
   3100  1.135   msaitoh 	onoff("ASPM L1.1 Supported", reg, PCI_L1PM_CAP_ASPM11);
   3101  1.135   msaitoh 	onoff("L1 PM Substates Supported", reg, PCI_L1PM_CAP_L1PM);
   3102  1.135   msaitoh 	printf("      Port Common Mode Restore Time: %uus\n",
   3103  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CAP_PCMRT));
   3104  1.135   msaitoh 	scale = pci_conf_l1pm_cap_tposcale(
   3105  1.135   msaitoh 		__SHIFTOUT(reg, PCI_L1PM_CAP_PTPOSCALE));
   3106  1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CAP_PTPOVAL);
   3107  1.135   msaitoh 	printf("      Port T_POWER_ON: ");
   3108  1.135   msaitoh 	if (scale == -1)
   3109  1.135   msaitoh 		printf("unknown\n");
   3110  1.135   msaitoh 	else
   3111  1.135   msaitoh 		printf("%dus\n", val * scale);
   3112  1.135   msaitoh 
   3113  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CTL1)];
   3114  1.135   msaitoh 	printf("    L1 PM Substates Control register 1: 0x%08x\n", reg);
   3115  1.135   msaitoh 	onoff("PCI-PM L1.2 Enable", reg, PCI_L1PM_CTL1_PCIPM12_EN);
   3116  1.135   msaitoh 	onoff("PCI-PM L1.1 Enable", reg, PCI_L1PM_CTL1_PCIPM11_EN);
   3117  1.135   msaitoh 	onoff("ASPM L1.2 Enable", reg, PCI_L1PM_CTL1_ASPM12_EN);
   3118  1.135   msaitoh 	onoff("ASPM L1.1 Enable", reg, PCI_L1PM_CTL1_ASPM11_EN);
   3119  1.135   msaitoh 	printf("      Common Mode Restore Time: %uus\n",
   3120  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CTL1_CMRT));
   3121  1.135   msaitoh 	scale = PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHSCALE));
   3122  1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHVAL);
   3123  1.135   msaitoh 	printf("      LTR L1.2 THRESHOLD: %dus\n", val * scale);
   3124  1.135   msaitoh 
   3125  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CTL2)];
   3126  1.135   msaitoh 	printf("    L1 PM Substates Control register 2: 0x%08x\n", reg);
   3127  1.135   msaitoh 	scale = pci_conf_l1pm_cap_tposcale(
   3128  1.135   msaitoh 		__SHIFTOUT(reg, PCI_L1PM_CTL2_TPOSCALE));
   3129  1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CTL2_TPOVAL);
   3130  1.135   msaitoh 	printf("      T_POWER_ON: ");
   3131  1.135   msaitoh 	if (scale == -1)
   3132  1.135   msaitoh 		printf("unknown\n");
   3133  1.135   msaitoh 	else
   3134  1.135   msaitoh 		printf("%dus\n", val * scale);
   3135  1.135   msaitoh }
   3136  1.135   msaitoh 
   3137  1.135   msaitoh /* XXX pci_conf_print_ptm_cap */
   3138  1.135   msaitoh /* XXX pci_conf_print_mpcie_cap */
   3139  1.135   msaitoh /* XXX pci_conf_print_frsq_cap */
   3140  1.135   msaitoh /* XXX pci_conf_print_rtr_cap */
   3141  1.135   msaitoh /* XXX pci_conf_print_desigvndsp_cap */
   3142  1.135   msaitoh 
   3143  1.135   msaitoh #undef	MS
   3144  1.135   msaitoh #undef	SM
   3145  1.135   msaitoh #undef	RW
   3146  1.135   msaitoh 
   3147  1.135   msaitoh static struct {
   3148  1.135   msaitoh 	pcireg_t cap;
   3149  1.135   msaitoh 	const char *name;
   3150  1.135   msaitoh 	void (*printfunc)(const pcireg_t *, int, int);
   3151  1.135   msaitoh } pci_extcaptab[] = {
   3152  1.135   msaitoh 	{ 0,			"reserved",
   3153  1.135   msaitoh 	  NULL },
   3154  1.135   msaitoh 	{ PCI_EXTCAP_AER,	"Advanced Error Reporting",
   3155  1.135   msaitoh 	  pci_conf_print_aer_cap },
   3156  1.135   msaitoh 	{ PCI_EXTCAP_VC,	"Virtual Channel",
   3157  1.135   msaitoh 	  pci_conf_print_vc_cap },
   3158  1.135   msaitoh 	{ PCI_EXTCAP_SERNUM,	"Device Serial Number",
   3159  1.135   msaitoh 	  pci_conf_print_sernum_cap },
   3160  1.135   msaitoh 	{ PCI_EXTCAP_PWRBDGT,	"Power Budgeting",
   3161  1.135   msaitoh 	  pci_conf_print_pwrbdgt_cap },
   3162  1.135   msaitoh 	{ PCI_EXTCAP_RCLINK_DCL,"Root Complex Link Declaration",
   3163  1.135   msaitoh 	  pci_conf_print_rclink_dcl_cap },
   3164  1.135   msaitoh 	{ PCI_EXTCAP_RCLINK_CTL,"Root Complex Internal Link Control",
   3165  1.135   msaitoh 	  NULL },
   3166  1.135   msaitoh 	{ PCI_EXTCAP_RCEC_ASSOC,"Root Complex Event Collector Association",
   3167  1.135   msaitoh 	  pci_conf_print_rcec_assoc_cap },
   3168  1.135   msaitoh 	{ PCI_EXTCAP_MFVC,	"Multi-Function Virtual Channel",
   3169  1.135   msaitoh 	  NULL },
   3170  1.135   msaitoh 	{ PCI_EXTCAP_VC2,	"Virtual Channel",
   3171  1.135   msaitoh 	  NULL },
   3172  1.135   msaitoh 	{ PCI_EXTCAP_RCRB,	"RCRB Header",
   3173  1.135   msaitoh 	  NULL },
   3174  1.135   msaitoh 	{ PCI_EXTCAP_VENDOR,	"Vendor Unique",
   3175  1.135   msaitoh 	  NULL },
   3176  1.135   msaitoh 	{ PCI_EXTCAP_CAC,	"Configuration Access Correction",
   3177  1.135   msaitoh 	  NULL },
   3178  1.135   msaitoh 	{ PCI_EXTCAP_ACS,	"Access Control Services",
   3179  1.135   msaitoh 	  pci_conf_print_acs_cap },
   3180  1.135   msaitoh 	{ PCI_EXTCAP_ARI,	"Alternative Routing-ID Interpretation",
   3181  1.135   msaitoh 	  pci_conf_print_ari_cap },
   3182  1.135   msaitoh 	{ PCI_EXTCAP_ATS,	"Address Translation Services",
   3183  1.135   msaitoh 	  pci_conf_print_ats_cap },
   3184  1.135   msaitoh 	{ PCI_EXTCAP_SRIOV,	"Single Root IO Virtualization",
   3185  1.135   msaitoh 	  pci_conf_print_sriov_cap },
   3186  1.135   msaitoh 	{ PCI_EXTCAP_MRIOV,	"Multiple Root IO Virtualization",
   3187  1.135   msaitoh 	  NULL },
   3188  1.138   msaitoh 	{ PCI_EXTCAP_MCAST,	"Multicast",
   3189  1.138   msaitoh 	  pci_conf_print_multicast_cap },
   3190  1.135   msaitoh 	{ PCI_EXTCAP_PAGE_REQ,	"Page Request",
   3191  1.135   msaitoh 	  pci_conf_print_page_req_cap },
   3192  1.135   msaitoh 	{ PCI_EXTCAP_AMD,	"Reserved for AMD",
   3193  1.135   msaitoh 	  NULL },
   3194  1.135   msaitoh 	{ PCI_EXTCAP_RESIZE_BAR,"Resizable BAR",
   3195  1.135   msaitoh 	  NULL },
   3196  1.135   msaitoh 	{ PCI_EXTCAP_DPA,	"Dynamic Power Allocation",
   3197  1.135   msaitoh 	  NULL },
   3198  1.135   msaitoh 	{ PCI_EXTCAP_TPH_REQ,	"TPH Requester",
   3199  1.135   msaitoh 	  pci_conf_print_tph_req_cap },
   3200  1.135   msaitoh 	{ PCI_EXTCAP_LTR,	"Latency Tolerance Reporting",
   3201  1.135   msaitoh 	  pci_conf_print_ltr_cap },
   3202  1.135   msaitoh 	{ PCI_EXTCAP_SEC_PCIE,	"Secondary PCI Express",
   3203  1.135   msaitoh 	  pci_conf_print_sec_pcie_cap },
   3204  1.135   msaitoh 	{ PCI_EXTCAP_PMUX,	"Protocol Multiplexing",
   3205  1.135   msaitoh 	  NULL },
   3206  1.135   msaitoh 	{ PCI_EXTCAP_PASID,	"Process Address Space ID",
   3207  1.135   msaitoh 	  pci_conf_print_pasid_cap },
   3208  1.135   msaitoh 	{ PCI_EXTCAP_LN_REQ,	"LN Requester",
   3209  1.135   msaitoh 	  pci_conf_print_lnr_cap },
   3210  1.135   msaitoh 	{ PCI_EXTCAP_DPC,	"Downstream Port Containment",
   3211  1.135   msaitoh 	  NULL },
   3212  1.135   msaitoh 	{ PCI_EXTCAP_L1PM,	"L1 PM Substates",
   3213  1.135   msaitoh 	  pci_conf_print_l1pm_cap },
   3214  1.135   msaitoh 	{ PCI_EXTCAP_PTM,	"Precision Time Management",
   3215  1.135   msaitoh 	  NULL },
   3216  1.135   msaitoh 	{ PCI_EXTCAP_MPCIE,	"M-PCIe",
   3217  1.135   msaitoh 	  NULL },
   3218  1.135   msaitoh 	{ PCI_EXTCAP_FRSQ,	"Function Reading Status Queueing",
   3219  1.135   msaitoh 	  NULL },
   3220  1.135   msaitoh 	{ PCI_EXTCAP_RTR,	"Readiness Time Reporting",
   3221  1.135   msaitoh 	  NULL },
   3222  1.135   msaitoh 	{ PCI_EXTCAP_DESIGVNDSP, "Designated Vendor-Specific",
   3223  1.135   msaitoh 	  NULL },
   3224  1.135   msaitoh };
   3225  1.135   msaitoh 
   3226  1.135   msaitoh static int
   3227  1.135   msaitoh pci_conf_find_extcap(const pcireg_t *regs, int capoff, unsigned int capid,
   3228  1.135   msaitoh     int *offsetp)
   3229  1.135   msaitoh {
   3230  1.135   msaitoh 	int off;
   3231  1.135   msaitoh 	pcireg_t rval;
   3232  1.135   msaitoh 
   3233  1.135   msaitoh 	for (off = PCI_EXTCAPLIST_BASE;
   3234  1.135   msaitoh 	     off != 0;
   3235  1.135   msaitoh 	     off = PCI_EXTCAPLIST_NEXT(rval)) {
   3236  1.135   msaitoh 		rval = regs[o2i(off)];
   3237  1.135   msaitoh 		if (capid == PCI_EXTCAPLIST_CAP(rval)) {
   3238  1.135   msaitoh 			if (offsetp != NULL)
   3239  1.135   msaitoh 				*offsetp = off;
   3240  1.135   msaitoh 			return 1;
   3241   1.33    kleink 		}
   3242   1.33    kleink 	}
   3243  1.135   msaitoh 	return 0;
   3244  1.135   msaitoh }
   3245  1.135   msaitoh 
   3246  1.135   msaitoh static void
   3247  1.135   msaitoh pci_conf_print_extcaplist(
   3248  1.135   msaitoh #ifdef _KERNEL
   3249  1.135   msaitoh     pci_chipset_tag_t pc, pcitag_t tag,
   3250  1.135   msaitoh #endif
   3251  1.135   msaitoh     const pcireg_t *regs, int capoff)
   3252  1.135   msaitoh {
   3253  1.135   msaitoh 	int off;
   3254  1.135   msaitoh 	pcireg_t foundcap;
   3255  1.135   msaitoh 	pcireg_t rval;
   3256  1.135   msaitoh 	bool foundtable[__arraycount(pci_extcaptab)];
   3257  1.135   msaitoh 	unsigned int i;
   3258  1.135   msaitoh 
   3259  1.135   msaitoh 	/* Check Extended capability structure */
   3260  1.135   msaitoh 	off = PCI_EXTCAPLIST_BASE;
   3261  1.135   msaitoh 	rval = regs[o2i(off)];
   3262  1.135   msaitoh 	if (rval == 0xffffffff || rval == 0)
   3263  1.135   msaitoh 		return;
   3264  1.135   msaitoh 
   3265  1.135   msaitoh 	/* Clear table */
   3266  1.135   msaitoh 	for (i = 0; i < __arraycount(pci_extcaptab); i++)
   3267  1.135   msaitoh 		foundtable[i] = false;
   3268  1.135   msaitoh 
   3269  1.135   msaitoh 	/* Print extended capability register's offset and the type first */
   3270  1.135   msaitoh 	for (;;) {
   3271  1.135   msaitoh 		printf("  Extended Capability Register at 0x%02x\n", off);
   3272  1.135   msaitoh 
   3273  1.135   msaitoh 		foundcap = PCI_EXTCAPLIST_CAP(rval);
   3274  1.135   msaitoh 		printf("    type: 0x%04x (", foundcap);
   3275  1.135   msaitoh 		if (foundcap < __arraycount(pci_extcaptab)) {
   3276  1.135   msaitoh 			printf("%s)\n", pci_extcaptab[foundcap].name);
   3277  1.135   msaitoh 			/* Mark as found */
   3278  1.135   msaitoh 			foundtable[foundcap] = true;
   3279  1.135   msaitoh 		} else
   3280  1.135   msaitoh 			printf("unknown)\n");
   3281  1.135   msaitoh 		printf("    version: %d\n", PCI_EXTCAPLIST_VERSION(rval));
   3282  1.135   msaitoh 
   3283  1.135   msaitoh 		off = PCI_EXTCAPLIST_NEXT(rval);
   3284  1.135   msaitoh 		if (off == 0)
   3285  1.135   msaitoh 			break;
   3286  1.135   msaitoh 		rval = regs[o2i(off)];
   3287  1.135   msaitoh 	}
   3288  1.135   msaitoh 
   3289  1.135   msaitoh 	/*
   3290  1.135   msaitoh 	 * And then, print the detail of each capability registers
   3291  1.135   msaitoh 	 * in capability value's order.
   3292  1.135   msaitoh 	 */
   3293  1.135   msaitoh 	for (i = 0; i < __arraycount(pci_extcaptab); i++) {
   3294  1.135   msaitoh 		if (foundtable[i] == false)
   3295  1.135   msaitoh 			continue;
   3296  1.135   msaitoh 
   3297  1.135   msaitoh 		/*
   3298  1.135   msaitoh 		 * The type was found. Search capability list again and
   3299  1.135   msaitoh 		 * print all capabilities that the capabiliy type is
   3300  1.135   msaitoh 		 * the same.
   3301  1.135   msaitoh 		 */
   3302  1.135   msaitoh 		if (pci_conf_find_extcap(regs, capoff, i, &off) == 0)
   3303  1.135   msaitoh 			continue;
   3304  1.135   msaitoh 		rval = regs[o2i(off)];
   3305  1.135   msaitoh 		if ((PCI_EXTCAPLIST_VERSION(rval) <= 0)
   3306  1.135   msaitoh 		    || (pci_extcaptab[i].printfunc == NULL))
   3307  1.135   msaitoh 			continue;
   3308  1.135   msaitoh 
   3309  1.135   msaitoh 		pci_extcaptab[i].printfunc(regs, capoff, off);
   3310  1.135   msaitoh 
   3311  1.135   msaitoh 	}
   3312   1.26       cgd }
   3313   1.26       cgd 
   3314   1.79    dyoung /* Print the Secondary Status Register. */
   3315   1.79    dyoung static void
   3316   1.79    dyoung pci_conf_print_ssr(pcireg_t rval)
   3317   1.79    dyoung {
   3318   1.79    dyoung 	pcireg_t devsel;
   3319   1.79    dyoung 
   3320   1.79    dyoung 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
   3321  1.112   msaitoh 	onoff("66 MHz capable", rval, __BIT(5));
   3322  1.112   msaitoh 	onoff("User Definable Features (UDF) support", rval, __BIT(6));
   3323  1.112   msaitoh 	onoff("Fast back-to-back capable", rval, __BIT(7));
   3324  1.112   msaitoh 	onoff("Data parity error detected", rval, __BIT(8));
   3325   1.79    dyoung 
   3326   1.79    dyoung 	printf("      DEVSEL timing: ");
   3327   1.79    dyoung 	devsel = __SHIFTOUT(rval, __BITS(10, 9));
   3328   1.79    dyoung 	switch (devsel) {
   3329   1.79    dyoung 	case 0:
   3330   1.79    dyoung 		printf("fast");
   3331   1.79    dyoung 		break;
   3332   1.79    dyoung 	case 1:
   3333   1.79    dyoung 		printf("medium");
   3334   1.79    dyoung 		break;
   3335   1.79    dyoung 	case 2:
   3336   1.79    dyoung 		printf("slow");
   3337   1.79    dyoung 		break;
   3338   1.79    dyoung 	default:
   3339   1.79    dyoung 		printf("unknown/reserved");	/* XXX */
   3340   1.79    dyoung 		break;
   3341   1.79    dyoung 	}
   3342   1.79    dyoung 	printf(" (0x%x)\n", devsel);
   3343   1.79    dyoung 
   3344  1.112   msaitoh 	onoff("Signalled target abort", rval, __BIT(11));
   3345  1.112   msaitoh 	onoff("Received target abort", rval, __BIT(12));
   3346  1.112   msaitoh 	onoff("Received master abort", rval, __BIT(13));
   3347  1.112   msaitoh 	onoff("Received system error", rval, __BIT(14));
   3348  1.112   msaitoh 	onoff("Detected parity error", rval, __BIT(15));
   3349   1.79    dyoung }
   3350   1.79    dyoung 
   3351   1.27       cgd static void
   3352  1.115   msaitoh pci_conf_print_type0(
   3353  1.115   msaitoh #ifdef _KERNEL
   3354  1.115   msaitoh     pci_chipset_tag_t pc, pcitag_t tag,
   3355  1.115   msaitoh #endif
   3356  1.115   msaitoh     const pcireg_t *regs
   3357  1.115   msaitoh #ifdef _KERNEL
   3358  1.115   msaitoh     , int sizebars
   3359  1.115   msaitoh #endif
   3360  1.115   msaitoh     )
   3361  1.115   msaitoh {
   3362  1.115   msaitoh 	int off, width;
   3363  1.115   msaitoh 	pcireg_t rval;
   3364  1.115   msaitoh 
   3365  1.115   msaitoh 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
   3366  1.115   msaitoh #ifdef _KERNEL
   3367  1.115   msaitoh 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
   3368  1.115   msaitoh #else
   3369  1.115   msaitoh 		width = pci_conf_print_bar(regs, off, NULL);
   3370  1.115   msaitoh #endif
   3371  1.115   msaitoh 	}
   3372  1.115   msaitoh 
   3373  1.115   msaitoh 	printf("    Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
   3374  1.115   msaitoh 
   3375  1.115   msaitoh 	rval = regs[o2i(PCI_SUBSYS_ID_REG)];
   3376  1.115   msaitoh 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   3377  1.115   msaitoh 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   3378  1.115   msaitoh 
   3379  1.115   msaitoh 	/* XXX */
   3380  1.115   msaitoh 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
   3381  1.115   msaitoh 
   3382  1.115   msaitoh 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   3383  1.115   msaitoh 		printf("    Capability list pointer: 0x%02x\n",
   3384  1.115   msaitoh 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
   3385  1.115   msaitoh 	else
   3386  1.115   msaitoh 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
   3387  1.115   msaitoh 
   3388  1.115   msaitoh 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
   3389  1.115   msaitoh 
   3390  1.115   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   3391  1.115   msaitoh 	printf("    Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
   3392  1.115   msaitoh 	printf("    Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
   3393  1.115   msaitoh 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
   3394  1.115   msaitoh 	switch (PCI_INTERRUPT_PIN(rval)) {
   3395  1.115   msaitoh 	case PCI_INTERRUPT_PIN_NONE:
   3396  1.115   msaitoh 		printf("(none)");
   3397  1.115   msaitoh 		break;
   3398  1.115   msaitoh 	case PCI_INTERRUPT_PIN_A:
   3399  1.115   msaitoh 		printf("(pin A)");
   3400  1.115   msaitoh 		break;
   3401  1.115   msaitoh 	case PCI_INTERRUPT_PIN_B:
   3402  1.115   msaitoh 		printf("(pin B)");
   3403  1.115   msaitoh 		break;
   3404  1.115   msaitoh 	case PCI_INTERRUPT_PIN_C:
   3405  1.115   msaitoh 		printf("(pin C)");
   3406  1.115   msaitoh 		break;
   3407  1.115   msaitoh 	case PCI_INTERRUPT_PIN_D:
   3408  1.115   msaitoh 		printf("(pin D)");
   3409  1.115   msaitoh 		break;
   3410  1.115   msaitoh 	default:
   3411  1.115   msaitoh 		printf("(? ? ?)");
   3412  1.115   msaitoh 		break;
   3413  1.115   msaitoh 	}
   3414  1.115   msaitoh 	printf("\n");
   3415  1.115   msaitoh 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
   3416  1.115   msaitoh }
   3417  1.115   msaitoh 
   3418  1.115   msaitoh static void
   3419   1.45   thorpej pci_conf_print_type1(
   3420   1.45   thorpej #ifdef _KERNEL
   3421   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   3422   1.45   thorpej #endif
   3423   1.45   thorpej     const pcireg_t *regs
   3424   1.45   thorpej #ifdef _KERNEL
   3425   1.45   thorpej     , int sizebars
   3426   1.45   thorpej #endif
   3427   1.45   thorpej     )
   3428   1.27       cgd {
   3429   1.37   nathanw 	int off, width;
   3430   1.27       cgd 	pcireg_t rval;
   3431  1.110   msaitoh 	uint32_t base, limit;
   3432  1.110   msaitoh 	uint32_t base_h, limit_h;
   3433  1.110   msaitoh 	uint64_t pbase, plimit;
   3434  1.110   msaitoh 	int use_upper;
   3435   1.27       cgd 
   3436   1.27       cgd 	/*
   3437   1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
   3438   1.27       cgd 	 * Bridge chip documentation, and may not be correct with
   3439   1.27       cgd 	 * respect to various standards. (XXX)
   3440   1.27       cgd 	 */
   3441   1.27       cgd 
   3442   1.45   thorpej 	for (off = 0x10; off < 0x18; off += width) {
   3443   1.45   thorpej #ifdef _KERNEL
   3444   1.38       cgd 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
   3445   1.45   thorpej #else
   3446   1.45   thorpej 		width = pci_conf_print_bar(regs, off, NULL);
   3447   1.45   thorpej #endif
   3448   1.45   thorpej 	}
   3449   1.27       cgd 
   3450  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   3451   1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
   3452  1.114   msaitoh 	    PCI_BRIDGE_BUS_PRIMARY(rval));
   3453   1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
   3454  1.114   msaitoh 	    PCI_BRIDGE_BUS_SECONDARY(rval));
   3455   1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   3456  1.114   msaitoh 	    PCI_BRIDGE_BUS_SUBORDINATE(rval));
   3457   1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
   3458  1.114   msaitoh 	    PCI_BRIDGE_BUS_SEC_LATTIMER(rval));
   3459   1.27       cgd 
   3460  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
   3461  1.109   msaitoh 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   3462   1.27       cgd 
   3463  1.110   msaitoh 	/* I/O region */
   3464   1.27       cgd 	printf("    I/O region:\n");
   3465  1.109   msaitoh 	printf("      base register:  0x%02x\n", (rval >> 0) & 0xff);
   3466  1.109   msaitoh 	printf("      limit register: 0x%02x\n", (rval >> 8) & 0xff);
   3467  1.110   msaitoh 	if (PCI_BRIDGE_IO_32BITS(rval))
   3468  1.110   msaitoh 		use_upper = 1;
   3469  1.110   msaitoh 	else
   3470  1.110   msaitoh 		use_upper = 0;
   3471  1.112   msaitoh 	onoff("32bit I/O", rval, use_upper);
   3472  1.110   msaitoh 	base = (rval & PCI_BRIDGE_STATIO_IOBASE_MASK) << 8;
   3473  1.110   msaitoh 	limit = ((rval >> PCI_BRIDGE_STATIO_IOLIMIT_SHIFT)
   3474  1.110   msaitoh 	    & PCI_BRIDGE_STATIO_IOLIMIT_MASK) << 8;
   3475  1.110   msaitoh 	limit |= 0x00000fff;
   3476  1.110   msaitoh 
   3477  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
   3478  1.110   msaitoh 	base_h = (rval >> 0) & 0xffff;
   3479  1.110   msaitoh 	limit_h = (rval >> 16) & 0xffff;
   3480  1.110   msaitoh 	printf("      base upper 16 bits register:  0x%04x\n", base_h);
   3481  1.110   msaitoh 	printf("      limit upper 16 bits register: 0x%04x\n", limit_h);
   3482  1.110   msaitoh 
   3483  1.110   msaitoh 	if (use_upper == 1) {
   3484  1.110   msaitoh 		base |= base_h << 16;
   3485  1.110   msaitoh 		limit |= limit_h << 16;
   3486  1.110   msaitoh 	}
   3487  1.110   msaitoh 	if (base < limit) {
   3488  1.110   msaitoh 		if (use_upper == 1)
   3489  1.110   msaitoh 			printf("      range:  0x%08x-0x%08x\n", base, limit);
   3490  1.110   msaitoh 		else
   3491  1.110   msaitoh 			printf("      range:  0x%04x-0x%04x\n", base, limit);
   3492  1.121   msaitoh 	} else
   3493  1.121   msaitoh 		printf("      range:  not set\n");
   3494   1.27       cgd 
   3495  1.110   msaitoh 	/* Non-prefetchable memory region */
   3496  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
   3497   1.27       cgd 	printf("    Memory region:\n");
   3498   1.27       cgd 	printf("      base register:  0x%04x\n",
   3499  1.109   msaitoh 	    (rval >> 0) & 0xffff);
   3500   1.27       cgd 	printf("      limit register: 0x%04x\n",
   3501  1.109   msaitoh 	    (rval >> 16) & 0xffff);
   3502  1.110   msaitoh 	base = ((rval >> PCI_BRIDGE_MEMORY_BASE_SHIFT)
   3503  1.110   msaitoh 	    & PCI_BRIDGE_MEMORY_BASE_MASK) << 20;
   3504  1.110   msaitoh 	limit = (((rval >> PCI_BRIDGE_MEMORY_LIMIT_SHIFT)
   3505  1.110   msaitoh 		& PCI_BRIDGE_MEMORY_LIMIT_MASK) << 20) | 0x000fffff;
   3506  1.110   msaitoh 	if (base < limit)
   3507  1.110   msaitoh 		printf("      range:  0x%08x-0x%08x\n", base, limit);
   3508  1.121   msaitoh 	else
   3509  1.121   msaitoh 		printf("      range:  not set\n");
   3510   1.27       cgd 
   3511  1.110   msaitoh 	/* Prefetchable memory region */
   3512  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
   3513   1.27       cgd 	printf("    Prefetchable memory region:\n");
   3514   1.27       cgd 	printf("      base register:  0x%04x\n",
   3515  1.109   msaitoh 	    (rval >> 0) & 0xffff);
   3516   1.27       cgd 	printf("      limit register: 0x%04x\n",
   3517  1.109   msaitoh 	    (rval >> 16) & 0xffff);
   3518  1.110   msaitoh 	base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASE32_REG)];
   3519  1.110   msaitoh 	limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMIT32_REG)];
   3520  1.109   msaitoh 	printf("      base upper 32 bits register:  0x%08x\n",
   3521  1.110   msaitoh 	    base_h);
   3522  1.109   msaitoh 	printf("      limit upper 32 bits register: 0x%08x\n",
   3523  1.110   msaitoh 	    limit_h);
   3524  1.110   msaitoh 	if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
   3525  1.110   msaitoh 		use_upper = 1;
   3526  1.110   msaitoh 	else
   3527  1.110   msaitoh 		use_upper = 0;
   3528  1.112   msaitoh 	onoff("64bit memory address", rval, use_upper);
   3529  1.110   msaitoh 	pbase = ((rval >> PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT)
   3530  1.110   msaitoh 	    & PCI_BRIDGE_PREFETCHMEM_BASE_MASK) << 20;
   3531  1.110   msaitoh 	plimit = (((rval >> PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT)
   3532  1.110   msaitoh 		& PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK) << 20) | 0x000fffff;
   3533  1.110   msaitoh 	if (use_upper == 1) {
   3534  1.110   msaitoh 		pbase |= (uint64_t)base_h << 32;
   3535  1.110   msaitoh 		plimit |= (uint64_t)limit_h << 32;
   3536  1.110   msaitoh 	}
   3537  1.110   msaitoh 	if (pbase < plimit) {
   3538  1.110   msaitoh 		if (use_upper == 1)
   3539  1.115   msaitoh 			printf("      range:  0x%016" PRIx64 "-0x%016" PRIx64
   3540  1.115   msaitoh 			    "\n", pbase, plimit);
   3541  1.110   msaitoh 		else
   3542  1.110   msaitoh 			printf("      range:  0x%08x-0x%08x\n",
   3543  1.110   msaitoh 			    (uint32_t)pbase, (uint32_t)plimit);
   3544  1.121   msaitoh 	} else
   3545  1.121   msaitoh 		printf("      range:  not set\n");
   3546   1.27       cgd 
   3547   1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   3548   1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   3549   1.53  drochner 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
   3550   1.53  drochner 	else
   3551   1.53  drochner 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
   3552   1.53  drochner 
   3553   1.27       cgd 	/* XXX */
   3554   1.27       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
   3555   1.27       cgd 
   3556  1.109   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   3557   1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   3558  1.109   msaitoh 	    (rval >> 0) & 0xff);
   3559   1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   3560  1.109   msaitoh 	    (rval >> 8) & 0xff);
   3561  1.109   msaitoh 	switch ((rval >> 8) & 0xff) {
   3562   1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   3563   1.27       cgd 		printf("(none)");
   3564   1.27       cgd 		break;
   3565   1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   3566   1.27       cgd 		printf("(pin A)");
   3567   1.27       cgd 		break;
   3568   1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   3569   1.27       cgd 		printf("(pin B)");
   3570   1.27       cgd 		break;
   3571   1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   3572   1.27       cgd 		printf("(pin C)");
   3573   1.27       cgd 		break;
   3574   1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   3575   1.27       cgd 		printf("(pin D)");
   3576   1.27       cgd 		break;
   3577   1.27       cgd 	default:
   3578   1.36       mrg 		printf("(? ? ?)");
   3579   1.27       cgd 		break;
   3580   1.27       cgd 	}
   3581   1.27       cgd 	printf("\n");
   3582  1.109   msaitoh 	rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> PCI_BRIDGE_CONTROL_SHIFT)
   3583  1.109   msaitoh 	    & PCI_BRIDGE_CONTROL_MASK;
   3584   1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval); /* XXX bits */
   3585  1.112   msaitoh 	onoff("Parity error response", rval, 0x0001);
   3586  1.112   msaitoh 	onoff("Secondary SERR forwarding", rval, 0x0002);
   3587  1.112   msaitoh 	onoff("ISA enable", rval, 0x0004);
   3588  1.112   msaitoh 	onoff("VGA enable", rval, 0x0008);
   3589  1.112   msaitoh 	onoff("Master abort reporting", rval, 0x0020);
   3590  1.112   msaitoh 	onoff("Secondary bus reset", rval, 0x0040);
   3591  1.112   msaitoh 	onoff("Fast back-to-back capable", rval, 0x0080);
   3592   1.27       cgd }
   3593   1.27       cgd 
   3594   1.27       cgd static void
   3595   1.45   thorpej pci_conf_print_type2(
   3596   1.45   thorpej #ifdef _KERNEL
   3597   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   3598   1.45   thorpej #endif
   3599   1.45   thorpej     const pcireg_t *regs
   3600   1.45   thorpej #ifdef _KERNEL
   3601   1.45   thorpej     , int sizebars
   3602   1.45   thorpej #endif
   3603   1.45   thorpej     )
   3604   1.27       cgd {
   3605   1.27       cgd 	pcireg_t rval;
   3606   1.27       cgd 
   3607   1.27       cgd 	/*
   3608   1.27       cgd 	 * XXX these need to be printed in more detail, need to be
   3609   1.27       cgd 	 * XXX checked against specs/docs, etc.
   3610   1.27       cgd 	 *
   3611   1.79    dyoung 	 * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
   3612   1.27       cgd 	 * controller chip documentation, and may not be correct with
   3613   1.27       cgd 	 * respect to various standards. (XXX)
   3614   1.27       cgd 	 */
   3615   1.27       cgd 
   3616   1.45   thorpej #ifdef _KERNEL
   3617   1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x10,
   3618   1.38       cgd 	    "CardBus socket/ExCA registers", sizebars);
   3619   1.45   thorpej #else
   3620   1.45   thorpej 	pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
   3621   1.45   thorpej #endif
   3622   1.27       cgd 
   3623  1.109   msaitoh 	/* Capability list pointer and secondary status register */
   3624  1.109   msaitoh 	rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
   3625   1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   3626   1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   3627  1.109   msaitoh 		    PCI_CAPLIST_PTR(rval));
   3628   1.53  drochner 	else
   3629  1.135   msaitoh 		printf("    Reserved @ 0x14: 0x%04x\n",
   3630  1.135   msaitoh 		       (pcireg_t)__SHIFTOUT(rval, __BITS(15, 0)));
   3631  1.109   msaitoh 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   3632   1.27       cgd 
   3633  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   3634   1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
   3635  1.109   msaitoh 	    (rval >> 0) & 0xff);
   3636   1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
   3637  1.109   msaitoh 	    (rval >> 8) & 0xff);
   3638   1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   3639  1.109   msaitoh 	    (rval >> 16) & 0xff);
   3640   1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
   3641  1.109   msaitoh 	    (rval >> 24) & 0xff);
   3642   1.27       cgd 
   3643   1.27       cgd 	/* XXX Print more prettily */
   3644   1.27       cgd 	printf("    CardBus memory region 0:\n");
   3645   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
   3646   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
   3647   1.27       cgd 	printf("    CardBus memory region 1:\n");
   3648   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
   3649   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
   3650   1.27       cgd 	printf("    CardBus I/O region 0:\n");
   3651   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
   3652   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
   3653   1.27       cgd 	printf("    CardBus I/O region 1:\n");
   3654   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
   3655   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
   3656   1.27       cgd 
   3657  1.109   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   3658   1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   3659  1.109   msaitoh 	    (rval >> 0) & 0xff);
   3660   1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   3661  1.109   msaitoh 	    (rval >> 8) & 0xff);
   3662  1.109   msaitoh 	switch ((rval >> 8) & 0xff) {
   3663   1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   3664   1.27       cgd 		printf("(none)");
   3665   1.27       cgd 		break;
   3666   1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   3667   1.27       cgd 		printf("(pin A)");
   3668   1.27       cgd 		break;
   3669   1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   3670   1.27       cgd 		printf("(pin B)");
   3671   1.27       cgd 		break;
   3672   1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   3673   1.27       cgd 		printf("(pin C)");
   3674   1.27       cgd 		break;
   3675   1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   3676   1.27       cgd 		printf("(pin D)");
   3677   1.27       cgd 		break;
   3678   1.27       cgd 	default:
   3679   1.36       mrg 		printf("(? ? ?)");
   3680   1.27       cgd 		break;
   3681   1.27       cgd 	}
   3682   1.27       cgd 	printf("\n");
   3683   1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
   3684   1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
   3685  1.112   msaitoh 	onoff("Parity error response", rval, __BIT(0));
   3686  1.112   msaitoh 	onoff("SERR# enable", rval, __BIT(1));
   3687  1.112   msaitoh 	onoff("ISA enable", rval, __BIT(2));
   3688  1.112   msaitoh 	onoff("VGA enable", rval, __BIT(3));
   3689  1.112   msaitoh 	onoff("Master abort mode", rval, __BIT(5));
   3690  1.112   msaitoh 	onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
   3691  1.115   msaitoh 	onoff("Functional interrupts routed by ExCA registers", rval,
   3692  1.115   msaitoh 	    __BIT(7));
   3693  1.112   msaitoh 	onoff("Memory window 0 prefetchable", rval, __BIT(8));
   3694  1.112   msaitoh 	onoff("Memory window 1 prefetchable", rval, __BIT(9));
   3695  1.112   msaitoh 	onoff("Write posting enable", rval, __BIT(10));
   3696   1.28       cgd 
   3697   1.28       cgd 	rval = regs[o2i(0x40)];
   3698   1.28       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   3699   1.28       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   3700   1.28       cgd 
   3701   1.45   thorpej #ifdef _KERNEL
   3702   1.38       cgd 	pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
   3703   1.38       cgd 	    sizebars);
   3704   1.45   thorpej #else
   3705   1.45   thorpej 	pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
   3706   1.45   thorpej #endif
   3707   1.27       cgd }
   3708   1.27       cgd 
   3709   1.26       cgd void
   3710   1.45   thorpej pci_conf_print(
   3711   1.45   thorpej #ifdef _KERNEL
   3712   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   3713   1.45   thorpej     void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
   3714   1.45   thorpej #else
   3715   1.45   thorpej     int pcifd, u_int bus, u_int dev, u_int func
   3716   1.45   thorpej #endif
   3717   1.45   thorpej     )
   3718   1.26       cgd {
   3719  1.135   msaitoh 	pcireg_t regs[o2i(PCI_EXTCONF_SIZE)];
   3720   1.52  drochner 	int off, capoff, endoff, hdrtype;
   3721  1.125      matt 	const char *type_name;
   3722   1.45   thorpej #ifdef _KERNEL
   3723  1.125      matt 	void (*type_printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *,
   3724  1.123   msaitoh 	    int);
   3725   1.38       cgd 	int sizebars;
   3726   1.45   thorpej #else
   3727  1.125      matt 	void (*type_printfn)(const pcireg_t *);
   3728   1.45   thorpej #endif
   3729   1.26       cgd 
   3730   1.26       cgd 	printf("PCI configuration registers:\n");
   3731   1.26       cgd 
   3732  1.135   msaitoh 	for (off = 0; off < PCI_EXTCONF_SIZE; off += 4) {
   3733   1.45   thorpej #ifdef _KERNEL
   3734   1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
   3735   1.45   thorpej #else
   3736   1.45   thorpej 		if (pcibus_conf_read(pcifd, bus, dev, func, off,
   3737   1.45   thorpej 		    &regs[o2i(off)]) == -1)
   3738   1.45   thorpej 			regs[o2i(off)] = 0;
   3739   1.45   thorpej #endif
   3740   1.45   thorpej 	}
   3741   1.26       cgd 
   3742   1.45   thorpej #ifdef _KERNEL
   3743   1.38       cgd 	sizebars = 1;
   3744   1.38       cgd 	if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
   3745   1.38       cgd 	    PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
   3746   1.38       cgd 		sizebars = 0;
   3747   1.45   thorpej #endif
   3748   1.38       cgd 
   3749   1.26       cgd 	/* common header */
   3750   1.26       cgd 	printf("  Common header:\n");
   3751   1.28       cgd 	pci_conf_print_regs(regs, 0, 16);
   3752   1.28       cgd 
   3753   1.26       cgd 	printf("\n");
   3754   1.45   thorpej #ifdef _KERNEL
   3755   1.26       cgd 	pci_conf_print_common(pc, tag, regs);
   3756   1.45   thorpej #else
   3757   1.45   thorpej 	pci_conf_print_common(regs);
   3758   1.45   thorpej #endif
   3759   1.26       cgd 	printf("\n");
   3760   1.26       cgd 
   3761   1.26       cgd 	/* type-dependent header */
   3762   1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
   3763   1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
   3764   1.26       cgd 	case 0:
   3765   1.27       cgd 		/* Standard device header */
   3766  1.125      matt 		type_name = "\"normal\" device";
   3767  1.125      matt 		type_printfn = &pci_conf_print_type0;
   3768   1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   3769   1.28       cgd 		endoff = 64;
   3770   1.27       cgd 		break;
   3771   1.27       cgd 	case 1:
   3772   1.27       cgd 		/* PCI-PCI bridge header */
   3773  1.125      matt 		type_name = "PCI-PCI bridge";
   3774  1.125      matt 		type_printfn = &pci_conf_print_type1;
   3775   1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   3776   1.28       cgd 		endoff = 64;
   3777   1.26       cgd 		break;
   3778   1.27       cgd 	case 2:
   3779   1.27       cgd 		/* PCI-CardBus bridge header */
   3780  1.125      matt 		type_name = "PCI-CardBus bridge";
   3781  1.125      matt 		type_printfn = &pci_conf_print_type2;
   3782   1.52  drochner 		capoff = PCI_CARDBUS_CAPLISTPTR_REG;
   3783   1.28       cgd 		endoff = 72;
   3784   1.27       cgd 		break;
   3785   1.26       cgd 	default:
   3786  1.125      matt 		type_name = NULL;
   3787  1.125      matt 		type_printfn = 0;
   3788   1.52  drochner 		capoff = -1;
   3789   1.28       cgd 		endoff = 64;
   3790   1.28       cgd 		break;
   3791   1.26       cgd 	}
   3792   1.27       cgd 	printf("  Type %d ", hdrtype);
   3793  1.125      matt 	if (type_name != NULL)
   3794  1.125      matt 		printf("(%s) ", type_name);
   3795   1.27       cgd 	printf("header:\n");
   3796   1.28       cgd 	pci_conf_print_regs(regs, 16, endoff);
   3797   1.27       cgd 	printf("\n");
   3798  1.125      matt 	if (type_printfn) {
   3799   1.45   thorpej #ifdef _KERNEL
   3800  1.125      matt 		(*type_printfn)(pc, tag, regs, sizebars);
   3801   1.45   thorpej #else
   3802  1.125      matt 		(*type_printfn)(regs);
   3803   1.45   thorpej #endif
   3804   1.45   thorpej 	} else
   3805   1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
   3806   1.26       cgd 		    hdrtype);
   3807   1.26       cgd 	printf("\n");
   3808   1.51  drochner 
   3809   1.55  jdolecek 	/* capability list, if present */
   3810   1.52  drochner 	if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   3811   1.52  drochner 		&& (capoff > 0)) {
   3812   1.51  drochner #ifdef _KERNEL
   3813   1.52  drochner 		pci_conf_print_caplist(pc, tag, regs, capoff);
   3814   1.51  drochner #else
   3815   1.52  drochner 		pci_conf_print_caplist(regs, capoff);
   3816   1.51  drochner #endif
   3817   1.51  drochner 		printf("\n");
   3818   1.51  drochner 	}
   3819   1.26       cgd 
   3820   1.26       cgd 	/* device-dependent header */
   3821   1.26       cgd 	printf("  Device-dependent header:\n");
   3822  1.135   msaitoh 	pci_conf_print_regs(regs, endoff, PCI_CONF_SIZE);
   3823   1.26       cgd 	printf("\n");
   3824   1.49   nathanw #ifdef _KERNEL
   3825   1.26       cgd 	if (printfn)
   3826   1.26       cgd 		(*printfn)(pc, tag, regs);
   3827   1.26       cgd 	else
   3828   1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
   3829   1.26       cgd 	printf("\n");
   3830   1.45   thorpej #endif /* _KERNEL */
   3831  1.135   msaitoh 
   3832  1.135   msaitoh 	if (regs[o2i(PCI_EXTCAPLIST_BASE)] == 0xffffffff ||
   3833  1.135   msaitoh 	    regs[o2i(PCI_EXTCAPLIST_BASE)] == 0)
   3834  1.135   msaitoh 		return;
   3835  1.135   msaitoh 
   3836  1.135   msaitoh #ifdef _KERNEL
   3837  1.135   msaitoh 	pci_conf_print_extcaplist(pc, tag, regs, capoff);
   3838  1.135   msaitoh #else
   3839  1.135   msaitoh 	pci_conf_print_extcaplist(regs, capoff);
   3840  1.135   msaitoh #endif
   3841  1.135   msaitoh 	printf("\n");
   3842  1.135   msaitoh 
   3843  1.135   msaitoh 	/* Extended Configuration Space, if present */
   3844  1.135   msaitoh 	printf("  Extended Configuration Space:\n");
   3845  1.135   msaitoh 	pci_conf_print_regs(regs, PCI_EXTCAPLIST_BASE, PCI_EXTCONF_SIZE);
   3846    1.1   mycroft }
   3847