pci_subr.c revision 1.146 1 1.146 msaitoh /* $NetBSD: pci_subr.c,v 1.146 2015/11/18 04:24:02 msaitoh Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.47 lukem
42 1.47 lukem #include <sys/cdefs.h>
43 1.146 msaitoh __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.146 2015/11/18 04:24:02 msaitoh Exp $");
44 1.21 enami
45 1.45 thorpej #ifdef _KERNEL_OPT
46 1.35 cgd #include "opt_pci.h"
47 1.45 thorpej #endif
48 1.1 mycroft
49 1.1 mycroft #include <sys/param.h>
50 1.1 mycroft
51 1.45 thorpej #ifdef _KERNEL
52 1.62 simonb #include <sys/systm.h>
53 1.73 ad #include <sys/intr.h>
54 1.80 pgoyette #include <sys/module.h>
55 1.45 thorpej #else
56 1.45 thorpej #include <pci.h>
57 1.72 joerg #include <stdbool.h>
58 1.46 enami #include <stdio.h>
59 1.135 msaitoh #include <stdlib.h>
60 1.117 msaitoh #include <string.h>
61 1.45 thorpej #endif
62 1.24 thorpej
63 1.10 cgd #include <dev/pci/pcireg.h>
64 1.45 thorpej #ifdef _KERNEL
65 1.7 cgd #include <dev/pci/pcivar.h>
66 1.126 christos #else
67 1.126 christos #include <dev/pci/pci_verbose.h>
68 1.126 christos #include <dev/pci/pcidevs.h>
69 1.126 christos #include <dev/pci/pcidevs_data.h>
70 1.10 cgd #endif
71 1.10 cgd
72 1.10 cgd /*
73 1.10 cgd * Descriptions of known PCI classes and subclasses.
74 1.10 cgd *
75 1.10 cgd * Subclasses are described in the same way as classes, but have a
76 1.10 cgd * NULL subclass pointer.
77 1.10 cgd */
78 1.10 cgd struct pci_class {
79 1.44 thorpej const char *name;
80 1.91 matt u_int val; /* as wide as pci_{,sub}class_t */
81 1.42 jdolecek const struct pci_class *subclasses;
82 1.10 cgd };
83 1.10 cgd
84 1.117 msaitoh /*
85 1.117 msaitoh * Class 0x00.
86 1.117 msaitoh * Before rev. 2.0.
87 1.117 msaitoh */
88 1.61 thorpej static const struct pci_class pci_subclass_prehistoric[] = {
89 1.65 christos { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, NULL, },
90 1.65 christos { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, NULL, },
91 1.65 christos { NULL, 0, NULL, },
92 1.10 cgd };
93 1.10 cgd
94 1.117 msaitoh /*
95 1.117 msaitoh * Class 0x01.
96 1.130 msaitoh * Mass storage controller
97 1.117 msaitoh */
98 1.117 msaitoh
99 1.117 msaitoh /* ATA programming interface */
100 1.117 msaitoh static const struct pci_class pci_interface_ata[] = {
101 1.117 msaitoh { "with single DMA", PCI_INTERFACE_ATA_SINGLEDMA, NULL, },
102 1.117 msaitoh { "with chained DMA", PCI_INTERFACE_ATA_CHAINEDDMA, NULL, },
103 1.117 msaitoh { NULL, 0, NULL, },
104 1.117 msaitoh };
105 1.117 msaitoh
106 1.117 msaitoh /* SATA programming interface */
107 1.117 msaitoh static const struct pci_class pci_interface_sata[] = {
108 1.128 msaitoh { "vendor specific", PCI_INTERFACE_SATA_VND, NULL, },
109 1.117 msaitoh { "AHCI 1.0", PCI_INTERFACE_SATA_AHCI10, NULL, },
110 1.128 msaitoh { "Serial Storage Bus Interface", PCI_INTERFACE_SATA_SSBI, NULL, },
111 1.128 msaitoh { NULL, 0, NULL, },
112 1.128 msaitoh };
113 1.128 msaitoh
114 1.128 msaitoh /* Flash programming interface */
115 1.128 msaitoh static const struct pci_class pci_interface_nvm[] = {
116 1.128 msaitoh { "vendor specific", PCI_INTERFACE_NVM_VND, NULL, },
117 1.128 msaitoh { "NVMHCI 1.0", PCI_INTERFACE_NVM_NVMHCI10, NULL, },
118 1.134 msaitoh { "NVMe", PCI_INTERFACE_NVM_NVME, NULL, },
119 1.117 msaitoh { NULL, 0, NULL, },
120 1.117 msaitoh };
121 1.117 msaitoh
122 1.117 msaitoh /* Subclasses */
123 1.61 thorpej static const struct pci_class pci_subclass_mass_storage[] = {
124 1.65 christos { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, NULL, },
125 1.65 christos { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, NULL, },
126 1.65 christos { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
127 1.65 christos { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, NULL, },
128 1.65 christos { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, NULL, },
129 1.117 msaitoh { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA,
130 1.117 msaitoh pci_interface_ata, },
131 1.117 msaitoh { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA,
132 1.117 msaitoh pci_interface_sata, },
133 1.65 christos { "SAS", PCI_SUBCLASS_MASS_STORAGE_SAS, NULL, },
134 1.128 msaitoh { "Flash", PCI_SUBCLASS_MASS_STORAGE_NVM,
135 1.128 msaitoh pci_interface_nvm, },
136 1.65 christos { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, NULL, },
137 1.65 christos { NULL, 0, NULL, },
138 1.10 cgd };
139 1.10 cgd
140 1.117 msaitoh /*
141 1.117 msaitoh * Class 0x02.
142 1.117 msaitoh * Network controller.
143 1.117 msaitoh */
144 1.61 thorpej static const struct pci_class pci_subclass_network[] = {
145 1.65 christos { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, NULL, },
146 1.65 christos { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, NULL, },
147 1.65 christos { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, NULL, },
148 1.65 christos { "ATM", PCI_SUBCLASS_NETWORK_ATM, NULL, },
149 1.65 christos { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, NULL, },
150 1.65 christos { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, NULL, },
151 1.65 christos { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
152 1.65 christos { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, NULL, },
153 1.65 christos { NULL, 0, NULL, },
154 1.10 cgd };
155 1.10 cgd
156 1.117 msaitoh /*
157 1.117 msaitoh * Class 0x03.
158 1.117 msaitoh * Display controller.
159 1.117 msaitoh */
160 1.117 msaitoh
161 1.117 msaitoh /* VGA programming interface */
162 1.117 msaitoh static const struct pci_class pci_interface_vga[] = {
163 1.117 msaitoh { "", PCI_INTERFACE_VGA_VGA, NULL, },
164 1.117 msaitoh { "8514-compat", PCI_INTERFACE_VGA_8514, NULL, },
165 1.117 msaitoh { NULL, 0, NULL, },
166 1.117 msaitoh };
167 1.117 msaitoh /* Subclasses */
168 1.61 thorpej static const struct pci_class pci_subclass_display[] = {
169 1.117 msaitoh { "VGA", PCI_SUBCLASS_DISPLAY_VGA, pci_interface_vga,},
170 1.65 christos { "XGA", PCI_SUBCLASS_DISPLAY_XGA, NULL, },
171 1.65 christos { "3D", PCI_SUBCLASS_DISPLAY_3D, NULL, },
172 1.65 christos { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, NULL, },
173 1.65 christos { NULL, 0, NULL, },
174 1.10 cgd };
175 1.10 cgd
176 1.117 msaitoh /*
177 1.117 msaitoh * Class 0x04.
178 1.117 msaitoh * Multimedia device.
179 1.117 msaitoh */
180 1.61 thorpej static const struct pci_class pci_subclass_multimedia[] = {
181 1.65 christos { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, NULL, },
182 1.65 christos { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, NULL, },
183 1.65 christos { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
184 1.128 msaitoh { "mixed mode", PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, },
185 1.65 christos { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, NULL, },
186 1.65 christos { NULL, 0, NULL, },
187 1.10 cgd };
188 1.10 cgd
189 1.117 msaitoh /*
190 1.117 msaitoh * Class 0x05.
191 1.117 msaitoh * Memory controller.
192 1.117 msaitoh */
193 1.61 thorpej static const struct pci_class pci_subclass_memory[] = {
194 1.65 christos { "RAM", PCI_SUBCLASS_MEMORY_RAM, NULL, },
195 1.65 christos { "flash", PCI_SUBCLASS_MEMORY_FLASH, NULL, },
196 1.65 christos { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, NULL, },
197 1.65 christos { NULL, 0, NULL, },
198 1.10 cgd };
199 1.10 cgd
200 1.117 msaitoh /*
201 1.117 msaitoh * Class 0x06.
202 1.117 msaitoh * Bridge device.
203 1.117 msaitoh */
204 1.117 msaitoh
205 1.117 msaitoh /* PCI bridge programming interface */
206 1.117 msaitoh static const struct pci_class pci_interface_pcibridge[] = {
207 1.117 msaitoh { "", PCI_INTERFACE_BRIDGE_PCI_PCI, NULL, },
208 1.117 msaitoh { "subtractive decode", PCI_INTERFACE_BRIDGE_PCI_SUBDEC, NULL, },
209 1.117 msaitoh { NULL, 0, NULL, },
210 1.117 msaitoh };
211 1.117 msaitoh
212 1.128 msaitoh /* Semi-transparent PCI-to-PCI bridge programming interface */
213 1.117 msaitoh static const struct pci_class pci_interface_stpci[] = {
214 1.117 msaitoh { "primary side facing host", PCI_INTERFACE_STPCI_PRIMARY, NULL, },
215 1.117 msaitoh { "secondary side facing host", PCI_INTERFACE_STPCI_SECONDARY, NULL, },
216 1.117 msaitoh { NULL, 0, NULL, },
217 1.117 msaitoh };
218 1.117 msaitoh
219 1.128 msaitoh /* Advanced Switching programming interface */
220 1.128 msaitoh static const struct pci_class pci_interface_advsw[] = {
221 1.128 msaitoh { "custom interface", PCI_INTERFACE_ADVSW_CUSTOM, NULL, },
222 1.128 msaitoh { "ASI-SIG", PCI_INTERFACE_ADVSW_ASISIG, NULL, },
223 1.128 msaitoh { NULL, 0, NULL, },
224 1.128 msaitoh };
225 1.128 msaitoh
226 1.117 msaitoh /* Subclasses */
227 1.61 thorpej static const struct pci_class pci_subclass_bridge[] = {
228 1.65 christos { "host", PCI_SUBCLASS_BRIDGE_HOST, NULL, },
229 1.65 christos { "ISA", PCI_SUBCLASS_BRIDGE_ISA, NULL, },
230 1.65 christos { "EISA", PCI_SUBCLASS_BRIDGE_EISA, NULL, },
231 1.65 christos { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, NULL, },
232 1.117 msaitoh { "PCI", PCI_SUBCLASS_BRIDGE_PCI,
233 1.117 msaitoh pci_interface_pcibridge, },
234 1.65 christos { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, NULL, },
235 1.65 christos { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, NULL, },
236 1.65 christos { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, NULL, },
237 1.65 christos { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, NULL, },
238 1.117 msaitoh { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,
239 1.117 msaitoh pci_interface_stpci, },
240 1.65 christos { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, NULL, },
241 1.128 msaitoh { "advanced switching", PCI_SUBCLASS_BRIDGE_ADVSW,
242 1.128 msaitoh pci_interface_advsw, },
243 1.65 christos { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, NULL, },
244 1.65 christos { NULL, 0, NULL, },
245 1.10 cgd };
246 1.10 cgd
247 1.117 msaitoh /*
248 1.117 msaitoh * Class 0x07.
249 1.117 msaitoh * Simple communications controller.
250 1.117 msaitoh */
251 1.117 msaitoh
252 1.117 msaitoh /* Serial controller programming interface */
253 1.117 msaitoh static const struct pci_class pci_interface_serial[] = {
254 1.129 msaitoh { "generic XT-compat", PCI_INTERFACE_SERIAL_XT, NULL, },
255 1.117 msaitoh { "16450-compat", PCI_INTERFACE_SERIAL_16450, NULL, },
256 1.117 msaitoh { "16550-compat", PCI_INTERFACE_SERIAL_16550, NULL, },
257 1.117 msaitoh { "16650-compat", PCI_INTERFACE_SERIAL_16650, NULL, },
258 1.117 msaitoh { "16750-compat", PCI_INTERFACE_SERIAL_16750, NULL, },
259 1.117 msaitoh { "16850-compat", PCI_INTERFACE_SERIAL_16850, NULL, },
260 1.117 msaitoh { "16950-compat", PCI_INTERFACE_SERIAL_16950, NULL, },
261 1.117 msaitoh { NULL, 0, NULL, },
262 1.117 msaitoh };
263 1.117 msaitoh
264 1.117 msaitoh /* Parallel controller programming interface */
265 1.117 msaitoh static const struct pci_class pci_interface_parallel[] = {
266 1.117 msaitoh { "", PCI_INTERFACE_PARALLEL, NULL,},
267 1.117 msaitoh { "bi-directional", PCI_INTERFACE_PARALLEL_BIDIRECTIONAL, NULL,},
268 1.117 msaitoh { "ECP 1.X-compat", PCI_INTERFACE_PARALLEL_ECP1X, NULL,},
269 1.128 msaitoh { "IEEE1284 controller", PCI_INTERFACE_PARALLEL_IEEE1284_CNTRL, NULL,},
270 1.128 msaitoh { "IEEE1284 target", PCI_INTERFACE_PARALLEL_IEEE1284_TGT, NULL,},
271 1.117 msaitoh { NULL, 0, NULL,},
272 1.117 msaitoh };
273 1.117 msaitoh
274 1.117 msaitoh /* Modem programming interface */
275 1.117 msaitoh static const struct pci_class pci_interface_modem[] = {
276 1.117 msaitoh { "", PCI_INTERFACE_MODEM, NULL,},
277 1.117 msaitoh { "Hayes&16450-compat", PCI_INTERFACE_MODEM_HAYES16450, NULL,},
278 1.117 msaitoh { "Hayes&16550-compat", PCI_INTERFACE_MODEM_HAYES16550, NULL,},
279 1.117 msaitoh { "Hayes&16650-compat", PCI_INTERFACE_MODEM_HAYES16650, NULL,},
280 1.117 msaitoh { "Hayes&16750-compat", PCI_INTERFACE_MODEM_HAYES16750, NULL,},
281 1.117 msaitoh { NULL, 0, NULL,},
282 1.117 msaitoh };
283 1.117 msaitoh
284 1.117 msaitoh /* Subclasses */
285 1.61 thorpej static const struct pci_class pci_subclass_communications[] = {
286 1.117 msaitoh { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL,
287 1.117 msaitoh pci_interface_serial, },
288 1.117 msaitoh { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,
289 1.117 msaitoh pci_interface_parallel, },
290 1.115 msaitoh { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, NULL,},
291 1.117 msaitoh { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM,
292 1.117 msaitoh pci_interface_modem, },
293 1.115 msaitoh { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, NULL,},
294 1.115 msaitoh { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, NULL,},
295 1.115 msaitoh { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, NULL,},
296 1.115 msaitoh { NULL, 0, NULL,},
297 1.20 cgd };
298 1.20 cgd
299 1.117 msaitoh /*
300 1.117 msaitoh * Class 0x08.
301 1.117 msaitoh * Base system peripheral.
302 1.117 msaitoh */
303 1.117 msaitoh
304 1.117 msaitoh /* PIC programming interface */
305 1.117 msaitoh static const struct pci_class pci_interface_pic[] = {
306 1.129 msaitoh { "generic 8259", PCI_INTERFACE_PIC_8259, NULL, },
307 1.117 msaitoh { "ISA PIC", PCI_INTERFACE_PIC_ISA, NULL, },
308 1.117 msaitoh { "EISA PIC", PCI_INTERFACE_PIC_EISA, NULL, },
309 1.117 msaitoh { "IO APIC", PCI_INTERFACE_PIC_IOAPIC, NULL, },
310 1.117 msaitoh { "IO(x) APIC", PCI_INTERFACE_PIC_IOXAPIC, NULL, },
311 1.117 msaitoh { NULL, 0, NULL, },
312 1.117 msaitoh };
313 1.117 msaitoh
314 1.117 msaitoh /* DMA programming interface */
315 1.117 msaitoh static const struct pci_class pci_interface_dma[] = {
316 1.129 msaitoh { "generic 8237", PCI_INTERFACE_DMA_8237, NULL, },
317 1.117 msaitoh { "ISA", PCI_INTERFACE_DMA_ISA, NULL, },
318 1.117 msaitoh { "EISA", PCI_INTERFACE_DMA_EISA, NULL, },
319 1.117 msaitoh { NULL, 0, NULL, },
320 1.117 msaitoh };
321 1.117 msaitoh
322 1.117 msaitoh /* Timer programming interface */
323 1.117 msaitoh static const struct pci_class pci_interface_tmr[] = {
324 1.129 msaitoh { "generic 8254", PCI_INTERFACE_TIMER_8254, NULL, },
325 1.117 msaitoh { "ISA", PCI_INTERFACE_TIMER_ISA, NULL, },
326 1.117 msaitoh { "EISA", PCI_INTERFACE_TIMER_EISA, NULL, },
327 1.128 msaitoh { "HPET", PCI_INTERFACE_TIMER_HPET, NULL, },
328 1.117 msaitoh { NULL, 0, NULL, },
329 1.117 msaitoh };
330 1.117 msaitoh
331 1.117 msaitoh /* RTC programming interface */
332 1.117 msaitoh static const struct pci_class pci_interface_rtc[] = {
333 1.117 msaitoh { "generic", PCI_INTERFACE_RTC_GENERIC, NULL, },
334 1.117 msaitoh { "ISA", PCI_INTERFACE_RTC_ISA, NULL, },
335 1.117 msaitoh { NULL, 0, NULL, },
336 1.117 msaitoh };
337 1.117 msaitoh
338 1.117 msaitoh /* Subclasses */
339 1.61 thorpej static const struct pci_class pci_subclass_system[] = {
340 1.117 msaitoh { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, pci_interface_pic,},
341 1.117 msaitoh { "DMA", PCI_SUBCLASS_SYSTEM_DMA, pci_interface_dma,},
342 1.117 msaitoh { "timer", PCI_SUBCLASS_SYSTEM_TIMER, pci_interface_tmr,},
343 1.117 msaitoh { "RTC", PCI_SUBCLASS_SYSTEM_RTC, pci_interface_rtc,},
344 1.65 christos { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL, },
345 1.65 christos { "SD Host Controller", PCI_SUBCLASS_SYSTEM_SDHC, NULL, },
346 1.124 msaitoh { "IOMMU", PCI_SUBCLASS_SYSTEM_IOMMU, NULL, },
347 1.124 msaitoh { "Root Complex Event Collector", PCI_SUBCLASS_SYSTEM_RCEC, NULL, },
348 1.65 christos { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, NULL, },
349 1.65 christos { NULL, 0, NULL, },
350 1.20 cgd };
351 1.20 cgd
352 1.117 msaitoh /*
353 1.117 msaitoh * Class 0x09.
354 1.117 msaitoh * Input device.
355 1.117 msaitoh */
356 1.117 msaitoh
357 1.117 msaitoh /* Gameport programming interface */
358 1.117 msaitoh static const struct pci_class pci_interface_game[] = {
359 1.117 msaitoh { "generic", PCI_INTERFACE_GAMEPORT_GENERIC, NULL, },
360 1.117 msaitoh { "legacy", PCI_INTERFACE_GAMEPORT_LEGACY, NULL, },
361 1.117 msaitoh { NULL, 0, NULL, },
362 1.117 msaitoh };
363 1.117 msaitoh
364 1.117 msaitoh /* Subclasses */
365 1.61 thorpej static const struct pci_class pci_subclass_input[] = {
366 1.65 christos { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, NULL, },
367 1.65 christos { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, NULL, },
368 1.65 christos { "mouse", PCI_SUBCLASS_INPUT_MOUSE, NULL, },
369 1.65 christos { "scanner", PCI_SUBCLASS_INPUT_SCANNER, NULL, },
370 1.117 msaitoh { "game port", PCI_SUBCLASS_INPUT_GAMEPORT,
371 1.117 msaitoh pci_interface_game, },
372 1.65 christos { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, NULL, },
373 1.65 christos { NULL, 0, NULL, },
374 1.20 cgd };
375 1.20 cgd
376 1.117 msaitoh /*
377 1.117 msaitoh * Class 0x0a.
378 1.117 msaitoh * Docking station.
379 1.117 msaitoh */
380 1.61 thorpej static const struct pci_class pci_subclass_dock[] = {
381 1.65 christos { "generic", PCI_SUBCLASS_DOCK_GENERIC, NULL, },
382 1.65 christos { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, NULL, },
383 1.65 christos { NULL, 0, NULL, },
384 1.20 cgd };
385 1.20 cgd
386 1.117 msaitoh /*
387 1.117 msaitoh * Class 0x0b.
388 1.117 msaitoh * Processor.
389 1.117 msaitoh */
390 1.61 thorpej static const struct pci_class pci_subclass_processor[] = {
391 1.65 christos { "386", PCI_SUBCLASS_PROCESSOR_386, NULL, },
392 1.65 christos { "486", PCI_SUBCLASS_PROCESSOR_486, NULL, },
393 1.65 christos { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL, },
394 1.65 christos { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, NULL, },
395 1.65 christos { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, NULL, },
396 1.65 christos { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, NULL, },
397 1.65 christos { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, NULL, },
398 1.128 msaitoh { "miscellaneous", PCI_SUBCLASS_PROCESSOR_MISC, NULL, },
399 1.65 christos { NULL, 0, NULL, },
400 1.20 cgd };
401 1.20 cgd
402 1.117 msaitoh /*
403 1.117 msaitoh * Class 0x0c.
404 1.117 msaitoh * Serial bus controller.
405 1.117 msaitoh */
406 1.117 msaitoh
407 1.117 msaitoh /* IEEE1394 programming interface */
408 1.117 msaitoh static const struct pci_class pci_interface_ieee1394[] = {
409 1.117 msaitoh { "Firewire", PCI_INTERFACE_IEEE1394_FIREWIRE, NULL,},
410 1.117 msaitoh { "OpenHCI", PCI_INTERFACE_IEEE1394_OPENHCI, NULL,},
411 1.117 msaitoh { NULL, 0, NULL,},
412 1.117 msaitoh };
413 1.117 msaitoh
414 1.117 msaitoh /* USB programming interface */
415 1.117 msaitoh static const struct pci_class pci_interface_usb[] = {
416 1.117 msaitoh { "UHCI", PCI_INTERFACE_USB_UHCI, NULL, },
417 1.117 msaitoh { "OHCI", PCI_INTERFACE_USB_OHCI, NULL, },
418 1.117 msaitoh { "EHCI", PCI_INTERFACE_USB_EHCI, NULL, },
419 1.117 msaitoh { "xHCI", PCI_INTERFACE_USB_XHCI, NULL, },
420 1.117 msaitoh { "other HC", PCI_INTERFACE_USB_OTHERHC, NULL, },
421 1.117 msaitoh { "device", PCI_INTERFACE_USB_DEVICE, NULL, },
422 1.117 msaitoh { NULL, 0, NULL, },
423 1.117 msaitoh };
424 1.117 msaitoh
425 1.117 msaitoh /* IPMI programming interface */
426 1.117 msaitoh static const struct pci_class pci_interface_ipmi[] = {
427 1.117 msaitoh { "SMIC", PCI_INTERFACE_IPMI_SMIC, NULL,},
428 1.117 msaitoh { "keyboard", PCI_INTERFACE_IPMI_KBD, NULL,},
429 1.117 msaitoh { "block transfer", PCI_INTERFACE_IPMI_BLOCKXFER, NULL,},
430 1.117 msaitoh { NULL, 0, NULL,},
431 1.117 msaitoh };
432 1.117 msaitoh
433 1.117 msaitoh /* Subclasses */
434 1.61 thorpej static const struct pci_class pci_subclass_serialbus[] = {
435 1.117 msaitoh { "IEEE1394", PCI_SUBCLASS_SERIALBUS_FIREWIRE,
436 1.117 msaitoh pci_interface_ieee1394, },
437 1.65 christos { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, NULL, },
438 1.65 christos { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, NULL, },
439 1.117 msaitoh { "USB", PCI_SUBCLASS_SERIALBUS_USB,
440 1.117 msaitoh pci_interface_usb, },
441 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
442 1.65 christos { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, NULL, },
443 1.65 christos { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, NULL, },
444 1.65 christos { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
445 1.117 msaitoh { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI,
446 1.117 msaitoh pci_interface_ipmi, },
447 1.65 christos { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, NULL, },
448 1.65 christos { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, NULL, },
449 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SERIALBUS_MISC, NULL, },
450 1.65 christos { NULL, 0, NULL, },
451 1.32 cgd };
452 1.32 cgd
453 1.117 msaitoh /*
454 1.117 msaitoh * Class 0x0d.
455 1.117 msaitoh * Wireless Controller.
456 1.117 msaitoh */
457 1.61 thorpej static const struct pci_class pci_subclass_wireless[] = {
458 1.65 christos { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, NULL, },
459 1.128 msaitoh { "Consumer IR",/*XXX*/ PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL, },
460 1.65 christos { "RF", PCI_SUBCLASS_WIRELESS_RF, NULL, },
461 1.65 christos { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL, },
462 1.65 christos { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, NULL, },
463 1.65 christos { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, NULL, },
464 1.65 christos { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, NULL, },
465 1.65 christos { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, NULL, },
466 1.65 christos { NULL, 0, NULL, },
467 1.32 cgd };
468 1.32 cgd
469 1.117 msaitoh /*
470 1.117 msaitoh * Class 0x0e.
471 1.117 msaitoh * Intelligent IO controller.
472 1.117 msaitoh */
473 1.117 msaitoh
474 1.117 msaitoh /* Intelligent IO programming interface */
475 1.117 msaitoh static const struct pci_class pci_interface_i2o[] = {
476 1.117 msaitoh { "FIFO at offset 0x40", PCI_INTERFACE_I2O_FIFOAT40, NULL,},
477 1.117 msaitoh { NULL, 0, NULL,},
478 1.117 msaitoh };
479 1.117 msaitoh
480 1.117 msaitoh /* Subclasses */
481 1.61 thorpej static const struct pci_class pci_subclass_i2o[] = {
482 1.117 msaitoh { "standard", PCI_SUBCLASS_I2O_STANDARD, pci_interface_i2o,},
483 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_I2O_MISC, NULL, },
484 1.65 christos { NULL, 0, NULL, },
485 1.32 cgd };
486 1.32 cgd
487 1.117 msaitoh /*
488 1.117 msaitoh * Class 0x0f.
489 1.117 msaitoh * Satellite communication controller.
490 1.117 msaitoh */
491 1.61 thorpej static const struct pci_class pci_subclass_satcom[] = {
492 1.65 christos { "TV", PCI_SUBCLASS_SATCOM_TV, NULL, },
493 1.65 christos { "audio", PCI_SUBCLASS_SATCOM_AUDIO, NULL, },
494 1.65 christos { "voice", PCI_SUBCLASS_SATCOM_VOICE, NULL, },
495 1.65 christos { "data", PCI_SUBCLASS_SATCOM_DATA, NULL, },
496 1.114 msaitoh { "miscellaneous", PCI_SUBCLASS_SATCOM_MISC, NULL, },
497 1.65 christos { NULL, 0, NULL, },
498 1.32 cgd };
499 1.32 cgd
500 1.117 msaitoh /*
501 1.117 msaitoh * Class 0x10.
502 1.117 msaitoh * Encryption/Decryption controller.
503 1.117 msaitoh */
504 1.61 thorpej static const struct pci_class pci_subclass_crypto[] = {
505 1.65 christos { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, NULL, },
506 1.65 christos { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
507 1.65 christos { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, NULL, },
508 1.65 christos { NULL, 0, NULL, },
509 1.32 cgd };
510 1.32 cgd
511 1.117 msaitoh /*
512 1.117 msaitoh * Class 0x11.
513 1.117 msaitoh * Data aquuisition and signal processing controller.
514 1.117 msaitoh */
515 1.61 thorpej static const struct pci_class pci_subclass_dasp[] = {
516 1.65 christos { "DPIO", PCI_SUBCLASS_DASP_DPIO, NULL, },
517 1.128 msaitoh { "performance counters", PCI_SUBCLASS_DASP_TIMEFREQ, NULL, },
518 1.65 christos { "synchronization", PCI_SUBCLASS_DASP_SYNC, NULL, },
519 1.65 christos { "management", PCI_SUBCLASS_DASP_MGMT, NULL, },
520 1.65 christos { "miscellaneous", PCI_SUBCLASS_DASP_MISC, NULL, },
521 1.65 christos { NULL, 0, NULL, },
522 1.20 cgd };
523 1.20 cgd
524 1.117 msaitoh /* List of classes */
525 1.61 thorpej static const struct pci_class pci_class[] = {
526 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
527 1.10 cgd pci_subclass_prehistoric, },
528 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
529 1.10 cgd pci_subclass_mass_storage, },
530 1.10 cgd { "network", PCI_CLASS_NETWORK,
531 1.10 cgd pci_subclass_network, },
532 1.10 cgd { "display", PCI_CLASS_DISPLAY,
533 1.11 cgd pci_subclass_display, },
534 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
535 1.10 cgd pci_subclass_multimedia, },
536 1.10 cgd { "memory", PCI_CLASS_MEMORY,
537 1.10 cgd pci_subclass_memory, },
538 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
539 1.10 cgd pci_subclass_bridge, },
540 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
541 1.20 cgd pci_subclass_communications, },
542 1.20 cgd { "system", PCI_CLASS_SYSTEM,
543 1.20 cgd pci_subclass_system, },
544 1.20 cgd { "input", PCI_CLASS_INPUT,
545 1.20 cgd pci_subclass_input, },
546 1.20 cgd { "dock", PCI_CLASS_DOCK,
547 1.20 cgd pci_subclass_dock, },
548 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
549 1.20 cgd pci_subclass_processor, },
550 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
551 1.20 cgd pci_subclass_serialbus, },
552 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
553 1.32 cgd pci_subclass_wireless, },
554 1.32 cgd { "I2O", PCI_CLASS_I2O,
555 1.32 cgd pci_subclass_i2o, },
556 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
557 1.32 cgd pci_subclass_satcom, },
558 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
559 1.32 cgd pci_subclass_crypto, },
560 1.32 cgd { "DASP", PCI_CLASS_DASP,
561 1.32 cgd pci_subclass_dasp, },
562 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
563 1.65 christos NULL, },
564 1.65 christos { NULL, 0,
565 1.65 christos NULL, },
566 1.10 cgd };
567 1.10 cgd
568 1.126 christos DEV_VERBOSE_DEFINE(pci);
569 1.10 cgd
570 1.10 cgd void
571 1.58 itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
572 1.58 itojun size_t l)
573 1.10 cgd {
574 1.125 matt pci_class_t pciclass;
575 1.10 cgd pci_subclass_t subclass;
576 1.10 cgd pci_interface_t interface;
577 1.10 cgd pci_revision_t revision;
578 1.126 christos char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN];
579 1.117 msaitoh const struct pci_class *classp, *subclassp, *interfacep;
580 1.58 itojun char *ep;
581 1.58 itojun
582 1.58 itojun ep = cp + l;
583 1.10 cgd
584 1.125 matt pciclass = PCI_CLASS(class_reg);
585 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
586 1.10 cgd interface = PCI_INTERFACE(class_reg);
587 1.10 cgd revision = PCI_REVISION(class_reg);
588 1.10 cgd
589 1.126 christos pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(id_reg));
590 1.126 christos pci_findproduct(product, sizeof(product), PCI_VENDOR(id_reg),
591 1.126 christos PCI_PRODUCT(id_reg));
592 1.10 cgd
593 1.10 cgd classp = pci_class;
594 1.10 cgd while (classp->name != NULL) {
595 1.125 matt if (pciclass == classp->val)
596 1.10 cgd break;
597 1.10 cgd classp++;
598 1.10 cgd }
599 1.10 cgd
600 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
601 1.10 cgd while (subclassp && subclassp->name != NULL) {
602 1.10 cgd if (subclass == subclassp->val)
603 1.10 cgd break;
604 1.10 cgd subclassp++;
605 1.10 cgd }
606 1.10 cgd
607 1.119 njoly interfacep = (subclassp && subclassp->name != NULL) ?
608 1.119 njoly subclassp->subclasses : NULL;
609 1.117 msaitoh while (interfacep && interfacep->name != NULL) {
610 1.117 msaitoh if (interface == interfacep->val)
611 1.117 msaitoh break;
612 1.117 msaitoh interfacep++;
613 1.117 msaitoh }
614 1.117 msaitoh
615 1.126 christos cp += snprintf(cp, ep - cp, "%s %s", vendor, product);
616 1.13 cgd if (showclass) {
617 1.58 itojun cp += snprintf(cp, ep - cp, " (");
618 1.13 cgd if (classp->name == NULL)
619 1.58 itojun cp += snprintf(cp, ep - cp,
620 1.125 matt "class 0x%02x, subclass 0x%02x", pciclass, subclass);
621 1.13 cgd else {
622 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
623 1.58 itojun cp += snprintf(cp, ep - cp,
624 1.78 drochner "%s, subclass 0x%02x",
625 1.20 cgd classp->name, subclass);
626 1.13 cgd else
627 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s",
628 1.20 cgd subclassp->name, classp->name);
629 1.13 cgd }
630 1.117 msaitoh if ((interfacep == NULL) || (interfacep->name == NULL)) {
631 1.117 msaitoh if (interface != 0)
632 1.117 msaitoh cp += snprintf(cp, ep - cp,
633 1.117 msaitoh ", interface 0x%02x", interface);
634 1.117 msaitoh } else if (strncmp(interfacep->name, "", 1) != 0)
635 1.117 msaitoh cp += snprintf(cp, ep - cp, ", %s",
636 1.117 msaitoh interfacep->name);
637 1.20 cgd if (revision != 0)
638 1.58 itojun cp += snprintf(cp, ep - cp, ", revision 0x%02x",
639 1.58 itojun revision);
640 1.58 itojun cp += snprintf(cp, ep - cp, ")");
641 1.13 cgd }
642 1.22 thorpej }
643 1.22 thorpej
644 1.89 drochner #ifdef _KERNEL
645 1.89 drochner void
646 1.90 drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
647 1.90 drochner const char *known, int addrev)
648 1.89 drochner {
649 1.89 drochner char devinfo[256];
650 1.89 drochner
651 1.90 drochner if (known) {
652 1.90 drochner aprint_normal(": %s", known);
653 1.90 drochner if (addrev)
654 1.90 drochner aprint_normal(" (rev. 0x%02x)",
655 1.90 drochner PCI_REVISION(pa->pa_class));
656 1.90 drochner aprint_normal("\n");
657 1.90 drochner } else {
658 1.90 drochner pci_devinfo(pa->pa_id, pa->pa_class, 0,
659 1.90 drochner devinfo, sizeof(devinfo));
660 1.90 drochner aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
661 1.90 drochner PCI_REVISION(pa->pa_class));
662 1.90 drochner }
663 1.90 drochner if (naive)
664 1.90 drochner aprint_naive(": %s\n", naive);
665 1.90 drochner else
666 1.90 drochner aprint_naive("\n");
667 1.89 drochner }
668 1.89 drochner #endif
669 1.89 drochner
670 1.22 thorpej /*
671 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
672 1.22 thorpej * in a device attach routine like this:
673 1.22 thorpej *
674 1.22 thorpej * #ifdef MYDEV_DEBUG
675 1.95 chs * printf("%s: ", device_xname(sc->sc_dev));
676 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
677 1.22 thorpej * #endif
678 1.22 thorpej */
679 1.26 cgd
680 1.26 cgd #define i2o(i) ((i) * 4)
681 1.26 cgd #define o2i(o) ((o) / 4)
682 1.112 msaitoh #define onoff2(str, rval, bit, onstr, offstr) \
683 1.112 msaitoh printf(" %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
684 1.112 msaitoh #define onoff(str, rval, bit) onoff2(str, rval, bit, "on", "off")
685 1.26 cgd
686 1.26 cgd static void
687 1.45 thorpej pci_conf_print_common(
688 1.45 thorpej #ifdef _KERNEL
689 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
690 1.45 thorpej #endif
691 1.45 thorpej const pcireg_t *regs)
692 1.22 thorpej {
693 1.59 mycroft const char *name;
694 1.42 jdolecek const struct pci_class *classp, *subclassp;
695 1.126 christos char vendor[PCI_VENDORSTR_LEN];
696 1.126 christos char product[PCI_PRODUCTSTR_LEN];
697 1.26 cgd pcireg_t rval;
698 1.117 msaitoh unsigned int num;
699 1.22 thorpej
700 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
701 1.126 christos name = pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(rval));
702 1.59 mycroft if (name)
703 1.59 mycroft printf(" Vendor Name: %s (0x%04x)\n", name,
704 1.26 cgd PCI_VENDOR(rval));
705 1.22 thorpej else
706 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
707 1.126 christos name = pci_findproduct(product, sizeof(product), PCI_VENDOR(rval),
708 1.126 christos PCI_PRODUCT(rval));
709 1.59 mycroft if (name)
710 1.59 mycroft printf(" Device Name: %s (0x%04x)\n", name,
711 1.26 cgd PCI_PRODUCT(rval));
712 1.22 thorpej else
713 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
714 1.22 thorpej
715 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
716 1.23 drochner
717 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
718 1.112 msaitoh onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
719 1.112 msaitoh onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
720 1.112 msaitoh onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
721 1.112 msaitoh onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
722 1.112 msaitoh onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
723 1.112 msaitoh onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
724 1.112 msaitoh onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
725 1.112 msaitoh onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
726 1.112 msaitoh onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
727 1.115 msaitoh onoff("Fast back-to-back transactions", rval,
728 1.115 msaitoh PCI_COMMAND_BACKTOBACK_ENABLE);
729 1.112 msaitoh onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
730 1.26 cgd
731 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
732 1.146 msaitoh onoff("Immediate Readness", rval, PCI_STATUS_IMMD_READNESS);
733 1.115 msaitoh onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active",
734 1.115 msaitoh "inactive");
735 1.112 msaitoh onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
736 1.112 msaitoh onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
737 1.115 msaitoh onoff("User Definable Features (UDF) support", rval,
738 1.115 msaitoh PCI_STATUS_UDF_SUPPORT);
739 1.115 msaitoh onoff("Fast back-to-back capable", rval,
740 1.115 msaitoh PCI_STATUS_BACKTOBACK_SUPPORT);
741 1.112 msaitoh onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
742 1.22 thorpej
743 1.26 cgd printf(" DEVSEL timing: ");
744 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
745 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
746 1.22 thorpej printf("fast");
747 1.22 thorpej break;
748 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
749 1.22 thorpej printf("medium");
750 1.22 thorpej break;
751 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
752 1.22 thorpej printf("slow");
753 1.22 thorpej break;
754 1.26 cgd default:
755 1.26 cgd printf("unknown/reserved"); /* XXX */
756 1.26 cgd break;
757 1.22 thorpej }
758 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
759 1.22 thorpej
760 1.115 msaitoh onoff("Slave signaled Target Abort", rval,
761 1.115 msaitoh PCI_STATUS_TARGET_TARGET_ABORT);
762 1.115 msaitoh onoff("Master received Target Abort", rval,
763 1.115 msaitoh PCI_STATUS_MASTER_TARGET_ABORT);
764 1.112 msaitoh onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
765 1.112 msaitoh onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
766 1.112 msaitoh onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
767 1.22 thorpej
768 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
769 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
770 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
771 1.22 thorpej break;
772 1.22 thorpej }
773 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
774 1.22 thorpej while (subclassp && subclassp->name != NULL) {
775 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
776 1.22 thorpej break;
777 1.22 thorpej subclassp++;
778 1.22 thorpej }
779 1.22 thorpej if (classp->name != NULL) {
780 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
781 1.26 cgd PCI_CLASS(rval));
782 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
783 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
784 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
785 1.22 thorpej else
786 1.115 msaitoh printf(" Subclass ID: 0x%02x\n",
787 1.115 msaitoh PCI_SUBCLASS(rval));
788 1.22 thorpej } else {
789 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
790 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
791 1.22 thorpej }
792 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
793 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
794 1.22 thorpej
795 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
796 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
797 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
798 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
799 1.26 cgd PCI_HDRTYPE(rval));
800 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
801 1.117 msaitoh num = PCI_CACHELINE(rval);
802 1.117 msaitoh printf(" Cache Line Size: %ubytes (0x%02x)\n", num * 4, num);
803 1.26 cgd }
804 1.22 thorpej
805 1.37 nathanw static int
806 1.45 thorpej pci_conf_print_bar(
807 1.45 thorpej #ifdef _KERNEL
808 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
809 1.45 thorpej #endif
810 1.45 thorpej const pcireg_t *regs, int reg, const char *name
811 1.45 thorpej #ifdef _KERNEL
812 1.45 thorpej , int sizebar
813 1.45 thorpej #endif
814 1.45 thorpej )
815 1.26 cgd {
816 1.45 thorpej int width;
817 1.45 thorpej pcireg_t rval, rval64h;
818 1.45 thorpej #ifdef _KERNEL
819 1.45 thorpej int s;
820 1.45 thorpej pcireg_t mask, mask64h;
821 1.45 thorpej #endif
822 1.45 thorpej
823 1.37 nathanw width = 4;
824 1.22 thorpej
825 1.27 cgd /*
826 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
827 1.27 cgd *
828 1.27 cgd * 1) The builtin software should have already mapped the
829 1.27 cgd * device in a reasonable way.
830 1.27 cgd *
831 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
832 1.27 cgd * the bottom n bits of the address to 0. As recommended,
833 1.27 cgd * we write all 1s and see what we get back.
834 1.27 cgd */
835 1.45 thorpej
836 1.27 cgd rval = regs[o2i(reg)];
837 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
838 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
839 1.45 thorpej rval64h = regs[o2i(reg + 4)];
840 1.45 thorpej width = 8;
841 1.45 thorpej } else
842 1.45 thorpej rval64h = 0;
843 1.45 thorpej
844 1.45 thorpej #ifdef _KERNEL
845 1.38 cgd /* XXX don't size unknown memory type? */
846 1.38 cgd if (rval != 0 && sizebar) {
847 1.24 thorpej /*
848 1.27 cgd * The following sequence seems to make some devices
849 1.27 cgd * (e.g. host bus bridges, which don't normally
850 1.27 cgd * have their space mapped) very unhappy, to
851 1.27 cgd * the point of crashing the system.
852 1.24 thorpej *
853 1.27 cgd * Therefore, if the mapping register is zero to
854 1.27 cgd * start out with, don't bother trying.
855 1.24 thorpej */
856 1.27 cgd s = splhigh();
857 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
858 1.27 cgd mask = pci_conf_read(pc, tag, reg);
859 1.27 cgd pci_conf_write(pc, tag, reg, rval);
860 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
861 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
862 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
863 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
864 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
865 1.54 scw } else
866 1.54 scw mask64h = 0;
867 1.27 cgd splx(s);
868 1.27 cgd } else
869 1.54 scw mask = mask64h = 0;
870 1.45 thorpej #endif /* _KERNEL */
871 1.27 cgd
872 1.28 cgd printf(" Base address register at 0x%02x", reg);
873 1.28 cgd if (name)
874 1.28 cgd printf(" (%s)", name);
875 1.28 cgd printf("\n ");
876 1.27 cgd if (rval == 0) {
877 1.27 cgd printf("not implemented(?)\n");
878 1.37 nathanw return width;
879 1.60 perry }
880 1.28 cgd printf("type: ");
881 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
882 1.34 drochner const char *type, *prefetch;
883 1.27 cgd
884 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
885 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
886 1.27 cgd type = "32-bit";
887 1.27 cgd break;
888 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
889 1.27 cgd type = "32-bit-1M";
890 1.27 cgd break;
891 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
892 1.27 cgd type = "64-bit";
893 1.27 cgd break;
894 1.27 cgd default:
895 1.27 cgd type = "unknown (XXX)";
896 1.27 cgd break;
897 1.22 thorpej }
898 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
899 1.34 drochner prefetch = "";
900 1.27 cgd else
901 1.34 drochner prefetch = "non";
902 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
903 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
904 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
905 1.38 cgd printf(" base: 0x%016llx, ",
906 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
907 1.38 cgd ((((long long) rval64h) << 32) | rval)));
908 1.45 thorpej #ifdef _KERNEL
909 1.38 cgd if (sizebar)
910 1.38 cgd printf("size: 0x%016llx",
911 1.38 cgd PCI_MAPREG_MEM64_SIZE(
912 1.38 cgd ((((long long) mask64h) << 32) | mask)));
913 1.38 cgd else
914 1.45 thorpej #endif /* _KERNEL */
915 1.38 cgd printf("not sized");
916 1.38 cgd printf("\n");
917 1.37 nathanw break;
918 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
919 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
920 1.37 nathanw default:
921 1.38 cgd printf(" base: 0x%08x, ",
922 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
923 1.45 thorpej #ifdef _KERNEL
924 1.38 cgd if (sizebar)
925 1.38 cgd printf("size: 0x%08x",
926 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
927 1.38 cgd else
928 1.45 thorpej #endif /* _KERNEL */
929 1.38 cgd printf("not sized");
930 1.38 cgd printf("\n");
931 1.37 nathanw break;
932 1.37 nathanw }
933 1.27 cgd } else {
934 1.45 thorpej #ifdef _KERNEL
935 1.38 cgd if (sizebar)
936 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
937 1.45 thorpej #endif /* _KERNEL */
938 1.27 cgd printf("i/o\n");
939 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
940 1.45 thorpej #ifdef _KERNEL
941 1.38 cgd if (sizebar)
942 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
943 1.38 cgd else
944 1.45 thorpej #endif /* _KERNEL */
945 1.38 cgd printf("not sized");
946 1.38 cgd printf("\n");
947 1.22 thorpej }
948 1.37 nathanw
949 1.37 nathanw return width;
950 1.27 cgd }
951 1.28 cgd
952 1.28 cgd static void
953 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
954 1.28 cgd {
955 1.28 cgd int off, needaddr, neednl;
956 1.28 cgd
957 1.28 cgd needaddr = 1;
958 1.28 cgd neednl = 0;
959 1.28 cgd for (off = first; off < pastlast; off += 4) {
960 1.28 cgd if ((off % 16) == 0 || needaddr) {
961 1.28 cgd printf(" 0x%02x:", off);
962 1.28 cgd needaddr = 0;
963 1.28 cgd }
964 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
965 1.28 cgd neednl = 1;
966 1.28 cgd if ((off % 16) == 12) {
967 1.28 cgd printf("\n");
968 1.28 cgd neednl = 0;
969 1.28 cgd }
970 1.28 cgd }
971 1.28 cgd if (neednl)
972 1.28 cgd printf("\n");
973 1.28 cgd }
974 1.28 cgd
975 1.132 msaitoh static void
976 1.132 msaitoh pci_conf_print_agp_cap(const pcireg_t *regs, int capoff)
977 1.132 msaitoh {
978 1.132 msaitoh pcireg_t rval;
979 1.132 msaitoh
980 1.132 msaitoh printf("\n AGP Capabilities Register\n");
981 1.132 msaitoh
982 1.132 msaitoh rval = regs[o2i(capoff)];
983 1.132 msaitoh printf(" Revision: %d.%d\n",
984 1.132 msaitoh PCI_CAP_AGP_MAJOR(rval), PCI_CAP_AGP_MINOR(rval));
985 1.132 msaitoh
986 1.132 msaitoh /* XXX need more */
987 1.132 msaitoh }
988 1.132 msaitoh
989 1.115 msaitoh static const char *
990 1.115 msaitoh pci_conf_print_pcipm_cap_aux(uint16_t caps)
991 1.115 msaitoh {
992 1.115 msaitoh
993 1.115 msaitoh switch ((caps >> 6) & 7) {
994 1.115 msaitoh case 0: return "self-powered";
995 1.115 msaitoh case 1: return "55 mA";
996 1.115 msaitoh case 2: return "100 mA";
997 1.115 msaitoh case 3: return "160 mA";
998 1.115 msaitoh case 4: return "220 mA";
999 1.115 msaitoh case 5: return "270 mA";
1000 1.115 msaitoh case 6: return "320 mA";
1001 1.115 msaitoh case 7:
1002 1.115 msaitoh default: return "375 mA";
1003 1.115 msaitoh }
1004 1.115 msaitoh }
1005 1.115 msaitoh
1006 1.115 msaitoh static const char *
1007 1.115 msaitoh pci_conf_print_pcipm_cap_pmrev(uint8_t val)
1008 1.115 msaitoh {
1009 1.115 msaitoh static const char unk[] = "unknown";
1010 1.115 msaitoh static const char *pmrev[8] = {
1011 1.115 msaitoh unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
1012 1.115 msaitoh };
1013 1.115 msaitoh if (val > 7)
1014 1.115 msaitoh return unk;
1015 1.115 msaitoh return pmrev[val];
1016 1.115 msaitoh }
1017 1.115 msaitoh
1018 1.27 cgd static void
1019 1.115 msaitoh pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
1020 1.27 cgd {
1021 1.115 msaitoh uint16_t caps, pmcsr;
1022 1.115 msaitoh pcireg_t reg;
1023 1.115 msaitoh
1024 1.115 msaitoh caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT;
1025 1.115 msaitoh reg = regs[o2i(capoff + PCI_PMCSR)];
1026 1.115 msaitoh pmcsr = reg & 0xffff;
1027 1.115 msaitoh
1028 1.115 msaitoh printf("\n PCI Power Management Capabilities Register\n");
1029 1.27 cgd
1030 1.115 msaitoh printf(" Capabilities register: 0x%04x\n", caps);
1031 1.115 msaitoh printf(" Version: %s\n",
1032 1.115 msaitoh pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK));
1033 1.115 msaitoh onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK);
1034 1.115 msaitoh onoff("Device specific initialization", caps, PCI_PMCR_DSI);
1035 1.115 msaitoh printf(" 3.3V auxiliary current: %s\n",
1036 1.115 msaitoh pci_conf_print_pcipm_cap_aux(caps));
1037 1.115 msaitoh onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP);
1038 1.115 msaitoh onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP);
1039 1.117 msaitoh onoff("PME# support D0", caps, PCI_PMCR_PME_D0);
1040 1.117 msaitoh onoff("PME# support D1", caps, PCI_PMCR_PME_D1);
1041 1.117 msaitoh onoff("PME# support D2", caps, PCI_PMCR_PME_D2);
1042 1.117 msaitoh onoff("PME# support D3 hot", caps, PCI_PMCR_PME_D3HOT);
1043 1.117 msaitoh onoff("PME# support D3 cold", caps, PCI_PMCR_PME_D3COLD);
1044 1.22 thorpej
1045 1.115 msaitoh printf(" Control/status register: 0x%04x\n", pmcsr);
1046 1.115 msaitoh printf(" Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK);
1047 1.115 msaitoh onoff("PCI Express reserved", (pmcsr >> 2), 1);
1048 1.117 msaitoh onoff("No soft reset", pmcsr, PCI_PMCSR_NO_SOFTRST);
1049 1.115 msaitoh printf(" PME# assertion: %sabled\n",
1050 1.115 msaitoh (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis");
1051 1.115 msaitoh onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS);
1052 1.115 msaitoh printf(" Bridge Support Extensions register: 0x%02x\n",
1053 1.115 msaitoh (reg >> 16) & 0xff);
1054 1.115 msaitoh onoff("B2/B3 support", reg, PCI_PMCSR_B2B3_SUPPORT);
1055 1.115 msaitoh onoff("Bus Power/Clock Control Enable", reg, PCI_PMCSR_BPCC_EN);
1056 1.115 msaitoh printf(" Data register: 0x%02x\n", (reg >> 24) & 0xff);
1057 1.115 msaitoh
1058 1.115 msaitoh }
1059 1.22 thorpej
1060 1.115 msaitoh /* XXX pci_conf_print_vpd_cap */
1061 1.115 msaitoh /* XXX pci_conf_print_slotid_cap */
1062 1.26 cgd
1063 1.115 msaitoh static void
1064 1.115 msaitoh pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
1065 1.115 msaitoh {
1066 1.115 msaitoh uint32_t ctl, mmc, mme;
1067 1.33 kleink
1068 1.115 msaitoh regs += o2i(capoff);
1069 1.115 msaitoh ctl = *regs++;
1070 1.115 msaitoh mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
1071 1.115 msaitoh mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
1072 1.33 kleink
1073 1.115 msaitoh printf("\n PCI Message Signaled Interrupt\n");
1074 1.26 cgd
1075 1.115 msaitoh printf(" Message Control register: 0x%04x\n", ctl >> 16);
1076 1.115 msaitoh onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
1077 1.115 msaitoh printf(" Multiple Message Capable: %s (%d vector%s)\n",
1078 1.115 msaitoh mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
1079 1.115 msaitoh printf(" Multiple Message Enabled: %s (%d vector%s)\n",
1080 1.115 msaitoh mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
1081 1.115 msaitoh onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
1082 1.115 msaitoh onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
1083 1.115 msaitoh printf(" Message Address %sregister: 0x%08x\n",
1084 1.115 msaitoh ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
1085 1.115 msaitoh if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
1086 1.115 msaitoh printf(" Message Address %sregister: 0x%08x\n",
1087 1.115 msaitoh "(upper) ", *regs++);
1088 1.115 msaitoh }
1089 1.115 msaitoh printf(" Message Data register: 0x%08x\n", *regs++);
1090 1.115 msaitoh if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
1091 1.115 msaitoh printf(" Vector Mask register: 0x%08x\n", *regs++);
1092 1.115 msaitoh printf(" Vector Pending register: 0x%08x\n", *regs++);
1093 1.22 thorpej }
1094 1.51 drochner }
1095 1.51 drochner
1096 1.115 msaitoh /* XXX pci_conf_print_cpci_hostwap_cap */
1097 1.122 msaitoh
1098 1.122 msaitoh /*
1099 1.122 msaitoh * For both command register and status register.
1100 1.122 msaitoh * The argument "idx" is index number (0 to 7).
1101 1.122 msaitoh */
1102 1.122 msaitoh static int
1103 1.122 msaitoh pcix_split_trans(unsigned int idx)
1104 1.122 msaitoh {
1105 1.122 msaitoh static int table[8] = {
1106 1.122 msaitoh 1, 2, 3, 4, 8, 12, 16, 32
1107 1.122 msaitoh };
1108 1.122 msaitoh
1109 1.122 msaitoh if (idx >= __arraycount(table))
1110 1.122 msaitoh return -1;
1111 1.122 msaitoh return table[idx];
1112 1.122 msaitoh }
1113 1.122 msaitoh
1114 1.122 msaitoh static void
1115 1.140 msaitoh pci_conf_print_pcix_cap_2ndbusmode(int num)
1116 1.140 msaitoh {
1117 1.140 msaitoh const char *maxfreq, *maxperiod;
1118 1.140 msaitoh
1119 1.140 msaitoh printf(" Mode: ");
1120 1.140 msaitoh if (num <= 0x07)
1121 1.140 msaitoh printf("PCI-X Mode 1\n");
1122 1.140 msaitoh else if (num <= 0x0b)
1123 1.140 msaitoh printf("PCI-X 266 (Mode 2)\n");
1124 1.140 msaitoh else
1125 1.140 msaitoh printf("PCI-X 533 (Mode 2)\n");
1126 1.140 msaitoh
1127 1.140 msaitoh printf(" Error protection: %s\n", (num <= 3) ? "parity" : "ECC");
1128 1.140 msaitoh switch (num & 0x03) {
1129 1.140 msaitoh default:
1130 1.140 msaitoh case 0:
1131 1.140 msaitoh maxfreq = "N/A";
1132 1.140 msaitoh maxperiod = "N/A";
1133 1.140 msaitoh break;
1134 1.140 msaitoh case 1:
1135 1.140 msaitoh maxfreq = "66MHz";
1136 1.140 msaitoh maxperiod = "15ns";
1137 1.140 msaitoh break;
1138 1.140 msaitoh case 2:
1139 1.140 msaitoh maxfreq = "100MHz";
1140 1.140 msaitoh maxperiod = "10ns";
1141 1.140 msaitoh break;
1142 1.140 msaitoh case 3:
1143 1.140 msaitoh maxfreq = "133MHz";
1144 1.140 msaitoh maxperiod = "7.5ns";
1145 1.140 msaitoh break;
1146 1.140 msaitoh }
1147 1.140 msaitoh printf(" Max Clock Freq: %s\n", maxfreq);
1148 1.140 msaitoh printf(" Min Clock Period: %s\n", maxperiod);
1149 1.140 msaitoh }
1150 1.140 msaitoh
1151 1.140 msaitoh static void
1152 1.122 msaitoh pci_conf_print_pcix_cap(const pcireg_t *regs, int capoff)
1153 1.122 msaitoh {
1154 1.122 msaitoh pcireg_t reg;
1155 1.122 msaitoh int isbridge;
1156 1.122 msaitoh int i;
1157 1.122 msaitoh
1158 1.122 msaitoh isbridge = (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)])
1159 1.122 msaitoh & PCI_HDRTYPE_PPB) != 0 ? 1 : 0;
1160 1.122 msaitoh printf("\n PCI-X %s Capabilities Register\n",
1161 1.122 msaitoh isbridge ? "Bridge" : "Non-bridge");
1162 1.122 msaitoh
1163 1.122 msaitoh reg = regs[o2i(capoff)];
1164 1.122 msaitoh if (isbridge != 0) {
1165 1.122 msaitoh printf(" Secondary status register: 0x%04x\n",
1166 1.122 msaitoh (reg & 0xffff0000) >> 16);
1167 1.122 msaitoh onoff("64bit device", reg, PCIX_STATUS_64BIT);
1168 1.122 msaitoh onoff("133MHz capable", reg, PCIX_STATUS_133);
1169 1.122 msaitoh onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
1170 1.122 msaitoh onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
1171 1.122 msaitoh onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
1172 1.122 msaitoh onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
1173 1.140 msaitoh pci_conf_print_pcix_cap_2ndbusmode(
1174 1.140 msaitoh __SHIFTOUT(reg, PCIX_BRIDGE_2NDST_CLKF));
1175 1.122 msaitoh printf(" Version: 0x%x\n",
1176 1.122 msaitoh (reg & PCIX_BRIDGE_2NDST_VER_MASK)
1177 1.122 msaitoh >> PCIX_BRIDGE_2NDST_VER_SHIFT);
1178 1.122 msaitoh onoff("266MHz capable", reg, PCIX_BRIDGE_ST_266);
1179 1.122 msaitoh onoff("533MHz capable", reg, PCIX_BRIDGE_ST_533);
1180 1.122 msaitoh } else {
1181 1.122 msaitoh printf(" Command register: 0x%04x\n",
1182 1.122 msaitoh (reg & 0xffff0000) >> 16);
1183 1.122 msaitoh onoff("Data Parity Error Recovery", reg,
1184 1.122 msaitoh PCIX_CMD_PERR_RECOVER);
1185 1.122 msaitoh onoff("Enable Relaxed Ordering", reg, PCIX_CMD_RELAXED_ORDER);
1186 1.122 msaitoh printf(" Maximum Burst Read Count: %u\n",
1187 1.122 msaitoh PCIX_CMD_BYTECNT(reg));
1188 1.122 msaitoh printf(" Maximum Split Transactions: %d\n",
1189 1.122 msaitoh pcix_split_trans((reg & PCIX_CMD_SPLTRANS_MASK)
1190 1.122 msaitoh >> PCIX_CMD_SPLTRANS_SHIFT));
1191 1.122 msaitoh }
1192 1.122 msaitoh reg = regs[o2i(capoff+PCIX_STATUS)]; /* Or PCIX_BRIDGE_PRI_STATUS */
1193 1.122 msaitoh printf(" %sStatus register: 0x%08x\n",
1194 1.122 msaitoh isbridge ? "Bridge " : "", reg);
1195 1.122 msaitoh printf(" Function: %d\n", PCIX_STATUS_FN(reg));
1196 1.122 msaitoh printf(" Device: %d\n", PCIX_STATUS_DEV(reg));
1197 1.122 msaitoh printf(" Bus: %d\n", PCIX_STATUS_BUS(reg));
1198 1.122 msaitoh onoff("64bit device", reg, PCIX_STATUS_64BIT);
1199 1.122 msaitoh onoff("133MHz capable", reg, PCIX_STATUS_133);
1200 1.122 msaitoh onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
1201 1.122 msaitoh onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
1202 1.122 msaitoh if (isbridge != 0) {
1203 1.122 msaitoh onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
1204 1.122 msaitoh onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
1205 1.122 msaitoh } else {
1206 1.122 msaitoh onoff2("Device Complexity", reg, PCIX_STATUS_DEVCPLX,
1207 1.122 msaitoh "bridge device", "simple device");
1208 1.122 msaitoh printf(" Designed max memory read byte count: %d\n",
1209 1.122 msaitoh 512 << ((reg & PCIX_STATUS_MAXB_MASK)
1210 1.122 msaitoh >> PCIX_STATUS_MAXB_SHIFT));
1211 1.122 msaitoh printf(" Designed max outstanding split transaction: %d\n",
1212 1.122 msaitoh pcix_split_trans((reg & PCIX_STATUS_MAXST_MASK)
1213 1.122 msaitoh >> PCIX_STATUS_MAXST_SHIFT));
1214 1.122 msaitoh printf(" MAX cumulative Read Size: %u\n",
1215 1.122 msaitoh 8 << ((reg & 0x1c000000) >> PCIX_STATUS_MAXRS_SHIFT));
1216 1.122 msaitoh onoff("Received split completion error", reg,
1217 1.122 msaitoh PCIX_STATUS_SCERR);
1218 1.122 msaitoh }
1219 1.122 msaitoh onoff("266MHz capable", reg, PCIX_STATUS_266);
1220 1.122 msaitoh onoff("533MHz capable", reg, PCIX_STATUS_533);
1221 1.122 msaitoh
1222 1.122 msaitoh if (isbridge == 0)
1223 1.122 msaitoh return;
1224 1.122 msaitoh
1225 1.122 msaitoh /* Only for bridge */
1226 1.122 msaitoh for (i = 0; i < 2; i++) {
1227 1.122 msaitoh reg = regs[o2i(capoff+PCIX_BRIDGE_UP_STCR + (4 * i))];
1228 1.122 msaitoh printf(" %s split transaction control register: 0x%08x\n",
1229 1.122 msaitoh (i == 0) ? "Upstream" : "Downstream", reg);
1230 1.122 msaitoh printf(" Capacity: %d\n", reg & PCIX_BRIDGE_STCAP);
1231 1.122 msaitoh printf(" Commitment Limit: %d\n",
1232 1.122 msaitoh (reg & PCIX_BRIDGE_STCLIM) >> PCIX_BRIDGE_STCLIM_SHIFT);
1233 1.122 msaitoh }
1234 1.122 msaitoh }
1235 1.122 msaitoh
1236 1.141 msaitoh /* pci_conf_print_ht_slave_cap */
1237 1.141 msaitoh /* pci_conf_print_ht_host_cap */
1238 1.141 msaitoh /* pci_conf_print_ht_switch_cap */
1239 1.141 msaitoh /* pci_conf_print_ht_intr_cap */
1240 1.141 msaitoh /* pci_conf_print_ht_revid_cap */
1241 1.141 msaitoh /* pci_conf_print_ht_unitid_cap */
1242 1.141 msaitoh /* pci_conf_print_ht_extcnf_cap */
1243 1.141 msaitoh /* pci_conf_print_ht_addrmap_cap */
1244 1.141 msaitoh /* pci_conf_print_ht_msimap_cap */
1245 1.141 msaitoh
1246 1.141 msaitoh static void
1247 1.141 msaitoh pci_conf_print_ht_msimap_cap(const pcireg_t *regs, int capoff)
1248 1.141 msaitoh {
1249 1.141 msaitoh pcireg_t val;
1250 1.141 msaitoh uint32_t lo, hi;
1251 1.141 msaitoh
1252 1.141 msaitoh /*
1253 1.141 msaitoh * Print the rest of the command register bits. Others are
1254 1.141 msaitoh * printed in pci_conf_print_ht_cap().
1255 1.141 msaitoh */
1256 1.141 msaitoh val = regs[o2i(capoff + PCI_HT_CMD)];
1257 1.141 msaitoh onoff("Enable", val, PCI_HT_MSI_ENABLED);
1258 1.141 msaitoh onoff("Fixed", val, PCI_HT_MSI_FIXED);
1259 1.141 msaitoh
1260 1.141 msaitoh lo = regs[o2i(capoff + PCI_HT_MSI_ADDR_LO)];
1261 1.141 msaitoh hi = regs[o2i(capoff + PCI_HT_MSI_ADDR_HI)];
1262 1.141 msaitoh printf(" Address Low register: 0x%08x\n", lo);
1263 1.141 msaitoh printf(" Address high register: 0x%08x\n", hi);
1264 1.141 msaitoh printf(" Address: 0x%016" PRIx64 "\n",
1265 1.141 msaitoh (uint64_t)hi << 32 | (lo & PCI_HT_MSI_ADDR_LO_MASK));
1266 1.141 msaitoh }
1267 1.141 msaitoh
1268 1.141 msaitoh /* pci_conf_print_ht_droute_cap */
1269 1.141 msaitoh /* pci_conf_print_ht_vcset_cap */
1270 1.141 msaitoh /* pci_conf_print_ht_retry_cap */
1271 1.141 msaitoh /* pci_conf_print_ht_x86enc_cap */
1272 1.141 msaitoh /* pci_conf_print_ht_gen3_cap */
1273 1.141 msaitoh /* pci_conf_print_ht_fle_cap */
1274 1.141 msaitoh /* pci_conf_print_ht_pm_cap */
1275 1.141 msaitoh /* pci_conf_print_ht_hnc_cap */
1276 1.141 msaitoh
1277 1.141 msaitoh static const struct ht_types {
1278 1.141 msaitoh pcireg_t cap;
1279 1.141 msaitoh const char *name;
1280 1.141 msaitoh void (*printfunc)(const pcireg_t *, int);
1281 1.141 msaitoh } ht_captab[] = {
1282 1.141 msaitoh {PCI_HT_CAP_SLAVE, "Slave or Primary Interface", NULL },
1283 1.141 msaitoh {PCI_HT_CAP_HOST, "Host or Secondary Interface", NULL },
1284 1.141 msaitoh {PCI_HT_CAP_SWITCH, "Switch", NULL },
1285 1.141 msaitoh {PCI_HT_CAP_INTERRUPT, "Interrupt Discovery and Configuration", NULL},
1286 1.141 msaitoh {PCI_HT_CAP_REVID, "Revision ID", NULL },
1287 1.141 msaitoh {PCI_HT_CAP_UNITID_CLUMP, "UnitID Clumping", NULL },
1288 1.141 msaitoh {PCI_HT_CAP_EXTCNFSPACE, "Extended Configuration Space Access", NULL },
1289 1.141 msaitoh {PCI_HT_CAP_ADDRMAP, "Address Mapping", NULL },
1290 1.141 msaitoh {PCI_HT_CAP_MSIMAP, "MSI Mapping", pci_conf_print_ht_msimap_cap },
1291 1.141 msaitoh {PCI_HT_CAP_DIRECTROUTE, "Direct Route", NULL },
1292 1.141 msaitoh {PCI_HT_CAP_VCSET, "VCSet", NULL },
1293 1.141 msaitoh {PCI_HT_CAP_RETRYMODE, "Retry Mode", NULL },
1294 1.141 msaitoh {PCI_HT_CAP_X86ENCODE, "X86 Encoding", NULL },
1295 1.141 msaitoh {PCI_HT_CAP_GEN3, "Gen3", NULL },
1296 1.141 msaitoh {PCI_HT_CAP_FLE, "Function-Level Extension", NULL },
1297 1.141 msaitoh {PCI_HT_CAP_PM, "Power Management", NULL },
1298 1.141 msaitoh {PCI_HT_CAP_HIGHNODECNT, "High Node Count", NULL },
1299 1.141 msaitoh };
1300 1.141 msaitoh
1301 1.141 msaitoh static void
1302 1.141 msaitoh pci_conf_print_ht_cap(const pcireg_t *regs, int capoff)
1303 1.141 msaitoh {
1304 1.141 msaitoh pcireg_t val, foundcap;
1305 1.141 msaitoh unsigned int off;
1306 1.141 msaitoh
1307 1.141 msaitoh val = regs[o2i(capoff + PCI_HT_CMD)];
1308 1.141 msaitoh
1309 1.141 msaitoh printf("\n HyperTransport Capability Register at 0x%02x\n", capoff);
1310 1.141 msaitoh
1311 1.141 msaitoh printf(" Command register: 0x%04x\n", val >> 16);
1312 1.141 msaitoh foundcap = PCI_HT_CAP(val);
1313 1.141 msaitoh for (off = 0; off < __arraycount(ht_captab); off++) {
1314 1.141 msaitoh if (ht_captab[off].cap == foundcap)
1315 1.141 msaitoh break;
1316 1.141 msaitoh }
1317 1.141 msaitoh printf(" Capability Type: 0x%02x ", foundcap);
1318 1.141 msaitoh if (off >= __arraycount(ht_captab)) {
1319 1.141 msaitoh printf("(unknown)\n");
1320 1.141 msaitoh return;
1321 1.141 msaitoh }
1322 1.141 msaitoh printf("(%s)\n", ht_captab[off].name);
1323 1.141 msaitoh if (ht_captab[off].printfunc != NULL)
1324 1.142 msaitoh ht_captab[off].printfunc(regs, capoff);
1325 1.141 msaitoh }
1326 1.118 msaitoh
1327 1.118 msaitoh static void
1328 1.118 msaitoh pci_conf_print_vendspec_cap(const pcireg_t *regs, int capoff)
1329 1.118 msaitoh {
1330 1.118 msaitoh uint16_t caps;
1331 1.118 msaitoh
1332 1.118 msaitoh caps = regs[o2i(capoff)] >> PCI_VENDORSPECIFIC_SHIFT;
1333 1.118 msaitoh
1334 1.118 msaitoh printf("\n PCI Vendor Specific Capabilities Register\n");
1335 1.118 msaitoh printf(" Capabilities length: 0x%02x\n", caps & 0xff);
1336 1.118 msaitoh }
1337 1.118 msaitoh
1338 1.118 msaitoh static void
1339 1.118 msaitoh pci_conf_print_debugport_cap(const pcireg_t *regs, int capoff)
1340 1.118 msaitoh {
1341 1.118 msaitoh pcireg_t val;
1342 1.118 msaitoh
1343 1.118 msaitoh val = regs[o2i(capoff + PCI_DEBUG_BASER)];
1344 1.118 msaitoh
1345 1.118 msaitoh printf("\n Debugport Capability Register\n");
1346 1.118 msaitoh printf(" Debug base Register: 0x%04x\n",
1347 1.118 msaitoh val >> PCI_DEBUG_BASER_SHIFT);
1348 1.118 msaitoh printf(" port offset: 0x%04x\n",
1349 1.118 msaitoh (val & PCI_DEBUG_PORTOFF_MASK) >> PCI_DEBUG_PORTOFF_SHIFT);
1350 1.118 msaitoh printf(" BAR number: %u\n",
1351 1.118 msaitoh (val & PCI_DEBUG_BARNUM_MASK) >> PCI_DEBUG_BARNUM_SHIFT);
1352 1.118 msaitoh }
1353 1.118 msaitoh
1354 1.115 msaitoh /* XXX pci_conf_print_cpci_rsrcctl_cap */
1355 1.115 msaitoh /* XXX pci_conf_print_hotplug_cap */
1356 1.118 msaitoh
1357 1.118 msaitoh static void
1358 1.118 msaitoh pci_conf_print_subsystem_cap(const pcireg_t *regs, int capoff)
1359 1.118 msaitoh {
1360 1.118 msaitoh pcireg_t reg;
1361 1.118 msaitoh
1362 1.118 msaitoh reg = regs[o2i(capoff + PCI_CAP_SUBSYS_ID)];
1363 1.118 msaitoh
1364 1.118 msaitoh printf("\n Subsystem ID Capability Register\n");
1365 1.118 msaitoh printf(" Subsystem ID : 0x%08x\n", reg);
1366 1.118 msaitoh }
1367 1.118 msaitoh
1368 1.115 msaitoh /* XXX pci_conf_print_agp8_cap */
1369 1.115 msaitoh /* XXX pci_conf_print_secure_cap */
1370 1.115 msaitoh
1371 1.51 drochner static void
1372 1.99 msaitoh pci_print_pcie_L0s_latency(uint32_t val)
1373 1.99 msaitoh {
1374 1.99 msaitoh
1375 1.99 msaitoh switch (val) {
1376 1.99 msaitoh case 0x0:
1377 1.99 msaitoh printf("Less than 64ns\n");
1378 1.99 msaitoh break;
1379 1.99 msaitoh case 0x1:
1380 1.99 msaitoh case 0x2:
1381 1.99 msaitoh case 0x3:
1382 1.99 msaitoh printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
1383 1.99 msaitoh break;
1384 1.99 msaitoh case 0x4:
1385 1.99 msaitoh printf("512ns to less than 1us\n");
1386 1.99 msaitoh break;
1387 1.99 msaitoh case 0x5:
1388 1.99 msaitoh printf("1us to less than 2us\n");
1389 1.99 msaitoh break;
1390 1.99 msaitoh case 0x6:
1391 1.99 msaitoh printf("2us - 4us\n");
1392 1.99 msaitoh break;
1393 1.99 msaitoh case 0x7:
1394 1.99 msaitoh printf("More than 4us\n");
1395 1.99 msaitoh break;
1396 1.99 msaitoh }
1397 1.99 msaitoh }
1398 1.99 msaitoh
1399 1.99 msaitoh static void
1400 1.99 msaitoh pci_print_pcie_L1_latency(uint32_t val)
1401 1.99 msaitoh {
1402 1.99 msaitoh
1403 1.99 msaitoh switch (val) {
1404 1.99 msaitoh case 0x0:
1405 1.99 msaitoh printf("Less than 1us\n");
1406 1.99 msaitoh break;
1407 1.99 msaitoh case 0x6:
1408 1.99 msaitoh printf("32us - 64us\n");
1409 1.99 msaitoh break;
1410 1.99 msaitoh case 0x7:
1411 1.99 msaitoh printf("More than 64us\n");
1412 1.99 msaitoh break;
1413 1.99 msaitoh default:
1414 1.99 msaitoh printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
1415 1.99 msaitoh break;
1416 1.99 msaitoh }
1417 1.99 msaitoh }
1418 1.99 msaitoh
1419 1.99 msaitoh static void
1420 1.105 msaitoh pci_print_pcie_compl_timeout(uint32_t val)
1421 1.105 msaitoh {
1422 1.105 msaitoh
1423 1.105 msaitoh switch (val) {
1424 1.105 msaitoh case 0x0:
1425 1.105 msaitoh printf("50us to 50ms\n");
1426 1.105 msaitoh break;
1427 1.105 msaitoh case 0x5:
1428 1.105 msaitoh printf("16ms to 55ms\n");
1429 1.105 msaitoh break;
1430 1.105 msaitoh case 0x6:
1431 1.105 msaitoh printf("65ms to 210ms\n");
1432 1.105 msaitoh break;
1433 1.105 msaitoh case 0x9:
1434 1.105 msaitoh printf("260ms to 900ms\n");
1435 1.105 msaitoh break;
1436 1.105 msaitoh case 0xa:
1437 1.105 msaitoh printf("1s to 3.5s\n");
1438 1.105 msaitoh break;
1439 1.105 msaitoh default:
1440 1.105 msaitoh printf("unknown %u value\n", val);
1441 1.105 msaitoh break;
1442 1.105 msaitoh }
1443 1.105 msaitoh }
1444 1.105 msaitoh
1445 1.146 msaitoh static const char * const pcie_linkspeeds[] = {"2.5", "5.0", "8.0"};
1446 1.146 msaitoh
1447 1.146 msaitoh static void
1448 1.146 msaitoh pci_print_pcie_linkspeed(pcireg_t val)
1449 1.146 msaitoh {
1450 1.146 msaitoh
1451 1.146 msaitoh /* Start from 1 */
1452 1.146 msaitoh if (val < 1 || val > __arraycount(pcie_linkspeeds))
1453 1.146 msaitoh printf("unknown value (%u)\n", val);
1454 1.146 msaitoh else
1455 1.146 msaitoh printf("%sGT/s\n", pcie_linkspeeds[val - 1]);
1456 1.146 msaitoh }
1457 1.146 msaitoh
1458 1.146 msaitoh static void
1459 1.146 msaitoh pci_print_pcie_linkspeedvector(pcireg_t val)
1460 1.146 msaitoh {
1461 1.146 msaitoh unsigned int i;
1462 1.146 msaitoh
1463 1.146 msaitoh /* Start from 0 */
1464 1.146 msaitoh for (i = 0; i < 16; i++)
1465 1.146 msaitoh if (((val >> i) & 0x01) != 0) {
1466 1.146 msaitoh if (i >= __arraycount(pcie_linkspeeds))
1467 1.146 msaitoh printf(" unknown vector (%x)", 1 << i);
1468 1.146 msaitoh else
1469 1.146 msaitoh printf(" %sGT/s", pcie_linkspeeds[i]);
1470 1.146 msaitoh }
1471 1.146 msaitoh }
1472 1.146 msaitoh
1473 1.105 msaitoh static void
1474 1.72 joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
1475 1.72 joerg {
1476 1.101 msaitoh pcireg_t reg; /* for each register */
1477 1.101 msaitoh pcireg_t val; /* for each bitfield */
1478 1.105 msaitoh bool check_link = false;
1479 1.72 joerg bool check_slot = false;
1480 1.101 msaitoh bool check_rootport = false;
1481 1.105 msaitoh unsigned int pciever;
1482 1.72 joerg
1483 1.72 joerg printf("\n PCI Express Capabilities Register\n");
1484 1.99 msaitoh /* Capability Register */
1485 1.101 msaitoh reg = regs[o2i(capoff)];
1486 1.101 msaitoh printf(" Capability register: %04x\n", reg >> 16);
1487 1.105 msaitoh pciever = (unsigned int)((reg & 0x000f0000) >> 16);
1488 1.105 msaitoh printf(" Capability version: %u\n", pciever);
1489 1.99 msaitoh printf(" Device type: ");
1490 1.101 msaitoh switch ((reg & 0x00f00000) >> 20) {
1491 1.72 joerg case 0x0:
1492 1.72 joerg printf("PCI Express Endpoint device\n");
1493 1.105 msaitoh check_link = true;
1494 1.72 joerg break;
1495 1.72 joerg case 0x1:
1496 1.75 jmcneill printf("Legacy PCI Express Endpoint device\n");
1497 1.105 msaitoh check_link = true;
1498 1.72 joerg break;
1499 1.72 joerg case 0x4:
1500 1.72 joerg printf("Root Port of PCI Express Root Complex\n");
1501 1.105 msaitoh check_link = true;
1502 1.72 joerg check_slot = true;
1503 1.105 msaitoh check_rootport = true;
1504 1.72 joerg break;
1505 1.72 joerg case 0x5:
1506 1.72 joerg printf("Upstream Port of PCI Express Switch\n");
1507 1.72 joerg break;
1508 1.72 joerg case 0x6:
1509 1.72 joerg printf("Downstream Port of PCI Express Switch\n");
1510 1.72 joerg check_slot = true;
1511 1.105 msaitoh check_rootport = true;
1512 1.72 joerg break;
1513 1.72 joerg case 0x7:
1514 1.72 joerg printf("PCI Express to PCI/PCI-X Bridge\n");
1515 1.72 joerg break;
1516 1.72 joerg case 0x8:
1517 1.72 joerg printf("PCI/PCI-X to PCI Express Bridge\n");
1518 1.72 joerg break;
1519 1.96 msaitoh case 0x9:
1520 1.96 msaitoh printf("Root Complex Integrated Endpoint\n");
1521 1.96 msaitoh break;
1522 1.96 msaitoh case 0xa:
1523 1.105 msaitoh check_rootport = true;
1524 1.96 msaitoh printf("Root Complex Event Collector\n");
1525 1.96 msaitoh break;
1526 1.72 joerg default:
1527 1.72 joerg printf("unknown\n");
1528 1.72 joerg break;
1529 1.72 joerg }
1530 1.127 msaitoh onoff("Slot implemented", reg, PCIE_XCAP_SI);
1531 1.99 msaitoh printf(" Interrupt Message Number: %x\n",
1532 1.103 msaitoh (unsigned int)((reg & PCIE_XCAP_IRQ) >> 27));
1533 1.99 msaitoh
1534 1.99 msaitoh /* Device Capability Register */
1535 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCAP)];
1536 1.101 msaitoh printf(" Device Capabilities Register: 0x%08x\n", reg);
1537 1.99 msaitoh printf(" Max Payload Size Supported: %u bytes max\n",
1538 1.116 msaitoh 128 << (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD));
1539 1.99 msaitoh printf(" Phantom Functions Supported: ");
1540 1.103 msaitoh switch ((reg & PCIE_DCAP_PHANTOM_FUNCS) >> 3) {
1541 1.99 msaitoh case 0x0:
1542 1.99 msaitoh printf("not available\n");
1543 1.99 msaitoh break;
1544 1.99 msaitoh case 0x1:
1545 1.99 msaitoh printf("MSB\n");
1546 1.99 msaitoh break;
1547 1.99 msaitoh case 0x2:
1548 1.99 msaitoh printf("two MSB\n");
1549 1.99 msaitoh break;
1550 1.99 msaitoh case 0x3:
1551 1.99 msaitoh printf("All three bits\n");
1552 1.99 msaitoh break;
1553 1.99 msaitoh }
1554 1.99 msaitoh printf(" Extended Tag Field Supported: %dbit\n",
1555 1.103 msaitoh (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
1556 1.99 msaitoh printf(" Endpoint L0 Acceptable Latency: ");
1557 1.103 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_DCAP_L0S_LATENCY) >> 6);
1558 1.99 msaitoh printf(" Endpoint L1 Acceptable Latency: ");
1559 1.103 msaitoh pci_print_pcie_L1_latency((reg & PCIE_DCAP_L1_LATENCY) >> 9);
1560 1.122 msaitoh onoff("Attention Button Present", reg, PCIE_DCAP_ATTN_BUTTON);
1561 1.122 msaitoh onoff("Attention Indicator Present", reg, PCIE_DCAP_ATTN_IND);
1562 1.112 msaitoh onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
1563 1.112 msaitoh onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
1564 1.99 msaitoh printf(" Captured Slot Power Limit Value: %d\n",
1565 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_VAL) >> 18);
1566 1.99 msaitoh printf(" Captured Slot Power Limit Scale: %d\n",
1567 1.103 msaitoh (unsigned int)(reg & PCIE_DCAP_SLOT_PWR_LIM_SCALE) >> 26);
1568 1.112 msaitoh onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
1569 1.99 msaitoh
1570 1.99 msaitoh /* Device Control Register */
1571 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
1572 1.101 msaitoh printf(" Device Control Register: 0x%04x\n", reg & 0xffff);
1573 1.112 msaitoh onoff("Correctable Error Reporting Enable", reg,
1574 1.112 msaitoh PCIE_DCSR_ENA_COR_ERR);
1575 1.112 msaitoh onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
1576 1.112 msaitoh onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
1577 1.112 msaitoh onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
1578 1.112 msaitoh onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
1579 1.99 msaitoh printf(" Max Payload Size: %d byte\n",
1580 1.103 msaitoh 128 << (((unsigned int)(reg & PCIE_DCSR_MAX_PAYLOAD) >> 5)));
1581 1.112 msaitoh onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
1582 1.112 msaitoh onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
1583 1.112 msaitoh onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
1584 1.112 msaitoh onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
1585 1.99 msaitoh printf(" Max Read Request Size: %d byte\n",
1586 1.103 msaitoh 128 << ((unsigned int)(reg & PCIE_DCSR_MAX_READ_REQ) >> 12));
1587 1.99 msaitoh
1588 1.99 msaitoh /* Device Status Register */
1589 1.103 msaitoh reg = regs[o2i(capoff + PCIE_DCSR)];
1590 1.101 msaitoh printf(" Device Status Register: 0x%04x\n", reg >> 16);
1591 1.112 msaitoh onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
1592 1.112 msaitoh onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
1593 1.112 msaitoh onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
1594 1.112 msaitoh onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
1595 1.112 msaitoh onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
1596 1.112 msaitoh onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
1597 1.99 msaitoh
1598 1.105 msaitoh if (check_link) {
1599 1.105 msaitoh /* Link Capability Register */
1600 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP)];
1601 1.105 msaitoh printf(" Link Capabilities Register: 0x%08x\n", reg);
1602 1.105 msaitoh printf(" Maximum Link Speed: ");
1603 1.146 msaitoh pci_print_pcie_linkspeed(reg & PCIE_LCAP_MAX_SPEED);
1604 1.105 msaitoh printf(" Maximum Link Width: x%u lanes\n",
1605 1.105 msaitoh (unsigned int)(reg & PCIE_LCAP_MAX_WIDTH) >> 4);
1606 1.105 msaitoh printf(" Active State PM Support: ");
1607 1.105 msaitoh val = (reg & PCIE_LCAP_ASPM) >> 10;
1608 1.105 msaitoh switch (val) {
1609 1.145 msaitoh case 0x0:
1610 1.145 msaitoh printf("No ASPM support\n");
1611 1.145 msaitoh break;
1612 1.105 msaitoh case 0x1:
1613 1.145 msaitoh printf("L0s supported\n");
1614 1.145 msaitoh break;
1615 1.145 msaitoh case 0x2:
1616 1.145 msaitoh printf("L1 supported\n");
1617 1.105 msaitoh break;
1618 1.105 msaitoh case 0x3:
1619 1.105 msaitoh printf("L0s and L1 supported\n");
1620 1.105 msaitoh break;
1621 1.105 msaitoh }
1622 1.105 msaitoh printf(" L0 Exit Latency: ");
1623 1.105 msaitoh pci_print_pcie_L0s_latency((reg & PCIE_LCAP_L0S_EXIT) >> 12);
1624 1.105 msaitoh printf(" L1 Exit Latency: ");
1625 1.105 msaitoh pci_print_pcie_L1_latency((reg & PCIE_LCAP_L1_EXIT) >> 15);
1626 1.105 msaitoh printf(" Port Number: %u\n", reg >> 24);
1627 1.117 msaitoh onoff("Clock Power Management", reg, PCIE_LCAP_CLOCK_PM);
1628 1.117 msaitoh onoff("Surprise Down Error Report", reg,
1629 1.117 msaitoh PCIE_LCAP_SURPRISE_DOWN);
1630 1.117 msaitoh onoff("Data Link Layer Link Active", reg, PCIE_LCAP_DL_ACTIVE);
1631 1.117 msaitoh onoff("Link BW Notification Capable", reg,
1632 1.117 msaitoh PCIE_LCAP_LINK_BW_NOTIFY);
1633 1.117 msaitoh onoff("ASPM Optionally Compliance", reg,
1634 1.117 msaitoh PCIE_LCAP_ASPM_COMPLIANCE);
1635 1.105 msaitoh
1636 1.105 msaitoh /* Link Control Register */
1637 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1638 1.105 msaitoh printf(" Link Control Register: 0x%04x\n", reg & 0xffff);
1639 1.105 msaitoh printf(" Active State PM Control: ");
1640 1.105 msaitoh val = reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S);
1641 1.105 msaitoh switch (val) {
1642 1.105 msaitoh case 0:
1643 1.105 msaitoh printf("disabled\n");
1644 1.105 msaitoh break;
1645 1.105 msaitoh case 1:
1646 1.105 msaitoh printf("L0s Entry Enabled\n");
1647 1.105 msaitoh break;
1648 1.105 msaitoh case 2:
1649 1.105 msaitoh printf("L1 Entry Enabled\n");
1650 1.105 msaitoh break;
1651 1.105 msaitoh case 3:
1652 1.105 msaitoh printf("L0s and L1 Entry Enabled\n");
1653 1.105 msaitoh break;
1654 1.105 msaitoh }
1655 1.112 msaitoh onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
1656 1.112 msaitoh "128bytes", "64bytes");
1657 1.112 msaitoh onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
1658 1.112 msaitoh onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
1659 1.112 msaitoh onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
1660 1.112 msaitoh onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
1661 1.112 msaitoh onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
1662 1.112 msaitoh onoff("Hardware Autonomous Width Disable", reg,
1663 1.112 msaitoh PCIE_LCSR_HAWD);
1664 1.112 msaitoh onoff("Link Bandwidth Management Interrupt Enable", reg,
1665 1.112 msaitoh PCIE_LCSR_LBMIE);
1666 1.112 msaitoh onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
1667 1.112 msaitoh PCIE_LCSR_LABIE);
1668 1.146 msaitoh printf(" DRS Signaling Control: ");
1669 1.146 msaitoh val = __SHIFTOUT(reg, PCIE_LCSR_DRSSGNL);
1670 1.146 msaitoh switch (val) {
1671 1.146 msaitoh case 0:
1672 1.146 msaitoh printf("not reported\n");
1673 1.146 msaitoh break;
1674 1.146 msaitoh case 1:
1675 1.146 msaitoh printf("Interrupt Enabled\n");
1676 1.146 msaitoh break;
1677 1.146 msaitoh case 2:
1678 1.146 msaitoh printf("DRS to FRS Signaling Enabled\n");
1679 1.146 msaitoh break;
1680 1.146 msaitoh default:
1681 1.146 msaitoh printf("reserved\n");
1682 1.146 msaitoh break;
1683 1.146 msaitoh }
1684 1.105 msaitoh
1685 1.105 msaitoh /* Link Status Register */
1686 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR)];
1687 1.105 msaitoh printf(" Link Status Register: 0x%04x\n", reg >> 16);
1688 1.105 msaitoh printf(" Negotiated Link Speed: ");
1689 1.146 msaitoh pci_print_pcie_linkspeed(__SHIFTOUT(reg, PCIE_LCSR_LINKSPEED));
1690 1.105 msaitoh printf(" Negotiated Link Width: x%u lanes\n",
1691 1.105 msaitoh (reg >> 20) & 0x003f);
1692 1.112 msaitoh onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
1693 1.112 msaitoh onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
1694 1.112 msaitoh onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
1695 1.112 msaitoh onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
1696 1.112 msaitoh onoff("Link Bandwidth Management Status", reg,
1697 1.112 msaitoh PCIE_LCSR_LINK_BW_MGMT);
1698 1.112 msaitoh onoff("Link Autonomous Bandwidth Status", reg,
1699 1.112 msaitoh PCIE_LCSR_LINK_AUTO_BW);
1700 1.86 matt }
1701 1.99 msaitoh
1702 1.102 msaitoh if (check_slot == true) {
1703 1.101 msaitoh /* Slot Capability Register */
1704 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCAP)];
1705 1.101 msaitoh printf(" Slot Capability Register: %08x\n", reg);
1706 1.117 msaitoh onoff("Attention Button Present", reg, PCIE_SLCAP_ABP);
1707 1.117 msaitoh onoff("Power Controller Present", reg, PCIE_SLCAP_PCP);
1708 1.117 msaitoh onoff("MRL Sensor Present", reg, PCIE_SLCAP_MSP);
1709 1.117 msaitoh onoff("Attention Indicator Present", reg, PCIE_SLCAP_AIP);
1710 1.117 msaitoh onoff("Power Indicator Present", reg, PCIE_SLCAP_PIP);
1711 1.117 msaitoh onoff("Hot-Plug Surprise", reg, PCIE_SLCAP_HPS);
1712 1.117 msaitoh onoff("Hot-Plug Capable", reg, PCIE_SLCAP_HPC);
1713 1.101 msaitoh printf(" Slot Power Limit Value: %d\n",
1714 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLV) >> 7);
1715 1.101 msaitoh printf(" Slot Power Limit Scale: %d\n",
1716 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_SPLS) >> 15);
1717 1.117 msaitoh onoff("Electromechanical Interlock Present", reg,
1718 1.117 msaitoh PCIE_SLCAP_EIP);
1719 1.117 msaitoh onoff("No Command Completed Support", reg, PCIE_SLCAP_NCCS);
1720 1.101 msaitoh printf(" Physical Slot Number: %d\n",
1721 1.103 msaitoh (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
1722 1.101 msaitoh
1723 1.101 msaitoh /* Slot Control Register */
1724 1.103 msaitoh reg = regs[o2i(capoff + PCIE_SLCSR)];
1725 1.101 msaitoh printf(" Slot Control Register: %04x\n", reg & 0xffff);
1726 1.117 msaitoh onoff("Attention Button Pressed Enabled", reg, PCIE_SLCSR_ABE);
1727 1.117 msaitoh onoff("Power Fault Detected Enabled", reg, PCIE_SLCSR_PFE);
1728 1.117 msaitoh onoff("MRL Sensor Changed Enabled", reg, PCIE_SLCSR_MSE);
1729 1.117 msaitoh onoff("Presense Detect Changed Enabled", reg, PCIE_SLCSR_PDE);
1730 1.117 msaitoh onoff("Command Completed Interrupt Enabled", reg,
1731 1.117 msaitoh PCIE_SLCSR_CCE);
1732 1.117 msaitoh onoff("Hot-Plug Interrupt Enabled", reg, PCIE_SLCSR_HPE);
1733 1.78 drochner printf(" Attention Indicator Control: ");
1734 1.103 msaitoh switch ((reg & PCIE_SLCSR_AIC) >> 6) {
1735 1.72 joerg case 0x0:
1736 1.72 joerg printf("reserved\n");
1737 1.72 joerg break;
1738 1.72 joerg case 0x1:
1739 1.72 joerg printf("on\n");
1740 1.72 joerg break;
1741 1.72 joerg case 0x2:
1742 1.72 joerg printf("blink\n");
1743 1.72 joerg break;
1744 1.72 joerg case 0x3:
1745 1.72 joerg printf("off\n");
1746 1.72 joerg break;
1747 1.72 joerg }
1748 1.78 drochner printf(" Power Indicator Control: ");
1749 1.103 msaitoh switch ((reg & PCIE_SLCSR_PIC) >> 8) {
1750 1.72 joerg case 0x0:
1751 1.72 joerg printf("reserved\n");
1752 1.72 joerg break;
1753 1.72 joerg case 0x1:
1754 1.72 joerg printf("on\n");
1755 1.72 joerg break;
1756 1.72 joerg case 0x2:
1757 1.72 joerg printf("blink\n");
1758 1.72 joerg break;
1759 1.72 joerg case 0x3:
1760 1.72 joerg printf("off\n");
1761 1.72 joerg break;
1762 1.72 joerg }
1763 1.116 msaitoh onoff("Power Controller Control", reg, PCIE_SLCSR_PCC);
1764 1.117 msaitoh onoff("Electromechanical Interlock Control",
1765 1.117 msaitoh reg, PCIE_SLCSR_EIC);
1766 1.116 msaitoh onoff("Data Link Layer State Changed Enable", reg,
1767 1.116 msaitoh PCIE_SLCSR_DLLSCE);
1768 1.146 msaitoh onoff("Auto Slot Power Limit Disable", reg,
1769 1.146 msaitoh PCIE_SLCSR_AUTOSPLDIS);
1770 1.101 msaitoh
1771 1.101 msaitoh /* Slot Status Register */
1772 1.101 msaitoh printf(" Slot Status Register: %04x\n", reg >> 16);
1773 1.117 msaitoh onoff("Attention Button Pressed", reg, PCIE_SLCSR_ABP);
1774 1.117 msaitoh onoff("Power Fault Detected", reg, PCIE_SLCSR_PFD);
1775 1.117 msaitoh onoff("MRL Sensor Changed", reg, PCIE_SLCSR_MSC);
1776 1.117 msaitoh onoff("Presense Detect Changed", reg, PCIE_SLCSR_PDC);
1777 1.117 msaitoh onoff("Command Completed", reg, PCIE_SLCSR_CC);
1778 1.117 msaitoh onoff("MRL Open", reg, PCIE_SLCSR_MS);
1779 1.117 msaitoh onoff("Card Present in slot", reg, PCIE_SLCSR_PDS);
1780 1.117 msaitoh onoff("Electromechanical Interlock engaged", reg,
1781 1.117 msaitoh PCIE_SLCSR_EIS);
1782 1.117 msaitoh onoff("Data Link Layer State Changed", reg, PCIE_SLCSR_LACS);
1783 1.101 msaitoh }
1784 1.101 msaitoh
1785 1.101 msaitoh if (check_rootport == true) {
1786 1.101 msaitoh /* Root Control Register */
1787 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RCR)];
1788 1.101 msaitoh printf(" Root Control Register: %04x\n", reg & 0xffff);
1789 1.117 msaitoh onoff("SERR on Correctable Error Enable", reg,
1790 1.117 msaitoh PCIE_RCR_SERR_CER);
1791 1.117 msaitoh onoff("SERR on Non-Fatal Error Enable", reg,
1792 1.117 msaitoh PCIE_RCR_SERR_NFER);
1793 1.117 msaitoh onoff("SERR on Fatal Error Enable", reg, PCIE_RCR_SERR_FER);
1794 1.117 msaitoh onoff("PME Interrupt Enable", reg, PCIE_RCR_PME_IE);
1795 1.117 msaitoh onoff("CRS Software Visibility Enable", reg, PCIE_RCR_CRS_SVE);
1796 1.101 msaitoh
1797 1.101 msaitoh /* Root Capability Register */
1798 1.101 msaitoh printf(" Root Capability Register: %04x\n",
1799 1.101 msaitoh reg >> 16);
1800 1.133 msaitoh onoff("CRS Software Visibility", reg, PCIE_RCR_CRS_SV);
1801 1.101 msaitoh
1802 1.101 msaitoh /* Root Status Register */
1803 1.103 msaitoh reg = regs[o2i(capoff + PCIE_RSR)];
1804 1.101 msaitoh printf(" Root Status Register: %08x\n", reg);
1805 1.101 msaitoh printf(" PME Requester ID: %04x\n",
1806 1.104 msaitoh (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
1807 1.117 msaitoh onoff("PME was asserted", reg, PCIE_RSR_PME_STAT);
1808 1.117 msaitoh onoff("another PME is pending", reg, PCIE_RSR_PME_PEND);
1809 1.72 joerg }
1810 1.105 msaitoh
1811 1.105 msaitoh /* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
1812 1.105 msaitoh if (pciever < 2)
1813 1.105 msaitoh return;
1814 1.105 msaitoh
1815 1.105 msaitoh /* Device Capabilities 2 */
1816 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCAP2)];
1817 1.105 msaitoh printf(" Device Capabilities 2: 0x%08x\n", reg);
1818 1.105 msaitoh printf(" Completion Timeout Ranges Supported: %u \n",
1819 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_COMPT_RANGE));
1820 1.112 msaitoh onoff("Completion Timeout Disable Supported", reg,
1821 1.112 msaitoh PCIE_DCAP2_COMPT_DIS);
1822 1.112 msaitoh onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
1823 1.112 msaitoh onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
1824 1.112 msaitoh onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
1825 1.112 msaitoh onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
1826 1.112 msaitoh onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
1827 1.112 msaitoh onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
1828 1.112 msaitoh onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
1829 1.105 msaitoh printf(" TPH Completer Supported: %u\n",
1830 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_TPH_COMP) >> 12);
1831 1.145 msaitoh printf(" LN System CLS: ");
1832 1.145 msaitoh switch (__SHIFTOUT(reg, PCIE_DCAP2_LNSYSCLS)) {
1833 1.145 msaitoh case 0x0:
1834 1.145 msaitoh printf("Not supported or not in effect\n");
1835 1.145 msaitoh break;
1836 1.145 msaitoh case 0x1:
1837 1.145 msaitoh printf("64byte cachelines in effect\n");
1838 1.145 msaitoh break;
1839 1.145 msaitoh case 0x2:
1840 1.145 msaitoh printf("128byte cachelines in effect\n");
1841 1.145 msaitoh break;
1842 1.145 msaitoh case 0x3:
1843 1.145 msaitoh printf("Reserved\n");
1844 1.145 msaitoh break;
1845 1.145 msaitoh }
1846 1.105 msaitoh printf(" OBFF Supported: ");
1847 1.105 msaitoh switch ((reg & PCIE_DCAP2_OBFF) >> 18) {
1848 1.105 msaitoh case 0x0:
1849 1.105 msaitoh printf("Not supported\n");
1850 1.105 msaitoh break;
1851 1.105 msaitoh case 0x1:
1852 1.105 msaitoh printf("Message only\n");
1853 1.105 msaitoh break;
1854 1.105 msaitoh case 0x2:
1855 1.105 msaitoh printf("WAKE# only\n");
1856 1.105 msaitoh break;
1857 1.105 msaitoh case 0x3:
1858 1.105 msaitoh printf("Both\n");
1859 1.105 msaitoh break;
1860 1.105 msaitoh }
1861 1.112 msaitoh onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
1862 1.112 msaitoh onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
1863 1.105 msaitoh printf(" Max End-End TLP Prefixes: %u\n",
1864 1.105 msaitoh (unsigned int)(reg & PCIE_DCAP2_MAX_EETLP) >> 22);
1865 1.146 msaitoh onoff("FRS Supported", reg, PCIE_DCAP2_FRS);
1866 1.105 msaitoh
1867 1.105 msaitoh /* Device Control 2 */
1868 1.105 msaitoh reg = regs[o2i(capoff + PCIE_DCSR2)];
1869 1.105 msaitoh printf(" Device Control 2: 0x%04x\n", reg & 0xffff);
1870 1.105 msaitoh printf(" Completion Timeout Value: ");
1871 1.105 msaitoh pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
1872 1.117 msaitoh onoff("Completion Timeout Disabled", reg, PCIE_DCSR2_COMPT_DIS);
1873 1.117 msaitoh onoff("ARI Forwarding Enabled", reg, PCIE_DCSR2_ARI_FWD);
1874 1.117 msaitoh onoff("AtomicOp Rquester Enabled", reg, PCIE_DCSR2_ATOM_REQ);
1875 1.117 msaitoh onoff("AtomicOp Egress Blocking", reg, PCIE_DCSR2_ATOM_EBLK);
1876 1.117 msaitoh onoff("IDO Request Enabled", reg, PCIE_DCSR2_IDO_REQ);
1877 1.117 msaitoh onoff("IDO Completion Enabled", reg, PCIE_DCSR2_IDO_COMP);
1878 1.117 msaitoh onoff("LTR Mechanism Enabled", reg, PCIE_DCSR2_LTR_MEC);
1879 1.105 msaitoh printf(" OBFF: ");
1880 1.105 msaitoh switch ((reg & PCIE_DCSR2_OBFF_EN) >> 13) {
1881 1.105 msaitoh case 0x0:
1882 1.105 msaitoh printf("Disabled\n");
1883 1.105 msaitoh break;
1884 1.105 msaitoh case 0x1:
1885 1.105 msaitoh printf("Enabled with Message Signaling Variation A\n");
1886 1.105 msaitoh break;
1887 1.105 msaitoh case 0x2:
1888 1.105 msaitoh printf("Enabled with Message Signaling Variation B\n");
1889 1.105 msaitoh break;
1890 1.105 msaitoh case 0x3:
1891 1.105 msaitoh printf("Enabled using WAKE# signaling\n");
1892 1.105 msaitoh break;
1893 1.105 msaitoh }
1894 1.117 msaitoh onoff("End-End TLP Prefix Blocking on", reg, PCIE_DCSR2_EETLP);
1895 1.105 msaitoh
1896 1.105 msaitoh if (check_link) {
1897 1.146 msaitoh bool drs_supported;
1898 1.146 msaitoh
1899 1.105 msaitoh /* Link Capability 2 */
1900 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCAP2)];
1901 1.105 msaitoh printf(" Link Capabilities 2: 0x%08x\n", reg);
1902 1.105 msaitoh printf(" Supported Link Speed Vector:");
1903 1.146 msaitoh pci_print_pcie_linkspeedvector(
1904 1.146 msaitoh __SHIFTOUT(reg, PCIE_LCAP2_SUP_LNKSV));
1905 1.108 msaitoh printf("\n");
1906 1.112 msaitoh onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
1907 1.146 msaitoh printf(" Lower SKP OS Generation Supported Speed Vector:");
1908 1.146 msaitoh pci_print_pcie_linkspeedvector(
1909 1.146 msaitoh __SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_GENSUPPSV));
1910 1.146 msaitoh printf("\n");
1911 1.146 msaitoh printf(" Lower SKP OS Reception Supported Speed Vector:");
1912 1.146 msaitoh pci_print_pcie_linkspeedvector(
1913 1.146 msaitoh __SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_RECSUPPSV));
1914 1.146 msaitoh printf("\n");
1915 1.146 msaitoh onoff("DRS Supported", reg, PCIE_LCAP2_DRS);
1916 1.146 msaitoh drs_supported = (reg & PCIE_LCAP2_DRS) ? true : false;
1917 1.105 msaitoh
1918 1.105 msaitoh /* Link Control 2 */
1919 1.105 msaitoh reg = regs[o2i(capoff + PCIE_LCSR2)];
1920 1.105 msaitoh printf(" Link Control 2: 0x%04x\n", reg & 0xffff);
1921 1.105 msaitoh printf(" Target Link Speed: ");
1922 1.146 msaitoh pci_print_pcie_linkspeed(__SHIFTOUT(reg,
1923 1.146 msaitoh PCIE_LCSR2_TGT_LSPEED));
1924 1.117 msaitoh onoff("Enter Compliance Enabled", reg, PCIE_LCSR2_ENT_COMPL);
1925 1.117 msaitoh onoff("HW Autonomous Speed Disabled", reg,
1926 1.117 msaitoh PCIE_LCSR2_HW_AS_DIS);
1927 1.117 msaitoh onoff("Selectable De-emphasis", reg, PCIE_LCSR2_SEL_DEEMP);
1928 1.105 msaitoh printf(" Transmit Margin: %u\n",
1929 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7);
1930 1.117 msaitoh onoff("Enter Modified Compliance", reg, PCIE_LCSR2_EN_MCOMP);
1931 1.117 msaitoh onoff("Compliance SOS", reg, PCIE_LCSR2_COMP_SOS);
1932 1.105 msaitoh printf(" Compliance Present/De-emphasis: %u\n",
1933 1.105 msaitoh (unsigned int)(reg & PCIE_LCSR2_COMP_DEEMP) >> 12);
1934 1.105 msaitoh
1935 1.105 msaitoh /* Link Status 2 */
1936 1.117 msaitoh printf(" Link Status 2: 0x%04x\n", (reg >> 16) & 0xffff);
1937 1.117 msaitoh onoff("Current De-emphasis Level", reg, PCIE_LCSR2_DEEMP_LVL);
1938 1.117 msaitoh onoff("Equalization Complete", reg, PCIE_LCSR2_EQ_COMPL);
1939 1.117 msaitoh onoff("Equalization Phase 1 Successful", reg,
1940 1.117 msaitoh PCIE_LCSR2_EQP1_SUC);
1941 1.117 msaitoh onoff("Equalization Phase 2 Successful", reg,
1942 1.117 msaitoh PCIE_LCSR2_EQP2_SUC);
1943 1.117 msaitoh onoff("Equalization Phase 3 Successful", reg,
1944 1.117 msaitoh PCIE_LCSR2_EQP3_SUC);
1945 1.117 msaitoh onoff("Link Equalization Request", reg, PCIE_LCSR2_LNKEQ_REQ);
1946 1.146 msaitoh onoff("Retimer Presence Detected", reg, PCIE_LCSR2_RETIMERPD);
1947 1.146 msaitoh if (drs_supported) {
1948 1.146 msaitoh printf(" Downstream Component Presence: ");
1949 1.146 msaitoh switch (__SHIFTOUT(reg, PCIE_LCSR2_DSCOMPN)) {
1950 1.146 msaitoh case PCIE_DSCOMPN_DOWN_NOTDETERM:
1951 1.146 msaitoh printf("Link Down - Presence Not"
1952 1.146 msaitoh " Determined\n");
1953 1.146 msaitoh break;
1954 1.146 msaitoh case PCIE_DSCOMPN_DOWN_NOTPRES:
1955 1.146 msaitoh printf("Link Down - Component Not Present\n");
1956 1.146 msaitoh break;
1957 1.146 msaitoh case PCIE_DSCOMPN_DOWN_PRES:
1958 1.146 msaitoh printf("Link Down - Component Present\n");
1959 1.146 msaitoh break;
1960 1.146 msaitoh case PCIE_DSCOMPN_UP_PRES:
1961 1.146 msaitoh printf("Link Up - Component Present\n");
1962 1.146 msaitoh break;
1963 1.146 msaitoh case PCIE_DSCOMPN_UP_PRES_DRS:
1964 1.146 msaitoh printf("Link Up - Component Present and DRS"
1965 1.146 msaitoh " received\n");
1966 1.146 msaitoh break;
1967 1.146 msaitoh default:
1968 1.146 msaitoh printf("reserved\n");
1969 1.146 msaitoh break;
1970 1.146 msaitoh }
1971 1.146 msaitoh onoff("DRS Message Received", reg, PCIE_LCSR2_DRSRCV);
1972 1.146 msaitoh }
1973 1.105 msaitoh }
1974 1.105 msaitoh
1975 1.105 msaitoh /* Slot Capability 2 */
1976 1.105 msaitoh /* Slot Control 2 */
1977 1.105 msaitoh /* Slot Status 2 */
1978 1.72 joerg }
1979 1.72 joerg
1980 1.120 msaitoh static void
1981 1.120 msaitoh pci_conf_print_msix_cap(const pcireg_t *regs, int capoff)
1982 1.120 msaitoh {
1983 1.120 msaitoh pcireg_t reg;
1984 1.120 msaitoh
1985 1.120 msaitoh printf("\n MSI-X Capability Register\n");
1986 1.120 msaitoh
1987 1.120 msaitoh reg = regs[o2i(capoff + PCI_MSIX_CTL)];
1988 1.120 msaitoh printf(" Message Control register: 0x%04x\n",
1989 1.120 msaitoh (reg >> 16) & 0xff);
1990 1.120 msaitoh printf(" Table Size: %d\n",PCI_MSIX_CTL_TBLSIZE(reg));
1991 1.120 msaitoh onoff("Function Mask", reg, PCI_MSIX_CTL_FUNCMASK);
1992 1.120 msaitoh onoff("MSI-X Enable", reg, PCI_MSIX_CTL_ENABLE);
1993 1.120 msaitoh reg = regs[o2i(capoff + PCI_MSIX_TBLOFFSET)];
1994 1.120 msaitoh printf(" Table offset register: 0x%08x\n", reg);
1995 1.145 msaitoh printf(" Table offset: %08x\n",
1996 1.145 msaitoh (pcireg_t)(reg & PCI_MSIX_TBLOFFSET_MASK));
1997 1.145 msaitoh printf(" BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_TBLBIR_MASK));
1998 1.120 msaitoh reg = regs[o2i(capoff + PCI_MSIX_PBAOFFSET)];
1999 1.120 msaitoh printf(" Pending bit array register: 0x%08x\n", reg);
2000 1.120 msaitoh printf(" Pending bit array offset: %08x\n",
2001 1.145 msaitoh (pcireg_t)(reg & PCI_MSIX_PBAOFFSET_MASK));
2002 1.145 msaitoh printf(" BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_PBABIR_MASK));
2003 1.120 msaitoh }
2004 1.120 msaitoh
2005 1.138 msaitoh static void
2006 1.138 msaitoh pci_conf_print_sata_cap(const pcireg_t *regs, int capoff)
2007 1.138 msaitoh {
2008 1.138 msaitoh pcireg_t reg;
2009 1.138 msaitoh
2010 1.138 msaitoh printf("\n Serial ATA Capability Register\n");
2011 1.138 msaitoh
2012 1.138 msaitoh reg = regs[o2i(capoff + PCI_MSIX_CTL)];
2013 1.138 msaitoh printf(" Revision register: 0x%04x\n", (reg >> 16) & 0xff);
2014 1.139 msaitoh printf(" Revision: %u.%u\n",
2015 1.139 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MAJOR),
2016 1.139 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MINOR));
2017 1.138 msaitoh
2018 1.138 msaitoh reg = regs[o2i(capoff + PCI_SATA_BAR)];
2019 1.138 msaitoh
2020 1.138 msaitoh printf(" BAR Register: 0x%08x\n", reg);
2021 1.140 msaitoh printf(" Register location: ");
2022 1.140 msaitoh if ((reg & PCI_SATA_BAR_SPEC) == PCI_SATA_BAR_INCONF)
2023 1.140 msaitoh printf("in config space\n");
2024 1.140 msaitoh else {
2025 1.140 msaitoh printf("BAR %d\n", (int)PCI_SATA_BAR_NUM(reg));
2026 1.140 msaitoh printf(" BAR offset: 0x%08x\n",
2027 1.140 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_SATA_BAR_OFFSET) * 4);
2028 1.140 msaitoh }
2029 1.138 msaitoh }
2030 1.138 msaitoh
2031 1.118 msaitoh static void
2032 1.118 msaitoh pci_conf_print_pciaf_cap(const pcireg_t *regs, int capoff)
2033 1.118 msaitoh {
2034 1.118 msaitoh pcireg_t reg;
2035 1.118 msaitoh
2036 1.118 msaitoh printf("\n Advanced Features Capability Register\n");
2037 1.118 msaitoh
2038 1.118 msaitoh reg = regs[o2i(capoff + PCI_AFCAPR)];
2039 1.118 msaitoh printf(" AF Capabilities register: 0x%02x\n", (reg >> 24) & 0xff);
2040 1.145 msaitoh printf(" AF Structure Length: 0x%02x\n",
2041 1.145 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_AF_LENGTH));
2042 1.118 msaitoh onoff("Transaction Pending", reg, PCI_AF_TP_CAP);
2043 1.118 msaitoh onoff("Function Level Reset", reg, PCI_AF_FLR_CAP);
2044 1.118 msaitoh reg = regs[o2i(capoff + PCI_AFCSR)];
2045 1.118 msaitoh printf(" AF Control register: 0x%02x\n", reg & 0xff);
2046 1.118 msaitoh /*
2047 1.118 msaitoh * Only PCI_AFCR_INITIATE_FLR is a member of the AF control register
2048 1.118 msaitoh * and it's always 0 on read
2049 1.118 msaitoh */
2050 1.118 msaitoh printf(" AF Status register: 0x%02x\n", (reg >> 8) & 0xff);
2051 1.118 msaitoh onoff("Transaction Pending", reg, PCI_AFSR_TP);
2052 1.118 msaitoh }
2053 1.77 jmcneill
2054 1.132 msaitoh static struct {
2055 1.132 msaitoh pcireg_t cap;
2056 1.132 msaitoh const char *name;
2057 1.132 msaitoh void (*printfunc)(const pcireg_t *, int);
2058 1.132 msaitoh } pci_captab[] = {
2059 1.132 msaitoh { PCI_CAP_RESERVED0, "reserved", NULL },
2060 1.132 msaitoh { PCI_CAP_PWRMGMT, "Power Management", pci_conf_print_pcipm_cap },
2061 1.132 msaitoh { PCI_CAP_AGP, "AGP", pci_conf_print_agp_cap },
2062 1.132 msaitoh { PCI_CAP_VPD, "VPD", NULL },
2063 1.132 msaitoh { PCI_CAP_SLOTID, "SlotID", NULL },
2064 1.132 msaitoh { PCI_CAP_MSI, "MSI", pci_conf_print_msi_cap },
2065 1.132 msaitoh { PCI_CAP_CPCI_HOTSWAP, "CompactPCI Hot-swapping", NULL },
2066 1.132 msaitoh { PCI_CAP_PCIX, "PCI-X", pci_conf_print_pcix_cap },
2067 1.141 msaitoh { PCI_CAP_LDT, "HyperTransport", pci_conf_print_ht_cap },
2068 1.132 msaitoh { PCI_CAP_VENDSPEC, "Vendor-specific",
2069 1.132 msaitoh pci_conf_print_vendspec_cap },
2070 1.132 msaitoh { PCI_CAP_DEBUGPORT, "Debug Port", pci_conf_print_debugport_cap },
2071 1.132 msaitoh { PCI_CAP_CPCI_RSRCCTL, "CompactPCI Resource Control", NULL },
2072 1.132 msaitoh { PCI_CAP_HOTPLUG, "Hot-Plug", NULL },
2073 1.132 msaitoh { PCI_CAP_SUBVENDOR, "Subsystem vendor ID",
2074 1.132 msaitoh pci_conf_print_subsystem_cap },
2075 1.132 msaitoh { PCI_CAP_AGP8, "AGP 8x", NULL },
2076 1.132 msaitoh { PCI_CAP_SECURE, "Secure Device", NULL },
2077 1.132 msaitoh { PCI_CAP_PCIEXPRESS, "PCI Express", pci_conf_print_pcie_cap },
2078 1.132 msaitoh { PCI_CAP_MSIX, "MSI-X", pci_conf_print_msix_cap },
2079 1.138 msaitoh { PCI_CAP_SATA, "SATA", pci_conf_print_sata_cap },
2080 1.145 msaitoh { PCI_CAP_PCIAF, "Advanced Features", pci_conf_print_pciaf_cap},
2081 1.145 msaitoh { PCI_CAP_EA, "Enhanced Allocation", NULL }
2082 1.132 msaitoh };
2083 1.132 msaitoh
2084 1.135 msaitoh static int
2085 1.135 msaitoh pci_conf_find_cap(const pcireg_t *regs, int capoff, unsigned int capid,
2086 1.135 msaitoh int *offsetp)
2087 1.135 msaitoh {
2088 1.135 msaitoh pcireg_t rval;
2089 1.135 msaitoh int off;
2090 1.135 msaitoh
2091 1.135 msaitoh for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
2092 1.141 msaitoh off != 0; off = PCI_CAPLIST_NEXT(rval)) {
2093 1.135 msaitoh rval = regs[o2i(off)];
2094 1.135 msaitoh if (capid == PCI_CAPLIST_CAP(rval)) {
2095 1.135 msaitoh if (offsetp != NULL)
2096 1.135 msaitoh *offsetp = off;
2097 1.135 msaitoh return 1;
2098 1.135 msaitoh }
2099 1.135 msaitoh }
2100 1.135 msaitoh return 0;
2101 1.135 msaitoh }
2102 1.135 msaitoh
2103 1.86 matt static void
2104 1.51 drochner pci_conf_print_caplist(
2105 1.51 drochner #ifdef _KERNEL
2106 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
2107 1.51 drochner #endif
2108 1.52 drochner const pcireg_t *regs, int capoff)
2109 1.51 drochner {
2110 1.51 drochner int off;
2111 1.132 msaitoh pcireg_t foundcap;
2112 1.51 drochner pcireg_t rval;
2113 1.132 msaitoh bool foundtable[__arraycount(pci_captab)];
2114 1.132 msaitoh unsigned int i;
2115 1.33 kleink
2116 1.132 msaitoh /* Clear table */
2117 1.132 msaitoh for (i = 0; i < __arraycount(pci_captab); i++)
2118 1.132 msaitoh foundtable[i] = false;
2119 1.132 msaitoh
2120 1.132 msaitoh /* Print capability register's offset and the type first */
2121 1.52 drochner for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
2122 1.141 msaitoh off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
2123 1.51 drochner rval = regs[o2i(off)];
2124 1.51 drochner printf(" Capability register at 0x%02x\n", off);
2125 1.51 drochner
2126 1.51 drochner printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
2127 1.132 msaitoh foundcap = PCI_CAPLIST_CAP(rval);
2128 1.132 msaitoh if (foundcap < __arraycount(pci_captab)) {
2129 1.132 msaitoh printf("%s)\n", pci_captab[foundcap].name);
2130 1.132 msaitoh /* Mark as found */
2131 1.132 msaitoh foundtable[foundcap] = true;
2132 1.132 msaitoh } else
2133 1.132 msaitoh printf("unknown)\n");
2134 1.132 msaitoh }
2135 1.132 msaitoh
2136 1.132 msaitoh /*
2137 1.132 msaitoh * And then, print the detail of each capability registers
2138 1.132 msaitoh * in capability value's order.
2139 1.132 msaitoh */
2140 1.132 msaitoh for (i = 0; i < __arraycount(pci_captab); i++) {
2141 1.132 msaitoh if (foundtable[i] == false)
2142 1.132 msaitoh continue;
2143 1.132 msaitoh
2144 1.132 msaitoh /*
2145 1.132 msaitoh * The type was found. Search capability list again and
2146 1.132 msaitoh * print all capabilities that the capabiliy type is
2147 1.132 msaitoh * the same. This is required because some capabilities
2148 1.132 msaitoh * appear multiple times (e.g. HyperTransport capability).
2149 1.132 msaitoh */
2150 1.141 msaitoh #if 0
2151 1.135 msaitoh if (pci_conf_find_cap(regs, capoff, i, &off)) {
2152 1.132 msaitoh rval = regs[o2i(off)];
2153 1.135 msaitoh if (pci_captab[i].printfunc != NULL)
2154 1.135 msaitoh pci_captab[i].printfunc(regs, off);
2155 1.135 msaitoh }
2156 1.141 msaitoh #else
2157 1.141 msaitoh for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
2158 1.141 msaitoh off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
2159 1.141 msaitoh rval = regs[o2i(off)];
2160 1.141 msaitoh if ((PCI_CAPLIST_CAP(rval) == i)
2161 1.141 msaitoh && (pci_captab[i].printfunc != NULL))
2162 1.141 msaitoh pci_captab[i].printfunc(regs, off);
2163 1.141 msaitoh }
2164 1.141 msaitoh #endif
2165 1.135 msaitoh }
2166 1.135 msaitoh }
2167 1.135 msaitoh
2168 1.135 msaitoh /* Extended Capability */
2169 1.135 msaitoh
2170 1.135 msaitoh static void
2171 1.135 msaitoh pci_conf_print_aer_cap_uc(pcireg_t reg)
2172 1.135 msaitoh {
2173 1.135 msaitoh
2174 1.135 msaitoh onoff("Undefined", reg, PCI_AER_UC_UNDEFINED);
2175 1.135 msaitoh onoff("Data Link Protocol Error", reg, PCI_AER_UC_DL_PROTOCOL_ERROR);
2176 1.135 msaitoh onoff("Surprise Down Error", reg, PCI_AER_UC_SURPRISE_DOWN_ERROR);
2177 1.146 msaitoh onoff("Poisoned TLP Received", reg, PCI_AER_UC_POISONED_TLP);
2178 1.135 msaitoh onoff("Flow Control Protocol Error", reg, PCI_AER_UC_FC_PROTOCOL_ERROR);
2179 1.135 msaitoh onoff("Completion Timeout", reg, PCI_AER_UC_COMPLETION_TIMEOUT);
2180 1.135 msaitoh onoff("Completer Abort", reg, PCI_AER_UC_COMPLETER_ABORT);
2181 1.135 msaitoh onoff("Unexpected Completion", reg, PCI_AER_UC_UNEXPECTED_COMPLETION);
2182 1.135 msaitoh onoff("Receiver Overflow", reg, PCI_AER_UC_RECEIVER_OVERFLOW);
2183 1.135 msaitoh onoff("Malformed TLP", reg, PCI_AER_UC_MALFORMED_TLP);
2184 1.135 msaitoh onoff("ECRC Error", reg, PCI_AER_UC_ECRC_ERROR);
2185 1.135 msaitoh onoff("Unsupported Request Error", reg,
2186 1.135 msaitoh PCI_AER_UC_UNSUPPORTED_REQUEST_ERROR);
2187 1.135 msaitoh onoff("ACS Violation", reg, PCI_AER_UC_ACS_VIOLATION);
2188 1.135 msaitoh onoff("Uncorrectable Internal Error", reg, PCI_AER_UC_INTERNAL_ERROR);
2189 1.135 msaitoh onoff("MC Blocked TLP", reg, PCI_AER_UC_MC_BLOCKED_TLP);
2190 1.135 msaitoh onoff("AtomicOp Egress BLK", reg, PCI_AER_UC_ATOMIC_OP_EGRESS_BLOCKED);
2191 1.135 msaitoh onoff("TLP Prefix Blocked Error", reg,
2192 1.146 msaitoh PCI_AER_UC_TLP_PREFIX_BLOCKED_ERROR);
2193 1.146 msaitoh onoff("Poisoned TLP Egress Blocked", reg,
2194 1.146 msaitoh PCI_AER_UC_POISONTLP_EGRESS_BLOCKED);
2195 1.135 msaitoh }
2196 1.135 msaitoh
2197 1.135 msaitoh static void
2198 1.135 msaitoh pci_conf_print_aer_cap_cor(pcireg_t reg)
2199 1.135 msaitoh {
2200 1.135 msaitoh
2201 1.135 msaitoh onoff("Receiver Error", reg, PCI_AER_COR_RECEIVER_ERROR);
2202 1.135 msaitoh onoff("Bad TLP", reg, PCI_AER_COR_BAD_TLP);
2203 1.135 msaitoh onoff("Bad DLLP", reg, PCI_AER_COR_BAD_DLLP);
2204 1.135 msaitoh onoff("REPLAY_NUM Rollover", reg, PCI_AER_COR_REPLAY_NUM_ROLLOVER);
2205 1.135 msaitoh onoff("Replay Timer Timeout", reg, PCI_AER_COR_REPLAY_TIMER_TIMEOUT);
2206 1.135 msaitoh onoff("Advisory Non-Fatal Error", reg, PCI_AER_COR_ADVISORY_NF_ERROR);
2207 1.135 msaitoh onoff("Corrected Internal Error", reg, PCI_AER_COR_INTERNAL_ERROR);
2208 1.135 msaitoh onoff("Header Log Overflow", reg, PCI_AER_COR_HEADER_LOG_OVERFLOW);
2209 1.135 msaitoh }
2210 1.135 msaitoh
2211 1.135 msaitoh static void
2212 1.135 msaitoh pci_conf_print_aer_cap_control(pcireg_t reg, bool *tlp_prefix_log)
2213 1.135 msaitoh {
2214 1.135 msaitoh
2215 1.135 msaitoh printf(" First Error Pointer: 0x%04x\n",
2216 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_AER_FIRST_ERROR_PTR));
2217 1.135 msaitoh onoff("ECRC Generation Capable", reg, PCI_AER_ECRC_GEN_CAPABLE);
2218 1.135 msaitoh onoff("ECRC Generation Enable", reg, PCI_AER_ECRC_GEN_ENABLE);
2219 1.135 msaitoh onoff("ECRC Check Capable", reg, PCI_AER_ECRC_CHECK_CAPABLE);
2220 1.135 msaitoh onoff("ECRC Check Enab", reg, PCI_AER_ECRC_CHECK_ENABLE);
2221 1.135 msaitoh onoff("Multiple Header Recording Capable", reg,
2222 1.135 msaitoh PCI_AER_MULT_HDR_CAPABLE);
2223 1.146 msaitoh onoff("Multiple Header Recording Enable", reg,PCI_AER_MULT_HDR_ENABLE);
2224 1.146 msaitoh onoff("Completion Timeout Prefix/Header Log Capable", reg,
2225 1.146 msaitoh PCI_AER_COMPTOUTPRFXHDRLOG_CAP);
2226 1.135 msaitoh
2227 1.135 msaitoh /* This bit is RsvdP if the End-End TLP Prefix Supported bit is Clear */
2228 1.135 msaitoh if (!tlp_prefix_log)
2229 1.135 msaitoh return;
2230 1.135 msaitoh onoff("TLP Prefix Log Present", reg, PCI_AER_TLP_PREFIX_LOG_PRESENT);
2231 1.135 msaitoh *tlp_prefix_log = (reg & PCI_AER_TLP_PREFIX_LOG_PRESENT) ? true : false;
2232 1.135 msaitoh }
2233 1.135 msaitoh
2234 1.135 msaitoh static void
2235 1.135 msaitoh pci_conf_print_aer_cap_rooterr_cmd(pcireg_t reg)
2236 1.135 msaitoh {
2237 1.135 msaitoh
2238 1.135 msaitoh onoff("Correctable Error Reporting Enable", reg,
2239 1.135 msaitoh PCI_AER_ROOTERR_COR_ENABLE);
2240 1.135 msaitoh onoff("Non-Fatal Error Reporting Enable", reg,
2241 1.135 msaitoh PCI_AER_ROOTERR_NF_ENABLE);
2242 1.135 msaitoh onoff("Fatal Error Reporting Enable", reg, PCI_AER_ROOTERR_F_ENABLE);
2243 1.135 msaitoh }
2244 1.135 msaitoh
2245 1.135 msaitoh static void
2246 1.135 msaitoh pci_conf_print_aer_cap_rooterr_status(pcireg_t reg)
2247 1.135 msaitoh {
2248 1.135 msaitoh
2249 1.135 msaitoh onoff("ERR_COR Received", reg, PCI_AER_ROOTERR_COR_ERR);
2250 1.135 msaitoh onoff("Multiple ERR_COR Received", reg, PCI_AER_ROOTERR_MULTI_COR_ERR);
2251 1.135 msaitoh onoff("ERR_FATAL/NONFATAL_ERR Received", reg, PCI_AER_ROOTERR_UC_ERR);
2252 1.135 msaitoh onoff("Multiple ERR_FATAL/NONFATAL_ERR Received", reg,
2253 1.135 msaitoh PCI_AER_ROOTERR_MULTI_UC_ERR);
2254 1.135 msaitoh onoff("First Uncorrectable Fatal", reg, PCI_AER_ROOTERR_FIRST_UC_FATAL);
2255 1.135 msaitoh onoff("Non-Fatal Error Messages Received", reg, PCI_AER_ROOTERR_NF_ERR);
2256 1.135 msaitoh onoff("Fatal Error Messages Received", reg, PCI_AER_ROOTERR_F_ERR);
2257 1.135 msaitoh printf(" Advanced Error Interrupt Message Number: 0x%u\n",
2258 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_AER_ROOTERR_INT_MESSAGE));
2259 1.135 msaitoh }
2260 1.135 msaitoh
2261 1.135 msaitoh static void
2262 1.135 msaitoh pci_conf_print_aer_cap_errsrc_id(pcireg_t reg)
2263 1.135 msaitoh {
2264 1.135 msaitoh
2265 1.135 msaitoh printf(" Correctable Source ID: 0x%04x\n",
2266 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_COR));
2267 1.135 msaitoh printf(" ERR_FATAL/NONFATAL Source ID: 0x%04x\n",
2268 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_UC));
2269 1.135 msaitoh }
2270 1.135 msaitoh
2271 1.135 msaitoh static void
2272 1.135 msaitoh pci_conf_print_aer_cap(const pcireg_t *regs, int capoff, int extcapoff)
2273 1.135 msaitoh {
2274 1.135 msaitoh pcireg_t reg;
2275 1.135 msaitoh int pcie_capoff;
2276 1.135 msaitoh int pcie_devtype = -1;
2277 1.135 msaitoh bool tlp_prefix_log = false;
2278 1.135 msaitoh
2279 1.135 msaitoh if (pci_conf_find_cap(regs, capoff, PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
2280 1.135 msaitoh reg = regs[o2i(pcie_capoff)];
2281 1.143 msaitoh pcie_devtype = PCIE_XCAP_TYPE(reg);
2282 1.135 msaitoh /* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
2283 1.135 msaitoh if (__SHIFTOUT(reg, PCIE_XCAP_VER_MASK) >= 2) {
2284 1.135 msaitoh reg = regs[o2i(pcie_capoff + PCIE_DCAP2)];
2285 1.135 msaitoh /* End-End TLP Prefix Supported */
2286 1.135 msaitoh if (reg & PCIE_DCAP2_EETLP_PREF) {
2287 1.135 msaitoh tlp_prefix_log = true;
2288 1.135 msaitoh }
2289 1.135 msaitoh }
2290 1.135 msaitoh }
2291 1.135 msaitoh
2292 1.135 msaitoh printf("\n Advanced Error Reporting Register\n");
2293 1.135 msaitoh
2294 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_UC_STATUS)];
2295 1.135 msaitoh printf(" Uncorrectable Error Status register: 0x%08x\n", reg);
2296 1.135 msaitoh pci_conf_print_aer_cap_uc(reg);
2297 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_UC_MASK)];
2298 1.135 msaitoh printf(" Uncorrectable Error Mask register: 0x%08x\n", reg);
2299 1.135 msaitoh pci_conf_print_aer_cap_uc(reg);
2300 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_UC_SEVERITY)];
2301 1.135 msaitoh printf(" Uncorrectable Error Severity register: 0x%08x\n", reg);
2302 1.135 msaitoh pci_conf_print_aer_cap_uc(reg);
2303 1.135 msaitoh
2304 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_COR_STATUS)];
2305 1.135 msaitoh printf(" Correctable Error Status register: 0x%08x\n", reg);
2306 1.135 msaitoh pci_conf_print_aer_cap_cor(reg);
2307 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_COR_MASK)];
2308 1.135 msaitoh printf(" Correctable Error Mask register: 0x%08x\n", reg);
2309 1.135 msaitoh pci_conf_print_aer_cap_cor(reg);
2310 1.135 msaitoh
2311 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_CAP_CONTROL)];
2312 1.135 msaitoh printf(" Advanced Error Capabilities and Control register: 0x%08x\n",
2313 1.135 msaitoh reg);
2314 1.135 msaitoh pci_conf_print_aer_cap_control(reg, &tlp_prefix_log);
2315 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_HEADER_LOG)];
2316 1.135 msaitoh printf(" Header Log register:\n");
2317 1.135 msaitoh pci_conf_print_regs(regs, extcapoff + PCI_AER_HEADER_LOG,
2318 1.135 msaitoh extcapoff + PCI_AER_ROOTERR_CMD);
2319 1.135 msaitoh
2320 1.135 msaitoh switch (pcie_devtype) {
2321 1.135 msaitoh case PCIE_XCAP_TYPE_ROOT: /* Root Port of PCI Express Root Complex */
2322 1.135 msaitoh case PCIE_XCAP_TYPE_ROOT_EVNTC: /* Root Complex Event Collector */
2323 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_CMD)];
2324 1.135 msaitoh printf(" Root Error Command register: 0x%08x\n", reg);
2325 1.135 msaitoh pci_conf_print_aer_cap_rooterr_cmd(reg);
2326 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_STATUS)];
2327 1.135 msaitoh printf(" Root Error Status register: 0x%08x\n", reg);
2328 1.135 msaitoh pci_conf_print_aer_cap_rooterr_status(reg);
2329 1.135 msaitoh
2330 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_ERRSRC_ID)];
2331 1.135 msaitoh printf(" Error Source Identification: 0x%04x\n", reg);
2332 1.135 msaitoh pci_conf_print_aer_cap_errsrc_id(reg);
2333 1.135 msaitoh break;
2334 1.135 msaitoh }
2335 1.135 msaitoh
2336 1.135 msaitoh if (tlp_prefix_log) {
2337 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_AER_TLP_PREFIX_LOG)];
2338 1.135 msaitoh printf(" TLP Prefix Log register: 0x%08x\n", reg);
2339 1.135 msaitoh }
2340 1.135 msaitoh }
2341 1.135 msaitoh
2342 1.135 msaitoh static void
2343 1.135 msaitoh pci_conf_print_vc_cap_arbtab(const pcireg_t *regs, int off, const char *name,
2344 1.135 msaitoh pcireg_t parbsel, int parbsize)
2345 1.135 msaitoh {
2346 1.135 msaitoh pcireg_t reg;
2347 1.135 msaitoh int num = 16 << parbsel;
2348 1.135 msaitoh int num_per_reg = sizeof(pcireg_t) / parbsize;
2349 1.135 msaitoh int i, j;
2350 1.135 msaitoh
2351 1.135 msaitoh /* First, dump the table */
2352 1.135 msaitoh for (i = 0; i < num; i += num_per_reg) {
2353 1.135 msaitoh reg = regs[o2i(off + i / num_per_reg)];
2354 1.135 msaitoh printf(" %s Arbitration Table: 0x%08x\n", name, reg);
2355 1.135 msaitoh }
2356 1.135 msaitoh /* And then, decode each entry */
2357 1.135 msaitoh for (i = 0; i < num; i += num_per_reg) {
2358 1.135 msaitoh reg = regs[o2i(off + i / num_per_reg)];
2359 1.135 msaitoh for (j = 0; j < num_per_reg; j++)
2360 1.135 msaitoh printf(" Phase[%d]: %d\n", j, reg);
2361 1.135 msaitoh }
2362 1.135 msaitoh }
2363 1.135 msaitoh
2364 1.135 msaitoh static void
2365 1.135 msaitoh pci_conf_print_vc_cap(const pcireg_t *regs, int capoff, int extcapoff)
2366 1.135 msaitoh {
2367 1.135 msaitoh pcireg_t reg, n;
2368 1.135 msaitoh int parbtab, parbsize;
2369 1.135 msaitoh pcireg_t parbsel;
2370 1.135 msaitoh int varbtab, varbsize;
2371 1.135 msaitoh pcireg_t varbsel;
2372 1.135 msaitoh int i, count;
2373 1.135 msaitoh
2374 1.135 msaitoh printf("\n Virtual Channel Register\n");
2375 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_VC_CAP1)];
2376 1.135 msaitoh printf(" Port VC Capability register 1: 0x%08x\n", reg);
2377 1.135 msaitoh count = __SHIFTOUT(reg, PCI_VC_CAP1_EXT_COUNT);
2378 1.135 msaitoh printf(" Extended VC Count: %d\n", count);
2379 1.135 msaitoh n = __SHIFTOUT(reg, PCI_VC_CAP1_LOWPRI_EXT_COUNT);
2380 1.135 msaitoh printf(" Low Priority Extended VC Count: %u\n", n);
2381 1.135 msaitoh n = __SHIFTOUT(reg, PCI_VC_CAP1_REFCLK);
2382 1.135 msaitoh printf(" Reference Clock: %s\n",
2383 1.140 msaitoh (n == PCI_VC_CAP1_REFCLK_100NS) ? "100ns" : "unknown");
2384 1.135 msaitoh parbsize = 1 << __SHIFTOUT(reg, PCI_VC_CAP1_PORT_ARB_TABLE_SIZE);
2385 1.135 msaitoh printf(" Port Arbitration Table Entry Size: %dbit\n", parbsize);
2386 1.135 msaitoh
2387 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_VC_CAP2)];
2388 1.135 msaitoh printf(" Port VC Capability register 2: 0x%08x\n", reg);
2389 1.135 msaitoh onoff("Hardware fixed arbitration scheme",
2390 1.135 msaitoh reg, PCI_VC_CAP2_ARB_CAP_HW_FIXED_SCHEME);
2391 1.135 msaitoh onoff("WRR arbitration with 32 phases",
2392 1.135 msaitoh reg, PCI_VC_CAP2_ARB_CAP_WRR_32);
2393 1.135 msaitoh onoff("WRR arbitration with 64 phases",
2394 1.135 msaitoh reg, PCI_VC_CAP2_ARB_CAP_WRR_64);
2395 1.135 msaitoh onoff("WRR arbitration with 128 phases",
2396 1.135 msaitoh reg, PCI_VC_CAP2_ARB_CAP_WRR_128);
2397 1.135 msaitoh varbtab = __SHIFTOUT(reg, PCI_VC_CAP2_ARB_TABLE_OFFSET);
2398 1.135 msaitoh printf(" VC Arbitration Table Offset: 0x%x\n", varbtab);
2399 1.135 msaitoh
2400 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_VC_CONTROL)] & 0xffff;
2401 1.135 msaitoh printf(" Port VC Control register: 0x%04x\n", reg);
2402 1.135 msaitoh varbsel = __SHIFTOUT(reg, PCI_VC_CONTROL_VC_ARB_SELECT);
2403 1.135 msaitoh printf(" VC Arbitration Select: 0x%x\n", varbsel);
2404 1.135 msaitoh
2405 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_VC_STATUS)] >> 16;
2406 1.135 msaitoh printf(" Port VC Status register: 0x%04x\n", reg);
2407 1.135 msaitoh onoff("VC Arbitration Table Status",
2408 1.135 msaitoh reg, PCI_VC_STATUS_LOAD_VC_ARB_TABLE);
2409 1.135 msaitoh
2410 1.135 msaitoh for (i = 0; i < count + 1; i++) {
2411 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CAP(i))];
2412 1.135 msaitoh printf(" VC number %d\n", i);
2413 1.135 msaitoh printf(" VC Resource Capability Register: 0x%08x\n", reg);
2414 1.135 msaitoh onoff(" Non-configurable Hardware fixed arbitration scheme",
2415 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_HW_FIXED_SCHEME);
2416 1.135 msaitoh onoff(" WRR arbitration with 32 phases",
2417 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_32);
2418 1.135 msaitoh onoff(" WRR arbitration with 64 phases",
2419 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_64);
2420 1.135 msaitoh onoff(" WRR arbitration with 128 phases",
2421 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_128);
2422 1.135 msaitoh onoff(" Time-based WRR arbitration with 128 phases",
2423 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_TWRR_128);
2424 1.135 msaitoh onoff(" WRR arbitration with 256 phases",
2425 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_256);
2426 1.135 msaitoh onoff(" Advanced Packet Switching",
2427 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_ADV_PKT_SWITCH);
2428 1.135 msaitoh onoff(" Reject Snoop Transaction",
2429 1.135 msaitoh reg, PCI_VC_RESOURCE_CAP_REJCT_SNOOP_TRANS);
2430 1.135 msaitoh n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CAP_MAX_TIME_SLOTS) + 1;
2431 1.135 msaitoh printf(" Maximum Time Slots: %d\n", n);
2432 1.135 msaitoh parbtab = reg >> PCI_VC_RESOURCE_CAP_PORT_ARB_TABLE_OFFSET_S;
2433 1.135 msaitoh printf(" Port Arbitration Table offset: 0x%02x\n",
2434 1.135 msaitoh parbtab);
2435 1.135 msaitoh
2436 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CTL(i))];
2437 1.135 msaitoh printf(" VC Resource Control Register: 0x%08x\n", reg);
2438 1.135 msaitoh printf(" TC/VC Map: %02x\n",
2439 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_TCVC_MAP));
2440 1.135 msaitoh /*
2441 1.135 msaitoh * The load Port Arbitration Table bit is used to update
2442 1.135 msaitoh * the Port Arbitration logic and it's always 0 on read, so
2443 1.135 msaitoh * we don't print it.
2444 1.135 msaitoh */
2445 1.135 msaitoh parbsel = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_PORT_ARB_SELECT);
2446 1.135 msaitoh printf(" Port Arbitration Select: %x\n", parbsel);
2447 1.135 msaitoh n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_VC_ID);
2448 1.135 msaitoh printf(" VC ID %d\n", n);
2449 1.135 msaitoh onoff(" VC Enable", reg, PCI_VC_RESOURCE_CTL_VC_ENABLE);
2450 1.135 msaitoh
2451 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_STA(i))] >> 16;
2452 1.135 msaitoh printf(" VC Resource Status Register: 0x%08x\n", reg);
2453 1.135 msaitoh onoff(" Port Arbitration Table Status",
2454 1.135 msaitoh reg, PCI_VC_RESOURCE_STA_PORT_ARB_TABLE);
2455 1.135 msaitoh onoff(" VC Negotiation Pending",
2456 1.135 msaitoh reg, PCI_VC_RESOURCE_STA_VC_NEG_PENDING);
2457 1.135 msaitoh
2458 1.135 msaitoh if ((parbtab != 0) && (parbsel != 0))
2459 1.135 msaitoh pci_conf_print_vc_cap_arbtab(regs, extcapoff + parbtab,
2460 1.135 msaitoh "Port", parbsel, parbsize);
2461 1.135 msaitoh }
2462 1.135 msaitoh
2463 1.135 msaitoh varbsize = 8;
2464 1.135 msaitoh if ((varbtab != 0) && (varbsel != 0))
2465 1.135 msaitoh pci_conf_print_vc_cap_arbtab(regs, extcapoff + varbtab,
2466 1.135 msaitoh " VC", varbsel, varbsize);
2467 1.135 msaitoh }
2468 1.135 msaitoh
2469 1.135 msaitoh static const char *
2470 1.135 msaitoh pci_conf_print_pwrbdgt_base_power(uint8_t reg)
2471 1.135 msaitoh {
2472 1.135 msaitoh
2473 1.135 msaitoh switch (reg) {
2474 1.135 msaitoh case 0xf0:
2475 1.135 msaitoh return "250W";
2476 1.135 msaitoh case 0xf1:
2477 1.135 msaitoh return "275W";
2478 1.135 msaitoh case 0xf2:
2479 1.135 msaitoh return "300W";
2480 1.135 msaitoh default:
2481 1.135 msaitoh return "Unknown";
2482 1.135 msaitoh }
2483 1.135 msaitoh }
2484 1.135 msaitoh
2485 1.135 msaitoh static const char *
2486 1.135 msaitoh pci_conf_print_pwrbdgt_data_scale(uint8_t reg)
2487 1.135 msaitoh {
2488 1.135 msaitoh
2489 1.135 msaitoh switch (reg) {
2490 1.135 msaitoh case 0x00:
2491 1.135 msaitoh return "1.0x";
2492 1.135 msaitoh case 0x01:
2493 1.135 msaitoh return "0.1x";
2494 1.135 msaitoh case 0x02:
2495 1.135 msaitoh return "0.01x";
2496 1.135 msaitoh case 0x03:
2497 1.135 msaitoh return "0.001x";
2498 1.135 msaitoh default:
2499 1.135 msaitoh return "wrong value!";
2500 1.135 msaitoh }
2501 1.135 msaitoh }
2502 1.135 msaitoh
2503 1.135 msaitoh static const char *
2504 1.135 msaitoh pci_conf_print_pwrbdgt_type(uint8_t reg)
2505 1.135 msaitoh {
2506 1.135 msaitoh
2507 1.135 msaitoh switch (reg) {
2508 1.135 msaitoh case 0x00:
2509 1.135 msaitoh return "PME Aux";
2510 1.135 msaitoh case 0x01:
2511 1.135 msaitoh return "Auxilary";
2512 1.135 msaitoh case 0x02:
2513 1.135 msaitoh return "Idle";
2514 1.135 msaitoh case 0x03:
2515 1.135 msaitoh return "Sustained";
2516 1.135 msaitoh case 0x07:
2517 1.135 msaitoh return "Maximun";
2518 1.135 msaitoh default:
2519 1.135 msaitoh return "Unknown";
2520 1.135 msaitoh }
2521 1.135 msaitoh }
2522 1.135 msaitoh
2523 1.135 msaitoh static const char *
2524 1.135 msaitoh pci_conf_print_pwrbdgt_pwrrail(uint8_t reg)
2525 1.135 msaitoh {
2526 1.135 msaitoh
2527 1.135 msaitoh switch (reg) {
2528 1.135 msaitoh case 0x00:
2529 1.135 msaitoh return "Power(12V)";
2530 1.135 msaitoh case 0x01:
2531 1.135 msaitoh return "Power(3.3V)";
2532 1.135 msaitoh case 0x02:
2533 1.135 msaitoh return "Power(1.5V or 1.8V)";
2534 1.135 msaitoh case 0x07:
2535 1.135 msaitoh return "Thermal";
2536 1.135 msaitoh default:
2537 1.135 msaitoh return "Unknown";
2538 1.135 msaitoh }
2539 1.135 msaitoh }
2540 1.135 msaitoh
2541 1.135 msaitoh static void
2542 1.135 msaitoh pci_conf_print_pwrbdgt_cap(const pcireg_t *regs, int capoff, int extcapoff)
2543 1.135 msaitoh {
2544 1.135 msaitoh pcireg_t reg;
2545 1.135 msaitoh
2546 1.135 msaitoh printf("\n Power Budget Register\n");
2547 1.135 msaitoh
2548 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_PWRBDGT_DSEL)];
2549 1.135 msaitoh printf(" Data Select register: 0x%08x\n", reg);
2550 1.135 msaitoh
2551 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_PWRBDGT_DATA)];
2552 1.135 msaitoh printf(" Data register: 0x%08x\n", reg);
2553 1.135 msaitoh printf(" Base Power: %s\n",
2554 1.135 msaitoh pci_conf_print_pwrbdgt_base_power((uint8_t)reg));
2555 1.135 msaitoh printf(" Data Scale: %s\n",
2556 1.135 msaitoh pci_conf_print_pwrbdgt_data_scale(
2557 1.135 msaitoh (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_DATA_SCALE))));
2558 1.135 msaitoh printf(" PM Sub State: 0x%hhx\n",
2559 1.135 msaitoh (uint8_t)__SHIFTOUT(reg, PCI_PWRBDGT_PM_SUBSTAT));
2560 1.135 msaitoh printf(" PM State: D%u\n",
2561 1.135 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_PWRBDGT_PM_STAT));
2562 1.135 msaitoh printf(" Type: %s\n",
2563 1.135 msaitoh pci_conf_print_pwrbdgt_type(
2564 1.135 msaitoh (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_TYPE))));
2565 1.135 msaitoh printf(" Power Rail: %s\n",
2566 1.135 msaitoh pci_conf_print_pwrbdgt_pwrrail(
2567 1.135 msaitoh (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_PWRRAIL))));
2568 1.135 msaitoh
2569 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_PWRBDGT_CAP)];
2570 1.135 msaitoh printf(" Power Budget Capability register: 0x%08x\n", reg);
2571 1.135 msaitoh onoff("System Allocated",
2572 1.135 msaitoh reg, PCI_PWRBDGT_CAP_SYSALLOC);
2573 1.135 msaitoh }
2574 1.135 msaitoh
2575 1.135 msaitoh static const char *
2576 1.135 msaitoh pci_conf_print_rclink_dcl_cap_elmtype(unsigned char type)
2577 1.135 msaitoh {
2578 1.135 msaitoh
2579 1.135 msaitoh switch (type) {
2580 1.135 msaitoh case 0x00:
2581 1.135 msaitoh return "Configuration Space Element";
2582 1.135 msaitoh case 0x01:
2583 1.135 msaitoh return "System Egress Port or internal sink (memory)";
2584 1.135 msaitoh case 0x02:
2585 1.135 msaitoh return "Internal Root Complex Link";
2586 1.135 msaitoh default:
2587 1.135 msaitoh return "Unknown";
2588 1.135 msaitoh }
2589 1.135 msaitoh }
2590 1.135 msaitoh
2591 1.135 msaitoh static void
2592 1.135 msaitoh pci_conf_print_rclink_dcl_cap(const pcireg_t *regs, int capoff, int extcapoff)
2593 1.135 msaitoh {
2594 1.135 msaitoh pcireg_t reg;
2595 1.135 msaitoh unsigned char nent, linktype;
2596 1.135 msaitoh int i;
2597 1.135 msaitoh
2598 1.135 msaitoh printf("\n Root Complex Link Declaration\n");
2599 1.135 msaitoh
2600 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_ESDESC)];
2601 1.135 msaitoh printf(" Element Self Description Register: 0x%08x\n", reg);
2602 1.135 msaitoh printf(" Element Type: %s\n",
2603 1.135 msaitoh pci_conf_print_rclink_dcl_cap_elmtype((unsigned char)reg));
2604 1.135 msaitoh nent = __SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_NUMLINKENT);
2605 1.135 msaitoh printf(" Number of Link Entries: %hhu\n", nent);
2606 1.135 msaitoh printf(" Component ID: %hhu\n",
2607 1.135 msaitoh (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_COMPID));
2608 1.135 msaitoh printf(" Port Number: %hhu\n",
2609 1.135 msaitoh (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_PORTNUM));
2610 1.135 msaitoh for (i = 0; i < nent; i++) {
2611 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_LINKDESC(i))];
2612 1.140 msaitoh printf(" Link Entry %d:\n", i + 1);
2613 1.140 msaitoh printf(" Link Description Register: 0x%08x\n", reg);
2614 1.140 msaitoh onoff(" Link Valid", reg,PCI_RCLINK_DCL_LINKDESC_LVALID);
2615 1.135 msaitoh linktype = reg & PCI_RCLINK_DCL_LINKDESC_LTYPE;
2616 1.140 msaitoh onoff2(" Link Type", reg, PCI_RCLINK_DCL_LINKDESC_LTYPE,
2617 1.135 msaitoh "Configuration Space", "Memory-Mapped Space");
2618 1.140 msaitoh onoff(" Associated RCRB Header", reg,
2619 1.135 msaitoh PCI_RCLINK_DCL_LINKDESC_ARCRBH);
2620 1.140 msaitoh printf(" Target Component ID: %hhu\n",
2621 1.135 msaitoh (unsigned char)__SHIFTOUT(reg,
2622 1.135 msaitoh PCI_RCLINK_DCL_LINKDESC_TCOMPID));
2623 1.140 msaitoh printf(" Target Port Number: %hhu\n",
2624 1.135 msaitoh (unsigned char)__SHIFTOUT(reg,
2625 1.135 msaitoh PCI_RCLINK_DCL_LINKDESC_TPNUM));
2626 1.135 msaitoh
2627 1.135 msaitoh if (linktype == 0) {
2628 1.135 msaitoh /* Memory-Mapped Space */
2629 1.135 msaitoh reg = regs[o2i(extcapoff
2630 1.135 msaitoh + PCI_RCLINK_DCL_LINKADDR_LT0_LO(i))];
2631 1.140 msaitoh printf(" Link Address Low Register: 0x%08x\n",
2632 1.140 msaitoh reg);
2633 1.135 msaitoh reg = regs[o2i(extcapoff
2634 1.135 msaitoh + PCI_RCLINK_DCL_LINKADDR_LT0_HI(i))];
2635 1.140 msaitoh printf(" Link Address High Register: 0x%08x\n",
2636 1.140 msaitoh reg);
2637 1.135 msaitoh } else {
2638 1.135 msaitoh unsigned int nb;
2639 1.135 msaitoh pcireg_t lo, hi;
2640 1.135 msaitoh
2641 1.135 msaitoh /* Configuration Space */
2642 1.135 msaitoh lo = regs[o2i(extcapoff
2643 1.135 msaitoh + PCI_RCLINK_DCL_LINKADDR_LT1_LO(i))];
2644 1.140 msaitoh printf(" Configuration Space Low Register: "
2645 1.140 msaitoh "0x%08x\n", lo);
2646 1.135 msaitoh hi = regs[o2i(extcapoff
2647 1.135 msaitoh + PCI_RCLINK_DCL_LINKADDR_LT1_HI(i))];
2648 1.140 msaitoh printf(" Configuration Space High Register: "
2649 1.140 msaitoh "0x%08x\n", hi);
2650 1.135 msaitoh nb = __SHIFTOUT(lo, PCI_RCLINK_DCL_LINKADDR_LT1_N);
2651 1.140 msaitoh printf(" N: %u\n", nb);
2652 1.140 msaitoh printf(" Func: %hhu\n",
2653 1.135 msaitoh (unsigned char)__SHIFTOUT(lo,
2654 1.135 msaitoh PCI_RCLINK_DCL_LINKADDR_LT1_FUNC));
2655 1.140 msaitoh printf(" Dev: %hhu\n",
2656 1.135 msaitoh (unsigned char)__SHIFTOUT(lo,
2657 1.135 msaitoh PCI_RCLINK_DCL_LINKADDR_LT1_DEV));
2658 1.140 msaitoh printf(" Bus: %hhu\n",
2659 1.135 msaitoh (unsigned char)__SHIFTOUT(lo,
2660 1.135 msaitoh PCI_RCLINK_DCL_LINKADDR_LT1_BUS(nb)));
2661 1.135 msaitoh lo &= PCI_RCLINK_DCL_LINKADDR_LT1_BAL(i);
2662 1.140 msaitoh printf(" Configuration Space Base Address: "
2663 1.140 msaitoh "0x%016" PRIx64 "\n", ((uint64_t)hi << 32) + lo);
2664 1.135 msaitoh }
2665 1.135 msaitoh }
2666 1.135 msaitoh }
2667 1.135 msaitoh
2668 1.135 msaitoh /* XXX pci_conf_print_rclink_ctl_cap */
2669 1.135 msaitoh
2670 1.135 msaitoh static void
2671 1.135 msaitoh pci_conf_print_rcec_assoc_cap(const pcireg_t *regs, int capoff, int extcapoff)
2672 1.135 msaitoh {
2673 1.135 msaitoh pcireg_t reg;
2674 1.135 msaitoh
2675 1.135 msaitoh printf("\n Root Complex Event Collector Association\n");
2676 1.135 msaitoh
2677 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_RCEC_ASSOC_ASSOCBITMAP)];
2678 1.135 msaitoh printf(" Association Bitmap for Root Complex Integrated Devices:"
2679 1.135 msaitoh " 0x%08x\n", reg);
2680 1.135 msaitoh }
2681 1.135 msaitoh
2682 1.135 msaitoh /* XXX pci_conf_print_mfvc_cap */
2683 1.135 msaitoh /* XXX pci_conf_print_vc2_cap */
2684 1.135 msaitoh /* XXX pci_conf_print_rcrb_cap */
2685 1.135 msaitoh /* XXX pci_conf_print_vendor_cap */
2686 1.135 msaitoh /* XXX pci_conf_print_cac_cap */
2687 1.135 msaitoh
2688 1.135 msaitoh static void
2689 1.135 msaitoh pci_conf_print_acs_cap(const pcireg_t *regs, int capoff, int extcapoff)
2690 1.135 msaitoh {
2691 1.135 msaitoh pcireg_t reg, cap, ctl;
2692 1.135 msaitoh unsigned int size, i;
2693 1.135 msaitoh
2694 1.135 msaitoh printf("\n Access Control Services\n");
2695 1.135 msaitoh
2696 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_ACS_CAP)];
2697 1.135 msaitoh cap = reg & 0xffff;
2698 1.135 msaitoh ctl = reg >> 16;
2699 1.135 msaitoh printf(" ACS Capability register: 0x%08x\n", cap);
2700 1.135 msaitoh onoff("ACS Source Validation", cap, PCI_ACS_CAP_V);
2701 1.135 msaitoh onoff("ACS Transaction Blocking", cap, PCI_ACS_CAP_B);
2702 1.135 msaitoh onoff("ACS P2P Request Redirect", cap, PCI_ACS_CAP_R);
2703 1.135 msaitoh onoff("ACS P2P Completion Redirect", cap, PCI_ACS_CAP_C);
2704 1.135 msaitoh onoff("ACS Upstream Forwarding", cap, PCI_ACS_CAP_U);
2705 1.135 msaitoh onoff("ACS Egress Control", cap, PCI_ACS_CAP_E);
2706 1.135 msaitoh onoff("ACS Direct Translated P2P", cap, PCI_ACS_CAP_T);
2707 1.135 msaitoh size = __SHIFTOUT(cap, PCI_ACS_CAP_ECVSIZE);
2708 1.135 msaitoh if (size == 0)
2709 1.135 msaitoh size = 256;
2710 1.135 msaitoh printf(" Egress Control Vector Size: %u\n", size);
2711 1.135 msaitoh printf(" ACS Control register: 0x%08x\n", ctl);
2712 1.135 msaitoh onoff("ACS Source Validation Enable", ctl, PCI_ACS_CTL_V);
2713 1.135 msaitoh onoff("ACS Transaction Blocking Enable", ctl, PCI_ACS_CTL_B);
2714 1.135 msaitoh onoff("ACS P2P Request Redirect Enable", ctl, PCI_ACS_CTL_R);
2715 1.135 msaitoh onoff("ACS P2P Completion Redirect Enable", ctl, PCI_ACS_CTL_C);
2716 1.135 msaitoh onoff("ACS Upstream Forwarding Enable", ctl, PCI_ACS_CTL_U);
2717 1.135 msaitoh onoff("ACS Egress Control Enable", ctl, PCI_ACS_CTL_E);
2718 1.135 msaitoh onoff("ACS Direct Translated P2P Enable", ctl, PCI_ACS_CTL_T);
2719 1.135 msaitoh
2720 1.135 msaitoh /*
2721 1.135 msaitoh * If the P2P Egress Control Capability bit is 0, ignore the Egress
2722 1.135 msaitoh * Control vector.
2723 1.135 msaitoh */
2724 1.135 msaitoh if ((cap & PCI_ACS_CAP_E) == 0)
2725 1.135 msaitoh return;
2726 1.135 msaitoh for (i = 0; i < size; i += 32)
2727 1.135 msaitoh printf(" Egress Control Vector [%u..%u]: %x\n", i + 31,
2728 1.135 msaitoh i, regs[o2i(extcapoff + PCI_ACS_ECV + (i / 32) * 4 )]);
2729 1.135 msaitoh }
2730 1.135 msaitoh
2731 1.135 msaitoh static void
2732 1.135 msaitoh pci_conf_print_ari_cap(const pcireg_t *regs, int capoff, int extcapoff)
2733 1.135 msaitoh {
2734 1.135 msaitoh pcireg_t reg, cap, ctl;
2735 1.135 msaitoh
2736 1.135 msaitoh printf("\n Alternative Routing-ID Interpretation Register\n");
2737 1.135 msaitoh
2738 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
2739 1.135 msaitoh cap = reg & 0xffff;
2740 1.135 msaitoh ctl = reg >> 16;
2741 1.135 msaitoh printf(" Capability register: 0x%08x\n", cap);
2742 1.135 msaitoh onoff("MVFC Function Groups Capability", reg, PCI_ARI_CAP_M);
2743 1.135 msaitoh onoff("ACS Function Groups Capability", reg, PCI_ARI_CAP_A);
2744 1.135 msaitoh printf(" Next Function Number: %u\n",
2745 1.135 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_ARI_CAP_NXTFN));
2746 1.135 msaitoh printf(" Control register: 0x%08x\n", ctl);
2747 1.135 msaitoh onoff("MVFC Function Groups Enable", reg, PCI_ARI_CTL_M);
2748 1.135 msaitoh onoff("ACS Function Groups Enable", reg, PCI_ARI_CTL_A);
2749 1.135 msaitoh printf(" Function Group: %u\n",
2750 1.135 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_ARI_CTL_FUNCGRP));
2751 1.135 msaitoh }
2752 1.135 msaitoh
2753 1.135 msaitoh static void
2754 1.135 msaitoh pci_conf_print_ats_cap(const pcireg_t *regs, int capoff, int extcapoff)
2755 1.135 msaitoh {
2756 1.135 msaitoh pcireg_t reg, cap, ctl;
2757 1.135 msaitoh unsigned int num;
2758 1.135 msaitoh
2759 1.135 msaitoh printf("\n Address Translation Services\n");
2760 1.135 msaitoh
2761 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
2762 1.135 msaitoh cap = reg & 0xffff;
2763 1.135 msaitoh ctl = reg >> 16;
2764 1.135 msaitoh printf(" Capability register: 0x%04x\n", cap);
2765 1.135 msaitoh num = __SHIFTOUT(reg, PCI_ATS_CAP_INVQDEPTH);
2766 1.135 msaitoh if (num == 0)
2767 1.135 msaitoh num = 32;
2768 1.135 msaitoh printf(" Invalidate Queue Depth: %u\n", num);
2769 1.135 msaitoh onoff("Page Aligned Request", reg, PCI_ATS_CAP_PALIGNREQ);
2770 1.145 msaitoh onoff("Global Invalidate", reg, PCI_ATS_CAP_GLOBALINVL);
2771 1.135 msaitoh
2772 1.135 msaitoh printf(" Control register: 0x%04x\n", ctl);
2773 1.135 msaitoh printf(" Smallest Translation Unit: %u\n",
2774 1.135 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_ATS_CTL_STU));
2775 1.135 msaitoh onoff("Enable", reg, PCI_ATS_CTL_EN);
2776 1.135 msaitoh }
2777 1.135 msaitoh
2778 1.135 msaitoh static void
2779 1.135 msaitoh pci_conf_print_sernum_cap(const pcireg_t *regs, int capoff, int extcapoff)
2780 1.135 msaitoh {
2781 1.135 msaitoh pcireg_t lo, hi;
2782 1.135 msaitoh
2783 1.135 msaitoh printf("\n Device Serial Number Register\n");
2784 1.135 msaitoh
2785 1.135 msaitoh lo = regs[o2i(extcapoff + PCI_SERIAL_LOW)];
2786 1.135 msaitoh hi = regs[o2i(extcapoff + PCI_SERIAL_HIGH)];
2787 1.135 msaitoh printf(" Serial Number: %02x-%02x-%02x-%02x-%02x-%02x-%02x-%02x\n",
2788 1.135 msaitoh hi >> 24, (hi >> 16) & 0xff, (hi >> 8) & 0xff, hi & 0xff,
2789 1.135 msaitoh lo >> 24, (lo >> 16) & 0xff, (lo >> 8) & 0xff, lo & 0xff);
2790 1.135 msaitoh }
2791 1.135 msaitoh
2792 1.135 msaitoh static void
2793 1.135 msaitoh pci_conf_print_sriov_cap(const pcireg_t *regs, int capoff, int extcapoff)
2794 1.135 msaitoh {
2795 1.135 msaitoh char buf[sizeof("99999 MB")];
2796 1.135 msaitoh pcireg_t reg;
2797 1.135 msaitoh pcireg_t total_vfs;
2798 1.135 msaitoh int i;
2799 1.135 msaitoh bool first;
2800 1.135 msaitoh
2801 1.135 msaitoh printf("\n Single Root IO Virtualization Register\n");
2802 1.135 msaitoh
2803 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_CAP)];
2804 1.135 msaitoh printf(" Capabilities register: 0x%08x\n", reg);
2805 1.135 msaitoh onoff("VF Migration Capable", reg, PCI_SRIOV_CAP_VF_MIGRATION);
2806 1.135 msaitoh onoff("ARI Capable Hierarchy Preserved", reg,
2807 1.135 msaitoh PCI_SRIOV_CAP_ARI_CAP_HIER_PRESERVED);
2808 1.135 msaitoh if (reg & PCI_SRIOV_CAP_VF_MIGRATION) {
2809 1.135 msaitoh printf(" VF Migration Interrupt Message Number: 0x%u\n",
2810 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg,
2811 1.135 msaitoh PCI_SRIOV_CAP_VF_MIGRATION_INTMSG_N));
2812 1.135 msaitoh }
2813 1.135 msaitoh
2814 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_CTL)] & 0xffff;
2815 1.135 msaitoh printf(" Control register: 0x%04x\n", reg);
2816 1.135 msaitoh onoff("VF Enable", reg, PCI_SRIOV_CTL_VF_ENABLE);
2817 1.135 msaitoh onoff("VF Migration Enable", reg, PCI_SRIOV_CTL_VF_MIGRATION_SUPPORT);
2818 1.135 msaitoh onoff("VF Migration Interrupt Enable", reg,
2819 1.135 msaitoh PCI_SRIOV_CTL_VF_MIGRATION_INT_ENABLE);
2820 1.135 msaitoh onoff("VF Memory Space Enable", reg, PCI_SRIOV_CTL_VF_MSE);
2821 1.135 msaitoh onoff("ARI Capable Hierarchy", reg, PCI_SRIOV_CTL_ARI_CAP_HIER);
2822 1.135 msaitoh
2823 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_STA)] >> 16;
2824 1.135 msaitoh printf(" Status register: 0x%04x\n", reg);
2825 1.135 msaitoh onoff("VF Migration Status", reg, PCI_SRIOV_STA_VF_MIGRATION);
2826 1.135 msaitoh
2827 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_INITIAL_VFS)] & 0xffff;
2828 1.135 msaitoh printf(" InitialVFs register: 0x%04x\n", reg);
2829 1.135 msaitoh total_vfs = reg = regs[o2i(extcapoff + PCI_SRIOV_TOTAL_VFS)] >> 16;
2830 1.135 msaitoh printf(" TotalVFs register: 0x%04x\n", reg);
2831 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_NUM_VFS)] & 0xffff;
2832 1.135 msaitoh printf(" NumVFs register: 0x%04x\n", reg);
2833 1.135 msaitoh
2834 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_FUNC_DEP_LINK)] >> 16;
2835 1.135 msaitoh printf(" Function Dependency Link register: 0x%04x\n", reg);
2836 1.135 msaitoh
2837 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_VF_OFF)] & 0xffff;
2838 1.135 msaitoh printf(" First VF Offset register: 0x%04x\n", reg);
2839 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_VF_STRIDE)] >> 16;
2840 1.135 msaitoh printf(" VF Stride register: 0x%04x\n", reg);
2841 1.135 msaitoh
2842 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_CAP)];
2843 1.135 msaitoh printf(" Supported Page Sizes register: 0x%08x\n", reg);
2844 1.135 msaitoh printf(" Supported Page Size:");
2845 1.135 msaitoh for (i = 0, first = true; i < 32; i++) {
2846 1.135 msaitoh if (reg & __BIT(i)) {
2847 1.135 msaitoh #ifdef _KERNEL
2848 1.135 msaitoh format_bytes(buf, sizeof(buf), 1LL << (i + 12));
2849 1.135 msaitoh #else
2850 1.135 msaitoh humanize_number(buf, sizeof(buf), 1LL << (i + 12), "B",
2851 1.135 msaitoh HN_AUTOSCALE, 0);
2852 1.135 msaitoh #endif
2853 1.135 msaitoh printf("%s %s", first ? "" : ",", buf);
2854 1.135 msaitoh first = false;
2855 1.135 msaitoh }
2856 1.135 msaitoh }
2857 1.135 msaitoh printf("\n");
2858 1.135 msaitoh
2859 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_SIZE)];
2860 1.135 msaitoh printf(" System Page Sizes register: 0x%08x\n", reg);
2861 1.135 msaitoh printf(" Page Size: ");
2862 1.135 msaitoh if (reg != 0) {
2863 1.135 msaitoh #ifdef _KERNEL
2864 1.135 msaitoh format_bytes(buf, sizeof(buf), 1LL << (ffs(reg) + 12));
2865 1.135 msaitoh #else
2866 1.135 msaitoh humanize_number(buf, sizeof(buf), 1LL << (ffs(reg) + 12), "B",
2867 1.135 msaitoh HN_AUTOSCALE, 0);
2868 1.135 msaitoh #endif
2869 1.135 msaitoh printf("%s", buf);
2870 1.135 msaitoh } else {
2871 1.135 msaitoh printf("unknown");
2872 1.135 msaitoh }
2873 1.135 msaitoh printf("\n");
2874 1.135 msaitoh
2875 1.135 msaitoh for (i = 0; i < 6; i++) {
2876 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_BAR(i))];
2877 1.135 msaitoh printf(" VF BAR%d register: 0x%08x\n", i, reg);
2878 1.135 msaitoh }
2879 1.135 msaitoh
2880 1.135 msaitoh if (total_vfs > 0) {
2881 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SRIOV_VF_MIG_STA_AR)];
2882 1.135 msaitoh printf(" VF Migration State Array Offset register: 0x%08x\n",
2883 1.135 msaitoh reg);
2884 1.135 msaitoh printf(" VF Migration State Offset: 0x%08x\n",
2885 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_OFFSET));
2886 1.135 msaitoh i = __SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_BIR);
2887 1.135 msaitoh printf(" VF Migration State BIR: ");
2888 1.135 msaitoh if (i >= 0 && i <= 5) {
2889 1.135 msaitoh printf("BAR%d", i);
2890 1.135 msaitoh } else {
2891 1.135 msaitoh printf("unknown BAR (%d)", i);
2892 1.135 msaitoh }
2893 1.135 msaitoh printf("\n");
2894 1.135 msaitoh }
2895 1.135 msaitoh }
2896 1.135 msaitoh
2897 1.135 msaitoh /* XXX pci_conf_print_mriov_cap */
2898 1.138 msaitoh
2899 1.138 msaitoh static void
2900 1.138 msaitoh pci_conf_print_multicast_cap(const pcireg_t *regs, int capoff, int extcapoff)
2901 1.138 msaitoh {
2902 1.138 msaitoh pcireg_t reg, cap, ctl;
2903 1.138 msaitoh pcireg_t regl, regh;
2904 1.138 msaitoh uint64_t addr;
2905 1.138 msaitoh int n;
2906 1.138 msaitoh
2907 1.138 msaitoh printf("\n Multicast\n");
2908 1.138 msaitoh
2909 1.138 msaitoh reg = regs[o2i(extcapoff + PCI_MCAST_CTL)];
2910 1.138 msaitoh cap = reg & 0xffff;
2911 1.138 msaitoh ctl = reg >> 16;
2912 1.138 msaitoh printf(" Capability Register: 0x%04x\n", cap);
2913 1.139 msaitoh printf(" Max Group: %u\n",
2914 1.139 msaitoh (pcireg_t)(reg & PCI_MCAST_CAP_MAXGRP) + 1);
2915 1.138 msaitoh
2916 1.138 msaitoh /* Endpoint Only */
2917 1.138 msaitoh n = __SHIFTOUT(reg, PCI_MCAST_CAP_WINSIZEREQ);
2918 1.138 msaitoh if (n > 0)
2919 1.138 msaitoh printf(" Windw Size Requested: %d\n", 1 << (n - 1));
2920 1.138 msaitoh
2921 1.138 msaitoh onoff("ECRC Regeneration Supported", reg, PCI_MCAST_CAP_ECRCREGEN);
2922 1.138 msaitoh
2923 1.138 msaitoh printf(" Control Register: 0x%04x\n", ctl);
2924 1.139 msaitoh printf(" Num Group: %u\n",
2925 1.139 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_MCAST_CTL_NUMGRP) + 1);
2926 1.138 msaitoh onoff("Enable", reg, PCI_MCAST_CTL_ENA);
2927 1.138 msaitoh
2928 1.138 msaitoh regl = regs[o2i(extcapoff + PCI_MCAST_BARL)];
2929 1.138 msaitoh regh = regs[o2i(extcapoff + PCI_MCAST_BARH)];
2930 1.138 msaitoh printf(" Base Address Register 0: 0x%08x\n", regl);
2931 1.138 msaitoh printf(" Base Address Register 1: 0x%08x\n", regh);
2932 1.139 msaitoh printf(" Index Position: %u\n",
2933 1.139 msaitoh (unsigned int)(regl & PCI_MCAST_BARL_INDPOS));
2934 1.138 msaitoh addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_BARL_ADDR);
2935 1.138 msaitoh printf(" Base Address: 0x%016" PRIx64 "\n", addr);
2936 1.138 msaitoh
2937 1.138 msaitoh regl = regs[o2i(extcapoff + PCI_MCAST_RECVL)];
2938 1.138 msaitoh regh = regs[o2i(extcapoff + PCI_MCAST_RECVH)];
2939 1.138 msaitoh printf(" Receive Register 0: 0x%08x\n", regl);
2940 1.138 msaitoh printf(" Receive Register 1: 0x%08x\n", regh);
2941 1.138 msaitoh
2942 1.138 msaitoh regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLL)];
2943 1.138 msaitoh regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLH)];
2944 1.138 msaitoh printf(" Block All Register 0: 0x%08x\n", regl);
2945 1.138 msaitoh printf(" Block All Register 1: 0x%08x\n", regh);
2946 1.138 msaitoh
2947 1.138 msaitoh regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSL)];
2948 1.138 msaitoh regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSH)];
2949 1.138 msaitoh printf(" Block Untranslated Register 0: 0x%08x\n", regl);
2950 1.138 msaitoh printf(" Block Untranslated Register 1: 0x%08x\n", regh);
2951 1.138 msaitoh
2952 1.138 msaitoh regl = regs[o2i(extcapoff + PCI_MCAST_OVERLAYL)];
2953 1.138 msaitoh regh = regs[o2i(extcapoff + PCI_MCAST_OVERLAYH)];
2954 1.138 msaitoh printf(" Overlay BAR 0: 0x%08x\n", regl);
2955 1.138 msaitoh printf(" Overlay BAR 1: 0x%08x\n", regh);
2956 1.138 msaitoh
2957 1.138 msaitoh n = regl & PCI_MCAST_OVERLAYL_SIZE;
2958 1.138 msaitoh printf(" Overlay Size: ");
2959 1.138 msaitoh if (n >= 6)
2960 1.138 msaitoh printf("%d\n", n);
2961 1.138 msaitoh else
2962 1.138 msaitoh printf("off\n");
2963 1.138 msaitoh addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_OVERLAYL_ADDR);
2964 1.138 msaitoh printf(" Overlay BAR: 0x%016" PRIx64 "\n", addr);
2965 1.138 msaitoh }
2966 1.135 msaitoh
2967 1.135 msaitoh static void
2968 1.135 msaitoh pci_conf_print_page_req_cap(const pcireg_t *regs, int capoff, int extcapoff)
2969 1.135 msaitoh {
2970 1.135 msaitoh pcireg_t reg, ctl, sta;
2971 1.135 msaitoh
2972 1.135 msaitoh printf("\n Page Request\n");
2973 1.135 msaitoh
2974 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_PAGE_REQ_CTL)];
2975 1.135 msaitoh ctl = reg & 0xffff;
2976 1.135 msaitoh sta = reg >> 16;
2977 1.135 msaitoh printf(" Control Register: 0x%04x\n", ctl);
2978 1.135 msaitoh onoff("Enalbe", reg, PCI_PAGE_REQ_CTL_E);
2979 1.135 msaitoh onoff("Reset", reg, PCI_PAGE_REQ_CTL_R);
2980 1.135 msaitoh
2981 1.135 msaitoh printf(" Status Register: 0x%04x\n", sta);
2982 1.135 msaitoh onoff("Response Failure", reg, PCI_PAGE_REQ_STA_RF);
2983 1.135 msaitoh onoff("Unexpected Page Request Group Index", reg,
2984 1.135 msaitoh PCI_PAGE_REQ_STA_UPRGI);
2985 1.135 msaitoh onoff("Stopped", reg, PCI_PAGE_REQ_STA_S);
2986 1.145 msaitoh onoff("PRG Response PASID Required", reg, PCI_PAGE_REQ_STA_PASIDR);
2987 1.135 msaitoh
2988 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTCAPA)];
2989 1.135 msaitoh printf(" Outstanding Page Request Capacity: %u\n", reg);
2990 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTALLOC)];
2991 1.135 msaitoh printf(" Outstanding Page Request Allocation: %u\n", reg);
2992 1.135 msaitoh }
2993 1.135 msaitoh
2994 1.135 msaitoh /* XXX pci_conf_print_amd_cap */
2995 1.145 msaitoh /* XXX pci_conf_print_resiz_bar_cap */
2996 1.135 msaitoh /* XXX pci_conf_print_dpa_cap */
2997 1.135 msaitoh
2998 1.135 msaitoh static const char *
2999 1.135 msaitoh pci_conf_print_tph_req_cap_sttabloc(unsigned char val)
3000 1.135 msaitoh {
3001 1.135 msaitoh
3002 1.135 msaitoh switch (val) {
3003 1.135 msaitoh case 0x0:
3004 1.135 msaitoh return "Not Present";
3005 1.135 msaitoh case 0x1:
3006 1.135 msaitoh return "in the TPH Requester Capability Structure";
3007 1.135 msaitoh case 0x2:
3008 1.135 msaitoh return "in the MSI-X Table";
3009 1.135 msaitoh default:
3010 1.135 msaitoh return "Unknown";
3011 1.135 msaitoh }
3012 1.135 msaitoh }
3013 1.135 msaitoh
3014 1.135 msaitoh static void
3015 1.135 msaitoh pci_conf_print_tph_req_cap(const pcireg_t *regs, int capoff, int extcapoff)
3016 1.135 msaitoh {
3017 1.135 msaitoh pcireg_t reg;
3018 1.135 msaitoh int size, i, j;
3019 1.135 msaitoh
3020 1.135 msaitoh printf("\n TPH Requester Extended Capability\n");
3021 1.135 msaitoh
3022 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_TPH_REQ_CAP)];
3023 1.135 msaitoh printf(" TPH Requester Capabililty register: 0x%08x\n", reg);
3024 1.135 msaitoh onoff("No ST Mode Supported", reg, PCI_TPH_REQ_CAP_NOST);
3025 1.135 msaitoh onoff("Interrupt Vector Mode Supported", reg, PCI_TPH_REQ_CAP_INTVEC);
3026 1.135 msaitoh onoff("Device Specific Mode Supported", reg, PCI_TPH_REQ_CAP_DEVSPEC);
3027 1.135 msaitoh onoff("Extend TPH Reqester Supported", reg, PCI_TPH_REQ_CAP_XTPHREQ);
3028 1.135 msaitoh printf(" ST Table Location: %s\n",
3029 1.135 msaitoh pci_conf_print_tph_req_cap_sttabloc(
3030 1.135 msaitoh (unsigned char)__SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLLOC)));
3031 1.135 msaitoh size = __SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLSIZ) + 1;
3032 1.135 msaitoh printf(" ST Table Size: %d\n", size);
3033 1.135 msaitoh for (i = 0; i < size ; i += 2) {
3034 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_TPH_REQ_STTBL + i / 2)];
3035 1.135 msaitoh for (j = 0; j < 2 ; j++) {
3036 1.136 msaitoh uint32_t entry = reg;
3037 1.135 msaitoh
3038 1.135 msaitoh if (j != 0)
3039 1.135 msaitoh entry >>= 16;
3040 1.135 msaitoh entry &= 0xffff;
3041 1.137 joerg printf(" TPH ST Table Entry (%d): 0x%04"PRIx32"\n",
3042 1.135 msaitoh i + j, entry);
3043 1.135 msaitoh }
3044 1.135 msaitoh }
3045 1.135 msaitoh }
3046 1.135 msaitoh
3047 1.135 msaitoh static void
3048 1.135 msaitoh pci_conf_print_ltr_cap(const pcireg_t *regs, int capoff, int extcapoff)
3049 1.135 msaitoh {
3050 1.135 msaitoh pcireg_t reg;
3051 1.135 msaitoh
3052 1.135 msaitoh printf("\n Latency Tolerance Reporting\n");
3053 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_LTR_MAXSNOOPLAT)] & 0xffff;
3054 1.135 msaitoh printf(" Max Snoop Latency Register: 0x%04x\n", reg);
3055 1.135 msaitoh printf(" Max Snoop LatencyValue: %u\n",
3056 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_VAL));
3057 1.135 msaitoh printf(" Max Snoop LatencyScale: %uns\n",
3058 1.135 msaitoh PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_SCALE)));
3059 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_LTR_MAXNOSNOOPLAT)] >> 16;
3060 1.135 msaitoh printf(" Max No-Snoop Latency Register: 0x%04x\n", reg);
3061 1.135 msaitoh printf(" Max No-Snoop LatencyValue: %u\n",
3062 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_VAL));
3063 1.135 msaitoh printf(" Max No-Snoop LatencyScale: %uns\n",
3064 1.135 msaitoh PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_SCALE)));
3065 1.135 msaitoh }
3066 1.135 msaitoh
3067 1.135 msaitoh static void
3068 1.135 msaitoh pci_conf_print_sec_pcie_cap(const pcireg_t *regs, int capoff, int extcapoff)
3069 1.135 msaitoh {
3070 1.135 msaitoh int pcie_capoff;
3071 1.135 msaitoh pcireg_t reg;
3072 1.135 msaitoh int i, maxlinkwidth;
3073 1.135 msaitoh
3074 1.135 msaitoh printf("\n Secondary PCI Express Register\n");
3075 1.135 msaitoh
3076 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SECPCIE_LCTL3)];
3077 1.135 msaitoh printf(" Link Control 3 register: 0x%08x\n", reg);
3078 1.135 msaitoh onoff("Perform Equalization", reg, PCI_SECPCIE_LCTL3_PERFEQ);
3079 1.135 msaitoh onoff("Link Equalization Request Interrupt Enable",
3080 1.135 msaitoh reg, PCI_SECPCIE_LCTL3_LINKEQREQ_IE);
3081 1.146 msaitoh printf(" Enable Lower SKP OS Generation Vector:");
3082 1.146 msaitoh pci_print_pcie_linkspeedvector(
3083 1.146 msaitoh __SHIFTOUT(reg, PCI_SECPCIE_LCTL3_ELSKPOSGENV));
3084 1.146 msaitoh printf("\n");
3085 1.135 msaitoh
3086 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SECPCIE_LANEERR_STA)];
3087 1.135 msaitoh printf(" Lane Error Status register: 0x%08x\n", reg);
3088 1.135 msaitoh
3089 1.135 msaitoh /* Get Max Link Width */
3090 1.135 msaitoh if (pci_conf_find_cap(regs, capoff, PCI_CAP_PCIEXPRESS, &pcie_capoff)){
3091 1.135 msaitoh reg = regs[o2i(pcie_capoff + PCIE_LCAP)];
3092 1.135 msaitoh maxlinkwidth = __SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH);
3093 1.135 msaitoh } else {
3094 1.135 msaitoh printf("error: falied to get PCIe capablity\n");
3095 1.135 msaitoh return;
3096 1.135 msaitoh }
3097 1.135 msaitoh for (i = 0; i < maxlinkwidth; i++) {
3098 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_SECPCIE_EQCTL(i))];
3099 1.135 msaitoh if (i % 2 != 0)
3100 1.135 msaitoh reg >>= 16;
3101 1.135 msaitoh else
3102 1.135 msaitoh reg &= 0xffff;
3103 1.135 msaitoh printf(" Equalization Control Register (Link %d): %04x\n",
3104 1.135 msaitoh i, reg);
3105 1.135 msaitoh printf(" Downstream Port Transmit Preset: 0x%x\n",
3106 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg,
3107 1.135 msaitoh PCI_SECPCIE_EQCTL_DP_XMIT_PRESET));
3108 1.135 msaitoh printf(" Downstream Port Receive Hint: 0x%x\n",
3109 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_DP_RCV_HINT));
3110 1.135 msaitoh printf(" Upstream Port Transmit Preset: 0x%x\n",
3111 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg,
3112 1.135 msaitoh PCI_SECPCIE_EQCTL_UP_XMIT_PRESET));
3113 1.135 msaitoh printf(" Upstream Port Receive Hint: 0x%x\n",
3114 1.135 msaitoh (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_UP_RCV_HINT));
3115 1.135 msaitoh }
3116 1.135 msaitoh }
3117 1.135 msaitoh
3118 1.135 msaitoh /* XXX pci_conf_print_pmux_cap */
3119 1.135 msaitoh
3120 1.135 msaitoh static void
3121 1.135 msaitoh pci_conf_print_pasid_cap(const pcireg_t *regs, int capoff, int extcapoff)
3122 1.135 msaitoh {
3123 1.135 msaitoh pcireg_t reg, cap, ctl;
3124 1.135 msaitoh unsigned int num;
3125 1.135 msaitoh
3126 1.135 msaitoh printf("\n Process Address Space ID\n");
3127 1.135 msaitoh
3128 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_PASID_CAP)];
3129 1.135 msaitoh cap = reg & 0xffff;
3130 1.135 msaitoh ctl = reg >> 16;
3131 1.135 msaitoh printf(" PASID Capability Register: 0x%04x\n", cap);
3132 1.135 msaitoh onoff("Execute Permission Supported", reg, PCI_PASID_CAP_XPERM);
3133 1.135 msaitoh onoff("Privileged Mode Supported", reg, PCI_PASID_CAP_PRIVMODE);
3134 1.135 msaitoh num = (1 << __SHIFTOUT(reg, PCI_PASID_CAP_MAXPASIDW)) - 1;
3135 1.135 msaitoh printf(" Max PASID Width: %u\n", num);
3136 1.135 msaitoh
3137 1.135 msaitoh printf(" PASID Control Register: 0x%04x\n", ctl);
3138 1.135 msaitoh onoff("PASID Enable", reg, PCI_PASID_CTL_PASID_EN);
3139 1.135 msaitoh onoff("Execute Permission Enable", reg, PCI_PASID_CTL_XPERM_EN);
3140 1.135 msaitoh onoff("Privileged Mode Enable", reg, PCI_PASID_CTL_PRIVMODE_EN);
3141 1.135 msaitoh }
3142 1.135 msaitoh
3143 1.135 msaitoh static void
3144 1.135 msaitoh pci_conf_print_lnr_cap(const pcireg_t *regs, int capoff, int extcapoff)
3145 1.135 msaitoh {
3146 1.135 msaitoh pcireg_t reg, cap, ctl;
3147 1.135 msaitoh unsigned int num;
3148 1.135 msaitoh
3149 1.135 msaitoh printf("\n LN Requester\n");
3150 1.135 msaitoh
3151 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_LNR_CAP)];
3152 1.135 msaitoh cap = reg & 0xffff;
3153 1.135 msaitoh ctl = reg >> 16;
3154 1.135 msaitoh printf(" LNR Capability register: 0x%04x\n", cap);
3155 1.135 msaitoh onoff("LNR-64 Supported", reg, PCI_LNR_CAP_64);
3156 1.135 msaitoh onoff("LNR-128 Supported", reg, PCI_LNR_CAP_128);
3157 1.135 msaitoh num = 1 << __SHIFTOUT(reg, PCI_LNR_CAP_REGISTMAX);
3158 1.135 msaitoh printf(" LNR Registration MAX: %u\n", num);
3159 1.135 msaitoh
3160 1.135 msaitoh printf(" LNR Control register: 0x%04x\n", ctl);
3161 1.135 msaitoh onoff("LNR Enable", reg, PCI_LNR_CTL_EN);
3162 1.135 msaitoh onoff("LNR CLS", reg, PCI_LNR_CTL_CLS);
3163 1.135 msaitoh num = 1 << __SHIFTOUT(reg, PCI_LNR_CTL_REGISTLIM);
3164 1.135 msaitoh printf(" LNR Registration Limit: %u\n", num);
3165 1.135 msaitoh }
3166 1.135 msaitoh
3167 1.135 msaitoh /* XXX pci_conf_print_dpc_cap */
3168 1.135 msaitoh
3169 1.135 msaitoh static int
3170 1.135 msaitoh pci_conf_l1pm_cap_tposcale(unsigned char scale)
3171 1.135 msaitoh {
3172 1.135 msaitoh
3173 1.135 msaitoh /* Return scale in us */
3174 1.135 msaitoh switch (scale) {
3175 1.135 msaitoh case 0x0:
3176 1.135 msaitoh return 2;
3177 1.135 msaitoh case 0x1:
3178 1.135 msaitoh return 10;
3179 1.135 msaitoh case 0x2:
3180 1.135 msaitoh return 100;
3181 1.135 msaitoh default:
3182 1.135 msaitoh return -1;
3183 1.135 msaitoh }
3184 1.135 msaitoh }
3185 1.135 msaitoh
3186 1.135 msaitoh static void
3187 1.135 msaitoh pci_conf_print_l1pm_cap(const pcireg_t *regs, int capoff, int extcapoff)
3188 1.135 msaitoh {
3189 1.135 msaitoh pcireg_t reg;
3190 1.135 msaitoh int scale, val;
3191 1.135 msaitoh
3192 1.135 msaitoh printf("\n L1 PM Substates\n");
3193 1.135 msaitoh
3194 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_L1PM_CAP)];
3195 1.135 msaitoh printf(" L1 PM Substates Capability register: 0x%08x\n", reg);
3196 1.135 msaitoh onoff("PCI-PM L1.2 Supported", reg, PCI_L1PM_CAP_PCIPM12);
3197 1.135 msaitoh onoff("PCI-PM L1.1 Supported", reg, PCI_L1PM_CAP_PCIPM11);
3198 1.135 msaitoh onoff("ASPM L1.2 Supported", reg, PCI_L1PM_CAP_ASPM12);
3199 1.135 msaitoh onoff("ASPM L1.1 Supported", reg, PCI_L1PM_CAP_ASPM11);
3200 1.135 msaitoh onoff("L1 PM Substates Supported", reg, PCI_L1PM_CAP_L1PM);
3201 1.135 msaitoh printf(" Port Common Mode Restore Time: %uus\n",
3202 1.135 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CAP_PCMRT));
3203 1.135 msaitoh scale = pci_conf_l1pm_cap_tposcale(
3204 1.135 msaitoh __SHIFTOUT(reg, PCI_L1PM_CAP_PTPOSCALE));
3205 1.135 msaitoh val = __SHIFTOUT(reg, PCI_L1PM_CAP_PTPOVAL);
3206 1.135 msaitoh printf(" Port T_POWER_ON: ");
3207 1.135 msaitoh if (scale == -1)
3208 1.135 msaitoh printf("unknown\n");
3209 1.135 msaitoh else
3210 1.135 msaitoh printf("%dus\n", val * scale);
3211 1.135 msaitoh
3212 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_L1PM_CTL1)];
3213 1.135 msaitoh printf(" L1 PM Substates Control register 1: 0x%08x\n", reg);
3214 1.135 msaitoh onoff("PCI-PM L1.2 Enable", reg, PCI_L1PM_CTL1_PCIPM12_EN);
3215 1.135 msaitoh onoff("PCI-PM L1.1 Enable", reg, PCI_L1PM_CTL1_PCIPM11_EN);
3216 1.135 msaitoh onoff("ASPM L1.2 Enable", reg, PCI_L1PM_CTL1_ASPM12_EN);
3217 1.135 msaitoh onoff("ASPM L1.1 Enable", reg, PCI_L1PM_CTL1_ASPM11_EN);
3218 1.135 msaitoh printf(" Common Mode Restore Time: %uus\n",
3219 1.135 msaitoh (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CTL1_CMRT));
3220 1.135 msaitoh scale = PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHSCALE));
3221 1.135 msaitoh val = __SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHVAL);
3222 1.135 msaitoh printf(" LTR L1.2 THRESHOLD: %dus\n", val * scale);
3223 1.135 msaitoh
3224 1.135 msaitoh reg = regs[o2i(extcapoff + PCI_L1PM_CTL2)];
3225 1.135 msaitoh printf(" L1 PM Substates Control register 2: 0x%08x\n", reg);
3226 1.135 msaitoh scale = pci_conf_l1pm_cap_tposcale(
3227 1.135 msaitoh __SHIFTOUT(reg, PCI_L1PM_CTL2_TPOSCALE));
3228 1.135 msaitoh val = __SHIFTOUT(reg, PCI_L1PM_CTL2_TPOVAL);
3229 1.135 msaitoh printf(" T_POWER_ON: ");
3230 1.135 msaitoh if (scale == -1)
3231 1.135 msaitoh printf("unknown\n");
3232 1.135 msaitoh else
3233 1.135 msaitoh printf("%dus\n", val * scale);
3234 1.135 msaitoh }
3235 1.135 msaitoh
3236 1.135 msaitoh /* XXX pci_conf_print_ptm_cap */
3237 1.135 msaitoh /* XXX pci_conf_print_mpcie_cap */
3238 1.135 msaitoh /* XXX pci_conf_print_frsq_cap */
3239 1.135 msaitoh /* XXX pci_conf_print_rtr_cap */
3240 1.135 msaitoh /* XXX pci_conf_print_desigvndsp_cap */
3241 1.135 msaitoh
3242 1.135 msaitoh #undef MS
3243 1.135 msaitoh #undef SM
3244 1.135 msaitoh #undef RW
3245 1.135 msaitoh
3246 1.135 msaitoh static struct {
3247 1.135 msaitoh pcireg_t cap;
3248 1.135 msaitoh const char *name;
3249 1.135 msaitoh void (*printfunc)(const pcireg_t *, int, int);
3250 1.135 msaitoh } pci_extcaptab[] = {
3251 1.135 msaitoh { 0, "reserved",
3252 1.135 msaitoh NULL },
3253 1.135 msaitoh { PCI_EXTCAP_AER, "Advanced Error Reporting",
3254 1.135 msaitoh pci_conf_print_aer_cap },
3255 1.135 msaitoh { PCI_EXTCAP_VC, "Virtual Channel",
3256 1.135 msaitoh pci_conf_print_vc_cap },
3257 1.135 msaitoh { PCI_EXTCAP_SERNUM, "Device Serial Number",
3258 1.135 msaitoh pci_conf_print_sernum_cap },
3259 1.135 msaitoh { PCI_EXTCAP_PWRBDGT, "Power Budgeting",
3260 1.135 msaitoh pci_conf_print_pwrbdgt_cap },
3261 1.135 msaitoh { PCI_EXTCAP_RCLINK_DCL,"Root Complex Link Declaration",
3262 1.135 msaitoh pci_conf_print_rclink_dcl_cap },
3263 1.135 msaitoh { PCI_EXTCAP_RCLINK_CTL,"Root Complex Internal Link Control",
3264 1.135 msaitoh NULL },
3265 1.135 msaitoh { PCI_EXTCAP_RCEC_ASSOC,"Root Complex Event Collector Association",
3266 1.135 msaitoh pci_conf_print_rcec_assoc_cap },
3267 1.135 msaitoh { PCI_EXTCAP_MFVC, "Multi-Function Virtual Channel",
3268 1.135 msaitoh NULL },
3269 1.135 msaitoh { PCI_EXTCAP_VC2, "Virtual Channel",
3270 1.135 msaitoh NULL },
3271 1.135 msaitoh { PCI_EXTCAP_RCRB, "RCRB Header",
3272 1.135 msaitoh NULL },
3273 1.135 msaitoh { PCI_EXTCAP_VENDOR, "Vendor Unique",
3274 1.135 msaitoh NULL },
3275 1.135 msaitoh { PCI_EXTCAP_CAC, "Configuration Access Correction",
3276 1.135 msaitoh NULL },
3277 1.135 msaitoh { PCI_EXTCAP_ACS, "Access Control Services",
3278 1.135 msaitoh pci_conf_print_acs_cap },
3279 1.135 msaitoh { PCI_EXTCAP_ARI, "Alternative Routing-ID Interpretation",
3280 1.135 msaitoh pci_conf_print_ari_cap },
3281 1.135 msaitoh { PCI_EXTCAP_ATS, "Address Translation Services",
3282 1.135 msaitoh pci_conf_print_ats_cap },
3283 1.135 msaitoh { PCI_EXTCAP_SRIOV, "Single Root IO Virtualization",
3284 1.135 msaitoh pci_conf_print_sriov_cap },
3285 1.135 msaitoh { PCI_EXTCAP_MRIOV, "Multiple Root IO Virtualization",
3286 1.135 msaitoh NULL },
3287 1.138 msaitoh { PCI_EXTCAP_MCAST, "Multicast",
3288 1.138 msaitoh pci_conf_print_multicast_cap },
3289 1.135 msaitoh { PCI_EXTCAP_PAGE_REQ, "Page Request",
3290 1.135 msaitoh pci_conf_print_page_req_cap },
3291 1.135 msaitoh { PCI_EXTCAP_AMD, "Reserved for AMD",
3292 1.135 msaitoh NULL },
3293 1.144 msaitoh { PCI_EXTCAP_RESIZ_BAR, "Resizable BAR",
3294 1.135 msaitoh NULL },
3295 1.135 msaitoh { PCI_EXTCAP_DPA, "Dynamic Power Allocation",
3296 1.135 msaitoh NULL },
3297 1.135 msaitoh { PCI_EXTCAP_TPH_REQ, "TPH Requester",
3298 1.135 msaitoh pci_conf_print_tph_req_cap },
3299 1.135 msaitoh { PCI_EXTCAP_LTR, "Latency Tolerance Reporting",
3300 1.135 msaitoh pci_conf_print_ltr_cap },
3301 1.135 msaitoh { PCI_EXTCAP_SEC_PCIE, "Secondary PCI Express",
3302 1.135 msaitoh pci_conf_print_sec_pcie_cap },
3303 1.135 msaitoh { PCI_EXTCAP_PMUX, "Protocol Multiplexing",
3304 1.135 msaitoh NULL },
3305 1.135 msaitoh { PCI_EXTCAP_PASID, "Process Address Space ID",
3306 1.135 msaitoh pci_conf_print_pasid_cap },
3307 1.135 msaitoh { PCI_EXTCAP_LN_REQ, "LN Requester",
3308 1.135 msaitoh pci_conf_print_lnr_cap },
3309 1.135 msaitoh { PCI_EXTCAP_DPC, "Downstream Port Containment",
3310 1.135 msaitoh NULL },
3311 1.135 msaitoh { PCI_EXTCAP_L1PM, "L1 PM Substates",
3312 1.135 msaitoh pci_conf_print_l1pm_cap },
3313 1.135 msaitoh { PCI_EXTCAP_PTM, "Precision Time Management",
3314 1.135 msaitoh NULL },
3315 1.135 msaitoh { PCI_EXTCAP_MPCIE, "M-PCIe",
3316 1.135 msaitoh NULL },
3317 1.135 msaitoh { PCI_EXTCAP_FRSQ, "Function Reading Status Queueing",
3318 1.135 msaitoh NULL },
3319 1.135 msaitoh { PCI_EXTCAP_RTR, "Readiness Time Reporting",
3320 1.135 msaitoh NULL },
3321 1.135 msaitoh { PCI_EXTCAP_DESIGVNDSP, "Designated Vendor-Specific",
3322 1.135 msaitoh NULL },
3323 1.135 msaitoh };
3324 1.135 msaitoh
3325 1.135 msaitoh static int
3326 1.135 msaitoh pci_conf_find_extcap(const pcireg_t *regs, int capoff, unsigned int capid,
3327 1.135 msaitoh int *offsetp)
3328 1.135 msaitoh {
3329 1.135 msaitoh int off;
3330 1.135 msaitoh pcireg_t rval;
3331 1.135 msaitoh
3332 1.135 msaitoh for (off = PCI_EXTCAPLIST_BASE;
3333 1.135 msaitoh off != 0;
3334 1.135 msaitoh off = PCI_EXTCAPLIST_NEXT(rval)) {
3335 1.135 msaitoh rval = regs[o2i(off)];
3336 1.135 msaitoh if (capid == PCI_EXTCAPLIST_CAP(rval)) {
3337 1.135 msaitoh if (offsetp != NULL)
3338 1.135 msaitoh *offsetp = off;
3339 1.135 msaitoh return 1;
3340 1.33 kleink }
3341 1.33 kleink }
3342 1.135 msaitoh return 0;
3343 1.135 msaitoh }
3344 1.135 msaitoh
3345 1.135 msaitoh static void
3346 1.135 msaitoh pci_conf_print_extcaplist(
3347 1.135 msaitoh #ifdef _KERNEL
3348 1.135 msaitoh pci_chipset_tag_t pc, pcitag_t tag,
3349 1.135 msaitoh #endif
3350 1.135 msaitoh const pcireg_t *regs, int capoff)
3351 1.135 msaitoh {
3352 1.135 msaitoh int off;
3353 1.135 msaitoh pcireg_t foundcap;
3354 1.135 msaitoh pcireg_t rval;
3355 1.135 msaitoh bool foundtable[__arraycount(pci_extcaptab)];
3356 1.135 msaitoh unsigned int i;
3357 1.135 msaitoh
3358 1.135 msaitoh /* Check Extended capability structure */
3359 1.135 msaitoh off = PCI_EXTCAPLIST_BASE;
3360 1.135 msaitoh rval = regs[o2i(off)];
3361 1.135 msaitoh if (rval == 0xffffffff || rval == 0)
3362 1.135 msaitoh return;
3363 1.135 msaitoh
3364 1.135 msaitoh /* Clear table */
3365 1.135 msaitoh for (i = 0; i < __arraycount(pci_extcaptab); i++)
3366 1.135 msaitoh foundtable[i] = false;
3367 1.135 msaitoh
3368 1.135 msaitoh /* Print extended capability register's offset and the type first */
3369 1.135 msaitoh for (;;) {
3370 1.135 msaitoh printf(" Extended Capability Register at 0x%02x\n", off);
3371 1.135 msaitoh
3372 1.135 msaitoh foundcap = PCI_EXTCAPLIST_CAP(rval);
3373 1.135 msaitoh printf(" type: 0x%04x (", foundcap);
3374 1.135 msaitoh if (foundcap < __arraycount(pci_extcaptab)) {
3375 1.135 msaitoh printf("%s)\n", pci_extcaptab[foundcap].name);
3376 1.135 msaitoh /* Mark as found */
3377 1.135 msaitoh foundtable[foundcap] = true;
3378 1.135 msaitoh } else
3379 1.135 msaitoh printf("unknown)\n");
3380 1.135 msaitoh printf(" version: %d\n", PCI_EXTCAPLIST_VERSION(rval));
3381 1.135 msaitoh
3382 1.135 msaitoh off = PCI_EXTCAPLIST_NEXT(rval);
3383 1.135 msaitoh if (off == 0)
3384 1.135 msaitoh break;
3385 1.135 msaitoh rval = regs[o2i(off)];
3386 1.135 msaitoh }
3387 1.135 msaitoh
3388 1.135 msaitoh /*
3389 1.135 msaitoh * And then, print the detail of each capability registers
3390 1.135 msaitoh * in capability value's order.
3391 1.135 msaitoh */
3392 1.135 msaitoh for (i = 0; i < __arraycount(pci_extcaptab); i++) {
3393 1.135 msaitoh if (foundtable[i] == false)
3394 1.135 msaitoh continue;
3395 1.135 msaitoh
3396 1.135 msaitoh /*
3397 1.135 msaitoh * The type was found. Search capability list again and
3398 1.135 msaitoh * print all capabilities that the capabiliy type is
3399 1.135 msaitoh * the same.
3400 1.135 msaitoh */
3401 1.135 msaitoh if (pci_conf_find_extcap(regs, capoff, i, &off) == 0)
3402 1.135 msaitoh continue;
3403 1.135 msaitoh rval = regs[o2i(off)];
3404 1.135 msaitoh if ((PCI_EXTCAPLIST_VERSION(rval) <= 0)
3405 1.135 msaitoh || (pci_extcaptab[i].printfunc == NULL))
3406 1.135 msaitoh continue;
3407 1.135 msaitoh
3408 1.135 msaitoh pci_extcaptab[i].printfunc(regs, capoff, off);
3409 1.135 msaitoh
3410 1.135 msaitoh }
3411 1.26 cgd }
3412 1.26 cgd
3413 1.79 dyoung /* Print the Secondary Status Register. */
3414 1.79 dyoung static void
3415 1.79 dyoung pci_conf_print_ssr(pcireg_t rval)
3416 1.79 dyoung {
3417 1.79 dyoung pcireg_t devsel;
3418 1.79 dyoung
3419 1.79 dyoung printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
3420 1.112 msaitoh onoff("66 MHz capable", rval, __BIT(5));
3421 1.112 msaitoh onoff("User Definable Features (UDF) support", rval, __BIT(6));
3422 1.112 msaitoh onoff("Fast back-to-back capable", rval, __BIT(7));
3423 1.112 msaitoh onoff("Data parity error detected", rval, __BIT(8));
3424 1.79 dyoung
3425 1.79 dyoung printf(" DEVSEL timing: ");
3426 1.79 dyoung devsel = __SHIFTOUT(rval, __BITS(10, 9));
3427 1.79 dyoung switch (devsel) {
3428 1.79 dyoung case 0:
3429 1.79 dyoung printf("fast");
3430 1.79 dyoung break;
3431 1.79 dyoung case 1:
3432 1.79 dyoung printf("medium");
3433 1.79 dyoung break;
3434 1.79 dyoung case 2:
3435 1.79 dyoung printf("slow");
3436 1.79 dyoung break;
3437 1.79 dyoung default:
3438 1.79 dyoung printf("unknown/reserved"); /* XXX */
3439 1.79 dyoung break;
3440 1.79 dyoung }
3441 1.79 dyoung printf(" (0x%x)\n", devsel);
3442 1.79 dyoung
3443 1.112 msaitoh onoff("Signalled target abort", rval, __BIT(11));
3444 1.112 msaitoh onoff("Received target abort", rval, __BIT(12));
3445 1.112 msaitoh onoff("Received master abort", rval, __BIT(13));
3446 1.112 msaitoh onoff("Received system error", rval, __BIT(14));
3447 1.112 msaitoh onoff("Detected parity error", rval, __BIT(15));
3448 1.79 dyoung }
3449 1.79 dyoung
3450 1.27 cgd static void
3451 1.115 msaitoh pci_conf_print_type0(
3452 1.115 msaitoh #ifdef _KERNEL
3453 1.115 msaitoh pci_chipset_tag_t pc, pcitag_t tag,
3454 1.115 msaitoh #endif
3455 1.115 msaitoh const pcireg_t *regs
3456 1.115 msaitoh #ifdef _KERNEL
3457 1.115 msaitoh , int sizebars
3458 1.115 msaitoh #endif
3459 1.115 msaitoh )
3460 1.115 msaitoh {
3461 1.115 msaitoh int off, width;
3462 1.115 msaitoh pcireg_t rval;
3463 1.115 msaitoh
3464 1.115 msaitoh for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
3465 1.115 msaitoh #ifdef _KERNEL
3466 1.115 msaitoh width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
3467 1.115 msaitoh #else
3468 1.115 msaitoh width = pci_conf_print_bar(regs, off, NULL);
3469 1.115 msaitoh #endif
3470 1.115 msaitoh }
3471 1.115 msaitoh
3472 1.115 msaitoh printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
3473 1.115 msaitoh
3474 1.115 msaitoh rval = regs[o2i(PCI_SUBSYS_ID_REG)];
3475 1.115 msaitoh printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
3476 1.115 msaitoh printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
3477 1.115 msaitoh
3478 1.115 msaitoh /* XXX */
3479 1.115 msaitoh printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
3480 1.115 msaitoh
3481 1.115 msaitoh if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
3482 1.115 msaitoh printf(" Capability list pointer: 0x%02x\n",
3483 1.115 msaitoh PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
3484 1.115 msaitoh else
3485 1.115 msaitoh printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
3486 1.115 msaitoh
3487 1.115 msaitoh printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
3488 1.115 msaitoh
3489 1.115 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
3490 1.115 msaitoh printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
3491 1.115 msaitoh printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
3492 1.115 msaitoh printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
3493 1.115 msaitoh switch (PCI_INTERRUPT_PIN(rval)) {
3494 1.115 msaitoh case PCI_INTERRUPT_PIN_NONE:
3495 1.115 msaitoh printf("(none)");
3496 1.115 msaitoh break;
3497 1.115 msaitoh case PCI_INTERRUPT_PIN_A:
3498 1.115 msaitoh printf("(pin A)");
3499 1.115 msaitoh break;
3500 1.115 msaitoh case PCI_INTERRUPT_PIN_B:
3501 1.115 msaitoh printf("(pin B)");
3502 1.115 msaitoh break;
3503 1.115 msaitoh case PCI_INTERRUPT_PIN_C:
3504 1.115 msaitoh printf("(pin C)");
3505 1.115 msaitoh break;
3506 1.115 msaitoh case PCI_INTERRUPT_PIN_D:
3507 1.115 msaitoh printf("(pin D)");
3508 1.115 msaitoh break;
3509 1.115 msaitoh default:
3510 1.115 msaitoh printf("(? ? ?)");
3511 1.115 msaitoh break;
3512 1.115 msaitoh }
3513 1.115 msaitoh printf("\n");
3514 1.115 msaitoh printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
3515 1.115 msaitoh }
3516 1.115 msaitoh
3517 1.115 msaitoh static void
3518 1.45 thorpej pci_conf_print_type1(
3519 1.45 thorpej #ifdef _KERNEL
3520 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
3521 1.45 thorpej #endif
3522 1.45 thorpej const pcireg_t *regs
3523 1.45 thorpej #ifdef _KERNEL
3524 1.45 thorpej , int sizebars
3525 1.45 thorpej #endif
3526 1.45 thorpej )
3527 1.27 cgd {
3528 1.37 nathanw int off, width;
3529 1.27 cgd pcireg_t rval;
3530 1.110 msaitoh uint32_t base, limit;
3531 1.110 msaitoh uint32_t base_h, limit_h;
3532 1.110 msaitoh uint64_t pbase, plimit;
3533 1.110 msaitoh int use_upper;
3534 1.27 cgd
3535 1.27 cgd /*
3536 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
3537 1.27 cgd * Bridge chip documentation, and may not be correct with
3538 1.27 cgd * respect to various standards. (XXX)
3539 1.27 cgd */
3540 1.27 cgd
3541 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
3542 1.45 thorpej #ifdef _KERNEL
3543 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
3544 1.45 thorpej #else
3545 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
3546 1.45 thorpej #endif
3547 1.45 thorpej }
3548 1.27 cgd
3549 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
3550 1.27 cgd printf(" Primary bus number: 0x%02x\n",
3551 1.114 msaitoh PCI_BRIDGE_BUS_PRIMARY(rval));
3552 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
3553 1.114 msaitoh PCI_BRIDGE_BUS_SECONDARY(rval));
3554 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
3555 1.114 msaitoh PCI_BRIDGE_BUS_SUBORDINATE(rval));
3556 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
3557 1.114 msaitoh PCI_BRIDGE_BUS_SEC_LATTIMER(rval));
3558 1.27 cgd
3559 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
3560 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
3561 1.27 cgd
3562 1.110 msaitoh /* I/O region */
3563 1.27 cgd printf(" I/O region:\n");
3564 1.109 msaitoh printf(" base register: 0x%02x\n", (rval >> 0) & 0xff);
3565 1.109 msaitoh printf(" limit register: 0x%02x\n", (rval >> 8) & 0xff);
3566 1.110 msaitoh if (PCI_BRIDGE_IO_32BITS(rval))
3567 1.110 msaitoh use_upper = 1;
3568 1.110 msaitoh else
3569 1.110 msaitoh use_upper = 0;
3570 1.112 msaitoh onoff("32bit I/O", rval, use_upper);
3571 1.110 msaitoh base = (rval & PCI_BRIDGE_STATIO_IOBASE_MASK) << 8;
3572 1.110 msaitoh limit = ((rval >> PCI_BRIDGE_STATIO_IOLIMIT_SHIFT)
3573 1.110 msaitoh & PCI_BRIDGE_STATIO_IOLIMIT_MASK) << 8;
3574 1.110 msaitoh limit |= 0x00000fff;
3575 1.110 msaitoh
3576 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
3577 1.110 msaitoh base_h = (rval >> 0) & 0xffff;
3578 1.110 msaitoh limit_h = (rval >> 16) & 0xffff;
3579 1.110 msaitoh printf(" base upper 16 bits register: 0x%04x\n", base_h);
3580 1.110 msaitoh printf(" limit upper 16 bits register: 0x%04x\n", limit_h);
3581 1.110 msaitoh
3582 1.110 msaitoh if (use_upper == 1) {
3583 1.110 msaitoh base |= base_h << 16;
3584 1.110 msaitoh limit |= limit_h << 16;
3585 1.110 msaitoh }
3586 1.110 msaitoh if (base < limit) {
3587 1.110 msaitoh if (use_upper == 1)
3588 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
3589 1.110 msaitoh else
3590 1.110 msaitoh printf(" range: 0x%04x-0x%04x\n", base, limit);
3591 1.121 msaitoh } else
3592 1.121 msaitoh printf(" range: not set\n");
3593 1.27 cgd
3594 1.110 msaitoh /* Non-prefetchable memory region */
3595 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
3596 1.27 cgd printf(" Memory region:\n");
3597 1.27 cgd printf(" base register: 0x%04x\n",
3598 1.109 msaitoh (rval >> 0) & 0xffff);
3599 1.27 cgd printf(" limit register: 0x%04x\n",
3600 1.109 msaitoh (rval >> 16) & 0xffff);
3601 1.110 msaitoh base = ((rval >> PCI_BRIDGE_MEMORY_BASE_SHIFT)
3602 1.110 msaitoh & PCI_BRIDGE_MEMORY_BASE_MASK) << 20;
3603 1.110 msaitoh limit = (((rval >> PCI_BRIDGE_MEMORY_LIMIT_SHIFT)
3604 1.110 msaitoh & PCI_BRIDGE_MEMORY_LIMIT_MASK) << 20) | 0x000fffff;
3605 1.110 msaitoh if (base < limit)
3606 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n", base, limit);
3607 1.121 msaitoh else
3608 1.121 msaitoh printf(" range: not set\n");
3609 1.27 cgd
3610 1.110 msaitoh /* Prefetchable memory region */
3611 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
3612 1.27 cgd printf(" Prefetchable memory region:\n");
3613 1.27 cgd printf(" base register: 0x%04x\n",
3614 1.109 msaitoh (rval >> 0) & 0xffff);
3615 1.27 cgd printf(" limit register: 0x%04x\n",
3616 1.109 msaitoh (rval >> 16) & 0xffff);
3617 1.110 msaitoh base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASE32_REG)];
3618 1.110 msaitoh limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMIT32_REG)];
3619 1.109 msaitoh printf(" base upper 32 bits register: 0x%08x\n",
3620 1.110 msaitoh base_h);
3621 1.109 msaitoh printf(" limit upper 32 bits register: 0x%08x\n",
3622 1.110 msaitoh limit_h);
3623 1.110 msaitoh if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
3624 1.110 msaitoh use_upper = 1;
3625 1.110 msaitoh else
3626 1.110 msaitoh use_upper = 0;
3627 1.112 msaitoh onoff("64bit memory address", rval, use_upper);
3628 1.110 msaitoh pbase = ((rval >> PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT)
3629 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_BASE_MASK) << 20;
3630 1.110 msaitoh plimit = (((rval >> PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT)
3631 1.110 msaitoh & PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK) << 20) | 0x000fffff;
3632 1.110 msaitoh if (use_upper == 1) {
3633 1.110 msaitoh pbase |= (uint64_t)base_h << 32;
3634 1.110 msaitoh plimit |= (uint64_t)limit_h << 32;
3635 1.110 msaitoh }
3636 1.110 msaitoh if (pbase < plimit) {
3637 1.110 msaitoh if (use_upper == 1)
3638 1.115 msaitoh printf(" range: 0x%016" PRIx64 "-0x%016" PRIx64
3639 1.115 msaitoh "\n", pbase, plimit);
3640 1.110 msaitoh else
3641 1.110 msaitoh printf(" range: 0x%08x-0x%08x\n",
3642 1.110 msaitoh (uint32_t)pbase, (uint32_t)plimit);
3643 1.121 msaitoh } else
3644 1.121 msaitoh printf(" range: not set\n");
3645 1.27 cgd
3646 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
3647 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
3648 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
3649 1.53 drochner else
3650 1.53 drochner printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
3651 1.53 drochner
3652 1.27 cgd /* XXX */
3653 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
3654 1.27 cgd
3655 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
3656 1.27 cgd printf(" Interrupt line: 0x%02x\n",
3657 1.109 msaitoh (rval >> 0) & 0xff);
3658 1.27 cgd printf(" Interrupt pin: 0x%02x ",
3659 1.109 msaitoh (rval >> 8) & 0xff);
3660 1.109 msaitoh switch ((rval >> 8) & 0xff) {
3661 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
3662 1.27 cgd printf("(none)");
3663 1.27 cgd break;
3664 1.27 cgd case PCI_INTERRUPT_PIN_A:
3665 1.27 cgd printf("(pin A)");
3666 1.27 cgd break;
3667 1.27 cgd case PCI_INTERRUPT_PIN_B:
3668 1.27 cgd printf("(pin B)");
3669 1.27 cgd break;
3670 1.27 cgd case PCI_INTERRUPT_PIN_C:
3671 1.27 cgd printf("(pin C)");
3672 1.27 cgd break;
3673 1.27 cgd case PCI_INTERRUPT_PIN_D:
3674 1.27 cgd printf("(pin D)");
3675 1.27 cgd break;
3676 1.27 cgd default:
3677 1.36 mrg printf("(? ? ?)");
3678 1.27 cgd break;
3679 1.27 cgd }
3680 1.27 cgd printf("\n");
3681 1.109 msaitoh rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> PCI_BRIDGE_CONTROL_SHIFT)
3682 1.109 msaitoh & PCI_BRIDGE_CONTROL_MASK;
3683 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
3684 1.112 msaitoh onoff("Parity error response", rval, 0x0001);
3685 1.112 msaitoh onoff("Secondary SERR forwarding", rval, 0x0002);
3686 1.112 msaitoh onoff("ISA enable", rval, 0x0004);
3687 1.112 msaitoh onoff("VGA enable", rval, 0x0008);
3688 1.112 msaitoh onoff("Master abort reporting", rval, 0x0020);
3689 1.112 msaitoh onoff("Secondary bus reset", rval, 0x0040);
3690 1.112 msaitoh onoff("Fast back-to-back capable", rval, 0x0080);
3691 1.27 cgd }
3692 1.27 cgd
3693 1.27 cgd static void
3694 1.45 thorpej pci_conf_print_type2(
3695 1.45 thorpej #ifdef _KERNEL
3696 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
3697 1.45 thorpej #endif
3698 1.45 thorpej const pcireg_t *regs
3699 1.45 thorpej #ifdef _KERNEL
3700 1.45 thorpej , int sizebars
3701 1.45 thorpej #endif
3702 1.45 thorpej )
3703 1.27 cgd {
3704 1.27 cgd pcireg_t rval;
3705 1.27 cgd
3706 1.27 cgd /*
3707 1.27 cgd * XXX these need to be printed in more detail, need to be
3708 1.27 cgd * XXX checked against specs/docs, etc.
3709 1.27 cgd *
3710 1.79 dyoung * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
3711 1.27 cgd * controller chip documentation, and may not be correct with
3712 1.27 cgd * respect to various standards. (XXX)
3713 1.27 cgd */
3714 1.27 cgd
3715 1.45 thorpej #ifdef _KERNEL
3716 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
3717 1.38 cgd "CardBus socket/ExCA registers", sizebars);
3718 1.45 thorpej #else
3719 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
3720 1.45 thorpej #endif
3721 1.27 cgd
3722 1.109 msaitoh /* Capability list pointer and secondary status register */
3723 1.109 msaitoh rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
3724 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
3725 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
3726 1.109 msaitoh PCI_CAPLIST_PTR(rval));
3727 1.53 drochner else
3728 1.135 msaitoh printf(" Reserved @ 0x14: 0x%04x\n",
3729 1.135 msaitoh (pcireg_t)__SHIFTOUT(rval, __BITS(15, 0)));
3730 1.109 msaitoh pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
3731 1.27 cgd
3732 1.109 msaitoh rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
3733 1.27 cgd printf(" PCI bus number: 0x%02x\n",
3734 1.109 msaitoh (rval >> 0) & 0xff);
3735 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
3736 1.109 msaitoh (rval >> 8) & 0xff);
3737 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
3738 1.109 msaitoh (rval >> 16) & 0xff);
3739 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
3740 1.109 msaitoh (rval >> 24) & 0xff);
3741 1.27 cgd
3742 1.27 cgd /* XXX Print more prettily */
3743 1.27 cgd printf(" CardBus memory region 0:\n");
3744 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
3745 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
3746 1.27 cgd printf(" CardBus memory region 1:\n");
3747 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
3748 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
3749 1.27 cgd printf(" CardBus I/O region 0:\n");
3750 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
3751 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
3752 1.27 cgd printf(" CardBus I/O region 1:\n");
3753 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
3754 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
3755 1.27 cgd
3756 1.109 msaitoh rval = regs[o2i(PCI_INTERRUPT_REG)];
3757 1.27 cgd printf(" Interrupt line: 0x%02x\n",
3758 1.109 msaitoh (rval >> 0) & 0xff);
3759 1.27 cgd printf(" Interrupt pin: 0x%02x ",
3760 1.109 msaitoh (rval >> 8) & 0xff);
3761 1.109 msaitoh switch ((rval >> 8) & 0xff) {
3762 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
3763 1.27 cgd printf("(none)");
3764 1.27 cgd break;
3765 1.27 cgd case PCI_INTERRUPT_PIN_A:
3766 1.27 cgd printf("(pin A)");
3767 1.27 cgd break;
3768 1.27 cgd case PCI_INTERRUPT_PIN_B:
3769 1.27 cgd printf("(pin B)");
3770 1.27 cgd break;
3771 1.27 cgd case PCI_INTERRUPT_PIN_C:
3772 1.27 cgd printf("(pin C)");
3773 1.27 cgd break;
3774 1.27 cgd case PCI_INTERRUPT_PIN_D:
3775 1.27 cgd printf("(pin D)");
3776 1.27 cgd break;
3777 1.27 cgd default:
3778 1.36 mrg printf("(? ? ?)");
3779 1.27 cgd break;
3780 1.27 cgd }
3781 1.27 cgd printf("\n");
3782 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
3783 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
3784 1.112 msaitoh onoff("Parity error response", rval, __BIT(0));
3785 1.112 msaitoh onoff("SERR# enable", rval, __BIT(1));
3786 1.112 msaitoh onoff("ISA enable", rval, __BIT(2));
3787 1.112 msaitoh onoff("VGA enable", rval, __BIT(3));
3788 1.112 msaitoh onoff("Master abort mode", rval, __BIT(5));
3789 1.112 msaitoh onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
3790 1.115 msaitoh onoff("Functional interrupts routed by ExCA registers", rval,
3791 1.115 msaitoh __BIT(7));
3792 1.112 msaitoh onoff("Memory window 0 prefetchable", rval, __BIT(8));
3793 1.112 msaitoh onoff("Memory window 1 prefetchable", rval, __BIT(9));
3794 1.112 msaitoh onoff("Write posting enable", rval, __BIT(10));
3795 1.28 cgd
3796 1.28 cgd rval = regs[o2i(0x40)];
3797 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
3798 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
3799 1.28 cgd
3800 1.45 thorpej #ifdef _KERNEL
3801 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
3802 1.38 cgd sizebars);
3803 1.45 thorpej #else
3804 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
3805 1.45 thorpej #endif
3806 1.27 cgd }
3807 1.27 cgd
3808 1.26 cgd void
3809 1.45 thorpej pci_conf_print(
3810 1.45 thorpej #ifdef _KERNEL
3811 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
3812 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
3813 1.45 thorpej #else
3814 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
3815 1.45 thorpej #endif
3816 1.45 thorpej )
3817 1.26 cgd {
3818 1.135 msaitoh pcireg_t regs[o2i(PCI_EXTCONF_SIZE)];
3819 1.52 drochner int off, capoff, endoff, hdrtype;
3820 1.125 matt const char *type_name;
3821 1.45 thorpej #ifdef _KERNEL
3822 1.125 matt void (*type_printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *,
3823 1.123 msaitoh int);
3824 1.38 cgd int sizebars;
3825 1.45 thorpej #else
3826 1.125 matt void (*type_printfn)(const pcireg_t *);
3827 1.45 thorpej #endif
3828 1.26 cgd
3829 1.26 cgd printf("PCI configuration registers:\n");
3830 1.26 cgd
3831 1.135 msaitoh for (off = 0; off < PCI_EXTCONF_SIZE; off += 4) {
3832 1.45 thorpej #ifdef _KERNEL
3833 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
3834 1.45 thorpej #else
3835 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
3836 1.45 thorpej ®s[o2i(off)]) == -1)
3837 1.45 thorpej regs[o2i(off)] = 0;
3838 1.45 thorpej #endif
3839 1.45 thorpej }
3840 1.26 cgd
3841 1.45 thorpej #ifdef _KERNEL
3842 1.38 cgd sizebars = 1;
3843 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
3844 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
3845 1.38 cgd sizebars = 0;
3846 1.45 thorpej #endif
3847 1.38 cgd
3848 1.26 cgd /* common header */
3849 1.26 cgd printf(" Common header:\n");
3850 1.28 cgd pci_conf_print_regs(regs, 0, 16);
3851 1.28 cgd
3852 1.26 cgd printf("\n");
3853 1.45 thorpej #ifdef _KERNEL
3854 1.26 cgd pci_conf_print_common(pc, tag, regs);
3855 1.45 thorpej #else
3856 1.45 thorpej pci_conf_print_common(regs);
3857 1.45 thorpej #endif
3858 1.26 cgd printf("\n");
3859 1.26 cgd
3860 1.26 cgd /* type-dependent header */
3861 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
3862 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
3863 1.26 cgd case 0:
3864 1.27 cgd /* Standard device header */
3865 1.125 matt type_name = "\"normal\" device";
3866 1.125 matt type_printfn = &pci_conf_print_type0;
3867 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
3868 1.28 cgd endoff = 64;
3869 1.27 cgd break;
3870 1.27 cgd case 1:
3871 1.27 cgd /* PCI-PCI bridge header */
3872 1.125 matt type_name = "PCI-PCI bridge";
3873 1.125 matt type_printfn = &pci_conf_print_type1;
3874 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
3875 1.28 cgd endoff = 64;
3876 1.26 cgd break;
3877 1.27 cgd case 2:
3878 1.27 cgd /* PCI-CardBus bridge header */
3879 1.125 matt type_name = "PCI-CardBus bridge";
3880 1.125 matt type_printfn = &pci_conf_print_type2;
3881 1.52 drochner capoff = PCI_CARDBUS_CAPLISTPTR_REG;
3882 1.28 cgd endoff = 72;
3883 1.27 cgd break;
3884 1.26 cgd default:
3885 1.125 matt type_name = NULL;
3886 1.125 matt type_printfn = 0;
3887 1.52 drochner capoff = -1;
3888 1.28 cgd endoff = 64;
3889 1.28 cgd break;
3890 1.26 cgd }
3891 1.27 cgd printf(" Type %d ", hdrtype);
3892 1.125 matt if (type_name != NULL)
3893 1.125 matt printf("(%s) ", type_name);
3894 1.27 cgd printf("header:\n");
3895 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
3896 1.27 cgd printf("\n");
3897 1.125 matt if (type_printfn) {
3898 1.45 thorpej #ifdef _KERNEL
3899 1.125 matt (*type_printfn)(pc, tag, regs, sizebars);
3900 1.45 thorpej #else
3901 1.125 matt (*type_printfn)(regs);
3902 1.45 thorpej #endif
3903 1.45 thorpej } else
3904 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
3905 1.26 cgd hdrtype);
3906 1.26 cgd printf("\n");
3907 1.51 drochner
3908 1.55 jdolecek /* capability list, if present */
3909 1.52 drochner if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
3910 1.52 drochner && (capoff > 0)) {
3911 1.51 drochner #ifdef _KERNEL
3912 1.52 drochner pci_conf_print_caplist(pc, tag, regs, capoff);
3913 1.51 drochner #else
3914 1.52 drochner pci_conf_print_caplist(regs, capoff);
3915 1.51 drochner #endif
3916 1.51 drochner printf("\n");
3917 1.51 drochner }
3918 1.26 cgd
3919 1.26 cgd /* device-dependent header */
3920 1.26 cgd printf(" Device-dependent header:\n");
3921 1.135 msaitoh pci_conf_print_regs(regs, endoff, PCI_CONF_SIZE);
3922 1.26 cgd printf("\n");
3923 1.49 nathanw #ifdef _KERNEL
3924 1.26 cgd if (printfn)
3925 1.26 cgd (*printfn)(pc, tag, regs);
3926 1.26 cgd else
3927 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
3928 1.26 cgd printf("\n");
3929 1.45 thorpej #endif /* _KERNEL */
3930 1.135 msaitoh
3931 1.135 msaitoh if (regs[o2i(PCI_EXTCAPLIST_BASE)] == 0xffffffff ||
3932 1.135 msaitoh regs[o2i(PCI_EXTCAPLIST_BASE)] == 0)
3933 1.135 msaitoh return;
3934 1.135 msaitoh
3935 1.135 msaitoh #ifdef _KERNEL
3936 1.135 msaitoh pci_conf_print_extcaplist(pc, tag, regs, capoff);
3937 1.135 msaitoh #else
3938 1.135 msaitoh pci_conf_print_extcaplist(regs, capoff);
3939 1.135 msaitoh #endif
3940 1.135 msaitoh printf("\n");
3941 1.135 msaitoh
3942 1.135 msaitoh /* Extended Configuration Space, if present */
3943 1.135 msaitoh printf(" Extended Configuration Space:\n");
3944 1.135 msaitoh pci_conf_print_regs(regs, PCI_EXTCAPLIST_BASE, PCI_EXTCONF_SIZE);
3945 1.1 mycroft }
3946