Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.148.2.4
      1  1.148.2.4  pgoyette /*	$NetBSD: pci_subr.c,v 1.148.2.4 2017/04/26 02:53:13 pgoyette Exp $	*/
      2        1.3       cgd 
      3        1.1   mycroft /*
      4       1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5       1.40       cgd  * Copyright (c) 1995, 1996, 1998, 2000
      6       1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7       1.30   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      8        1.1   mycroft  *
      9        1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10        1.1   mycroft  * modification, are permitted provided that the following conditions
     11        1.1   mycroft  * are met:
     12        1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13        1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14        1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16        1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17        1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18        1.1   mycroft  *    must display the following acknowledgement:
     19       1.30   mycroft  *	This product includes software developed by Charles M. Hannum.
     20        1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21        1.1   mycroft  *    derived from this software without specific prior written permission.
     22        1.1   mycroft  *
     23        1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24        1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25        1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26        1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27        1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28        1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29        1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30        1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31        1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32        1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33        1.1   mycroft  */
     34        1.1   mycroft 
     35        1.1   mycroft /*
     36       1.10       cgd  * PCI autoconfiguration support functions.
     37       1.45   thorpej  *
     38       1.45   thorpej  * Note: This file is also built into a userland library (libpci).
     39       1.45   thorpej  * Pay attention to this when you make modifications.
     40        1.1   mycroft  */
     41       1.47     lukem 
     42       1.47     lukem #include <sys/cdefs.h>
     43  1.148.2.4  pgoyette __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.148.2.4 2017/04/26 02:53:13 pgoyette Exp $");
     44       1.21     enami 
     45       1.45   thorpej #ifdef _KERNEL_OPT
     46       1.35       cgd #include "opt_pci.h"
     47       1.45   thorpej #endif
     48        1.1   mycroft 
     49        1.1   mycroft #include <sys/param.h>
     50        1.1   mycroft 
     51       1.45   thorpej #ifdef _KERNEL
     52       1.62    simonb #include <sys/systm.h>
     53       1.73        ad #include <sys/intr.h>
     54       1.80  pgoyette #include <sys/module.h>
     55       1.45   thorpej #else
     56       1.45   thorpej #include <pci.h>
     57  1.148.2.1  pgoyette #include <stdarg.h>
     58       1.72     joerg #include <stdbool.h>
     59       1.46     enami #include <stdio.h>
     60      1.135   msaitoh #include <stdlib.h>
     61      1.117   msaitoh #include <string.h>
     62       1.45   thorpej #endif
     63       1.24   thorpej 
     64       1.10       cgd #include <dev/pci/pcireg.h>
     65       1.45   thorpej #ifdef _KERNEL
     66        1.7       cgd #include <dev/pci/pcivar.h>
     67      1.126  christos #else
     68      1.126  christos #include <dev/pci/pci_verbose.h>
     69      1.126  christos #include <dev/pci/pcidevs.h>
     70      1.126  christos #include <dev/pci/pcidevs_data.h>
     71       1.10       cgd #endif
     72       1.10       cgd 
     73  1.148.2.3  pgoyette static int pci_conf_find_cap(const pcireg_t *, int, unsigned int, int *);
     74  1.148.2.3  pgoyette 
     75       1.10       cgd /*
     76       1.10       cgd  * Descriptions of known PCI classes and subclasses.
     77       1.10       cgd  *
     78       1.10       cgd  * Subclasses are described in the same way as classes, but have a
     79       1.10       cgd  * NULL subclass pointer.
     80       1.10       cgd  */
     81       1.10       cgd struct pci_class {
     82       1.44   thorpej 	const char	*name;
     83       1.91      matt 	u_int		val;		/* as wide as pci_{,sub}class_t */
     84       1.42  jdolecek 	const struct pci_class *subclasses;
     85       1.10       cgd };
     86       1.10       cgd 
     87      1.117   msaitoh /*
     88      1.117   msaitoh  * Class 0x00.
     89      1.117   msaitoh  * Before rev. 2.0.
     90      1.117   msaitoh  */
     91       1.61   thorpej static const struct pci_class pci_subclass_prehistoric[] = {
     92       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,	NULL,	},
     93       1.65  christos 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,	NULL,	},
     94       1.65  christos 	{ NULL,			0,				NULL,	},
     95       1.10       cgd };
     96       1.10       cgd 
     97      1.117   msaitoh /*
     98      1.117   msaitoh  * Class 0x01.
     99      1.130   msaitoh  * Mass storage controller
    100      1.117   msaitoh  */
    101      1.117   msaitoh 
    102      1.117   msaitoh /* ATA programming interface */
    103      1.117   msaitoh static const struct pci_class pci_interface_ata[] = {
    104      1.117   msaitoh 	{ "with single DMA",	PCI_INTERFACE_ATA_SINGLEDMA,	NULL,	},
    105      1.117   msaitoh 	{ "with chained DMA",	PCI_INTERFACE_ATA_CHAINEDDMA,	NULL,	},
    106      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    107      1.117   msaitoh };
    108      1.117   msaitoh 
    109      1.117   msaitoh /* SATA programming interface */
    110      1.117   msaitoh static const struct pci_class pci_interface_sata[] = {
    111      1.128   msaitoh 	{ "vendor specific",	PCI_INTERFACE_SATA_VND,		NULL,	},
    112      1.117   msaitoh 	{ "AHCI 1.0",		PCI_INTERFACE_SATA_AHCI10,	NULL,	},
    113      1.128   msaitoh 	{ "Serial Storage Bus Interface", PCI_INTERFACE_SATA_SSBI, NULL, },
    114      1.128   msaitoh 	{ NULL,			0,				NULL,	},
    115      1.128   msaitoh };
    116      1.128   msaitoh 
    117      1.128   msaitoh /* Flash programming interface */
    118      1.128   msaitoh static const struct pci_class pci_interface_nvm[] = {
    119      1.128   msaitoh 	{ "vendor specific",	PCI_INTERFACE_NVM_VND,		NULL,	},
    120      1.128   msaitoh 	{ "NVMHCI 1.0",		PCI_INTERFACE_NVM_NVMHCI10,	NULL,	},
    121      1.134   msaitoh 	{ "NVMe",		PCI_INTERFACE_NVM_NVME,		NULL,	},
    122      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    123      1.117   msaitoh };
    124      1.117   msaitoh 
    125      1.117   msaitoh /* Subclasses */
    126       1.61   thorpej static const struct pci_class pci_subclass_mass_storage[] = {
    127       1.65  christos 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,	NULL,	},
    128       1.65  christos 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,	NULL,	},
    129       1.65  christos 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
    130       1.65  christos 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,	NULL,	},
    131       1.65  christos 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,	NULL,	},
    132      1.117   msaitoh 	{ "ATA",		PCI_SUBCLASS_MASS_STORAGE_ATA,
    133      1.117   msaitoh 	  pci_interface_ata, },
    134      1.117   msaitoh 	{ "SATA",		PCI_SUBCLASS_MASS_STORAGE_SATA,
    135      1.117   msaitoh 	  pci_interface_sata, },
    136       1.65  christos 	{ "SAS",		PCI_SUBCLASS_MASS_STORAGE_SAS,	NULL,	},
    137      1.128   msaitoh 	{ "Flash",		PCI_SUBCLASS_MASS_STORAGE_NVM,
    138      1.128   msaitoh 	  pci_interface_nvm,	},
    139       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,	NULL,	},
    140       1.65  christos 	{ NULL,			0,				NULL,	},
    141       1.10       cgd };
    142       1.10       cgd 
    143      1.117   msaitoh /*
    144      1.117   msaitoh  * Class 0x02.
    145      1.117   msaitoh  * Network controller.
    146      1.117   msaitoh  */
    147       1.61   thorpej static const struct pci_class pci_subclass_network[] = {
    148       1.65  christos 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,	NULL,	},
    149       1.65  christos 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,	NULL,	},
    150       1.65  christos 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,	NULL,	},
    151       1.65  christos 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,	NULL,	},
    152       1.65  christos 	{ "ISDN",		PCI_SUBCLASS_NETWORK_ISDN,	NULL,	},
    153       1.65  christos 	{ "WorldFip",		PCI_SUBCLASS_NETWORK_WORLDFIP,	NULL,	},
    154       1.65  christos 	{ "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
    155       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,	NULL,	},
    156       1.65  christos 	{ NULL,			0,				NULL,	},
    157       1.10       cgd };
    158       1.10       cgd 
    159      1.117   msaitoh /*
    160      1.117   msaitoh  * Class 0x03.
    161      1.117   msaitoh  * Display controller.
    162      1.117   msaitoh  */
    163      1.117   msaitoh 
    164      1.117   msaitoh /* VGA programming interface */
    165      1.117   msaitoh static const struct pci_class pci_interface_vga[] = {
    166      1.117   msaitoh 	{ "",			PCI_INTERFACE_VGA_VGA,		NULL,	},
    167      1.117   msaitoh 	{ "8514-compat",	PCI_INTERFACE_VGA_8514,		NULL,	},
    168      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    169      1.117   msaitoh };
    170      1.117   msaitoh /* Subclasses */
    171       1.61   thorpej static const struct pci_class pci_subclass_display[] = {
    172      1.117   msaitoh 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,  pci_interface_vga,},
    173       1.65  christos 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,	NULL,	},
    174       1.65  christos 	{ "3D",			PCI_SUBCLASS_DISPLAY_3D,	NULL,	},
    175       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,	NULL,	},
    176       1.65  christos 	{ NULL,			0,				NULL,	},
    177       1.10       cgd };
    178       1.10       cgd 
    179      1.117   msaitoh /*
    180      1.117   msaitoh  * Class 0x04.
    181      1.117   msaitoh  * Multimedia device.
    182      1.117   msaitoh  */
    183       1.61   thorpej static const struct pci_class pci_subclass_multimedia[] = {
    184       1.65  christos 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,	NULL,	},
    185       1.65  christos 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,	NULL,	},
    186       1.65  christos 	{ "telephony",		PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
    187      1.128   msaitoh 	{ "mixed mode",		PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, },
    188       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,	NULL,	},
    189       1.65  christos 	{ NULL,			0,				NULL,	},
    190       1.10       cgd };
    191       1.10       cgd 
    192      1.117   msaitoh /*
    193      1.117   msaitoh  * Class 0x05.
    194      1.117   msaitoh  * Memory controller.
    195      1.117   msaitoh  */
    196       1.61   thorpej static const struct pci_class pci_subclass_memory[] = {
    197       1.65  christos 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,	NULL,	},
    198       1.65  christos 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,	NULL,	},
    199       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,	NULL,	},
    200       1.65  christos 	{ NULL,			0,				NULL,	},
    201       1.10       cgd };
    202       1.10       cgd 
    203      1.117   msaitoh /*
    204      1.117   msaitoh  * Class 0x06.
    205      1.117   msaitoh  * Bridge device.
    206      1.117   msaitoh  */
    207      1.117   msaitoh 
    208      1.117   msaitoh /* PCI bridge programming interface */
    209      1.117   msaitoh static const struct pci_class pci_interface_pcibridge[] = {
    210      1.117   msaitoh 	{ "",			PCI_INTERFACE_BRIDGE_PCI_PCI, NULL,	},
    211      1.117   msaitoh 	{ "subtractive decode",	PCI_INTERFACE_BRIDGE_PCI_SUBDEC, NULL,	},
    212      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    213      1.117   msaitoh };
    214      1.117   msaitoh 
    215      1.128   msaitoh /* Semi-transparent PCI-to-PCI bridge programming interface */
    216      1.117   msaitoh static const struct pci_class pci_interface_stpci[] = {
    217      1.117   msaitoh 	{ "primary side facing host",	PCI_INTERFACE_STPCI_PRIMARY, NULL, },
    218      1.117   msaitoh 	{ "secondary side facing host",	PCI_INTERFACE_STPCI_SECONDARY, NULL, },
    219      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    220      1.117   msaitoh };
    221      1.117   msaitoh 
    222      1.128   msaitoh /* Advanced Switching programming interface */
    223      1.128   msaitoh static const struct pci_class pci_interface_advsw[] = {
    224      1.128   msaitoh 	{ "custom interface",	PCI_INTERFACE_ADVSW_CUSTOM, NULL, },
    225      1.128   msaitoh 	{ "ASI-SIG",		PCI_INTERFACE_ADVSW_ASISIG, NULL, },
    226      1.128   msaitoh 	{ NULL,			0,				NULL,	},
    227      1.128   msaitoh };
    228      1.128   msaitoh 
    229      1.117   msaitoh /* Subclasses */
    230       1.61   thorpej static const struct pci_class pci_subclass_bridge[] = {
    231       1.65  christos 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,	NULL,	},
    232       1.65  christos 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,	NULL,	},
    233       1.65  christos 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,	NULL,	},
    234       1.65  christos 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,		NULL,	},
    235      1.117   msaitoh 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,
    236      1.117   msaitoh 	  pci_interface_pcibridge,	},
    237       1.65  christos 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,	NULL,	},
    238       1.65  christos 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,	NULL,	},
    239       1.65  christos 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,	NULL,	},
    240       1.65  christos 	{ "RACEway",		PCI_SUBCLASS_BRIDGE_RACEWAY,	NULL,	},
    241      1.117   msaitoh 	{ "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,
    242      1.117   msaitoh 	  pci_interface_stpci,	},
    243       1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_BRIDGE_INFINIBAND,	NULL,	},
    244      1.128   msaitoh 	{ "advanced switching",	PCI_SUBCLASS_BRIDGE_ADVSW,
    245      1.128   msaitoh 	  pci_interface_advsw,	},
    246       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,	NULL,	},
    247       1.65  christos 	{ NULL,			0,				NULL,	},
    248       1.10       cgd };
    249       1.10       cgd 
    250      1.117   msaitoh /*
    251      1.117   msaitoh  * Class 0x07.
    252      1.117   msaitoh  * Simple communications controller.
    253      1.117   msaitoh  */
    254      1.117   msaitoh 
    255      1.117   msaitoh /* Serial controller programming interface */
    256      1.117   msaitoh static const struct pci_class pci_interface_serial[] = {
    257      1.129   msaitoh 	{ "generic XT-compat",	PCI_INTERFACE_SERIAL_XT,	NULL,	},
    258      1.117   msaitoh 	{ "16450-compat",	PCI_INTERFACE_SERIAL_16450,	NULL,	},
    259      1.117   msaitoh 	{ "16550-compat",	PCI_INTERFACE_SERIAL_16550,	NULL,	},
    260      1.117   msaitoh 	{ "16650-compat",	PCI_INTERFACE_SERIAL_16650,	NULL,	},
    261      1.117   msaitoh 	{ "16750-compat",	PCI_INTERFACE_SERIAL_16750,	NULL,	},
    262      1.117   msaitoh 	{ "16850-compat",	PCI_INTERFACE_SERIAL_16850,	NULL,	},
    263      1.117   msaitoh 	{ "16950-compat",	PCI_INTERFACE_SERIAL_16950,	NULL,	},
    264      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    265      1.117   msaitoh };
    266      1.117   msaitoh 
    267      1.117   msaitoh /* Parallel controller programming interface */
    268      1.117   msaitoh static const struct pci_class pci_interface_parallel[] = {
    269      1.117   msaitoh 	{ "",			PCI_INTERFACE_PARALLEL,			NULL,},
    270      1.117   msaitoh 	{ "bi-directional",	PCI_INTERFACE_PARALLEL_BIDIRECTIONAL,	NULL,},
    271      1.117   msaitoh 	{ "ECP 1.X-compat",	PCI_INTERFACE_PARALLEL_ECP1X,		NULL,},
    272      1.128   msaitoh 	{ "IEEE1284 controller", PCI_INTERFACE_PARALLEL_IEEE1284_CNTRL,	NULL,},
    273      1.128   msaitoh 	{ "IEEE1284 target",	PCI_INTERFACE_PARALLEL_IEEE1284_TGT,	NULL,},
    274      1.117   msaitoh 	{ NULL,			0,					NULL,},
    275      1.117   msaitoh };
    276      1.117   msaitoh 
    277      1.117   msaitoh /* Modem programming interface */
    278      1.117   msaitoh static const struct pci_class pci_interface_modem[] = {
    279      1.117   msaitoh 	{ "",			PCI_INTERFACE_MODEM,			NULL,},
    280      1.117   msaitoh 	{ "Hayes&16450-compat",	PCI_INTERFACE_MODEM_HAYES16450,		NULL,},
    281      1.117   msaitoh 	{ "Hayes&16550-compat",	PCI_INTERFACE_MODEM_HAYES16550,		NULL,},
    282      1.117   msaitoh 	{ "Hayes&16650-compat",	PCI_INTERFACE_MODEM_HAYES16650,		NULL,},
    283      1.117   msaitoh 	{ "Hayes&16750-compat",	PCI_INTERFACE_MODEM_HAYES16750,		NULL,},
    284      1.117   msaitoh 	{ NULL,			0,					NULL,},
    285      1.117   msaitoh };
    286      1.117   msaitoh 
    287      1.117   msaitoh /* Subclasses */
    288       1.61   thorpej static const struct pci_class pci_subclass_communications[] = {
    289      1.117   msaitoh 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,
    290      1.117   msaitoh 	  pci_interface_serial, },
    291      1.117   msaitoh 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,
    292      1.117   msaitoh 	  pci_interface_parallel, },
    293      1.115   msaitoh 	{ "multi-port serial",	PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL,	NULL,},
    294      1.117   msaitoh 	{ "modem",		PCI_SUBCLASS_COMMUNICATIONS_MODEM,
    295      1.117   msaitoh 	  pci_interface_modem, },
    296      1.115   msaitoh 	{ "GPIB",		PCI_SUBCLASS_COMMUNICATIONS_GPIB,	NULL,},
    297      1.115   msaitoh 	{ "smartcard",		PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD,	NULL,},
    298      1.115   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	NULL,},
    299      1.115   msaitoh 	{ NULL,			0,					NULL,},
    300       1.20       cgd };
    301       1.20       cgd 
    302      1.117   msaitoh /*
    303      1.117   msaitoh  * Class 0x08.
    304      1.117   msaitoh  * Base system peripheral.
    305      1.117   msaitoh  */
    306      1.117   msaitoh 
    307      1.117   msaitoh /* PIC programming interface */
    308      1.117   msaitoh static const struct pci_class pci_interface_pic[] = {
    309      1.129   msaitoh 	{ "generic 8259",	PCI_INTERFACE_PIC_8259,		NULL,	},
    310      1.117   msaitoh 	{ "ISA PIC",		PCI_INTERFACE_PIC_ISA,		NULL,	},
    311      1.117   msaitoh 	{ "EISA PIC",		PCI_INTERFACE_PIC_EISA,		NULL,	},
    312      1.117   msaitoh 	{ "IO APIC",		PCI_INTERFACE_PIC_IOAPIC,	NULL,	},
    313      1.117   msaitoh 	{ "IO(x) APIC",		PCI_INTERFACE_PIC_IOXAPIC,	NULL,	},
    314      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    315      1.117   msaitoh };
    316      1.117   msaitoh 
    317      1.117   msaitoh /* DMA programming interface */
    318      1.117   msaitoh static const struct pci_class pci_interface_dma[] = {
    319      1.129   msaitoh 	{ "generic 8237",	PCI_INTERFACE_DMA_8237,		NULL,	},
    320      1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_DMA_ISA,		NULL,	},
    321      1.117   msaitoh 	{ "EISA",		PCI_INTERFACE_DMA_EISA,		NULL,	},
    322      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    323      1.117   msaitoh };
    324      1.117   msaitoh 
    325      1.117   msaitoh /* Timer programming interface */
    326      1.117   msaitoh static const struct pci_class pci_interface_tmr[] = {
    327      1.129   msaitoh 	{ "generic 8254",	PCI_INTERFACE_TIMER_8254,	NULL,	},
    328      1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_TIMER_ISA,	NULL,	},
    329      1.117   msaitoh 	{ "EISA",		PCI_INTERFACE_TIMER_EISA,	NULL,	},
    330      1.128   msaitoh 	{ "HPET",		PCI_INTERFACE_TIMER_HPET,	NULL,	},
    331      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    332      1.117   msaitoh };
    333      1.117   msaitoh 
    334      1.117   msaitoh /* RTC programming interface */
    335      1.117   msaitoh static const struct pci_class pci_interface_rtc[] = {
    336      1.117   msaitoh 	{ "generic",		PCI_INTERFACE_RTC_GENERIC,	NULL,	},
    337      1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_RTC_ISA,		NULL,	},
    338      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    339      1.117   msaitoh };
    340      1.117   msaitoh 
    341      1.117   msaitoh /* Subclasses */
    342       1.61   thorpej static const struct pci_class pci_subclass_system[] = {
    343      1.117   msaitoh 	{ "interrupt",		PCI_SUBCLASS_SYSTEM_PIC,   pci_interface_pic,},
    344      1.117   msaitoh 	{ "DMA",		PCI_SUBCLASS_SYSTEM_DMA,   pci_interface_dma,},
    345      1.117   msaitoh 	{ "timer",		PCI_SUBCLASS_SYSTEM_TIMER, pci_interface_tmr,},
    346      1.117   msaitoh 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,   pci_interface_rtc,},
    347       1.65  christos 	{ "PCI Hot-Plug",	PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL,	},
    348       1.65  christos 	{ "SD Host Controller",	PCI_SUBCLASS_SYSTEM_SDHC,	NULL,	},
    349      1.124   msaitoh 	{ "IOMMU",		PCI_SUBCLASS_SYSTEM_IOMMU,	NULL,	},
    350      1.124   msaitoh 	{ "Root Complex Event Collector", PCI_SUBCLASS_SYSTEM_RCEC, NULL, },
    351       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,	NULL,	},
    352       1.65  christos 	{ NULL,			0,				NULL,	},
    353       1.20       cgd };
    354       1.20       cgd 
    355      1.117   msaitoh /*
    356      1.117   msaitoh  * Class 0x09.
    357      1.117   msaitoh  * Input device.
    358      1.117   msaitoh  */
    359      1.117   msaitoh 
    360      1.117   msaitoh /* Gameport programming interface */
    361      1.117   msaitoh static const struct pci_class pci_interface_game[] = {
    362      1.117   msaitoh 	{ "generic",		PCI_INTERFACE_GAMEPORT_GENERIC,	NULL,	},
    363      1.117   msaitoh 	{ "legacy",		PCI_INTERFACE_GAMEPORT_LEGACY,	NULL,	},
    364      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    365      1.117   msaitoh };
    366      1.117   msaitoh 
    367      1.117   msaitoh /* Subclasses */
    368       1.61   thorpej static const struct pci_class pci_subclass_input[] = {
    369       1.65  christos 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,	NULL,	},
    370       1.65  christos 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,	NULL,	},
    371       1.65  christos 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,	NULL,	},
    372       1.65  christos 	{ "scanner",		PCI_SUBCLASS_INPUT_SCANNER,	NULL,	},
    373      1.117   msaitoh 	{ "game port",		PCI_SUBCLASS_INPUT_GAMEPORT,
    374      1.117   msaitoh 	  pci_interface_game, },
    375       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,	NULL,	},
    376       1.65  christos 	{ NULL,			0,				NULL,	},
    377       1.20       cgd };
    378       1.20       cgd 
    379      1.117   msaitoh /*
    380      1.117   msaitoh  * Class 0x0a.
    381      1.117   msaitoh  * Docking station.
    382      1.117   msaitoh  */
    383       1.61   thorpej static const struct pci_class pci_subclass_dock[] = {
    384       1.65  christos 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,	NULL,	},
    385       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,		NULL,	},
    386       1.65  christos 	{ NULL,			0,				NULL,	},
    387       1.20       cgd };
    388       1.20       cgd 
    389      1.117   msaitoh /*
    390      1.117   msaitoh  * Class 0x0b.
    391      1.117   msaitoh  * Processor.
    392      1.117   msaitoh  */
    393       1.61   thorpej static const struct pci_class pci_subclass_processor[] = {
    394       1.65  christos 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,	NULL,	},
    395       1.65  christos 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,	NULL,	},
    396       1.65  christos 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL,	},
    397       1.65  christos 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,	NULL,	},
    398       1.65  christos 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC, NULL,	},
    399       1.65  christos 	{ "MIPS",		PCI_SUBCLASS_PROCESSOR_MIPS,	NULL,	},
    400       1.65  christos 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,	NULL,	},
    401      1.128   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_PROCESSOR_MISC,	NULL,	},
    402       1.65  christos 	{ NULL,			0,				NULL,	},
    403       1.20       cgd };
    404       1.20       cgd 
    405      1.117   msaitoh /*
    406      1.117   msaitoh  * Class 0x0c.
    407      1.117   msaitoh  * Serial bus controller.
    408      1.117   msaitoh  */
    409      1.117   msaitoh 
    410      1.117   msaitoh /* IEEE1394 programming interface */
    411      1.117   msaitoh static const struct pci_class pci_interface_ieee1394[] = {
    412      1.117   msaitoh 	{ "Firewire",		PCI_INTERFACE_IEEE1394_FIREWIRE,	NULL,},
    413      1.117   msaitoh 	{ "OpenHCI",		PCI_INTERFACE_IEEE1394_OPENHCI,		NULL,},
    414      1.117   msaitoh 	{ NULL,			0,					NULL,},
    415      1.117   msaitoh };
    416      1.117   msaitoh 
    417      1.117   msaitoh /* USB programming interface */
    418      1.117   msaitoh static const struct pci_class pci_interface_usb[] = {
    419      1.117   msaitoh 	{ "UHCI",		PCI_INTERFACE_USB_UHCI,		NULL,	},
    420      1.117   msaitoh 	{ "OHCI",		PCI_INTERFACE_USB_OHCI,		NULL,	},
    421      1.117   msaitoh 	{ "EHCI",		PCI_INTERFACE_USB_EHCI,		NULL,	},
    422      1.117   msaitoh 	{ "xHCI",		PCI_INTERFACE_USB_XHCI,		NULL,	},
    423      1.117   msaitoh 	{ "other HC",		PCI_INTERFACE_USB_OTHERHC,	NULL,	},
    424      1.117   msaitoh 	{ "device",		PCI_INTERFACE_USB_DEVICE,	NULL,	},
    425      1.117   msaitoh 	{ NULL,			0,				NULL,	},
    426      1.117   msaitoh };
    427      1.117   msaitoh 
    428      1.117   msaitoh /* IPMI programming interface */
    429      1.117   msaitoh static const struct pci_class pci_interface_ipmi[] = {
    430      1.117   msaitoh 	{ "SMIC",		PCI_INTERFACE_IPMI_SMIC,		NULL,},
    431      1.117   msaitoh 	{ "keyboard",		PCI_INTERFACE_IPMI_KBD,			NULL,},
    432      1.117   msaitoh 	{ "block transfer",	PCI_INTERFACE_IPMI_BLOCKXFER,		NULL,},
    433      1.117   msaitoh 	{ NULL,			0,					NULL,},
    434      1.117   msaitoh };
    435      1.117   msaitoh 
    436      1.117   msaitoh /* Subclasses */
    437       1.61   thorpej static const struct pci_class pci_subclass_serialbus[] = {
    438      1.117   msaitoh 	{ "IEEE1394",		PCI_SUBCLASS_SERIALBUS_FIREWIRE,
    439      1.117   msaitoh 	  pci_interface_ieee1394, },
    440       1.65  christos 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,	NULL,	},
    441       1.65  christos 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,	NULL,	},
    442      1.117   msaitoh 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,
    443      1.117   msaitoh 	  pci_interface_usb, },
    444       1.32       cgd 	/* XXX Fiber Channel/_FIBRECHANNEL */
    445       1.65  christos 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,	NULL,	},
    446       1.65  christos 	{ "SMBus",		PCI_SUBCLASS_SERIALBUS_SMBUS,	NULL,	},
    447       1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
    448      1.117   msaitoh 	{ "IPMI",		PCI_SUBCLASS_SERIALBUS_IPMI,
    449      1.117   msaitoh 	  pci_interface_ipmi, },
    450       1.65  christos 	{ "SERCOS",		PCI_SUBCLASS_SERIALBUS_SERCOS,	NULL,	},
    451       1.65  christos 	{ "CANbus",		PCI_SUBCLASS_SERIALBUS_CANBUS,	NULL,	},
    452      1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_SERIALBUS_MISC,	NULL,	},
    453       1.65  christos 	{ NULL,			0,				NULL,	},
    454       1.32       cgd };
    455       1.32       cgd 
    456      1.117   msaitoh /*
    457      1.117   msaitoh  * Class 0x0d.
    458      1.117   msaitoh  * Wireless Controller.
    459      1.117   msaitoh  */
    460       1.61   thorpej static const struct pci_class pci_subclass_wireless[] = {
    461       1.65  christos 	{ "IrDA",		PCI_SUBCLASS_WIRELESS_IRDA,	NULL,	},
    462      1.128   msaitoh 	{ "Consumer IR",/*XXX*/	PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL,	},
    463       1.65  christos 	{ "RF",			PCI_SUBCLASS_WIRELESS_RF,	NULL,	},
    464       1.65  christos 	{ "bluetooth",		PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL,	},
    465       1.65  christos 	{ "broadband",		PCI_SUBCLASS_WIRELESS_BROADBAND, NULL,	},
    466       1.65  christos 	{ "802.11a (5 GHz)",	PCI_SUBCLASS_WIRELESS_802_11A,	NULL,	},
    467       1.65  christos 	{ "802.11b (2.4 GHz)",	PCI_SUBCLASS_WIRELESS_802_11B,	NULL,	},
    468       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_WIRELESS_MISC,	NULL,	},
    469       1.65  christos 	{ NULL,			0,				NULL,	},
    470       1.32       cgd };
    471       1.32       cgd 
    472      1.117   msaitoh /*
    473      1.117   msaitoh  * Class 0x0e.
    474      1.117   msaitoh  * Intelligent IO controller.
    475      1.117   msaitoh  */
    476      1.117   msaitoh 
    477      1.117   msaitoh /* Intelligent IO programming interface */
    478      1.117   msaitoh static const struct pci_class pci_interface_i2o[] = {
    479      1.117   msaitoh 	{ "FIFO at offset 0x40", PCI_INTERFACE_I2O_FIFOAT40,		NULL,},
    480      1.117   msaitoh 	{ NULL,			0,					NULL,},
    481      1.117   msaitoh };
    482      1.117   msaitoh 
    483      1.117   msaitoh /* Subclasses */
    484       1.61   thorpej static const struct pci_class pci_subclass_i2o[] = {
    485      1.117   msaitoh 	{ "standard",		PCI_SUBCLASS_I2O_STANDARD, pci_interface_i2o,},
    486      1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_I2O_MISC,		NULL,	},
    487       1.65  christos 	{ NULL,			0,				NULL,	},
    488       1.32       cgd };
    489       1.32       cgd 
    490      1.117   msaitoh /*
    491      1.117   msaitoh  * Class 0x0f.
    492      1.117   msaitoh  * Satellite communication controller.
    493      1.117   msaitoh  */
    494       1.61   thorpej static const struct pci_class pci_subclass_satcom[] = {
    495       1.65  christos 	{ "TV",			PCI_SUBCLASS_SATCOM_TV,	 	NULL,	},
    496       1.65  christos 	{ "audio",		PCI_SUBCLASS_SATCOM_AUDIO, 	NULL,	},
    497       1.65  christos 	{ "voice",		PCI_SUBCLASS_SATCOM_VOICE, 	NULL,	},
    498       1.65  christos 	{ "data",		PCI_SUBCLASS_SATCOM_DATA,	NULL,	},
    499      1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_SATCOM_MISC,	NULL,	},
    500       1.65  christos 	{ NULL,			0,				NULL,	},
    501       1.32       cgd };
    502       1.32       cgd 
    503      1.117   msaitoh /*
    504      1.117   msaitoh  * Class 0x10.
    505      1.117   msaitoh  * Encryption/Decryption controller.
    506      1.117   msaitoh  */
    507       1.61   thorpej static const struct pci_class pci_subclass_crypto[] = {
    508       1.65  christos 	{ "network/computing",	PCI_SUBCLASS_CRYPTO_NETCOMP, 	NULL,	},
    509       1.65  christos 	{ "entertainment",	PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
    510       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_CRYPTO_MISC, 	NULL,	},
    511       1.65  christos 	{ NULL,			0,				NULL,	},
    512       1.32       cgd };
    513       1.32       cgd 
    514      1.117   msaitoh /*
    515      1.117   msaitoh  * Class 0x11.
    516      1.117   msaitoh  * Data aquuisition and signal processing controller.
    517      1.117   msaitoh  */
    518       1.61   thorpej static const struct pci_class pci_subclass_dasp[] = {
    519       1.65  christos 	{ "DPIO",		PCI_SUBCLASS_DASP_DPIO,		NULL,	},
    520      1.128   msaitoh 	{ "performance counters", PCI_SUBCLASS_DASP_TIMEFREQ,	NULL,	},
    521       1.65  christos 	{ "synchronization",	PCI_SUBCLASS_DASP_SYNC,		NULL,	},
    522       1.65  christos 	{ "management",		PCI_SUBCLASS_DASP_MGMT,		NULL,	},
    523       1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DASP_MISC,		NULL,	},
    524       1.65  christos 	{ NULL,			0,				NULL,	},
    525       1.20       cgd };
    526       1.20       cgd 
    527      1.117   msaitoh /* List of classes */
    528  1.148.2.3  pgoyette static const struct pci_class pci_classes[] = {
    529       1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    530       1.10       cgd 	    pci_subclass_prehistoric,				},
    531       1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    532       1.10       cgd 	    pci_subclass_mass_storage,				},
    533       1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    534       1.10       cgd 	    pci_subclass_network,				},
    535       1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    536       1.11       cgd 	    pci_subclass_display,				},
    537       1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    538       1.10       cgd 	    pci_subclass_multimedia,				},
    539       1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    540       1.10       cgd 	    pci_subclass_memory,				},
    541       1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    542       1.10       cgd 	    pci_subclass_bridge,				},
    543       1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    544       1.20       cgd 	    pci_subclass_communications,			},
    545       1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    546       1.20       cgd 	    pci_subclass_system,				},
    547       1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    548       1.20       cgd 	    pci_subclass_input,					},
    549       1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    550       1.20       cgd 	    pci_subclass_dock,					},
    551       1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    552       1.20       cgd 	    pci_subclass_processor,				},
    553       1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    554       1.20       cgd 	    pci_subclass_serialbus,				},
    555       1.32       cgd 	{ "wireless",		PCI_CLASS_WIRELESS,
    556       1.32       cgd 	    pci_subclass_wireless,				},
    557       1.32       cgd 	{ "I2O",		PCI_CLASS_I2O,
    558       1.32       cgd 	    pci_subclass_i2o,					},
    559       1.32       cgd 	{ "satellite comm",	PCI_CLASS_SATCOM,
    560       1.32       cgd 	    pci_subclass_satcom,				},
    561       1.32       cgd 	{ "crypto",		PCI_CLASS_CRYPTO,
    562       1.32       cgd 	    pci_subclass_crypto,				},
    563       1.32       cgd 	{ "DASP",		PCI_CLASS_DASP,
    564       1.32       cgd 	    pci_subclass_dasp,					},
    565  1.148.2.3  pgoyette 	{ "processing accelerators", PCI_CLASS_ACCEL,
    566  1.148.2.3  pgoyette 	    NULL,						},
    567  1.148.2.3  pgoyette 	{ "non-essential instrumentation", PCI_CLASS_INSTRUMENT,
    568  1.148.2.3  pgoyette 	    NULL,						},
    569       1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    570       1.65  christos 	    NULL,						},
    571       1.65  christos 	{ NULL,			0,
    572       1.65  christos 	    NULL,						},
    573       1.10       cgd };
    574       1.10       cgd 
    575      1.126  christos DEV_VERBOSE_DEFINE(pci);
    576       1.10       cgd 
    577  1.148.2.1  pgoyette /*
    578  1.148.2.1  pgoyette  * Append a formatted string to dest without writing more than len
    579  1.148.2.1  pgoyette  * characters (including the trailing NUL character).  dest and len
    580  1.148.2.1  pgoyette  * are updated for use in subsequent calls to snappendf().
    581  1.148.2.1  pgoyette  *
    582  1.148.2.1  pgoyette  * Returns 0 on success, a negative value if vnsprintf() fails, or
    583  1.148.2.1  pgoyette  * a positive value if the dest buffer would have overflowed.
    584  1.148.2.1  pgoyette  */
    585  1.148.2.1  pgoyette 
    586  1.148.2.1  pgoyette static int __printflike(3,4)
    587  1.148.2.1  pgoyette snappendf(char **dest, size_t *len, const char * restrict fmt, ...)
    588  1.148.2.1  pgoyette {
    589  1.148.2.1  pgoyette 	va_list	ap;
    590  1.148.2.1  pgoyette 	int count;
    591  1.148.2.1  pgoyette 
    592  1.148.2.1  pgoyette 	va_start(ap, fmt);
    593  1.148.2.1  pgoyette 	count = vsnprintf(*dest, *len, fmt, ap);
    594  1.148.2.1  pgoyette 	va_end(ap);
    595  1.148.2.1  pgoyette 
    596  1.148.2.1  pgoyette 	/* Let vsnprintf() errors bubble up to caller */
    597  1.148.2.1  pgoyette 	if (count < 0 || *len == 0)
    598  1.148.2.1  pgoyette 		return count;
    599  1.148.2.1  pgoyette 
    600  1.148.2.1  pgoyette 	/* Handle overflow */
    601  1.148.2.1  pgoyette 	if ((size_t)count >= *len) {
    602  1.148.2.1  pgoyette 		*dest += *len - 1;
    603  1.148.2.1  pgoyette 		*len = 1;
    604  1.148.2.1  pgoyette 		return 1;
    605  1.148.2.1  pgoyette 	}
    606  1.148.2.1  pgoyette 
    607  1.148.2.1  pgoyette 	/* Update dest & len to point at trailing NUL */
    608  1.148.2.1  pgoyette 	*dest += count;
    609  1.148.2.1  pgoyette 	*len -= count;
    610  1.148.2.1  pgoyette 
    611  1.148.2.1  pgoyette 	return 0;
    612  1.148.2.1  pgoyette }
    613  1.148.2.1  pgoyette 
    614       1.10       cgd void
    615       1.58    itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
    616       1.58    itojun     size_t l)
    617       1.10       cgd {
    618  1.148.2.3  pgoyette 	pci_class_t class;
    619       1.10       cgd 	pci_subclass_t subclass;
    620       1.10       cgd 	pci_interface_t interface;
    621       1.10       cgd 	pci_revision_t revision;
    622      1.126  christos 	char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN];
    623      1.117   msaitoh 	const struct pci_class *classp, *subclassp, *interfacep;
    624       1.10       cgd 
    625  1.148.2.3  pgoyette 	class = PCI_CLASS(class_reg);
    626       1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    627       1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    628       1.10       cgd 	revision = PCI_REVISION(class_reg);
    629       1.10       cgd 
    630      1.126  christos 	pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(id_reg));
    631      1.126  christos 	pci_findproduct(product, sizeof(product), PCI_VENDOR(id_reg),
    632      1.126  christos 	    PCI_PRODUCT(id_reg));
    633       1.10       cgd 
    634  1.148.2.3  pgoyette 	classp = pci_classes;
    635       1.10       cgd 	while (classp->name != NULL) {
    636  1.148.2.3  pgoyette 		if (class == classp->val)
    637       1.10       cgd 			break;
    638       1.10       cgd 		classp++;
    639       1.10       cgd 	}
    640       1.10       cgd 
    641       1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    642       1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    643       1.10       cgd 		if (subclass == subclassp->val)
    644       1.10       cgd 			break;
    645       1.10       cgd 		subclassp++;
    646       1.10       cgd 	}
    647       1.10       cgd 
    648      1.119     njoly 	interfacep = (subclassp && subclassp->name != NULL) ?
    649      1.119     njoly 	    subclassp->subclasses : NULL;
    650      1.117   msaitoh 	while (interfacep && interfacep->name != NULL) {
    651      1.117   msaitoh 		if (interface == interfacep->val)
    652      1.117   msaitoh 			break;
    653      1.117   msaitoh 		interfacep++;
    654      1.117   msaitoh 	}
    655      1.117   msaitoh 
    656  1.148.2.1  pgoyette 	(void)snappendf(&cp, &l, "%s %s", vendor, product);
    657       1.13       cgd 	if (showclass) {
    658  1.148.2.1  pgoyette 		(void)snappendf(&cp, &l, " (");
    659       1.13       cgd 		if (classp->name == NULL)
    660  1.148.2.1  pgoyette 			(void)snappendf(&cp, &l,
    661  1.148.2.1  pgoyette 			    "class 0x%02x, subclass 0x%02x",
    662  1.148.2.3  pgoyette 			    class, subclass);
    663       1.13       cgd 		else {
    664       1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    665  1.148.2.1  pgoyette 				(void)snappendf(&cp, &l,
    666       1.78  drochner 				    "%s, subclass 0x%02x",
    667       1.20       cgd 				    classp->name, subclass);
    668       1.13       cgd 			else
    669  1.148.2.1  pgoyette 				(void)snappendf(&cp, &l, "%s %s",
    670       1.20       cgd 				    subclassp->name, classp->name);
    671       1.13       cgd 		}
    672      1.117   msaitoh 		if ((interfacep == NULL) || (interfacep->name == NULL)) {
    673      1.117   msaitoh 			if (interface != 0)
    674  1.148.2.1  pgoyette 				(void)snappendf(&cp, &l, ", interface 0x%02x",
    675  1.148.2.1  pgoyette 				    interface);
    676      1.117   msaitoh 		} else if (strncmp(interfacep->name, "", 1) != 0)
    677  1.148.2.1  pgoyette 			(void)snappendf(&cp, &l, ", %s", interfacep->name);
    678       1.20       cgd 		if (revision != 0)
    679  1.148.2.1  pgoyette 			(void)snappendf(&cp, &l, ", revision 0x%02x", revision);
    680  1.148.2.1  pgoyette 		(void)snappendf(&cp, &l, ")");
    681       1.13       cgd 	}
    682       1.22   thorpej }
    683       1.22   thorpej 
    684       1.89  drochner #ifdef _KERNEL
    685       1.89  drochner void
    686       1.90  drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
    687       1.90  drochner 			 const char *known, int addrev)
    688       1.89  drochner {
    689       1.89  drochner 	char devinfo[256];
    690       1.89  drochner 
    691       1.90  drochner 	if (known) {
    692       1.90  drochner 		aprint_normal(": %s", known);
    693       1.90  drochner 		if (addrev)
    694       1.90  drochner 			aprint_normal(" (rev. 0x%02x)",
    695       1.90  drochner 				      PCI_REVISION(pa->pa_class));
    696       1.90  drochner 		aprint_normal("\n");
    697       1.90  drochner 	} else {
    698       1.90  drochner 		pci_devinfo(pa->pa_id, pa->pa_class, 0,
    699       1.90  drochner 			    devinfo, sizeof(devinfo));
    700       1.90  drochner 		aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    701       1.90  drochner 			      PCI_REVISION(pa->pa_class));
    702       1.90  drochner 	}
    703       1.90  drochner 	if (naive)
    704       1.90  drochner 		aprint_naive(": %s\n", naive);
    705       1.90  drochner 	else
    706       1.90  drochner 		aprint_naive("\n");
    707       1.89  drochner }
    708       1.89  drochner #endif
    709       1.89  drochner 
    710       1.22   thorpej /*
    711       1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    712       1.22   thorpej  * in a device attach routine like this:
    713       1.22   thorpej  *
    714       1.22   thorpej  *	#ifdef MYDEV_DEBUG
    715       1.95       chs  *		printf("%s: ", device_xname(sc->sc_dev));
    716       1.43     enami  *		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    717       1.22   thorpej  *	#endif
    718       1.22   thorpej  */
    719       1.26       cgd 
    720       1.26       cgd #define	i2o(i)	((i) * 4)
    721       1.26       cgd #define	o2i(o)	((o) / 4)
    722      1.112   msaitoh #define	onoff2(str, rval, bit, onstr, offstr)				      \
    723      1.112   msaitoh 	printf("      %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
    724      1.112   msaitoh #define	onoff(str, rval, bit)	onoff2(str, rval, bit, "on", "off")
    725       1.26       cgd 
    726       1.26       cgd static void
    727       1.45   thorpej pci_conf_print_common(
    728       1.45   thorpej #ifdef _KERNEL
    729       1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
    730       1.45   thorpej #endif
    731       1.45   thorpej     const pcireg_t *regs)
    732       1.22   thorpej {
    733  1.148.2.3  pgoyette 	pci_class_t class;
    734  1.148.2.3  pgoyette 	pci_subclass_t subclass;
    735  1.148.2.3  pgoyette 	pci_interface_t interface;
    736  1.148.2.3  pgoyette 	pci_revision_t revision;
    737  1.148.2.3  pgoyette 	char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN];
    738  1.148.2.3  pgoyette 	const struct pci_class *classp, *subclassp, *interfacep;
    739       1.59   mycroft 	const char *name;
    740       1.26       cgd 	pcireg_t rval;
    741      1.117   msaitoh 	unsigned int num;
    742       1.22   thorpej 
    743  1.148.2.3  pgoyette 	rval = regs[o2i(PCI_CLASS_REG)];
    744  1.148.2.3  pgoyette 	class = PCI_CLASS(rval);
    745  1.148.2.3  pgoyette 	subclass = PCI_SUBCLASS(rval);
    746  1.148.2.3  pgoyette 	interface = PCI_INTERFACE(rval);
    747  1.148.2.3  pgoyette 	revision = PCI_REVISION(rval);
    748  1.148.2.3  pgoyette 
    749       1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    750      1.126  christos 	name = pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(rval));
    751       1.59   mycroft 	if (name)
    752       1.59   mycroft 		printf("    Vendor Name: %s (0x%04x)\n", name,
    753       1.26       cgd 		    PCI_VENDOR(rval));
    754       1.22   thorpej 	else
    755       1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    756      1.126  christos 	name = pci_findproduct(product, sizeof(product), PCI_VENDOR(rval),
    757      1.126  christos 	    PCI_PRODUCT(rval));
    758       1.59   mycroft 	if (name)
    759       1.59   mycroft 		printf("    Device Name: %s (0x%04x)\n", name,
    760       1.26       cgd 		    PCI_PRODUCT(rval));
    761       1.22   thorpej 	else
    762       1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    763       1.22   thorpej 
    764       1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    765       1.23  drochner 
    766       1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    767      1.112   msaitoh 	onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
    768      1.112   msaitoh 	onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
    769      1.112   msaitoh 	onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
    770      1.112   msaitoh 	onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
    771      1.112   msaitoh 	onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
    772      1.112   msaitoh 	onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
    773      1.112   msaitoh 	onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
    774      1.112   msaitoh 	onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
    775      1.112   msaitoh 	onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
    776      1.115   msaitoh 	onoff("Fast back-to-back transactions", rval,
    777      1.115   msaitoh 	    PCI_COMMAND_BACKTOBACK_ENABLE);
    778      1.112   msaitoh 	onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
    779       1.26       cgd 
    780       1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    781  1.148.2.4  pgoyette 	onoff("Immediate Readiness", rval, PCI_STATUS_IMMD_READNESS);
    782      1.115   msaitoh 	onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active",
    783      1.115   msaitoh 	    "inactive");
    784      1.112   msaitoh 	onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
    785      1.112   msaitoh 	onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
    786      1.115   msaitoh 	onoff("User Definable Features (UDF) support", rval,
    787      1.115   msaitoh 	    PCI_STATUS_UDF_SUPPORT);
    788      1.115   msaitoh 	onoff("Fast back-to-back capable", rval,
    789      1.115   msaitoh 	    PCI_STATUS_BACKTOBACK_SUPPORT);
    790      1.112   msaitoh 	onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
    791       1.22   thorpej 
    792       1.26       cgd 	printf("      DEVSEL timing: ");
    793       1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    794       1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    795       1.22   thorpej 		printf("fast");
    796       1.22   thorpej 		break;
    797       1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    798       1.22   thorpej 		printf("medium");
    799       1.22   thorpej 		break;
    800       1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    801       1.22   thorpej 		printf("slow");
    802       1.22   thorpej 		break;
    803       1.26       cgd 	default:
    804       1.26       cgd 		printf("unknown/reserved");	/* XXX */
    805       1.26       cgd 		break;
    806       1.22   thorpej 	}
    807  1.148.2.3  pgoyette 	printf(" (0x%x)\n", __SHIFTOUT(rval, PCI_STATUS_DEVSEL_MASK));
    808       1.22   thorpej 
    809      1.115   msaitoh 	onoff("Slave signaled Target Abort", rval,
    810      1.115   msaitoh 	    PCI_STATUS_TARGET_TARGET_ABORT);
    811      1.115   msaitoh 	onoff("Master received Target Abort", rval,
    812      1.115   msaitoh 	    PCI_STATUS_MASTER_TARGET_ABORT);
    813      1.112   msaitoh 	onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
    814      1.112   msaitoh 	onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
    815      1.112   msaitoh 	onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
    816       1.22   thorpej 
    817       1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    818  1.148.2.3  pgoyette 	for (classp = pci_classes; classp->name != NULL; classp++) {
    819  1.148.2.3  pgoyette 		if (class == classp->val)
    820       1.22   thorpej 			break;
    821       1.22   thorpej 	}
    822  1.148.2.3  pgoyette 
    823  1.148.2.3  pgoyette 	/*
    824  1.148.2.3  pgoyette 	 * ECN: Change Root Complex Event Collector Class Code
    825  1.148.2.3  pgoyette 	 * Old RCEC has subclass 0x06. It's the same as IOMMU. Read the type
    826  1.148.2.3  pgoyette 	 * in PCIe extend capability to know whether it's RCEC or IOMMU.
    827  1.148.2.3  pgoyette 	 */
    828  1.148.2.3  pgoyette 	if ((class == PCI_CLASS_SYSTEM)
    829  1.148.2.3  pgoyette 	    && (subclass == PCI_SUBCLASS_SYSTEM_IOMMU)) {
    830  1.148.2.3  pgoyette 		int pcie_capoff;
    831  1.148.2.3  pgoyette 		pcireg_t reg;
    832  1.148.2.3  pgoyette 
    833  1.148.2.3  pgoyette 		if (pci_conf_find_cap(regs, PCI_CAPLISTPTR_REG,
    834  1.148.2.3  pgoyette 		    PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
    835  1.148.2.3  pgoyette 			reg = regs[o2i(pcie_capoff + PCIE_XCAP)];
    836  1.148.2.3  pgoyette 			if (PCIE_XCAP_TYPE(reg) == PCIE_XCAP_TYPE_ROOT_EVNTC)
    837  1.148.2.3  pgoyette 				subclass = PCI_SUBCLASS_SYSTEM_RCEC;
    838  1.148.2.3  pgoyette 		}
    839  1.148.2.3  pgoyette 	}
    840       1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    841       1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    842  1.148.2.3  pgoyette 		if (subclass == subclassp->val)
    843       1.22   thorpej 			break;
    844       1.22   thorpej 		subclassp++;
    845       1.22   thorpej 	}
    846  1.148.2.3  pgoyette 
    847  1.148.2.3  pgoyette 	interfacep = (subclassp && subclassp->name != NULL) ?
    848  1.148.2.3  pgoyette 	    subclassp->subclasses : NULL;
    849  1.148.2.3  pgoyette 	while (interfacep && interfacep->name != NULL) {
    850  1.148.2.3  pgoyette 		if (interface == interfacep->val)
    851  1.148.2.3  pgoyette 			break;
    852  1.148.2.3  pgoyette 		interfacep++;
    853       1.22   thorpej 	}
    854  1.148.2.3  pgoyette 
    855  1.148.2.3  pgoyette 	if (classp->name != NULL)
    856  1.148.2.3  pgoyette 		printf("    Class Name: %s (0x%02x)\n", classp->name, class);
    857  1.148.2.3  pgoyette 	else
    858  1.148.2.3  pgoyette 		printf("    Class ID: 0x%02x\n", class);
    859  1.148.2.3  pgoyette 	if (subclassp != NULL && subclassp->name != NULL)
    860  1.148.2.3  pgoyette 		printf("    Subclass Name: %s (0x%02x)\n",
    861  1.148.2.3  pgoyette 		    subclassp->name, PCI_SUBCLASS(rval));
    862  1.148.2.3  pgoyette 	else
    863  1.148.2.3  pgoyette 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    864  1.148.2.3  pgoyette 	if ((interfacep != NULL) && (interfacep->name != NULL)
    865  1.148.2.3  pgoyette 	    && (strncmp(interfacep->name, "", 1) != 0))
    866  1.148.2.3  pgoyette 		printf("    Interface Name: %s (0x%02x)\n",
    867  1.148.2.3  pgoyette 		    interfacep->name, interface);
    868  1.148.2.3  pgoyette 	else
    869  1.148.2.3  pgoyette 		printf("    Interface: 0x%02x\n", interface);
    870  1.148.2.3  pgoyette 	printf("    Revision ID: 0x%02x\n", revision);
    871       1.22   thorpej 
    872       1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    873       1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    874       1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    875       1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    876       1.26       cgd 	    PCI_HDRTYPE(rval));
    877       1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    878      1.117   msaitoh 	num = PCI_CACHELINE(rval);
    879      1.117   msaitoh 	printf("    Cache Line Size: %ubytes (0x%02x)\n", num * 4, num);
    880       1.26       cgd }
    881       1.22   thorpej 
    882       1.37   nathanw static int
    883       1.45   thorpej pci_conf_print_bar(
    884       1.45   thorpej #ifdef _KERNEL
    885       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    886       1.45   thorpej #endif
    887  1.148.2.3  pgoyette     const pcireg_t *regs, int reg, const char *name)
    888       1.26       cgd {
    889       1.45   thorpej 	int width;
    890       1.45   thorpej 	pcireg_t rval, rval64h;
    891  1.148.2.3  pgoyette 	bool ioen, memen;
    892       1.45   thorpej #ifdef _KERNEL
    893  1.148.2.3  pgoyette 	pcireg_t mask, mask64h = 0;
    894       1.45   thorpej #endif
    895       1.45   thorpej 
    896  1.148.2.3  pgoyette 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    897  1.148.2.3  pgoyette 	ioen = rval & PCI_COMMAND_IO_ENABLE;
    898  1.148.2.3  pgoyette 	memen = rval & PCI_COMMAND_MEM_ENABLE;
    899       1.22   thorpej 
    900  1.148.2.3  pgoyette 	width = 4;
    901       1.27       cgd 	/*
    902       1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    903       1.27       cgd 	 *
    904       1.27       cgd 	 * 1) The builtin software should have already mapped the
    905       1.27       cgd 	 * device in a reasonable way.
    906       1.27       cgd 	 *
    907       1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    908       1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    909       1.27       cgd 	 * we write all 1s and see what we get back.
    910       1.27       cgd 	 */
    911       1.45   thorpej 
    912       1.27       cgd 	rval = regs[o2i(reg)];
    913       1.45   thorpej 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    914       1.45   thorpej 	    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    915       1.45   thorpej 		rval64h = regs[o2i(reg + 4)];
    916       1.45   thorpej 		width = 8;
    917       1.45   thorpej 	} else
    918       1.45   thorpej 		rval64h = 0;
    919       1.45   thorpej 
    920       1.45   thorpej #ifdef _KERNEL
    921  1.148.2.3  pgoyette 	if (rval != 0 && memen) {
    922  1.148.2.3  pgoyette 		int s;
    923  1.148.2.3  pgoyette 
    924       1.24   thorpej 		/*
    925       1.27       cgd 		 * The following sequence seems to make some devices
    926       1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    927       1.27       cgd 		 * have their space mapped) very unhappy, to
    928       1.27       cgd 		 * the point of crashing the system.
    929       1.24   thorpej 		 *
    930       1.27       cgd 		 * Therefore, if the mapping register is zero to
    931       1.27       cgd 		 * start out with, don't bother trying.
    932       1.24   thorpej 		 */
    933       1.27       cgd 		s = splhigh();
    934       1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    935       1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    936       1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    937       1.37   nathanw 		if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    938       1.37   nathanw 		    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    939       1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, 0xffffffff);
    940       1.37   nathanw 			mask64h = pci_conf_read(pc, tag, reg + 4);
    941       1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, rval64h);
    942  1.148.2.3  pgoyette 		}
    943       1.27       cgd 		splx(s);
    944       1.27       cgd 	} else
    945       1.54       scw 		mask = mask64h = 0;
    946       1.45   thorpej #endif /* _KERNEL */
    947       1.27       cgd 
    948       1.28       cgd 	printf("    Base address register at 0x%02x", reg);
    949       1.28       cgd 	if (name)
    950       1.28       cgd 		printf(" (%s)", name);
    951       1.28       cgd 	printf("\n      ");
    952       1.27       cgd 	if (rval == 0) {
    953  1.148.2.3  pgoyette 		printf("not implemented\n");
    954       1.37   nathanw 		return width;
    955       1.60     perry 	}
    956       1.28       cgd 	printf("type: ");
    957       1.28       cgd 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    958       1.34  drochner 		const char *type, *prefetch;
    959       1.27       cgd 
    960       1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    961       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    962       1.27       cgd 			type = "32-bit";
    963       1.27       cgd 			break;
    964       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    965       1.27       cgd 			type = "32-bit-1M";
    966       1.27       cgd 			break;
    967       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    968       1.27       cgd 			type = "64-bit";
    969       1.27       cgd 			break;
    970       1.27       cgd 		default:
    971       1.27       cgd 			type = "unknown (XXX)";
    972       1.27       cgd 			break;
    973       1.22   thorpej 		}
    974       1.34  drochner 		if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
    975       1.34  drochner 			prefetch = "";
    976       1.27       cgd 		else
    977       1.34  drochner 			prefetch = "non";
    978       1.34  drochner 		printf("%s %sprefetchable memory\n", type, prefetch);
    979       1.37   nathanw 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    980       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_64BIT:
    981  1.148.2.3  pgoyette 			printf("      base: 0x%016llx",
    982       1.37   nathanw 			    PCI_MAPREG_MEM64_ADDR(
    983       1.38       cgd 				((((long long) rval64h) << 32) | rval)));
    984  1.148.2.3  pgoyette 			if (!memen)
    985  1.148.2.3  pgoyette 				printf(", disabled");
    986       1.38       cgd 			printf("\n");
    987  1.148.2.3  pgoyette #ifdef _KERNEL
    988  1.148.2.3  pgoyette 			printf("      size: 0x%016llx\n",
    989  1.148.2.3  pgoyette 			    PCI_MAPREG_MEM64_SIZE(
    990  1.148.2.3  pgoyette 				    ((((long long) mask64h) << 32) | mask)));
    991  1.148.2.3  pgoyette #endif
    992       1.37   nathanw 			break;
    993       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT:
    994       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    995       1.37   nathanw 		default:
    996  1.148.2.3  pgoyette 			printf("      base: 0x%08x",
    997       1.38       cgd 			    PCI_MAPREG_MEM_ADDR(rval));
    998  1.148.2.3  pgoyette 			if (!memen)
    999  1.148.2.3  pgoyette 				printf(", disabled");
   1000       1.38       cgd 			printf("\n");
   1001  1.148.2.3  pgoyette #ifdef _KERNEL
   1002  1.148.2.3  pgoyette 			printf("      size: 0x%08x\n",
   1003  1.148.2.3  pgoyette 			    PCI_MAPREG_MEM_SIZE(mask));
   1004  1.148.2.3  pgoyette #endif
   1005       1.37   nathanw 			break;
   1006       1.37   nathanw 		}
   1007       1.27       cgd 	} else {
   1008       1.45   thorpej #ifdef _KERNEL
   1009  1.148.2.3  pgoyette 		if (ioen)
   1010       1.38       cgd 			printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
   1011  1.148.2.3  pgoyette #endif
   1012  1.148.2.3  pgoyette 		printf("I/O\n");
   1013  1.148.2.3  pgoyette 		printf("      base: 0x%08x", PCI_MAPREG_IO_ADDR(rval));
   1014  1.148.2.3  pgoyette 		if (!ioen)
   1015  1.148.2.3  pgoyette 			printf(", disabled");
   1016       1.38       cgd 		printf("\n");
   1017  1.148.2.3  pgoyette #ifdef _KERNEL
   1018  1.148.2.3  pgoyette 		printf("      size: 0x%08x\n", PCI_MAPREG_IO_SIZE(mask));
   1019  1.148.2.3  pgoyette #endif
   1020       1.22   thorpej 	}
   1021       1.37   nathanw 
   1022       1.37   nathanw 	return width;
   1023       1.27       cgd }
   1024       1.28       cgd 
   1025       1.28       cgd static void
   1026       1.44   thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
   1027       1.28       cgd {
   1028       1.28       cgd 	int off, needaddr, neednl;
   1029       1.28       cgd 
   1030       1.28       cgd 	needaddr = 1;
   1031       1.28       cgd 	neednl = 0;
   1032       1.28       cgd 	for (off = first; off < pastlast; off += 4) {
   1033       1.28       cgd 		if ((off % 16) == 0 || needaddr) {
   1034       1.28       cgd 			printf("    0x%02x:", off);
   1035       1.28       cgd 			needaddr = 0;
   1036       1.28       cgd 		}
   1037       1.28       cgd 		printf(" 0x%08x", regs[o2i(off)]);
   1038       1.28       cgd 		neednl = 1;
   1039       1.28       cgd 		if ((off % 16) == 12) {
   1040       1.28       cgd 			printf("\n");
   1041       1.28       cgd 			neednl = 0;
   1042       1.28       cgd 		}
   1043       1.28       cgd 	}
   1044       1.28       cgd 	if (neednl)
   1045       1.28       cgd 		printf("\n");
   1046       1.28       cgd }
   1047       1.28       cgd 
   1048  1.148.2.3  pgoyette static const char *
   1049  1.148.2.3  pgoyette pci_conf_print_agp_calcycle(uint8_t cal)
   1050  1.148.2.3  pgoyette {
   1051  1.148.2.3  pgoyette 
   1052  1.148.2.3  pgoyette 	switch (cal) {
   1053  1.148.2.3  pgoyette 	case 0x0:
   1054  1.148.2.3  pgoyette 		return "4ms";
   1055  1.148.2.3  pgoyette 	case 0x1:
   1056  1.148.2.3  pgoyette 		return "16ms";
   1057  1.148.2.3  pgoyette 	case 0x2:
   1058  1.148.2.3  pgoyette 		return "64ms";
   1059  1.148.2.3  pgoyette 	case 0x3:
   1060  1.148.2.3  pgoyette 		return "256ms";
   1061  1.148.2.3  pgoyette 	case 0x7:
   1062  1.148.2.3  pgoyette 		return "Calibration Cycle Not Needed";
   1063  1.148.2.3  pgoyette 	default:
   1064  1.148.2.3  pgoyette 		return "(reserved)";
   1065  1.148.2.3  pgoyette 	}
   1066  1.148.2.3  pgoyette }
   1067  1.148.2.3  pgoyette 
   1068  1.148.2.3  pgoyette static void
   1069  1.148.2.3  pgoyette pci_conf_print_agp_datarate(pcireg_t reg, bool isagp3)
   1070  1.148.2.3  pgoyette {
   1071  1.148.2.3  pgoyette 	if (isagp3) {
   1072  1.148.2.3  pgoyette 		/* AGP 3.0 */
   1073  1.148.2.3  pgoyette 		if (reg & AGP_MODE_V3_RATE_4x)
   1074  1.148.2.3  pgoyette 			printf("x4");
   1075  1.148.2.3  pgoyette 		if (reg & AGP_MODE_V3_RATE_8x)
   1076  1.148.2.3  pgoyette 			printf("x8");
   1077  1.148.2.3  pgoyette 	} else {
   1078  1.148.2.3  pgoyette 		/* AGP 2.0 */
   1079  1.148.2.3  pgoyette 		if (reg & AGP_MODE_V2_RATE_1x)
   1080  1.148.2.3  pgoyette 			printf("x1");
   1081  1.148.2.3  pgoyette 		if (reg & AGP_MODE_V2_RATE_2x)
   1082  1.148.2.3  pgoyette 			printf("x2");
   1083  1.148.2.3  pgoyette 		if (reg & AGP_MODE_V2_RATE_4x)
   1084  1.148.2.3  pgoyette 			printf("x4");
   1085  1.148.2.3  pgoyette 	}
   1086  1.148.2.3  pgoyette 	printf("\n");
   1087  1.148.2.3  pgoyette }
   1088  1.148.2.3  pgoyette 
   1089      1.132   msaitoh static void
   1090      1.132   msaitoh pci_conf_print_agp_cap(const pcireg_t *regs, int capoff)
   1091      1.132   msaitoh {
   1092      1.132   msaitoh 	pcireg_t rval;
   1093  1.148.2.3  pgoyette 	bool isagp3;
   1094      1.132   msaitoh 
   1095      1.132   msaitoh 	printf("\n  AGP Capabilities Register\n");
   1096      1.132   msaitoh 
   1097      1.132   msaitoh 	rval = regs[o2i(capoff)];
   1098      1.132   msaitoh 	printf("    Revision: %d.%d\n",
   1099      1.132   msaitoh 	    PCI_CAP_AGP_MAJOR(rval), PCI_CAP_AGP_MINOR(rval));
   1100      1.132   msaitoh 
   1101  1.148.2.3  pgoyette 	rval = regs[o2i(capoff + PCI_AGP_STATUS)];
   1102  1.148.2.3  pgoyette 	printf("    Status register: 0x%04x\n", rval);
   1103  1.148.2.3  pgoyette 	printf("      RQ: %d\n",
   1104  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_RQ) + 1);
   1105  1.148.2.3  pgoyette 	printf("      ARQSZ: %d\n",
   1106  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_ARQSZ));
   1107  1.148.2.3  pgoyette 	printf("      CAL cycle: %s\n",
   1108  1.148.2.3  pgoyette 	       pci_conf_print_agp_calcycle(__SHIFTOUT(rval, AGP_MODE_CAL)));
   1109  1.148.2.3  pgoyette 	onoff("SBA", rval, AGP_MODE_SBA);
   1110  1.148.2.3  pgoyette 	onoff("htrans#", rval, AGP_MODE_HTRANS);
   1111  1.148.2.3  pgoyette 	onoff("Over 4G", rval, AGP_MODE_4G);
   1112  1.148.2.3  pgoyette 	onoff("Fast Write", rval, AGP_MODE_FW);
   1113  1.148.2.3  pgoyette 	onoff("AGP 3.0 Mode", rval, AGP_MODE_MODE_3);
   1114  1.148.2.3  pgoyette 	isagp3 = rval & AGP_MODE_MODE_3;
   1115  1.148.2.3  pgoyette 	printf("      Data Rate Support: ");
   1116  1.148.2.3  pgoyette 	pci_conf_print_agp_datarate(rval, isagp3);
   1117  1.148.2.3  pgoyette 
   1118  1.148.2.3  pgoyette 	rval = regs[o2i(capoff + PCI_AGP_COMMAND)];
   1119  1.148.2.3  pgoyette 	printf("    Command register: 0x%08x\n", rval);
   1120  1.148.2.3  pgoyette 	printf("      PRQ: %d\n",
   1121  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_RQ) + 1);
   1122  1.148.2.3  pgoyette 	printf("      PARQSZ: %d\n",
   1123  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_ARQSZ));
   1124  1.148.2.3  pgoyette 	printf("      PCAL cycle: %s\n",
   1125  1.148.2.3  pgoyette 	       pci_conf_print_agp_calcycle(__SHIFTOUT(rval, AGP_MODE_CAL)));
   1126  1.148.2.3  pgoyette 	onoff("SBA", rval, AGP_MODE_SBA);
   1127  1.148.2.3  pgoyette 	onoff("AGP", rval, AGP_MODE_AGP);
   1128  1.148.2.3  pgoyette 	onoff("Over 4G", rval, AGP_MODE_4G);
   1129  1.148.2.3  pgoyette 	onoff("Fast Write", rval, AGP_MODE_FW);
   1130  1.148.2.3  pgoyette 	if (isagp3) {
   1131  1.148.2.3  pgoyette 		printf("      Data Rate Enable: ");
   1132  1.148.2.3  pgoyette 		/*
   1133  1.148.2.3  pgoyette 		 * The Data Rate Enable bits are used only on 3.0 and the
   1134  1.148.2.3  pgoyette 		 * Command register has no AGP_MODE_MODE_3 bit, so pass the
   1135  1.148.2.3  pgoyette 		 * flag to print correctly.
   1136  1.148.2.3  pgoyette 		 */
   1137  1.148.2.3  pgoyette 		pci_conf_print_agp_datarate(rval, isagp3);
   1138  1.148.2.3  pgoyette 	}
   1139      1.132   msaitoh }
   1140      1.132   msaitoh 
   1141      1.115   msaitoh static const char *
   1142      1.115   msaitoh pci_conf_print_pcipm_cap_aux(uint16_t caps)
   1143      1.115   msaitoh {
   1144      1.115   msaitoh 
   1145      1.115   msaitoh 	switch ((caps >> 6) & 7) {
   1146      1.115   msaitoh 	case 0:	return "self-powered";
   1147      1.115   msaitoh 	case 1: return "55 mA";
   1148      1.115   msaitoh 	case 2: return "100 mA";
   1149      1.115   msaitoh 	case 3: return "160 mA";
   1150      1.115   msaitoh 	case 4: return "220 mA";
   1151      1.115   msaitoh 	case 5: return "270 mA";
   1152      1.115   msaitoh 	case 6: return "320 mA";
   1153      1.115   msaitoh 	case 7:
   1154      1.115   msaitoh 	default: return "375 mA";
   1155      1.115   msaitoh 	}
   1156      1.115   msaitoh }
   1157      1.115   msaitoh 
   1158      1.115   msaitoh static const char *
   1159      1.115   msaitoh pci_conf_print_pcipm_cap_pmrev(uint8_t val)
   1160      1.115   msaitoh {
   1161      1.115   msaitoh 	static const char unk[] = "unknown";
   1162      1.115   msaitoh 	static const char *pmrev[8] = {
   1163      1.115   msaitoh 		unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
   1164      1.115   msaitoh 	};
   1165      1.115   msaitoh 	if (val > 7)
   1166      1.115   msaitoh 		return unk;
   1167      1.115   msaitoh 	return pmrev[val];
   1168      1.115   msaitoh }
   1169      1.115   msaitoh 
   1170       1.27       cgd static void
   1171      1.115   msaitoh pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
   1172       1.27       cgd {
   1173      1.115   msaitoh 	uint16_t caps, pmcsr;
   1174      1.115   msaitoh 	pcireg_t reg;
   1175      1.115   msaitoh 
   1176      1.115   msaitoh 	caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT;
   1177      1.115   msaitoh 	reg = regs[o2i(capoff + PCI_PMCSR)];
   1178      1.115   msaitoh 	pmcsr = reg & 0xffff;
   1179      1.115   msaitoh 
   1180      1.115   msaitoh 	printf("\n  PCI Power Management Capabilities Register\n");
   1181       1.27       cgd 
   1182      1.115   msaitoh 	printf("    Capabilities register: 0x%04x\n", caps);
   1183      1.115   msaitoh 	printf("      Version: %s\n",
   1184      1.115   msaitoh 	    pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK));
   1185      1.115   msaitoh 	onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK);
   1186      1.115   msaitoh 	onoff("Device specific initialization", caps, PCI_PMCR_DSI);
   1187      1.115   msaitoh 	printf("      3.3V auxiliary current: %s\n",
   1188      1.115   msaitoh 	    pci_conf_print_pcipm_cap_aux(caps));
   1189      1.115   msaitoh 	onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP);
   1190      1.115   msaitoh 	onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP);
   1191      1.117   msaitoh 	onoff("PME# support D0", caps, PCI_PMCR_PME_D0);
   1192      1.117   msaitoh 	onoff("PME# support D1", caps, PCI_PMCR_PME_D1);
   1193      1.117   msaitoh 	onoff("PME# support D2", caps, PCI_PMCR_PME_D2);
   1194      1.117   msaitoh 	onoff("PME# support D3 hot", caps, PCI_PMCR_PME_D3HOT);
   1195      1.117   msaitoh 	onoff("PME# support D3 cold", caps, PCI_PMCR_PME_D3COLD);
   1196       1.22   thorpej 
   1197      1.115   msaitoh 	printf("    Control/status register: 0x%04x\n", pmcsr);
   1198      1.115   msaitoh 	printf("      Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK);
   1199      1.115   msaitoh 	onoff("PCI Express reserved", (pmcsr >> 2), 1);
   1200      1.117   msaitoh 	onoff("No soft reset", pmcsr, PCI_PMCSR_NO_SOFTRST);
   1201      1.115   msaitoh 	printf("      PME# assertion: %sabled\n",
   1202      1.115   msaitoh 	    (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis");
   1203  1.148.2.3  pgoyette 	printf("      Data Select: %d\n",
   1204  1.148.2.3  pgoyette 	    __SHIFTOUT(pmcsr, PCI_PMCSR_DATASEL_MASK));
   1205  1.148.2.3  pgoyette 	printf("      Data Scale: %d\n",
   1206  1.148.2.3  pgoyette 	    __SHIFTOUT(pmcsr, PCI_PMCSR_DATASCL_MASK));
   1207      1.115   msaitoh 	onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS);
   1208      1.115   msaitoh 	printf("    Bridge Support Extensions register: 0x%02x\n",
   1209      1.115   msaitoh 	    (reg >> 16) & 0xff);
   1210      1.115   msaitoh 	onoff("B2/B3 support", reg, PCI_PMCSR_B2B3_SUPPORT);
   1211      1.115   msaitoh 	onoff("Bus Power/Clock Control Enable", reg, PCI_PMCSR_BPCC_EN);
   1212  1.148.2.3  pgoyette 	printf("    Data register: 0x%02x\n", __SHIFTOUT(reg, PCI_PMCSR_DATA));
   1213      1.115   msaitoh 
   1214      1.115   msaitoh }
   1215       1.22   thorpej 
   1216      1.115   msaitoh /* XXX pci_conf_print_vpd_cap */
   1217      1.115   msaitoh /* XXX pci_conf_print_slotid_cap */
   1218       1.26       cgd 
   1219      1.115   msaitoh static void
   1220      1.115   msaitoh pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
   1221      1.115   msaitoh {
   1222      1.115   msaitoh 	uint32_t ctl, mmc, mme;
   1223       1.33    kleink 
   1224      1.115   msaitoh 	regs += o2i(capoff);
   1225      1.115   msaitoh 	ctl = *regs++;
   1226      1.115   msaitoh 	mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
   1227      1.115   msaitoh 	mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
   1228       1.33    kleink 
   1229      1.115   msaitoh 	printf("\n  PCI Message Signaled Interrupt\n");
   1230       1.26       cgd 
   1231      1.115   msaitoh 	printf("    Message Control register: 0x%04x\n", ctl >> 16);
   1232      1.115   msaitoh 	onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
   1233      1.115   msaitoh 	printf("      Multiple Message Capable: %s (%d vector%s)\n",
   1234      1.115   msaitoh 	    mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
   1235      1.115   msaitoh 	printf("      Multiple Message Enabled: %s (%d vector%s)\n",
   1236      1.115   msaitoh 	    mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
   1237      1.115   msaitoh 	onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
   1238      1.115   msaitoh 	onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
   1239  1.148.2.1  pgoyette 	onoff("Extended Message Data Capable", ctl, PCI_MSI_CTL_EXTMDATA_CAP);
   1240  1.148.2.1  pgoyette 	onoff("Extended Message Data Enable", ctl, PCI_MSI_CTL_EXTMDATA_EN);
   1241      1.115   msaitoh 	printf("    Message Address %sregister: 0x%08x\n",
   1242      1.115   msaitoh 	    ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
   1243      1.115   msaitoh 	if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
   1244      1.115   msaitoh 		printf("    Message Address %sregister: 0x%08x\n",
   1245      1.115   msaitoh 		    "(upper) ", *regs++);
   1246      1.115   msaitoh 	}
   1247  1.148.2.3  pgoyette 	printf("    Message Data register: 0x%04x\n", *regs & 0xffff);
   1248  1.148.2.3  pgoyette 	regs++;
   1249      1.115   msaitoh 	if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
   1250      1.115   msaitoh 		printf("    Vector Mask register: 0x%08x\n", *regs++);
   1251      1.115   msaitoh 		printf("    Vector Pending register: 0x%08x\n", *regs++);
   1252       1.22   thorpej 	}
   1253       1.51  drochner }
   1254       1.51  drochner 
   1255      1.115   msaitoh /* XXX pci_conf_print_cpci_hostwap_cap */
   1256      1.122   msaitoh 
   1257      1.122   msaitoh /*
   1258      1.122   msaitoh  * For both command register and status register.
   1259      1.122   msaitoh  * The argument "idx" is index number (0 to 7).
   1260      1.122   msaitoh  */
   1261      1.122   msaitoh static int
   1262      1.122   msaitoh pcix_split_trans(unsigned int idx)
   1263      1.122   msaitoh {
   1264      1.122   msaitoh 	static int table[8] = {
   1265      1.122   msaitoh 		1, 2, 3, 4, 8, 12, 16, 32
   1266      1.122   msaitoh 	};
   1267      1.122   msaitoh 
   1268      1.122   msaitoh 	if (idx >= __arraycount(table))
   1269      1.122   msaitoh 		return -1;
   1270      1.122   msaitoh 	return table[idx];
   1271      1.122   msaitoh }
   1272      1.122   msaitoh 
   1273      1.122   msaitoh static void
   1274      1.140   msaitoh pci_conf_print_pcix_cap_2ndbusmode(int num)
   1275      1.140   msaitoh {
   1276      1.140   msaitoh 	const char *maxfreq, *maxperiod;
   1277      1.140   msaitoh 
   1278      1.140   msaitoh 	printf("      Mode: ");
   1279      1.140   msaitoh 	if (num <= 0x07)
   1280      1.140   msaitoh 		printf("PCI-X Mode 1\n");
   1281      1.140   msaitoh 	else if (num <= 0x0b)
   1282      1.140   msaitoh 		printf("PCI-X 266 (Mode 2)\n");
   1283      1.140   msaitoh 	else
   1284      1.140   msaitoh 		printf("PCI-X 533 (Mode 2)\n");
   1285      1.140   msaitoh 
   1286      1.140   msaitoh 	printf("      Error protection: %s\n", (num <= 3) ? "parity" : "ECC");
   1287      1.140   msaitoh 	switch (num & 0x03) {
   1288      1.140   msaitoh 	default:
   1289      1.140   msaitoh 	case 0:
   1290      1.140   msaitoh 		maxfreq = "N/A";
   1291      1.140   msaitoh 		maxperiod = "N/A";
   1292      1.140   msaitoh 		break;
   1293      1.140   msaitoh 	case 1:
   1294      1.140   msaitoh 		maxfreq = "66MHz";
   1295      1.140   msaitoh 		maxperiod = "15ns";
   1296      1.140   msaitoh 		break;
   1297      1.140   msaitoh 	case 2:
   1298      1.140   msaitoh 		maxfreq = "100MHz";
   1299      1.140   msaitoh 		maxperiod = "10ns";
   1300      1.140   msaitoh 		break;
   1301      1.140   msaitoh 	case 3:
   1302      1.140   msaitoh 		maxfreq = "133MHz";
   1303      1.140   msaitoh 		maxperiod = "7.5ns";
   1304      1.140   msaitoh 		break;
   1305      1.140   msaitoh 	}
   1306      1.140   msaitoh 	printf("      Max Clock Freq: %s\n", maxfreq);
   1307      1.140   msaitoh 	printf("      Min Clock Period: %s\n", maxperiod);
   1308      1.140   msaitoh }
   1309      1.140   msaitoh 
   1310      1.140   msaitoh static void
   1311      1.122   msaitoh pci_conf_print_pcix_cap(const pcireg_t *regs, int capoff)
   1312      1.122   msaitoh {
   1313      1.122   msaitoh 	pcireg_t reg;
   1314      1.122   msaitoh 	int isbridge;
   1315      1.122   msaitoh 	int i;
   1316      1.122   msaitoh 
   1317      1.122   msaitoh 	isbridge = (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)])
   1318      1.122   msaitoh 	    & PCI_HDRTYPE_PPB) != 0 ? 1 : 0;
   1319      1.122   msaitoh 	printf("\n  PCI-X %s Capabilities Register\n",
   1320      1.122   msaitoh 	    isbridge ? "Bridge" : "Non-bridge");
   1321      1.122   msaitoh 
   1322      1.122   msaitoh 	reg = regs[o2i(capoff)];
   1323      1.122   msaitoh 	if (isbridge != 0) {
   1324      1.122   msaitoh 		printf("    Secondary status register: 0x%04x\n",
   1325      1.122   msaitoh 		    (reg & 0xffff0000) >> 16);
   1326      1.122   msaitoh 		onoff("64bit device", reg, PCIX_STATUS_64BIT);
   1327      1.122   msaitoh 		onoff("133MHz capable", reg, PCIX_STATUS_133);
   1328      1.122   msaitoh 		onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
   1329      1.122   msaitoh 		onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
   1330      1.122   msaitoh 		onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
   1331      1.122   msaitoh 		onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
   1332      1.140   msaitoh 		pci_conf_print_pcix_cap_2ndbusmode(
   1333      1.140   msaitoh 			__SHIFTOUT(reg, PCIX_BRIDGE_2NDST_CLKF));
   1334      1.122   msaitoh 		printf("      Version: 0x%x\n",
   1335      1.122   msaitoh 		    (reg & PCIX_BRIDGE_2NDST_VER_MASK)
   1336      1.122   msaitoh 		    >> PCIX_BRIDGE_2NDST_VER_SHIFT);
   1337      1.122   msaitoh 		onoff("266MHz capable", reg, PCIX_BRIDGE_ST_266);
   1338      1.122   msaitoh 		onoff("533MHz capable", reg, PCIX_BRIDGE_ST_533);
   1339      1.122   msaitoh 	} else {
   1340      1.122   msaitoh 		printf("    Command register: 0x%04x\n",
   1341      1.122   msaitoh 		    (reg & 0xffff0000) >> 16);
   1342      1.122   msaitoh 		onoff("Data Parity Error Recovery", reg,
   1343      1.122   msaitoh 		    PCIX_CMD_PERR_RECOVER);
   1344      1.122   msaitoh 		onoff("Enable Relaxed Ordering", reg, PCIX_CMD_RELAXED_ORDER);
   1345      1.122   msaitoh 		printf("      Maximum Burst Read Count: %u\n",
   1346      1.122   msaitoh 		    PCIX_CMD_BYTECNT(reg));
   1347      1.122   msaitoh 		printf("      Maximum Split Transactions: %d\n",
   1348      1.122   msaitoh 		    pcix_split_trans((reg & PCIX_CMD_SPLTRANS_MASK)
   1349      1.122   msaitoh 			>> PCIX_CMD_SPLTRANS_SHIFT));
   1350      1.122   msaitoh 	}
   1351      1.122   msaitoh 	reg = regs[o2i(capoff+PCIX_STATUS)]; /* Or PCIX_BRIDGE_PRI_STATUS */
   1352      1.122   msaitoh 	printf("    %sStatus register: 0x%08x\n",
   1353      1.122   msaitoh 	    isbridge ? "Bridge " : "", reg);
   1354      1.122   msaitoh 	printf("      Function: %d\n", PCIX_STATUS_FN(reg));
   1355      1.122   msaitoh 	printf("      Device: %d\n", PCIX_STATUS_DEV(reg));
   1356      1.122   msaitoh 	printf("      Bus: %d\n", PCIX_STATUS_BUS(reg));
   1357      1.122   msaitoh 	onoff("64bit device", reg, PCIX_STATUS_64BIT);
   1358      1.122   msaitoh 	onoff("133MHz capable", reg, PCIX_STATUS_133);
   1359      1.122   msaitoh 	onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
   1360      1.122   msaitoh 	onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
   1361      1.122   msaitoh 	if (isbridge != 0) {
   1362      1.122   msaitoh 		onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
   1363      1.122   msaitoh 		onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
   1364      1.122   msaitoh 	} else {
   1365      1.122   msaitoh 		onoff2("Device Complexity", reg, PCIX_STATUS_DEVCPLX,
   1366      1.122   msaitoh 		    "bridge device", "simple device");
   1367      1.122   msaitoh 		printf("      Designed max memory read byte count: %d\n",
   1368      1.122   msaitoh 		    512 << ((reg & PCIX_STATUS_MAXB_MASK)
   1369      1.122   msaitoh 			>> PCIX_STATUS_MAXB_SHIFT));
   1370      1.122   msaitoh 		printf("      Designed max outstanding split transaction: %d\n",
   1371      1.122   msaitoh 		    pcix_split_trans((reg & PCIX_STATUS_MAXST_MASK)
   1372      1.122   msaitoh 			>> PCIX_STATUS_MAXST_SHIFT));
   1373      1.122   msaitoh 		printf("      MAX cumulative Read Size: %u\n",
   1374      1.122   msaitoh 		    8 << ((reg & 0x1c000000) >> PCIX_STATUS_MAXRS_SHIFT));
   1375      1.122   msaitoh 		onoff("Received split completion error", reg,
   1376      1.122   msaitoh 		    PCIX_STATUS_SCERR);
   1377      1.122   msaitoh 	}
   1378      1.122   msaitoh 	onoff("266MHz capable", reg, PCIX_STATUS_266);
   1379      1.122   msaitoh 	onoff("533MHz capable", reg, PCIX_STATUS_533);
   1380      1.122   msaitoh 
   1381      1.122   msaitoh 	if (isbridge == 0)
   1382      1.122   msaitoh 		return;
   1383      1.122   msaitoh 
   1384      1.122   msaitoh 	/* Only for bridge */
   1385      1.122   msaitoh 	for (i = 0; i < 2; i++) {
   1386  1.148.2.3  pgoyette 		reg = regs[o2i(capoff + PCIX_BRIDGE_UP_STCR + (4 * i))];
   1387      1.122   msaitoh 		printf("    %s split transaction control register: 0x%08x\n",
   1388      1.122   msaitoh 		    (i == 0) ? "Upstream" : "Downstream", reg);
   1389      1.122   msaitoh 		printf("      Capacity: %d\n", reg & PCIX_BRIDGE_STCAP);
   1390      1.122   msaitoh 		printf("      Commitment Limit: %d\n",
   1391      1.122   msaitoh 		    (reg & PCIX_BRIDGE_STCLIM) >> PCIX_BRIDGE_STCLIM_SHIFT);
   1392      1.122   msaitoh 	}
   1393      1.122   msaitoh }
   1394      1.122   msaitoh 
   1395      1.141   msaitoh /* pci_conf_print_ht_slave_cap */
   1396      1.141   msaitoh /* pci_conf_print_ht_host_cap */
   1397      1.141   msaitoh /* pci_conf_print_ht_switch_cap */
   1398      1.141   msaitoh /* pci_conf_print_ht_intr_cap */
   1399      1.141   msaitoh /* pci_conf_print_ht_revid_cap */
   1400      1.141   msaitoh /* pci_conf_print_ht_unitid_cap */
   1401      1.141   msaitoh /* pci_conf_print_ht_extcnf_cap */
   1402      1.141   msaitoh /* pci_conf_print_ht_addrmap_cap */
   1403      1.141   msaitoh /* pci_conf_print_ht_msimap_cap */
   1404      1.141   msaitoh 
   1405      1.141   msaitoh static void
   1406      1.141   msaitoh pci_conf_print_ht_msimap_cap(const pcireg_t *regs, int capoff)
   1407      1.141   msaitoh {
   1408      1.141   msaitoh 	pcireg_t val;
   1409      1.141   msaitoh 	uint32_t lo, hi;
   1410      1.141   msaitoh 
   1411      1.141   msaitoh 	/*
   1412      1.141   msaitoh 	 * Print the rest of the command register bits. Others are
   1413      1.141   msaitoh 	 * printed in pci_conf_print_ht_cap().
   1414      1.141   msaitoh 	 */
   1415      1.141   msaitoh 	val = regs[o2i(capoff + PCI_HT_CMD)];
   1416      1.141   msaitoh 	onoff("Enable", val, PCI_HT_MSI_ENABLED);
   1417      1.141   msaitoh 	onoff("Fixed", val, PCI_HT_MSI_FIXED);
   1418      1.141   msaitoh 
   1419      1.141   msaitoh 	lo = regs[o2i(capoff + PCI_HT_MSI_ADDR_LO)];
   1420      1.141   msaitoh 	hi = regs[o2i(capoff + PCI_HT_MSI_ADDR_HI)];
   1421      1.141   msaitoh 	printf("    Address Low register: 0x%08x\n", lo);
   1422      1.141   msaitoh 	printf("    Address high register: 0x%08x\n", hi);
   1423      1.141   msaitoh 	printf("      Address: 0x%016" PRIx64 "\n",
   1424      1.141   msaitoh 	    (uint64_t)hi << 32 | (lo & PCI_HT_MSI_ADDR_LO_MASK));
   1425      1.141   msaitoh }
   1426      1.141   msaitoh 
   1427      1.141   msaitoh /* pci_conf_print_ht_droute_cap */
   1428      1.141   msaitoh /* pci_conf_print_ht_vcset_cap */
   1429      1.141   msaitoh /* pci_conf_print_ht_retry_cap */
   1430      1.141   msaitoh /* pci_conf_print_ht_x86enc_cap */
   1431      1.141   msaitoh /* pci_conf_print_ht_gen3_cap */
   1432      1.141   msaitoh /* pci_conf_print_ht_fle_cap */
   1433      1.141   msaitoh /* pci_conf_print_ht_pm_cap */
   1434      1.141   msaitoh /* pci_conf_print_ht_hnc_cap */
   1435      1.141   msaitoh 
   1436      1.141   msaitoh static const struct ht_types {
   1437      1.141   msaitoh 	pcireg_t cap;
   1438      1.141   msaitoh 	const char *name;
   1439      1.141   msaitoh 	void (*printfunc)(const pcireg_t *, int);
   1440      1.141   msaitoh } ht_captab[] = {
   1441      1.141   msaitoh 	{PCI_HT_CAP_SLAVE,	"Slave or Primary Interface", NULL },
   1442      1.141   msaitoh 	{PCI_HT_CAP_HOST,	"Host or Secondary Interface", NULL },
   1443      1.141   msaitoh 	{PCI_HT_CAP_SWITCH,	"Switch", NULL },
   1444      1.141   msaitoh 	{PCI_HT_CAP_INTERRUPT,	"Interrupt Discovery and Configuration", NULL},
   1445      1.141   msaitoh 	{PCI_HT_CAP_REVID,	"Revision ID",	NULL },
   1446      1.141   msaitoh 	{PCI_HT_CAP_UNITID_CLUMP, "UnitID Clumping",	NULL },
   1447      1.141   msaitoh 	{PCI_HT_CAP_EXTCNFSPACE, "Extended Configuration Space Access",	NULL },
   1448      1.141   msaitoh 	{PCI_HT_CAP_ADDRMAP,	"Address Mapping",	NULL },
   1449      1.141   msaitoh 	{PCI_HT_CAP_MSIMAP,	"MSI Mapping",	pci_conf_print_ht_msimap_cap },
   1450      1.141   msaitoh 	{PCI_HT_CAP_DIRECTROUTE, "Direct Route",	NULL },
   1451      1.141   msaitoh 	{PCI_HT_CAP_VCSET,	"VCSet",	NULL },
   1452      1.141   msaitoh 	{PCI_HT_CAP_RETRYMODE,	"Retry Mode",	NULL },
   1453      1.141   msaitoh 	{PCI_HT_CAP_X86ENCODE,	"X86 Encoding",	NULL },
   1454      1.141   msaitoh 	{PCI_HT_CAP_GEN3,	"Gen3",	NULL },
   1455      1.141   msaitoh 	{PCI_HT_CAP_FLE,	"Function-Level Extension",	NULL },
   1456      1.141   msaitoh 	{PCI_HT_CAP_PM,		"Power Management",	NULL },
   1457      1.141   msaitoh 	{PCI_HT_CAP_HIGHNODECNT, "High Node Count",	NULL },
   1458      1.141   msaitoh };
   1459      1.141   msaitoh 
   1460      1.141   msaitoh static void
   1461      1.141   msaitoh pci_conf_print_ht_cap(const pcireg_t *regs, int capoff)
   1462      1.141   msaitoh {
   1463      1.141   msaitoh 	pcireg_t val, foundcap;
   1464      1.141   msaitoh 	unsigned int off;
   1465      1.141   msaitoh 
   1466      1.141   msaitoh 	val = regs[o2i(capoff + PCI_HT_CMD)];
   1467      1.141   msaitoh 
   1468      1.141   msaitoh 	printf("\n  HyperTransport Capability Register at 0x%02x\n", capoff);
   1469      1.141   msaitoh 
   1470      1.141   msaitoh 	printf("    Command register: 0x%04x\n", val >> 16);
   1471      1.141   msaitoh 	foundcap = PCI_HT_CAP(val);
   1472      1.141   msaitoh 	for (off = 0; off < __arraycount(ht_captab); off++) {
   1473      1.141   msaitoh 		if (ht_captab[off].cap == foundcap)
   1474      1.141   msaitoh 			break;
   1475      1.141   msaitoh 	}
   1476      1.141   msaitoh 	printf("      Capability Type: 0x%02x ", foundcap);
   1477      1.141   msaitoh 	if (off >= __arraycount(ht_captab)) {
   1478      1.141   msaitoh 		printf("(unknown)\n");
   1479      1.141   msaitoh 		return;
   1480      1.141   msaitoh 	}
   1481      1.141   msaitoh 	printf("(%s)\n", ht_captab[off].name);
   1482      1.141   msaitoh 	if (ht_captab[off].printfunc != NULL)
   1483      1.142   msaitoh 		ht_captab[off].printfunc(regs, capoff);
   1484      1.141   msaitoh }
   1485      1.118   msaitoh 
   1486      1.118   msaitoh static void
   1487      1.118   msaitoh pci_conf_print_vendspec_cap(const pcireg_t *regs, int capoff)
   1488      1.118   msaitoh {
   1489      1.118   msaitoh 	uint16_t caps;
   1490      1.118   msaitoh 
   1491      1.118   msaitoh 	caps = regs[o2i(capoff)] >> PCI_VENDORSPECIFIC_SHIFT;
   1492      1.118   msaitoh 
   1493      1.118   msaitoh 	printf("\n  PCI Vendor Specific Capabilities Register\n");
   1494      1.118   msaitoh 	printf("    Capabilities length: 0x%02x\n", caps & 0xff);
   1495      1.118   msaitoh }
   1496      1.118   msaitoh 
   1497      1.118   msaitoh static void
   1498      1.118   msaitoh pci_conf_print_debugport_cap(const pcireg_t *regs, int capoff)
   1499      1.118   msaitoh {
   1500      1.118   msaitoh 	pcireg_t val;
   1501      1.118   msaitoh 
   1502      1.118   msaitoh 	val = regs[o2i(capoff + PCI_DEBUG_BASER)];
   1503      1.118   msaitoh 
   1504      1.118   msaitoh 	printf("\n  Debugport Capability Register\n");
   1505      1.118   msaitoh 	printf("    Debug base Register: 0x%04x\n",
   1506      1.118   msaitoh 	    val >> PCI_DEBUG_BASER_SHIFT);
   1507      1.118   msaitoh 	printf("      port offset: 0x%04x\n",
   1508      1.118   msaitoh 	    (val & PCI_DEBUG_PORTOFF_MASK) >> PCI_DEBUG_PORTOFF_SHIFT);
   1509      1.118   msaitoh 	printf("      BAR number: %u\n",
   1510      1.118   msaitoh 	    (val & PCI_DEBUG_BARNUM_MASK) >> PCI_DEBUG_BARNUM_SHIFT);
   1511      1.118   msaitoh }
   1512      1.118   msaitoh 
   1513      1.115   msaitoh /* XXX pci_conf_print_cpci_rsrcctl_cap */
   1514      1.115   msaitoh /* XXX pci_conf_print_hotplug_cap */
   1515      1.118   msaitoh 
   1516      1.118   msaitoh static void
   1517      1.118   msaitoh pci_conf_print_subsystem_cap(const pcireg_t *regs, int capoff)
   1518      1.118   msaitoh {
   1519      1.118   msaitoh 	pcireg_t reg;
   1520      1.118   msaitoh 
   1521      1.118   msaitoh 	reg = regs[o2i(capoff + PCI_CAP_SUBSYS_ID)];
   1522      1.118   msaitoh 
   1523      1.118   msaitoh 	printf("\n  Subsystem ID Capability Register\n");
   1524      1.118   msaitoh 	printf("    Subsystem ID : 0x%08x\n", reg);
   1525      1.118   msaitoh }
   1526      1.118   msaitoh 
   1527      1.115   msaitoh /* XXX pci_conf_print_agp8_cap */
   1528      1.115   msaitoh /* XXX pci_conf_print_secure_cap */
   1529      1.115   msaitoh 
   1530       1.51  drochner static void
   1531       1.99   msaitoh pci_print_pcie_L0s_latency(uint32_t val)
   1532       1.99   msaitoh {
   1533       1.99   msaitoh 
   1534       1.99   msaitoh 	switch (val) {
   1535       1.99   msaitoh 	case 0x0:
   1536       1.99   msaitoh 		printf("Less than 64ns\n");
   1537       1.99   msaitoh 		break;
   1538       1.99   msaitoh 	case 0x1:
   1539       1.99   msaitoh 	case 0x2:
   1540       1.99   msaitoh 	case 0x3:
   1541       1.99   msaitoh 		printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
   1542       1.99   msaitoh 		break;
   1543       1.99   msaitoh 	case 0x4:
   1544       1.99   msaitoh 		printf("512ns to less than 1us\n");
   1545       1.99   msaitoh 		break;
   1546       1.99   msaitoh 	case 0x5:
   1547       1.99   msaitoh 		printf("1us to less than 2us\n");
   1548       1.99   msaitoh 		break;
   1549       1.99   msaitoh 	case 0x6:
   1550       1.99   msaitoh 		printf("2us - 4us\n");
   1551       1.99   msaitoh 		break;
   1552       1.99   msaitoh 	case 0x7:
   1553       1.99   msaitoh 		printf("More than 4us\n");
   1554       1.99   msaitoh 		break;
   1555       1.99   msaitoh 	}
   1556       1.99   msaitoh }
   1557       1.99   msaitoh 
   1558       1.99   msaitoh static void
   1559       1.99   msaitoh pci_print_pcie_L1_latency(uint32_t val)
   1560       1.99   msaitoh {
   1561       1.99   msaitoh 
   1562       1.99   msaitoh 	switch (val) {
   1563       1.99   msaitoh 	case 0x0:
   1564       1.99   msaitoh 		printf("Less than 1us\n");
   1565       1.99   msaitoh 		break;
   1566       1.99   msaitoh 	case 0x6:
   1567       1.99   msaitoh 		printf("32us - 64us\n");
   1568       1.99   msaitoh 		break;
   1569       1.99   msaitoh 	case 0x7:
   1570       1.99   msaitoh 		printf("More than 64us\n");
   1571       1.99   msaitoh 		break;
   1572       1.99   msaitoh 	default:
   1573       1.99   msaitoh 		printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
   1574       1.99   msaitoh 		break;
   1575       1.99   msaitoh 	}
   1576       1.99   msaitoh }
   1577       1.99   msaitoh 
   1578       1.99   msaitoh static void
   1579      1.105   msaitoh pci_print_pcie_compl_timeout(uint32_t val)
   1580      1.105   msaitoh {
   1581      1.105   msaitoh 
   1582      1.105   msaitoh 	switch (val) {
   1583      1.105   msaitoh 	case 0x0:
   1584      1.105   msaitoh 		printf("50us to 50ms\n");
   1585      1.105   msaitoh 		break;
   1586      1.105   msaitoh 	case 0x5:
   1587      1.105   msaitoh 		printf("16ms to 55ms\n");
   1588      1.105   msaitoh 		break;
   1589      1.105   msaitoh 	case 0x6:
   1590      1.105   msaitoh 		printf("65ms to 210ms\n");
   1591      1.105   msaitoh 		break;
   1592      1.105   msaitoh 	case 0x9:
   1593      1.105   msaitoh 		printf("260ms to 900ms\n");
   1594      1.105   msaitoh 		break;
   1595      1.105   msaitoh 	case 0xa:
   1596      1.105   msaitoh 		printf("1s to 3.5s\n");
   1597      1.105   msaitoh 		break;
   1598      1.105   msaitoh 	default:
   1599      1.105   msaitoh 		printf("unknown %u value\n", val);
   1600      1.105   msaitoh 		break;
   1601      1.105   msaitoh 	}
   1602      1.105   msaitoh }
   1603      1.105   msaitoh 
   1604  1.148.2.3  pgoyette static const char * const pcie_linkspeeds[] = {"2.5", "2.5", "5.0", "8.0"};
   1605      1.146   msaitoh 
   1606      1.146   msaitoh static void
   1607      1.146   msaitoh pci_print_pcie_linkspeed(pcireg_t val)
   1608      1.146   msaitoh {
   1609      1.146   msaitoh 
   1610  1.148.2.3  pgoyette 	if (val > __arraycount(pcie_linkspeeds))
   1611      1.146   msaitoh 		printf("unknown value (%u)\n", val);
   1612      1.146   msaitoh 	else
   1613  1.148.2.3  pgoyette 		printf("%sGT/s\n", pcie_linkspeeds[val]);
   1614      1.146   msaitoh }
   1615      1.146   msaitoh 
   1616      1.146   msaitoh static void
   1617      1.146   msaitoh pci_print_pcie_linkspeedvector(pcireg_t val)
   1618      1.146   msaitoh {
   1619      1.146   msaitoh 	unsigned int i;
   1620      1.146   msaitoh 
   1621      1.146   msaitoh 	/* Start from 0 */
   1622      1.146   msaitoh 	for (i = 0; i < 16; i++)
   1623      1.146   msaitoh 		if (((val >> i) & 0x01) != 0) {
   1624      1.146   msaitoh 			if (i >= __arraycount(pcie_linkspeeds))
   1625  1.148.2.3  pgoyette 				printf(" unknown vector (0x%x)", 1 << i);
   1626      1.146   msaitoh 			else
   1627      1.146   msaitoh 				printf(" %sGT/s", pcie_linkspeeds[i]);
   1628      1.146   msaitoh 		}
   1629      1.146   msaitoh }
   1630      1.146   msaitoh 
   1631      1.105   msaitoh static void
   1632  1.148.2.3  pgoyette pci_print_pcie_link_deemphasis(pcireg_t val)
   1633  1.148.2.3  pgoyette {
   1634  1.148.2.3  pgoyette 	switch (val) {
   1635  1.148.2.3  pgoyette 	case 0:
   1636  1.148.2.3  pgoyette 		printf("-6dB");
   1637  1.148.2.3  pgoyette 		break;
   1638  1.148.2.3  pgoyette 	case 1:
   1639  1.148.2.3  pgoyette 		printf("-3.5dB");
   1640  1.148.2.3  pgoyette 		break;
   1641  1.148.2.3  pgoyette 	default:
   1642  1.148.2.3  pgoyette 		printf("(reserved value)");
   1643  1.148.2.3  pgoyette 	}
   1644  1.148.2.3  pgoyette }
   1645  1.148.2.3  pgoyette 
   1646  1.148.2.3  pgoyette static void
   1647       1.72     joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
   1648       1.72     joerg {
   1649      1.101   msaitoh 	pcireg_t reg; /* for each register */
   1650      1.101   msaitoh 	pcireg_t val; /* for each bitfield */
   1651      1.105   msaitoh 	bool check_link = false;
   1652       1.72     joerg 	bool check_slot = false;
   1653      1.101   msaitoh 	bool check_rootport = false;
   1654      1.105   msaitoh 	unsigned int pciever;
   1655  1.148.2.3  pgoyette 	unsigned int i;
   1656       1.72     joerg 
   1657       1.72     joerg 	printf("\n  PCI Express Capabilities Register\n");
   1658       1.99   msaitoh 	/* Capability Register */
   1659      1.101   msaitoh 	reg = regs[o2i(capoff)];
   1660  1.148.2.3  pgoyette 	printf("    Capability register: 0x%04x\n", reg >> 16);
   1661      1.105   msaitoh 	pciever = (unsigned int)((reg & 0x000f0000) >> 16);
   1662      1.105   msaitoh 	printf("      Capability version: %u\n", pciever);
   1663       1.99   msaitoh 	printf("      Device type: ");
   1664      1.101   msaitoh 	switch ((reg & 0x00f00000) >> 20) {
   1665  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_PCIE_DEV:	/* 0x0 */
   1666       1.72     joerg 		printf("PCI Express Endpoint device\n");
   1667      1.105   msaitoh 		check_link = true;
   1668       1.72     joerg 		break;
   1669  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_PCI_DEV:	/* 0x1 */
   1670       1.75  jmcneill 		printf("Legacy PCI Express Endpoint device\n");
   1671      1.105   msaitoh 		check_link = true;
   1672       1.72     joerg 		break;
   1673  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_ROOT:	/* 0x4 */
   1674       1.72     joerg 		printf("Root Port of PCI Express Root Complex\n");
   1675      1.105   msaitoh 		check_link = true;
   1676       1.72     joerg 		check_slot = true;
   1677      1.105   msaitoh 		check_rootport = true;
   1678       1.72     joerg 		break;
   1679  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_UP:		/* 0x5 */
   1680       1.72     joerg 		printf("Upstream Port of PCI Express Switch\n");
   1681       1.72     joerg 		break;
   1682  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_DOWN:	/* 0x6 */
   1683       1.72     joerg 		printf("Downstream Port of PCI Express Switch\n");
   1684       1.72     joerg 		check_slot = true;
   1685      1.105   msaitoh 		check_rootport = true;
   1686       1.72     joerg 		break;
   1687  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_PCIE2PCI:	/* 0x7 */
   1688       1.72     joerg 		printf("PCI Express to PCI/PCI-X Bridge\n");
   1689       1.72     joerg 		break;
   1690  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_PCI2PCIE:	/* 0x8 */
   1691       1.72     joerg 		printf("PCI/PCI-X to PCI Express Bridge\n");
   1692       1.72     joerg 		break;
   1693  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_ROOT_INTEP:	/* 0x9 */
   1694       1.96   msaitoh 		printf("Root Complex Integrated Endpoint\n");
   1695       1.96   msaitoh 		break;
   1696  1.148.2.3  pgoyette 	case PCIE_XCAP_TYPE_ROOT_EVNTC:	/* 0xa */
   1697      1.105   msaitoh 		check_rootport = true;
   1698       1.96   msaitoh 		printf("Root Complex Event Collector\n");
   1699       1.96   msaitoh 		break;
   1700       1.72     joerg 	default:
   1701       1.72     joerg 		printf("unknown\n");
   1702       1.72     joerg 		break;
   1703       1.72     joerg 	}
   1704      1.127   msaitoh 	onoff("Slot implemented", reg, PCIE_XCAP_SI);
   1705  1.148.2.3  pgoyette 	printf("      Interrupt Message Number: 0x%02x\n",
   1706  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCIE_XCAP_IRQ));
   1707       1.99   msaitoh 
   1708       1.99   msaitoh 	/* Device Capability Register */
   1709      1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP)];
   1710      1.101   msaitoh 	printf("    Device Capabilities Register: 0x%08x\n", reg);
   1711       1.99   msaitoh 	printf("      Max Payload Size Supported: %u bytes max\n",
   1712      1.116   msaitoh 	    128 << (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD));
   1713       1.99   msaitoh 	printf("      Phantom Functions Supported: ");
   1714  1.148.2.3  pgoyette 	switch (__SHIFTOUT(reg, PCIE_DCAP_PHANTOM_FUNCS)) {
   1715       1.99   msaitoh 	case 0x0:
   1716       1.99   msaitoh 		printf("not available\n");
   1717       1.99   msaitoh 		break;
   1718       1.99   msaitoh 	case 0x1:
   1719       1.99   msaitoh 		printf("MSB\n");
   1720       1.99   msaitoh 		break;
   1721       1.99   msaitoh 	case 0x2:
   1722       1.99   msaitoh 		printf("two MSB\n");
   1723       1.99   msaitoh 		break;
   1724       1.99   msaitoh 	case 0x3:
   1725       1.99   msaitoh 		printf("All three bits\n");
   1726       1.99   msaitoh 		break;
   1727       1.99   msaitoh 	}
   1728       1.99   msaitoh 	printf("      Extended Tag Field Supported: %dbit\n",
   1729      1.103   msaitoh 	    (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
   1730       1.99   msaitoh 	printf("      Endpoint L0 Acceptable Latency: ");
   1731  1.148.2.3  pgoyette 	pci_print_pcie_L0s_latency(__SHIFTOUT(reg, PCIE_DCAP_L0S_LATENCY));
   1732       1.99   msaitoh 	printf("      Endpoint L1 Acceptable Latency: ");
   1733  1.148.2.3  pgoyette 	pci_print_pcie_L1_latency(__SHIFTOUT(reg, PCIE_DCAP_L1_LATENCY));
   1734      1.122   msaitoh 	onoff("Attention Button Present", reg, PCIE_DCAP_ATTN_BUTTON);
   1735      1.122   msaitoh 	onoff("Attention Indicator Present", reg, PCIE_DCAP_ATTN_IND);
   1736      1.112   msaitoh 	onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
   1737      1.112   msaitoh 	onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
   1738  1.148.2.3  pgoyette 	printf("      Captured Slot Power Limit Value: %u\n",
   1739  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCIE_DCAP_SLOT_PWR_LIM_VAL));
   1740  1.148.2.3  pgoyette 	printf("      Captured Slot Power Limit Scale: %u\n",
   1741  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCIE_DCAP_SLOT_PWR_LIM_SCALE));
   1742      1.112   msaitoh 	onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
   1743       1.99   msaitoh 
   1744       1.99   msaitoh 	/* Device Control Register */
   1745      1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
   1746      1.101   msaitoh 	printf("    Device Control Register: 0x%04x\n", reg & 0xffff);
   1747      1.112   msaitoh 	onoff("Correctable Error Reporting Enable", reg,
   1748      1.112   msaitoh 	    PCIE_DCSR_ENA_COR_ERR);
   1749      1.112   msaitoh 	onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
   1750      1.112   msaitoh 	onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
   1751      1.112   msaitoh 	onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
   1752      1.112   msaitoh 	onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
   1753       1.99   msaitoh 	printf("      Max Payload Size: %d byte\n",
   1754  1.148.2.3  pgoyette 	    128 << __SHIFTOUT(reg, PCIE_DCSR_MAX_PAYLOAD));
   1755      1.112   msaitoh 	onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
   1756      1.112   msaitoh 	onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
   1757      1.112   msaitoh 	onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
   1758      1.112   msaitoh 	onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
   1759       1.99   msaitoh 	printf("      Max Read Request Size: %d byte\n",
   1760  1.148.2.3  pgoyette 	    128 << __SHIFTOUT(reg, PCIE_DCSR_MAX_READ_REQ));
   1761       1.99   msaitoh 
   1762       1.99   msaitoh 	/* Device Status Register */
   1763      1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
   1764      1.101   msaitoh 	printf("    Device Status Register: 0x%04x\n", reg >> 16);
   1765      1.112   msaitoh 	onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
   1766      1.112   msaitoh 	onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
   1767      1.112   msaitoh 	onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
   1768      1.112   msaitoh 	onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
   1769      1.112   msaitoh 	onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
   1770      1.112   msaitoh 	onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
   1771  1.148.2.3  pgoyette 	onoff("Emergency Power Reduction Detected", reg, PCIE_DCSR_EMGPWRREDD);
   1772       1.99   msaitoh 
   1773      1.105   msaitoh 	if (check_link) {
   1774      1.105   msaitoh 		/* Link Capability Register */
   1775      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP)];
   1776      1.105   msaitoh 		printf("    Link Capabilities Register: 0x%08x\n", reg);
   1777      1.105   msaitoh 		printf("      Maximum Link Speed: ");
   1778      1.146   msaitoh 		pci_print_pcie_linkspeed(reg & PCIE_LCAP_MAX_SPEED);
   1779      1.105   msaitoh 		printf("      Maximum Link Width: x%u lanes\n",
   1780  1.148.2.3  pgoyette 		    (unsigned int)__SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH));
   1781      1.105   msaitoh 		printf("      Active State PM Support: ");
   1782  1.148.2.3  pgoyette 		switch (__SHIFTOUT(reg, PCIE_LCAP_ASPM)) {
   1783      1.145   msaitoh 		case 0x0:
   1784      1.145   msaitoh 			printf("No ASPM support\n");
   1785      1.145   msaitoh 			break;
   1786      1.105   msaitoh 		case 0x1:
   1787      1.145   msaitoh 			printf("L0s supported\n");
   1788      1.145   msaitoh 			break;
   1789      1.145   msaitoh 		case 0x2:
   1790      1.145   msaitoh 			printf("L1 supported\n");
   1791      1.105   msaitoh 			break;
   1792      1.105   msaitoh 		case 0x3:
   1793      1.105   msaitoh 			printf("L0s and L1 supported\n");
   1794      1.105   msaitoh 			break;
   1795      1.105   msaitoh 		}
   1796      1.105   msaitoh 		printf("      L0 Exit Latency: ");
   1797  1.148.2.3  pgoyette 		pci_print_pcie_L0s_latency(__SHIFTOUT(reg,PCIE_LCAP_L0S_EXIT));
   1798      1.105   msaitoh 		printf("      L1 Exit Latency: ");
   1799  1.148.2.3  pgoyette 		pci_print_pcie_L1_latency(__SHIFTOUT(reg, PCIE_LCAP_L1_EXIT));
   1800  1.148.2.3  pgoyette 		printf("      Port Number: %u\n",
   1801  1.148.2.3  pgoyette 		    (unsigned int)__SHIFTOUT(reg, PCIE_LCAP_PORT));
   1802      1.117   msaitoh 		onoff("Clock Power Management", reg, PCIE_LCAP_CLOCK_PM);
   1803      1.117   msaitoh 		onoff("Surprise Down Error Report", reg,
   1804      1.117   msaitoh 		    PCIE_LCAP_SURPRISE_DOWN);
   1805      1.117   msaitoh 		onoff("Data Link Layer Link Active", reg, PCIE_LCAP_DL_ACTIVE);
   1806      1.117   msaitoh 		onoff("Link BW Notification Capable", reg,
   1807      1.117   msaitoh 			PCIE_LCAP_LINK_BW_NOTIFY);
   1808      1.117   msaitoh 		onoff("ASPM Optionally Compliance", reg,
   1809      1.117   msaitoh 		    PCIE_LCAP_ASPM_COMPLIANCE);
   1810      1.105   msaitoh 
   1811      1.105   msaitoh 		/* Link Control Register */
   1812      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1813      1.105   msaitoh 		printf("    Link Control Register: 0x%04x\n", reg & 0xffff);
   1814      1.105   msaitoh 		printf("      Active State PM Control: ");
   1815  1.148.2.3  pgoyette 		switch (reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S)) {
   1816      1.105   msaitoh 		case 0:
   1817      1.105   msaitoh 			printf("disabled\n");
   1818      1.105   msaitoh 			break;
   1819      1.105   msaitoh 		case 1:
   1820      1.105   msaitoh 			printf("L0s Entry Enabled\n");
   1821      1.105   msaitoh 			break;
   1822      1.105   msaitoh 		case 2:
   1823      1.105   msaitoh 			printf("L1 Entry Enabled\n");
   1824      1.105   msaitoh 			break;
   1825      1.105   msaitoh 		case 3:
   1826      1.105   msaitoh 			printf("L0s and L1 Entry Enabled\n");
   1827      1.105   msaitoh 			break;
   1828      1.105   msaitoh 		}
   1829      1.112   msaitoh 		onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
   1830      1.112   msaitoh 		    "128bytes", "64bytes");
   1831      1.112   msaitoh 		onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
   1832      1.112   msaitoh 		onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
   1833      1.112   msaitoh 		onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
   1834      1.112   msaitoh 		onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
   1835      1.112   msaitoh 		onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
   1836  1.148.2.3  pgoyette 		onoff("Hardware Autonomous Width Disable", reg,PCIE_LCSR_HAWD);
   1837      1.112   msaitoh 		onoff("Link Bandwidth Management Interrupt Enable", reg,
   1838      1.112   msaitoh 		    PCIE_LCSR_LBMIE);
   1839      1.112   msaitoh 		onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
   1840      1.112   msaitoh 		    PCIE_LCSR_LABIE);
   1841      1.146   msaitoh 		printf("      DRS Signaling Control: ");
   1842  1.148.2.3  pgoyette 		switch (__SHIFTOUT(reg, PCIE_LCSR_DRSSGNL)) {
   1843      1.146   msaitoh 		case 0:
   1844      1.146   msaitoh 			printf("not reported\n");
   1845      1.146   msaitoh 			break;
   1846      1.146   msaitoh 		case 1:
   1847      1.146   msaitoh 			printf("Interrupt Enabled\n");
   1848      1.146   msaitoh 			break;
   1849      1.146   msaitoh 		case 2:
   1850      1.146   msaitoh 			printf("DRS to FRS Signaling Enabled\n");
   1851      1.146   msaitoh 			break;
   1852      1.146   msaitoh 		default:
   1853      1.146   msaitoh 			printf("reserved\n");
   1854      1.146   msaitoh 			break;
   1855      1.146   msaitoh 		}
   1856      1.105   msaitoh 
   1857      1.105   msaitoh 		/* Link Status Register */
   1858      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1859      1.105   msaitoh 		printf("    Link Status Register: 0x%04x\n", reg >> 16);
   1860      1.105   msaitoh 		printf("      Negotiated Link Speed: ");
   1861      1.146   msaitoh 		pci_print_pcie_linkspeed(__SHIFTOUT(reg, PCIE_LCSR_LINKSPEED));
   1862      1.105   msaitoh 		printf("      Negotiated Link Width: x%u lanes\n",
   1863  1.148.2.3  pgoyette 		    (unsigned int)__SHIFTOUT(reg, PCIE_LCSR_NLW));
   1864      1.112   msaitoh 		onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
   1865      1.112   msaitoh 		onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
   1866      1.112   msaitoh 		onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
   1867      1.112   msaitoh 		onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
   1868      1.112   msaitoh 		onoff("Link Bandwidth Management Status", reg,
   1869      1.112   msaitoh 		    PCIE_LCSR_LINK_BW_MGMT);
   1870      1.112   msaitoh 		onoff("Link Autonomous Bandwidth Status", reg,
   1871      1.112   msaitoh 		    PCIE_LCSR_LINK_AUTO_BW);
   1872       1.86      matt 	}
   1873       1.99   msaitoh 
   1874      1.102   msaitoh 	if (check_slot == true) {
   1875      1.101   msaitoh 		/* Slot Capability Register */
   1876      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_SLCAP)];
   1877  1.148.2.3  pgoyette 		printf("    Slot Capability Register: 0x%08x\n", reg);
   1878      1.117   msaitoh 		onoff("Attention Button Present", reg, PCIE_SLCAP_ABP);
   1879      1.117   msaitoh 		onoff("Power Controller Present", reg, PCIE_SLCAP_PCP);
   1880      1.117   msaitoh 		onoff("MRL Sensor Present", reg, PCIE_SLCAP_MSP);
   1881      1.117   msaitoh 		onoff("Attention Indicator Present", reg, PCIE_SLCAP_AIP);
   1882      1.117   msaitoh 		onoff("Power Indicator Present", reg, PCIE_SLCAP_PIP);
   1883      1.117   msaitoh 		onoff("Hot-Plug Surprise", reg, PCIE_SLCAP_HPS);
   1884      1.117   msaitoh 		onoff("Hot-Plug Capable", reg, PCIE_SLCAP_HPC);
   1885      1.101   msaitoh 		printf("      Slot Power Limit Value: %d\n",
   1886      1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_SPLV) >> 7);
   1887      1.101   msaitoh 		printf("      Slot Power Limit Scale: %d\n",
   1888      1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_SPLS) >> 15);
   1889      1.117   msaitoh 		onoff("Electromechanical Interlock Present", reg,
   1890      1.117   msaitoh 		    PCIE_SLCAP_EIP);
   1891      1.117   msaitoh 		onoff("No Command Completed Support", reg, PCIE_SLCAP_NCCS);
   1892      1.101   msaitoh 		printf("      Physical Slot Number: %d\n",
   1893      1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
   1894      1.101   msaitoh 
   1895      1.101   msaitoh 		/* Slot Control Register */
   1896      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_SLCSR)];
   1897  1.148.2.4  pgoyette 		printf("    Slot Control Register: 0x%04x\n", reg & 0xffff);
   1898      1.117   msaitoh 		onoff("Attention Button Pressed Enabled", reg, PCIE_SLCSR_ABE);
   1899      1.117   msaitoh 		onoff("Power Fault Detected Enabled", reg, PCIE_SLCSR_PFE);
   1900      1.117   msaitoh 		onoff("MRL Sensor Changed Enabled", reg, PCIE_SLCSR_MSE);
   1901  1.148.2.4  pgoyette 		onoff("Presence Detect Changed Enabled", reg, PCIE_SLCSR_PDE);
   1902      1.117   msaitoh 		onoff("Command Completed Interrupt Enabled", reg,
   1903      1.117   msaitoh 		    PCIE_SLCSR_CCE);
   1904      1.117   msaitoh 		onoff("Hot-Plug Interrupt Enabled", reg, PCIE_SLCSR_HPE);
   1905       1.78  drochner 		printf("      Attention Indicator Control: ");
   1906      1.103   msaitoh 		switch ((reg & PCIE_SLCSR_AIC) >> 6) {
   1907       1.72     joerg 		case 0x0:
   1908       1.72     joerg 			printf("reserved\n");
   1909       1.72     joerg 			break;
   1910  1.148.2.4  pgoyette 		case PCIE_SLCSR_IND_ON:
   1911       1.72     joerg 			printf("on\n");
   1912       1.72     joerg 			break;
   1913  1.148.2.4  pgoyette 		case PCIE_SLCSR_IND_BLINK:
   1914       1.72     joerg 			printf("blink\n");
   1915       1.72     joerg 			break;
   1916  1.148.2.4  pgoyette 		case PCIE_SLCSR_IND_OFF:
   1917       1.72     joerg 			printf("off\n");
   1918       1.72     joerg 			break;
   1919       1.72     joerg 		}
   1920       1.78  drochner 		printf("      Power Indicator Control: ");
   1921      1.103   msaitoh 		switch ((reg & PCIE_SLCSR_PIC) >> 8) {
   1922       1.72     joerg 		case 0x0:
   1923       1.72     joerg 			printf("reserved\n");
   1924       1.72     joerg 			break;
   1925  1.148.2.4  pgoyette 		case PCIE_SLCSR_IND_ON:
   1926       1.72     joerg 			printf("on\n");
   1927       1.72     joerg 			break;
   1928  1.148.2.4  pgoyette 		case PCIE_SLCSR_IND_BLINK:
   1929       1.72     joerg 			printf("blink\n");
   1930       1.72     joerg 			break;
   1931  1.148.2.4  pgoyette 		case PCIE_SLCSR_IND_OFF:
   1932       1.72     joerg 			printf("off\n");
   1933       1.72     joerg 			break;
   1934       1.72     joerg 		}
   1935  1.148.2.2  pgoyette 		printf("      Power Controller Control: Power %s\n",
   1936  1.148.2.2  pgoyette 		    reg & PCIE_SLCSR_PCC ? "off" : "on");
   1937      1.117   msaitoh 		onoff("Electromechanical Interlock Control",
   1938      1.117   msaitoh 		    reg, PCIE_SLCSR_EIC);
   1939      1.116   msaitoh 		onoff("Data Link Layer State Changed Enable", reg,
   1940      1.116   msaitoh 		    PCIE_SLCSR_DLLSCE);
   1941      1.146   msaitoh 		onoff("Auto Slot Power Limit Disable", reg,
   1942      1.146   msaitoh 		    PCIE_SLCSR_AUTOSPLDIS);
   1943      1.101   msaitoh 
   1944      1.101   msaitoh 		/* Slot Status Register */
   1945  1.148.2.3  pgoyette 		printf("    Slot Status Register: 0x%04x\n", reg >> 16);
   1946      1.117   msaitoh 		onoff("Attention Button Pressed", reg, PCIE_SLCSR_ABP);
   1947      1.117   msaitoh 		onoff("Power Fault Detected", reg, PCIE_SLCSR_PFD);
   1948      1.117   msaitoh 		onoff("MRL Sensor Changed", reg, PCIE_SLCSR_MSC);
   1949  1.148.2.4  pgoyette 		onoff("Presence Detect Changed", reg, PCIE_SLCSR_PDC);
   1950      1.117   msaitoh 		onoff("Command Completed", reg, PCIE_SLCSR_CC);
   1951      1.117   msaitoh 		onoff("MRL Open", reg, PCIE_SLCSR_MS);
   1952      1.117   msaitoh 		onoff("Card Present in slot", reg, PCIE_SLCSR_PDS);
   1953      1.117   msaitoh 		onoff("Electromechanical Interlock engaged", reg,
   1954      1.117   msaitoh 		    PCIE_SLCSR_EIS);
   1955      1.117   msaitoh 		onoff("Data Link Layer State Changed", reg, PCIE_SLCSR_LACS);
   1956      1.101   msaitoh 	}
   1957      1.101   msaitoh 
   1958      1.101   msaitoh 	if (check_rootport == true) {
   1959      1.101   msaitoh 		/* Root Control Register */
   1960      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RCR)];
   1961  1.148.2.4  pgoyette 		printf("    Root Control Register: 0x%04x\n", reg & 0xffff);
   1962      1.117   msaitoh 		onoff("SERR on Correctable Error Enable", reg,
   1963      1.117   msaitoh 		    PCIE_RCR_SERR_CER);
   1964      1.117   msaitoh 		onoff("SERR on Non-Fatal Error Enable", reg,
   1965      1.117   msaitoh 		    PCIE_RCR_SERR_NFER);
   1966      1.117   msaitoh 		onoff("SERR on Fatal Error Enable", reg, PCIE_RCR_SERR_FER);
   1967      1.117   msaitoh 		onoff("PME Interrupt Enable", reg, PCIE_RCR_PME_IE);
   1968      1.117   msaitoh 		onoff("CRS Software Visibility Enable", reg, PCIE_RCR_CRS_SVE);
   1969      1.101   msaitoh 
   1970      1.101   msaitoh 		/* Root Capability Register */
   1971  1.148.2.3  pgoyette 		printf("    Root Capability Register: 0x%04x\n",
   1972      1.101   msaitoh 		    reg >> 16);
   1973      1.133   msaitoh 		onoff("CRS Software Visibility", reg, PCIE_RCR_CRS_SV);
   1974      1.101   msaitoh 
   1975      1.101   msaitoh 		/* Root Status Register */
   1976      1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RSR)];
   1977  1.148.2.3  pgoyette 		printf("    Root Status Register: 0x%08x\n", reg);
   1978  1.148.2.3  pgoyette 		printf("      PME Requester ID: 0x%04x\n",
   1979      1.104   msaitoh 		    (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
   1980      1.117   msaitoh 		onoff("PME was asserted", reg, PCIE_RSR_PME_STAT);
   1981      1.117   msaitoh 		onoff("another PME is pending", reg, PCIE_RSR_PME_PEND);
   1982       1.72     joerg 	}
   1983      1.105   msaitoh 
   1984      1.105   msaitoh 	/* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
   1985      1.105   msaitoh 	if (pciever < 2)
   1986      1.105   msaitoh 		return;
   1987      1.105   msaitoh 
   1988      1.105   msaitoh 	/* Device Capabilities 2 */
   1989      1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP2)];
   1990      1.105   msaitoh 	printf("    Device Capabilities 2: 0x%08x\n", reg);
   1991  1.148.2.3  pgoyette 	printf("      Completion Timeout Ranges Supported: ");
   1992  1.148.2.3  pgoyette 	val = reg & PCIE_DCAP2_COMPT_RANGE;
   1993  1.148.2.3  pgoyette 	switch (val) {
   1994  1.148.2.3  pgoyette 	case 0:
   1995  1.148.2.3  pgoyette 		printf("not supported\n");
   1996  1.148.2.3  pgoyette 		break;
   1997  1.148.2.3  pgoyette 	default:
   1998  1.148.2.3  pgoyette 		for (i = 0; i <= 3; i++) {
   1999  1.148.2.3  pgoyette 			if (((val >> i) & 0x01) != 0)
   2000  1.148.2.3  pgoyette 				printf("%c", 'A' + i);
   2001  1.148.2.3  pgoyette 		}
   2002  1.148.2.3  pgoyette 		printf("\n");
   2003  1.148.2.3  pgoyette 	}
   2004      1.112   msaitoh 	onoff("Completion Timeout Disable Supported", reg,
   2005      1.112   msaitoh 	    PCIE_DCAP2_COMPT_DIS);
   2006      1.112   msaitoh 	onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
   2007      1.112   msaitoh 	onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
   2008      1.112   msaitoh 	onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
   2009      1.112   msaitoh 	onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
   2010      1.112   msaitoh 	onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
   2011      1.112   msaitoh 	onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
   2012      1.112   msaitoh 	onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
   2013  1.148.2.3  pgoyette 	printf("      TPH Completer Supported: ");
   2014  1.148.2.3  pgoyette 	switch (__SHIFTOUT(reg, PCIE_DCAP2_TPH_COMP)) {
   2015  1.148.2.3  pgoyette 	case 0:
   2016  1.148.2.4  pgoyette 		printf("Not supported\n");
   2017  1.148.2.3  pgoyette 		break;
   2018  1.148.2.3  pgoyette 	case 1:
   2019  1.148.2.3  pgoyette 		printf("TPH\n");
   2020  1.148.2.3  pgoyette 		break;
   2021  1.148.2.3  pgoyette 	case 3:
   2022  1.148.2.3  pgoyette 		printf("TPH and Extended TPH\n");
   2023  1.148.2.3  pgoyette 		break;
   2024  1.148.2.3  pgoyette 	default:
   2025  1.148.2.3  pgoyette 		printf("(reserved value)\n");
   2026  1.148.2.3  pgoyette 		break;
   2027  1.148.2.3  pgoyette 
   2028  1.148.2.3  pgoyette 	}
   2029      1.145   msaitoh 	printf("      LN System CLS: ");
   2030      1.145   msaitoh 	switch (__SHIFTOUT(reg, PCIE_DCAP2_LNSYSCLS)) {
   2031      1.145   msaitoh 	case 0x0:
   2032      1.145   msaitoh 		printf("Not supported or not in effect\n");
   2033      1.145   msaitoh 		break;
   2034      1.145   msaitoh 	case 0x1:
   2035      1.145   msaitoh 		printf("64byte cachelines in effect\n");
   2036      1.145   msaitoh 		break;
   2037      1.145   msaitoh 	case 0x2:
   2038      1.145   msaitoh 		printf("128byte cachelines in effect\n");
   2039      1.145   msaitoh 		break;
   2040      1.145   msaitoh 	case 0x3:
   2041      1.145   msaitoh 		printf("Reserved\n");
   2042      1.145   msaitoh 		break;
   2043      1.145   msaitoh 	}
   2044      1.105   msaitoh 	printf("      OBFF Supported: ");
   2045      1.105   msaitoh 	switch ((reg & PCIE_DCAP2_OBFF) >> 18) {
   2046      1.105   msaitoh 	case 0x0:
   2047      1.105   msaitoh 		printf("Not supported\n");
   2048      1.105   msaitoh 		break;
   2049      1.105   msaitoh 	case 0x1:
   2050      1.105   msaitoh 		printf("Message only\n");
   2051      1.105   msaitoh 		break;
   2052      1.105   msaitoh 	case 0x2:
   2053      1.105   msaitoh 		printf("WAKE# only\n");
   2054      1.105   msaitoh 		break;
   2055      1.105   msaitoh 	case 0x3:
   2056      1.105   msaitoh 		printf("Both\n");
   2057      1.105   msaitoh 		break;
   2058      1.105   msaitoh 	}
   2059      1.112   msaitoh 	onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
   2060      1.112   msaitoh 	onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
   2061  1.148.2.3  pgoyette 	val = __SHIFTOUT(reg, PCIE_DCAP2_MAX_EETLP);
   2062  1.148.2.3  pgoyette 	printf("      Max End-End TLP Prefixes: %u\n", (val == 0) ? 4 : val);
   2063  1.148.2.1  pgoyette 	printf("      Emergency Power Reduction Supported: ");
   2064  1.148.2.1  pgoyette 	switch (__SHIFTOUT(reg, PCIE_DCAP2_EMGPWRRED)) {
   2065  1.148.2.1  pgoyette 	case 0x0:
   2066  1.148.2.1  pgoyette 		printf("Not supported\n");
   2067  1.148.2.1  pgoyette 		break;
   2068  1.148.2.1  pgoyette 	case 0x1:
   2069  1.148.2.1  pgoyette 		printf("Device Specific mechanism\n");
   2070  1.148.2.1  pgoyette 		break;
   2071  1.148.2.1  pgoyette 	case 0x2:
   2072  1.148.2.1  pgoyette 		printf("Form Factor spec or Device Specific mechanism\n");
   2073  1.148.2.1  pgoyette 		break;
   2074  1.148.2.1  pgoyette 	case 0x3:
   2075  1.148.2.1  pgoyette 		printf("Reserved\n");
   2076  1.148.2.1  pgoyette 		break;
   2077  1.148.2.1  pgoyette 	}
   2078  1.148.2.1  pgoyette 	onoff("Emergency Power Reduction Initialization Required", reg,
   2079  1.148.2.1  pgoyette 	    PCIE_DCAP2_EMGPWRRED_INI);
   2080      1.146   msaitoh 	onoff("FRS Supported", reg, PCIE_DCAP2_FRS);
   2081      1.105   msaitoh 
   2082      1.105   msaitoh 	/* Device Control 2 */
   2083      1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR2)];
   2084      1.105   msaitoh 	printf("    Device Control 2: 0x%04x\n", reg & 0xffff);
   2085      1.105   msaitoh 	printf("      Completion Timeout Value: ");
   2086      1.105   msaitoh 	pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
   2087      1.117   msaitoh 	onoff("Completion Timeout Disabled", reg, PCIE_DCSR2_COMPT_DIS);
   2088      1.117   msaitoh 	onoff("ARI Forwarding Enabled", reg, PCIE_DCSR2_ARI_FWD);
   2089  1.148.2.4  pgoyette 	onoff("AtomicOp Requester Enabled", reg, PCIE_DCSR2_ATOM_REQ);
   2090      1.117   msaitoh 	onoff("AtomicOp Egress Blocking", reg, PCIE_DCSR2_ATOM_EBLK);
   2091      1.117   msaitoh 	onoff("IDO Request Enabled", reg, PCIE_DCSR2_IDO_REQ);
   2092      1.117   msaitoh 	onoff("IDO Completion Enabled", reg, PCIE_DCSR2_IDO_COMP);
   2093      1.117   msaitoh 	onoff("LTR Mechanism Enabled", reg, PCIE_DCSR2_LTR_MEC);
   2094  1.148.2.1  pgoyette 	onoff("Emergency Power Reduction Request", reg,
   2095  1.148.2.1  pgoyette 	    PCIE_DCSR2_EMGPWRRED_REQ);
   2096      1.105   msaitoh 	printf("      OBFF: ");
   2097      1.105   msaitoh 	switch ((reg & PCIE_DCSR2_OBFF_EN) >> 13) {
   2098      1.105   msaitoh 	case 0x0:
   2099      1.105   msaitoh 		printf("Disabled\n");
   2100      1.105   msaitoh 		break;
   2101      1.105   msaitoh 	case 0x1:
   2102      1.105   msaitoh 		printf("Enabled with Message Signaling Variation A\n");
   2103      1.105   msaitoh 		break;
   2104      1.105   msaitoh 	case 0x2:
   2105      1.105   msaitoh 		printf("Enabled with Message Signaling Variation B\n");
   2106      1.105   msaitoh 		break;
   2107      1.105   msaitoh 	case 0x3:
   2108      1.105   msaitoh 		printf("Enabled using WAKE# signaling\n");
   2109      1.105   msaitoh 		break;
   2110      1.105   msaitoh 	}
   2111      1.117   msaitoh 	onoff("End-End TLP Prefix Blocking on", reg, PCIE_DCSR2_EETLP);
   2112      1.105   msaitoh 
   2113      1.105   msaitoh 	if (check_link) {
   2114  1.148.2.3  pgoyette 		bool drs_supported = false;
   2115      1.146   msaitoh 
   2116      1.105   msaitoh 		/* Link Capability 2 */
   2117      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP2)];
   2118  1.148.2.3  pgoyette 		/* If the vector is 0, LCAP2 is not implemented */
   2119  1.148.2.3  pgoyette 		if ((reg & PCIE_LCAP2_SUP_LNKSV) != 0) {
   2120  1.148.2.3  pgoyette 			printf("    Link Capabilities 2: 0x%08x\n", reg);
   2121  1.148.2.3  pgoyette 			printf("      Supported Link Speeds Vector:");
   2122  1.148.2.3  pgoyette 			pci_print_pcie_linkspeedvector(
   2123  1.148.2.3  pgoyette 				__SHIFTOUT(reg, PCIE_LCAP2_SUP_LNKSV));
   2124  1.148.2.3  pgoyette 			printf("\n");
   2125  1.148.2.3  pgoyette 			onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
   2126  1.148.2.3  pgoyette 			printf("      "
   2127  1.148.2.3  pgoyette 			    "Lower SKP OS Generation Supported Speed Vector:");
   2128  1.148.2.3  pgoyette 			pci_print_pcie_linkspeedvector(
   2129  1.148.2.3  pgoyette 				__SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_GENSUPPSV));
   2130  1.148.2.3  pgoyette 			printf("\n");
   2131  1.148.2.3  pgoyette 			printf("      "
   2132  1.148.2.3  pgoyette 			    "Lower SKP OS Reception Supported Speed Vector:");
   2133  1.148.2.3  pgoyette 			pci_print_pcie_linkspeedvector(
   2134  1.148.2.3  pgoyette 				__SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_RECSUPPSV));
   2135  1.148.2.3  pgoyette 			printf("\n");
   2136  1.148.2.3  pgoyette 			onoff("DRS Supported", reg, PCIE_LCAP2_DRS);
   2137  1.148.2.3  pgoyette 			drs_supported = (reg & PCIE_LCAP2_DRS) ? true : false;
   2138  1.148.2.3  pgoyette 		}
   2139      1.105   msaitoh 
   2140      1.105   msaitoh 		/* Link Control 2 */
   2141      1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR2)];
   2142      1.105   msaitoh 		printf("    Link Control 2: 0x%04x\n", reg & 0xffff);
   2143      1.105   msaitoh 		printf("      Target Link Speed: ");
   2144      1.146   msaitoh 		pci_print_pcie_linkspeed(__SHIFTOUT(reg,
   2145      1.146   msaitoh 			PCIE_LCSR2_TGT_LSPEED));
   2146      1.117   msaitoh 		onoff("Enter Compliance Enabled", reg, PCIE_LCSR2_ENT_COMPL);
   2147      1.117   msaitoh 		onoff("HW Autonomous Speed Disabled", reg,
   2148      1.117   msaitoh 		    PCIE_LCSR2_HW_AS_DIS);
   2149  1.148.2.3  pgoyette 		printf("      Selectable De-emphasis: ");
   2150  1.148.2.3  pgoyette 		pci_print_pcie_link_deemphasis(
   2151  1.148.2.3  pgoyette 			__SHIFTOUT(reg, PCIE_LCSR2_SEL_DEEMP));
   2152  1.148.2.3  pgoyette 		printf("\n");
   2153      1.105   msaitoh 		printf("      Transmit Margin: %u\n",
   2154      1.105   msaitoh 		    (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7);
   2155      1.117   msaitoh 		onoff("Enter Modified Compliance", reg, PCIE_LCSR2_EN_MCOMP);
   2156      1.117   msaitoh 		onoff("Compliance SOS", reg, PCIE_LCSR2_COMP_SOS);
   2157  1.148.2.3  pgoyette 		printf("      Compliance Present/De-emphasis: ");
   2158  1.148.2.3  pgoyette 		pci_print_pcie_link_deemphasis(
   2159  1.148.2.3  pgoyette 			__SHIFTOUT(reg, PCIE_LCSR2_COMP_DEEMP));
   2160  1.148.2.3  pgoyette 		printf("\n");
   2161      1.105   msaitoh 
   2162      1.105   msaitoh 		/* Link Status 2 */
   2163      1.117   msaitoh 		printf("    Link Status 2: 0x%04x\n", (reg >> 16) & 0xffff);
   2164  1.148.2.3  pgoyette 		printf("      Current De-emphasis Level: ");
   2165  1.148.2.3  pgoyette 		pci_print_pcie_link_deemphasis(
   2166  1.148.2.3  pgoyette 			__SHIFTOUT(reg, PCIE_LCSR2_DEEMP_LVL));
   2167  1.148.2.3  pgoyette 		printf("\n");
   2168      1.117   msaitoh 		onoff("Equalization Complete", reg, PCIE_LCSR2_EQ_COMPL);
   2169      1.117   msaitoh 		onoff("Equalization Phase 1 Successful", reg,
   2170      1.117   msaitoh 		    PCIE_LCSR2_EQP1_SUC);
   2171      1.117   msaitoh 		onoff("Equalization Phase 2 Successful", reg,
   2172      1.117   msaitoh 		    PCIE_LCSR2_EQP2_SUC);
   2173      1.117   msaitoh 		onoff("Equalization Phase 3 Successful", reg,
   2174      1.117   msaitoh 		    PCIE_LCSR2_EQP3_SUC);
   2175      1.117   msaitoh 		onoff("Link Equalization Request", reg, PCIE_LCSR2_LNKEQ_REQ);
   2176      1.146   msaitoh 		onoff("Retimer Presence Detected", reg, PCIE_LCSR2_RETIMERPD);
   2177      1.146   msaitoh 		if (drs_supported) {
   2178      1.146   msaitoh 			printf("      Downstream Component Presence: ");
   2179      1.146   msaitoh 			switch (__SHIFTOUT(reg, PCIE_LCSR2_DSCOMPN)) {
   2180      1.146   msaitoh 			case PCIE_DSCOMPN_DOWN_NOTDETERM:
   2181      1.146   msaitoh 				printf("Link Down - Presence Not"
   2182      1.146   msaitoh 				    " Determined\n");
   2183      1.146   msaitoh 				break;
   2184      1.146   msaitoh 			case PCIE_DSCOMPN_DOWN_NOTPRES:
   2185      1.146   msaitoh 				printf("Link Down - Component Not Present\n");
   2186      1.146   msaitoh 				break;
   2187      1.146   msaitoh 			case PCIE_DSCOMPN_DOWN_PRES:
   2188      1.146   msaitoh 				printf("Link Down - Component Present\n");
   2189      1.146   msaitoh 				break;
   2190      1.146   msaitoh 			case PCIE_DSCOMPN_UP_PRES:
   2191      1.146   msaitoh 				printf("Link Up - Component Present\n");
   2192      1.146   msaitoh 				break;
   2193      1.146   msaitoh 			case PCIE_DSCOMPN_UP_PRES_DRS:
   2194      1.146   msaitoh 				printf("Link Up - Component Present and DRS"
   2195      1.146   msaitoh 				    " received\n");
   2196      1.146   msaitoh 				break;
   2197      1.146   msaitoh 			default:
   2198      1.146   msaitoh 				printf("reserved\n");
   2199      1.146   msaitoh 				break;
   2200      1.146   msaitoh 			}
   2201      1.146   msaitoh 			onoff("DRS Message Received", reg, PCIE_LCSR2_DRSRCV);
   2202      1.146   msaitoh 		}
   2203      1.105   msaitoh 	}
   2204      1.105   msaitoh 
   2205      1.105   msaitoh 	/* Slot Capability 2 */
   2206      1.105   msaitoh 	/* Slot Control 2 */
   2207      1.105   msaitoh 	/* Slot Status 2 */
   2208       1.72     joerg }
   2209       1.72     joerg 
   2210      1.120   msaitoh static void
   2211      1.120   msaitoh pci_conf_print_msix_cap(const pcireg_t *regs, int capoff)
   2212      1.120   msaitoh {
   2213      1.120   msaitoh 	pcireg_t reg;
   2214      1.120   msaitoh 
   2215      1.120   msaitoh 	printf("\n  MSI-X Capability Register\n");
   2216      1.120   msaitoh 
   2217      1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_CTL)];
   2218      1.120   msaitoh 	printf("    Message Control register: 0x%04x\n",
   2219      1.120   msaitoh 	    (reg >> 16) & 0xff);
   2220      1.120   msaitoh 	printf("      Table Size: %d\n",PCI_MSIX_CTL_TBLSIZE(reg));
   2221      1.120   msaitoh 	onoff("Function Mask", reg, PCI_MSIX_CTL_FUNCMASK);
   2222      1.120   msaitoh 	onoff("MSI-X Enable", reg, PCI_MSIX_CTL_ENABLE);
   2223      1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_TBLOFFSET)];
   2224      1.120   msaitoh 	printf("    Table offset register: 0x%08x\n", reg);
   2225  1.148.2.3  pgoyette 	printf("      Table offset: 0x%08x\n",
   2226      1.145   msaitoh 	    (pcireg_t)(reg & PCI_MSIX_TBLOFFSET_MASK));
   2227      1.145   msaitoh 	printf("      BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_TBLBIR_MASK));
   2228      1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_PBAOFFSET)];
   2229      1.120   msaitoh 	printf("    Pending bit array register: 0x%08x\n", reg);
   2230  1.148.2.3  pgoyette 	printf("      Pending bit array offset: 0x%08x\n",
   2231      1.145   msaitoh 	    (pcireg_t)(reg & PCI_MSIX_PBAOFFSET_MASK));
   2232      1.145   msaitoh 	printf("      BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_PBABIR_MASK));
   2233      1.120   msaitoh }
   2234      1.120   msaitoh 
   2235      1.138   msaitoh static void
   2236      1.138   msaitoh pci_conf_print_sata_cap(const pcireg_t *regs, int capoff)
   2237      1.138   msaitoh {
   2238      1.138   msaitoh 	pcireg_t reg;
   2239      1.138   msaitoh 
   2240      1.138   msaitoh 	printf("\n  Serial ATA Capability Register\n");
   2241      1.138   msaitoh 
   2242  1.148.2.4  pgoyette 	reg = regs[o2i(capoff + PCI_SATA_REV)];
   2243      1.138   msaitoh 	printf("    Revision register: 0x%04x\n", (reg >> 16) & 0xff);
   2244      1.139   msaitoh 	printf("      Revision: %u.%u\n",
   2245      1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MAJOR),
   2246      1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MINOR));
   2247      1.138   msaitoh 
   2248      1.138   msaitoh 	reg = regs[o2i(capoff + PCI_SATA_BAR)];
   2249      1.138   msaitoh 
   2250      1.138   msaitoh 	printf("    BAR Register: 0x%08x\n", reg);
   2251      1.140   msaitoh 	printf("      Register location: ");
   2252      1.140   msaitoh 	if ((reg & PCI_SATA_BAR_SPEC) == PCI_SATA_BAR_INCONF)
   2253      1.140   msaitoh 		printf("in config space\n");
   2254      1.140   msaitoh 	else {
   2255      1.140   msaitoh 		printf("BAR %d\n", (int)PCI_SATA_BAR_NUM(reg));
   2256      1.140   msaitoh 		printf("      BAR offset: 0x%08x\n",
   2257      1.140   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SATA_BAR_OFFSET) * 4);
   2258      1.140   msaitoh 	}
   2259      1.138   msaitoh }
   2260      1.138   msaitoh 
   2261      1.118   msaitoh static void
   2262      1.118   msaitoh pci_conf_print_pciaf_cap(const pcireg_t *regs, int capoff)
   2263      1.118   msaitoh {
   2264      1.118   msaitoh 	pcireg_t reg;
   2265      1.118   msaitoh 
   2266      1.118   msaitoh 	printf("\n  Advanced Features Capability Register\n");
   2267      1.118   msaitoh 
   2268      1.118   msaitoh 	reg = regs[o2i(capoff + PCI_AFCAPR)];
   2269      1.118   msaitoh 	printf("    AF Capabilities register: 0x%02x\n", (reg >> 24) & 0xff);
   2270      1.145   msaitoh 	printf("    AF Structure Length: 0x%02x\n",
   2271      1.145   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AF_LENGTH));
   2272      1.118   msaitoh 	onoff("Transaction Pending", reg, PCI_AF_TP_CAP);
   2273      1.118   msaitoh 	onoff("Function Level Reset", reg, PCI_AF_FLR_CAP);
   2274      1.118   msaitoh 	reg = regs[o2i(capoff + PCI_AFCSR)];
   2275      1.118   msaitoh 	printf("    AF Control register: 0x%02x\n", reg & 0xff);
   2276      1.118   msaitoh 	/*
   2277      1.118   msaitoh 	 * Only PCI_AFCR_INITIATE_FLR is a member of the AF control register
   2278      1.118   msaitoh 	 * and it's always 0 on read
   2279      1.118   msaitoh 	 */
   2280      1.118   msaitoh 	printf("    AF Status register: 0x%02x\n", (reg >> 8) & 0xff);
   2281      1.118   msaitoh 	onoff("Transaction Pending", reg, PCI_AFSR_TP);
   2282      1.118   msaitoh }
   2283       1.77  jmcneill 
   2284  1.148.2.4  pgoyette /* XXX pci_conf_print_ea_cap */
   2285  1.148.2.4  pgoyette /* XXX pci_conf_print_fpb_cap */
   2286  1.148.2.4  pgoyette 
   2287      1.132   msaitoh static struct {
   2288      1.132   msaitoh 	pcireg_t cap;
   2289      1.132   msaitoh 	const char *name;
   2290      1.132   msaitoh 	void (*printfunc)(const pcireg_t *, int);
   2291      1.132   msaitoh } pci_captab[] = {
   2292      1.132   msaitoh 	{ PCI_CAP_RESERVED0,	"reserved",	NULL },
   2293      1.132   msaitoh 	{ PCI_CAP_PWRMGMT,	"Power Management", pci_conf_print_pcipm_cap },
   2294      1.132   msaitoh 	{ PCI_CAP_AGP,		"AGP",		pci_conf_print_agp_cap },
   2295      1.132   msaitoh 	{ PCI_CAP_VPD,		"VPD",		NULL },
   2296      1.132   msaitoh 	{ PCI_CAP_SLOTID,	"SlotID",	NULL },
   2297      1.132   msaitoh 	{ PCI_CAP_MSI,		"MSI",		pci_conf_print_msi_cap },
   2298      1.132   msaitoh 	{ PCI_CAP_CPCI_HOTSWAP,	"CompactPCI Hot-swapping", NULL },
   2299      1.132   msaitoh 	{ PCI_CAP_PCIX,		"PCI-X",	pci_conf_print_pcix_cap },
   2300      1.141   msaitoh 	{ PCI_CAP_LDT,		"HyperTransport", pci_conf_print_ht_cap },
   2301      1.132   msaitoh 	{ PCI_CAP_VENDSPEC,	"Vendor-specific",
   2302      1.132   msaitoh 	  pci_conf_print_vendspec_cap },
   2303      1.132   msaitoh 	{ PCI_CAP_DEBUGPORT,	"Debug Port",	pci_conf_print_debugport_cap },
   2304      1.132   msaitoh 	{ PCI_CAP_CPCI_RSRCCTL, "CompactPCI Resource Control", NULL },
   2305      1.132   msaitoh 	{ PCI_CAP_HOTPLUG,	"Hot-Plug",	NULL },
   2306      1.132   msaitoh 	{ PCI_CAP_SUBVENDOR,	"Subsystem vendor ID",
   2307      1.132   msaitoh 	  pci_conf_print_subsystem_cap },
   2308      1.132   msaitoh 	{ PCI_CAP_AGP8,		"AGP 8x",	NULL },
   2309      1.132   msaitoh 	{ PCI_CAP_SECURE,	"Secure Device", NULL },
   2310      1.132   msaitoh 	{ PCI_CAP_PCIEXPRESS,	"PCI Express",	pci_conf_print_pcie_cap },
   2311      1.132   msaitoh 	{ PCI_CAP_MSIX,		"MSI-X",	pci_conf_print_msix_cap },
   2312      1.138   msaitoh 	{ PCI_CAP_SATA,		"SATA",		pci_conf_print_sata_cap },
   2313      1.145   msaitoh 	{ PCI_CAP_PCIAF,	"Advanced Features", pci_conf_print_pciaf_cap},
   2314  1.148.2.4  pgoyette 	{ PCI_CAP_EA,		"Enhanced Allocation", NULL },
   2315  1.148.2.4  pgoyette 	{ PCI_CAP_FPB,		"Flattening Portal Bridge", NULL }
   2316      1.132   msaitoh };
   2317      1.132   msaitoh 
   2318      1.135   msaitoh static int
   2319      1.135   msaitoh pci_conf_find_cap(const pcireg_t *regs, int capoff, unsigned int capid,
   2320      1.135   msaitoh     int *offsetp)
   2321      1.135   msaitoh {
   2322      1.135   msaitoh 	pcireg_t rval;
   2323      1.135   msaitoh 	int off;
   2324      1.135   msaitoh 
   2325      1.135   msaitoh 	for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2326      1.141   msaitoh 	     off != 0; off = PCI_CAPLIST_NEXT(rval)) {
   2327      1.135   msaitoh 		rval = regs[o2i(off)];
   2328      1.135   msaitoh 		if (capid == PCI_CAPLIST_CAP(rval)) {
   2329      1.135   msaitoh 			if (offsetp != NULL)
   2330      1.135   msaitoh 				*offsetp = off;
   2331      1.135   msaitoh 			return 1;
   2332      1.135   msaitoh 		}
   2333      1.135   msaitoh 	}
   2334      1.135   msaitoh 	return 0;
   2335      1.135   msaitoh }
   2336      1.135   msaitoh 
   2337       1.86      matt static void
   2338       1.51  drochner pci_conf_print_caplist(
   2339       1.51  drochner #ifdef _KERNEL
   2340       1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
   2341       1.51  drochner #endif
   2342       1.52  drochner     const pcireg_t *regs, int capoff)
   2343       1.51  drochner {
   2344       1.51  drochner 	int off;
   2345      1.132   msaitoh 	pcireg_t foundcap;
   2346       1.51  drochner 	pcireg_t rval;
   2347      1.132   msaitoh 	bool foundtable[__arraycount(pci_captab)];
   2348      1.132   msaitoh 	unsigned int i;
   2349       1.33    kleink 
   2350      1.132   msaitoh 	/* Clear table */
   2351      1.132   msaitoh 	for (i = 0; i < __arraycount(pci_captab); i++)
   2352      1.132   msaitoh 		foundtable[i] = false;
   2353      1.132   msaitoh 
   2354      1.132   msaitoh 	/* Print capability register's offset and the type first */
   2355       1.52  drochner 	for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2356      1.141   msaitoh 	     off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
   2357       1.51  drochner 		rval = regs[o2i(off)];
   2358       1.51  drochner 		printf("  Capability register at 0x%02x\n", off);
   2359       1.51  drochner 
   2360       1.51  drochner 		printf("    type: 0x%02x (", PCI_CAPLIST_CAP(rval));
   2361      1.132   msaitoh 		foundcap = PCI_CAPLIST_CAP(rval);
   2362      1.132   msaitoh 		if (foundcap < __arraycount(pci_captab)) {
   2363      1.132   msaitoh 			printf("%s)\n", pci_captab[foundcap].name);
   2364      1.132   msaitoh 			/* Mark as found */
   2365      1.132   msaitoh 			foundtable[foundcap] = true;
   2366      1.132   msaitoh 		} else
   2367      1.132   msaitoh 			printf("unknown)\n");
   2368      1.132   msaitoh 	}
   2369      1.132   msaitoh 
   2370      1.132   msaitoh 	/*
   2371      1.132   msaitoh 	 * And then, print the detail of each capability registers
   2372      1.132   msaitoh 	 * in capability value's order.
   2373      1.132   msaitoh 	 */
   2374      1.132   msaitoh 	for (i = 0; i < __arraycount(pci_captab); i++) {
   2375      1.132   msaitoh 		if (foundtable[i] == false)
   2376      1.132   msaitoh 			continue;
   2377      1.132   msaitoh 
   2378      1.132   msaitoh 		/*
   2379      1.132   msaitoh 		 * The type was found. Search capability list again and
   2380      1.132   msaitoh 		 * print all capabilities that the capabiliy type is
   2381      1.132   msaitoh 		 * the same. This is required because some capabilities
   2382      1.132   msaitoh 		 * appear multiple times (e.g. HyperTransport capability).
   2383      1.132   msaitoh 		 */
   2384      1.141   msaitoh #if 0
   2385      1.135   msaitoh 		if (pci_conf_find_cap(regs, capoff, i, &off)) {
   2386      1.132   msaitoh 			rval = regs[o2i(off)];
   2387      1.135   msaitoh 			if (pci_captab[i].printfunc != NULL)
   2388      1.135   msaitoh 				pci_captab[i].printfunc(regs, off);
   2389      1.135   msaitoh 		}
   2390      1.141   msaitoh #else
   2391      1.141   msaitoh 		for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2392      1.141   msaitoh 		     off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
   2393      1.141   msaitoh 			rval = regs[o2i(off)];
   2394      1.141   msaitoh 			if ((PCI_CAPLIST_CAP(rval) == i)
   2395      1.141   msaitoh 			    && (pci_captab[i].printfunc != NULL))
   2396      1.141   msaitoh 				pci_captab[i].printfunc(regs, off);
   2397      1.141   msaitoh 		}
   2398      1.141   msaitoh #endif
   2399      1.135   msaitoh 	}
   2400      1.135   msaitoh }
   2401      1.135   msaitoh 
   2402      1.135   msaitoh /* Extended Capability */
   2403      1.135   msaitoh 
   2404      1.135   msaitoh static void
   2405      1.135   msaitoh pci_conf_print_aer_cap_uc(pcireg_t reg)
   2406      1.135   msaitoh {
   2407      1.135   msaitoh 
   2408      1.135   msaitoh 	onoff("Undefined", reg, PCI_AER_UC_UNDEFINED);
   2409      1.135   msaitoh 	onoff("Data Link Protocol Error", reg, PCI_AER_UC_DL_PROTOCOL_ERROR);
   2410      1.135   msaitoh 	onoff("Surprise Down Error", reg, PCI_AER_UC_SURPRISE_DOWN_ERROR);
   2411      1.146   msaitoh 	onoff("Poisoned TLP Received", reg, PCI_AER_UC_POISONED_TLP);
   2412      1.135   msaitoh 	onoff("Flow Control Protocol Error", reg, PCI_AER_UC_FC_PROTOCOL_ERROR);
   2413      1.135   msaitoh 	onoff("Completion Timeout", reg, PCI_AER_UC_COMPLETION_TIMEOUT);
   2414      1.135   msaitoh 	onoff("Completer Abort", reg, PCI_AER_UC_COMPLETER_ABORT);
   2415      1.135   msaitoh 	onoff("Unexpected Completion", reg, PCI_AER_UC_UNEXPECTED_COMPLETION);
   2416      1.135   msaitoh 	onoff("Receiver Overflow", reg, PCI_AER_UC_RECEIVER_OVERFLOW);
   2417      1.135   msaitoh 	onoff("Malformed TLP", reg, PCI_AER_UC_MALFORMED_TLP);
   2418      1.135   msaitoh 	onoff("ECRC Error", reg, PCI_AER_UC_ECRC_ERROR);
   2419      1.135   msaitoh 	onoff("Unsupported Request Error", reg,
   2420      1.135   msaitoh 	    PCI_AER_UC_UNSUPPORTED_REQUEST_ERROR);
   2421      1.135   msaitoh 	onoff("ACS Violation", reg, PCI_AER_UC_ACS_VIOLATION);
   2422      1.135   msaitoh 	onoff("Uncorrectable Internal Error", reg, PCI_AER_UC_INTERNAL_ERROR);
   2423      1.135   msaitoh 	onoff("MC Blocked TLP", reg, PCI_AER_UC_MC_BLOCKED_TLP);
   2424      1.135   msaitoh 	onoff("AtomicOp Egress BLK", reg, PCI_AER_UC_ATOMIC_OP_EGRESS_BLOCKED);
   2425      1.135   msaitoh 	onoff("TLP Prefix Blocked Error", reg,
   2426      1.146   msaitoh 	    PCI_AER_UC_TLP_PREFIX_BLOCKED_ERROR);
   2427      1.146   msaitoh 	onoff("Poisoned TLP Egress Blocked", reg,
   2428      1.146   msaitoh 	    PCI_AER_UC_POISONTLP_EGRESS_BLOCKED);
   2429      1.135   msaitoh }
   2430      1.135   msaitoh 
   2431      1.135   msaitoh static void
   2432      1.135   msaitoh pci_conf_print_aer_cap_cor(pcireg_t reg)
   2433      1.135   msaitoh {
   2434      1.135   msaitoh 
   2435      1.135   msaitoh 	onoff("Receiver Error", reg, PCI_AER_COR_RECEIVER_ERROR);
   2436      1.135   msaitoh 	onoff("Bad TLP", reg, PCI_AER_COR_BAD_TLP);
   2437      1.135   msaitoh 	onoff("Bad DLLP", reg, PCI_AER_COR_BAD_DLLP);
   2438      1.135   msaitoh 	onoff("REPLAY_NUM Rollover", reg, PCI_AER_COR_REPLAY_NUM_ROLLOVER);
   2439      1.135   msaitoh 	onoff("Replay Timer Timeout", reg, PCI_AER_COR_REPLAY_TIMER_TIMEOUT);
   2440      1.135   msaitoh 	onoff("Advisory Non-Fatal Error", reg, PCI_AER_COR_ADVISORY_NF_ERROR);
   2441      1.135   msaitoh 	onoff("Corrected Internal Error", reg, PCI_AER_COR_INTERNAL_ERROR);
   2442      1.135   msaitoh 	onoff("Header Log Overflow", reg, PCI_AER_COR_HEADER_LOG_OVERFLOW);
   2443      1.135   msaitoh }
   2444      1.135   msaitoh 
   2445      1.135   msaitoh static void
   2446      1.135   msaitoh pci_conf_print_aer_cap_control(pcireg_t reg, bool *tlp_prefix_log)
   2447      1.135   msaitoh {
   2448      1.135   msaitoh 
   2449      1.135   msaitoh 	printf("      First Error Pointer: 0x%04x\n",
   2450      1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_FIRST_ERROR_PTR));
   2451      1.135   msaitoh 	onoff("ECRC Generation Capable", reg, PCI_AER_ECRC_GEN_CAPABLE);
   2452      1.135   msaitoh 	onoff("ECRC Generation Enable", reg, PCI_AER_ECRC_GEN_ENABLE);
   2453      1.135   msaitoh 	onoff("ECRC Check Capable", reg, PCI_AER_ECRC_CHECK_CAPABLE);
   2454  1.148.2.4  pgoyette 	onoff("ECRC Check Enable", reg, PCI_AER_ECRC_CHECK_ENABLE);
   2455      1.135   msaitoh 	onoff("Multiple Header Recording Capable", reg,
   2456      1.135   msaitoh 	    PCI_AER_MULT_HDR_CAPABLE);
   2457      1.146   msaitoh 	onoff("Multiple Header Recording Enable", reg,PCI_AER_MULT_HDR_ENABLE);
   2458      1.146   msaitoh 	onoff("Completion Timeout Prefix/Header Log Capable", reg,
   2459      1.146   msaitoh 	    PCI_AER_COMPTOUTPRFXHDRLOG_CAP);
   2460      1.135   msaitoh 
   2461      1.135   msaitoh 	/* This bit is RsvdP if the End-End TLP Prefix Supported bit is Clear */
   2462      1.135   msaitoh 	if (!tlp_prefix_log)
   2463      1.135   msaitoh 		return;
   2464      1.135   msaitoh 	onoff("TLP Prefix Log Present", reg, PCI_AER_TLP_PREFIX_LOG_PRESENT);
   2465      1.135   msaitoh 	*tlp_prefix_log = (reg & PCI_AER_TLP_PREFIX_LOG_PRESENT) ? true : false;
   2466      1.135   msaitoh }
   2467      1.135   msaitoh 
   2468      1.135   msaitoh static void
   2469      1.135   msaitoh pci_conf_print_aer_cap_rooterr_cmd(pcireg_t reg)
   2470      1.135   msaitoh {
   2471      1.135   msaitoh 
   2472      1.135   msaitoh 	onoff("Correctable Error Reporting Enable", reg,
   2473      1.135   msaitoh 	    PCI_AER_ROOTERR_COR_ENABLE);
   2474      1.135   msaitoh 	onoff("Non-Fatal Error Reporting Enable", reg,
   2475      1.135   msaitoh 	    PCI_AER_ROOTERR_NF_ENABLE);
   2476      1.135   msaitoh 	onoff("Fatal Error Reporting Enable", reg, PCI_AER_ROOTERR_F_ENABLE);
   2477      1.135   msaitoh }
   2478      1.135   msaitoh 
   2479      1.135   msaitoh static void
   2480      1.135   msaitoh pci_conf_print_aer_cap_rooterr_status(pcireg_t reg)
   2481      1.135   msaitoh {
   2482      1.135   msaitoh 
   2483      1.135   msaitoh 	onoff("ERR_COR Received", reg, PCI_AER_ROOTERR_COR_ERR);
   2484      1.135   msaitoh 	onoff("Multiple ERR_COR Received", reg, PCI_AER_ROOTERR_MULTI_COR_ERR);
   2485      1.135   msaitoh 	onoff("ERR_FATAL/NONFATAL_ERR Received", reg, PCI_AER_ROOTERR_UC_ERR);
   2486      1.135   msaitoh 	onoff("Multiple ERR_FATAL/NONFATAL_ERR Received", reg,
   2487      1.135   msaitoh 	    PCI_AER_ROOTERR_MULTI_UC_ERR);
   2488  1.148.2.3  pgoyette 	onoff("First Uncorrectable Fatal", reg,PCI_AER_ROOTERR_FIRST_UC_FATAL);
   2489  1.148.2.3  pgoyette 	onoff("Non-Fatal Error Messages Received", reg,PCI_AER_ROOTERR_NF_ERR);
   2490      1.135   msaitoh 	onoff("Fatal Error Messages Received", reg, PCI_AER_ROOTERR_F_ERR);
   2491  1.148.2.3  pgoyette 	printf("      Advanced Error Interrupt Message Number: 0x%02x\n",
   2492  1.148.2.3  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCI_AER_ROOTERR_INT_MESSAGE));
   2493      1.135   msaitoh }
   2494      1.135   msaitoh 
   2495      1.135   msaitoh static void
   2496      1.135   msaitoh pci_conf_print_aer_cap_errsrc_id(pcireg_t reg)
   2497      1.135   msaitoh {
   2498      1.135   msaitoh 
   2499      1.135   msaitoh 	printf("      Correctable Source ID: 0x%04x\n",
   2500      1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_COR));
   2501      1.135   msaitoh 	printf("      ERR_FATAL/NONFATAL Source ID: 0x%04x\n",
   2502      1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_UC));
   2503      1.135   msaitoh }
   2504      1.135   msaitoh 
   2505      1.135   msaitoh static void
   2506      1.135   msaitoh pci_conf_print_aer_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2507      1.135   msaitoh {
   2508      1.135   msaitoh 	pcireg_t reg;
   2509      1.135   msaitoh 	int pcie_capoff;
   2510      1.135   msaitoh 	int pcie_devtype = -1;
   2511      1.135   msaitoh 	bool tlp_prefix_log = false;
   2512      1.135   msaitoh 
   2513      1.135   msaitoh 	if (pci_conf_find_cap(regs, capoff, PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
   2514      1.135   msaitoh 		reg = regs[o2i(pcie_capoff)];
   2515      1.143   msaitoh 		pcie_devtype = PCIE_XCAP_TYPE(reg);
   2516      1.135   msaitoh 		/* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
   2517      1.135   msaitoh 		if (__SHIFTOUT(reg, PCIE_XCAP_VER_MASK) >= 2) {
   2518      1.135   msaitoh 			reg = regs[o2i(pcie_capoff + PCIE_DCAP2)];
   2519      1.135   msaitoh 			/* End-End TLP Prefix Supported */
   2520      1.135   msaitoh 			if (reg & PCIE_DCAP2_EETLP_PREF) {
   2521      1.135   msaitoh 				tlp_prefix_log = true;
   2522      1.135   msaitoh 			}
   2523      1.135   msaitoh 		}
   2524      1.135   msaitoh 	}
   2525      1.135   msaitoh 
   2526      1.135   msaitoh 	printf("\n  Advanced Error Reporting Register\n");
   2527      1.135   msaitoh 
   2528      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_STATUS)];
   2529      1.135   msaitoh 	printf("    Uncorrectable Error Status register: 0x%08x\n", reg);
   2530      1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2531      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_MASK)];
   2532      1.135   msaitoh 	printf("    Uncorrectable Error Mask register: 0x%08x\n", reg);
   2533      1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2534      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_SEVERITY)];
   2535      1.135   msaitoh 	printf("    Uncorrectable Error Severity register: 0x%08x\n", reg);
   2536      1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2537      1.135   msaitoh 
   2538      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_COR_STATUS)];
   2539      1.135   msaitoh 	printf("    Correctable Error Status register: 0x%08x\n", reg);
   2540      1.135   msaitoh 	pci_conf_print_aer_cap_cor(reg);
   2541      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_COR_MASK)];
   2542      1.135   msaitoh 	printf("    Correctable Error Mask register: 0x%08x\n", reg);
   2543      1.135   msaitoh 	pci_conf_print_aer_cap_cor(reg);
   2544      1.135   msaitoh 
   2545      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_CAP_CONTROL)];
   2546      1.135   msaitoh 	printf("    Advanced Error Capabilities and Control register: 0x%08x\n",
   2547      1.135   msaitoh 	    reg);
   2548      1.135   msaitoh 	pci_conf_print_aer_cap_control(reg, &tlp_prefix_log);
   2549      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_HEADER_LOG)];
   2550      1.135   msaitoh 	printf("    Header Log register:\n");
   2551      1.135   msaitoh 	pci_conf_print_regs(regs, extcapoff + PCI_AER_HEADER_LOG,
   2552      1.135   msaitoh 	    extcapoff + PCI_AER_ROOTERR_CMD);
   2553      1.135   msaitoh 
   2554      1.135   msaitoh 	switch (pcie_devtype) {
   2555      1.135   msaitoh 	case PCIE_XCAP_TYPE_ROOT: /* Root Port of PCI Express Root Complex */
   2556      1.135   msaitoh 	case PCIE_XCAP_TYPE_ROOT_EVNTC:	/* Root Complex Event Collector */
   2557      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_CMD)];
   2558      1.135   msaitoh 		printf("    Root Error Command register: 0x%08x\n", reg);
   2559      1.135   msaitoh 		pci_conf_print_aer_cap_rooterr_cmd(reg);
   2560      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_STATUS)];
   2561      1.135   msaitoh 		printf("    Root Error Status register: 0x%08x\n", reg);
   2562      1.135   msaitoh 		pci_conf_print_aer_cap_rooterr_status(reg);
   2563      1.135   msaitoh 
   2564      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ERRSRC_ID)];
   2565      1.135   msaitoh 		printf("    Error Source Identification: 0x%04x\n", reg);
   2566      1.135   msaitoh 		pci_conf_print_aer_cap_errsrc_id(reg);
   2567      1.135   msaitoh 		break;
   2568      1.135   msaitoh 	}
   2569      1.135   msaitoh 
   2570      1.135   msaitoh 	if (tlp_prefix_log) {
   2571      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_TLP_PREFIX_LOG)];
   2572      1.135   msaitoh 		printf("    TLP Prefix Log register: 0x%08x\n", reg);
   2573      1.135   msaitoh 	}
   2574      1.135   msaitoh }
   2575      1.135   msaitoh 
   2576      1.135   msaitoh static void
   2577      1.135   msaitoh pci_conf_print_vc_cap_arbtab(const pcireg_t *regs, int off, const char *name,
   2578      1.135   msaitoh     pcireg_t parbsel, int parbsize)
   2579      1.135   msaitoh {
   2580      1.135   msaitoh 	pcireg_t reg;
   2581      1.135   msaitoh 	int num = 16 << parbsel;
   2582      1.135   msaitoh 	int num_per_reg = sizeof(pcireg_t) / parbsize;
   2583      1.135   msaitoh 	int i, j;
   2584      1.135   msaitoh 
   2585      1.135   msaitoh 	/* First, dump the table */
   2586      1.135   msaitoh 	for (i = 0; i < num; i += num_per_reg) {
   2587      1.135   msaitoh 		reg = regs[o2i(off + i / num_per_reg)];
   2588      1.135   msaitoh 		printf("    %s Arbitration Table: 0x%08x\n", name, reg);
   2589      1.135   msaitoh 	}
   2590      1.135   msaitoh 	/* And then, decode each entry */
   2591      1.135   msaitoh 	for (i = 0; i < num; i += num_per_reg) {
   2592      1.135   msaitoh 		reg = regs[o2i(off + i / num_per_reg)];
   2593      1.135   msaitoh 		for (j = 0; j < num_per_reg; j++)
   2594      1.135   msaitoh 			printf("      Phase[%d]: %d\n", j, reg);
   2595      1.135   msaitoh 	}
   2596      1.135   msaitoh }
   2597      1.135   msaitoh 
   2598      1.135   msaitoh static void
   2599      1.135   msaitoh pci_conf_print_vc_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2600      1.135   msaitoh {
   2601      1.135   msaitoh 	pcireg_t reg, n;
   2602      1.135   msaitoh 	int parbtab, parbsize;
   2603      1.135   msaitoh 	pcireg_t parbsel;
   2604      1.135   msaitoh 	int varbtab, varbsize;
   2605      1.135   msaitoh 	pcireg_t varbsel;
   2606      1.135   msaitoh 	int i, count;
   2607      1.135   msaitoh 
   2608      1.135   msaitoh 	printf("\n  Virtual Channel Register\n");
   2609      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CAP1)];
   2610      1.135   msaitoh 	printf("    Port VC Capability register 1: 0x%08x\n", reg);
   2611      1.135   msaitoh 	count = __SHIFTOUT(reg, PCI_VC_CAP1_EXT_COUNT);
   2612      1.135   msaitoh 	printf("      Extended VC Count: %d\n", count);
   2613      1.135   msaitoh 	n = __SHIFTOUT(reg, PCI_VC_CAP1_LOWPRI_EXT_COUNT);
   2614      1.135   msaitoh 	printf("      Low Priority Extended VC Count: %u\n", n);
   2615      1.135   msaitoh 	n = __SHIFTOUT(reg, PCI_VC_CAP1_REFCLK);
   2616      1.135   msaitoh 	printf("      Reference Clock: %s\n",
   2617      1.140   msaitoh 	    (n == PCI_VC_CAP1_REFCLK_100NS) ? "100ns" : "unknown");
   2618      1.135   msaitoh 	parbsize = 1 << __SHIFTOUT(reg, PCI_VC_CAP1_PORT_ARB_TABLE_SIZE);
   2619      1.135   msaitoh 	printf("      Port Arbitration Table Entry Size: %dbit\n", parbsize);
   2620      1.135   msaitoh 
   2621      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CAP2)];
   2622      1.135   msaitoh 	printf("    Port VC Capability register 2: 0x%08x\n", reg);
   2623      1.135   msaitoh 	onoff("Hardware fixed arbitration scheme",
   2624      1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_HW_FIXED_SCHEME);
   2625      1.135   msaitoh 	onoff("WRR arbitration with 32 phases",
   2626      1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_32);
   2627      1.135   msaitoh 	onoff("WRR arbitration with 64 phases",
   2628      1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_64);
   2629      1.135   msaitoh 	onoff("WRR arbitration with 128 phases",
   2630      1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_128);
   2631      1.135   msaitoh 	varbtab = __SHIFTOUT(reg, PCI_VC_CAP2_ARB_TABLE_OFFSET);
   2632      1.135   msaitoh 	printf("      VC Arbitration Table Offset: 0x%x\n", varbtab);
   2633      1.135   msaitoh 
   2634      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CONTROL)] & 0xffff;
   2635      1.135   msaitoh 	printf("    Port VC Control register: 0x%04x\n", reg);
   2636      1.135   msaitoh 	varbsel = __SHIFTOUT(reg, PCI_VC_CONTROL_VC_ARB_SELECT);
   2637      1.135   msaitoh 	printf("      VC Arbitration Select: 0x%x\n", varbsel);
   2638      1.135   msaitoh 
   2639      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_STATUS)] >> 16;
   2640      1.135   msaitoh 	printf("    Port VC Status register: 0x%04x\n", reg);
   2641      1.135   msaitoh 	onoff("VC Arbitration Table Status",
   2642      1.135   msaitoh 	    reg, PCI_VC_STATUS_LOAD_VC_ARB_TABLE);
   2643      1.135   msaitoh 
   2644      1.135   msaitoh 	for (i = 0; i < count + 1; i++) {
   2645      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CAP(i))];
   2646      1.135   msaitoh 		printf("    VC number %d\n", i);
   2647      1.135   msaitoh 		printf("      VC Resource Capability Register: 0x%08x\n", reg);
   2648      1.135   msaitoh 		onoff("  Non-configurable Hardware fixed arbitration scheme",
   2649      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_HW_FIXED_SCHEME);
   2650      1.135   msaitoh 		onoff("  WRR arbitration with 32 phases",
   2651      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_32);
   2652      1.135   msaitoh 		onoff("  WRR arbitration with 64 phases",
   2653      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_64);
   2654      1.135   msaitoh 		onoff("  WRR arbitration with 128 phases",
   2655      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_128);
   2656      1.135   msaitoh 		onoff("  Time-based WRR arbitration with 128 phases",
   2657      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_TWRR_128);
   2658      1.135   msaitoh 		onoff("  WRR arbitration with 256 phases",
   2659      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_256);
   2660      1.135   msaitoh 		onoff("  Advanced Packet Switching",
   2661      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_ADV_PKT_SWITCH);
   2662      1.135   msaitoh 		onoff("  Reject Snoop Transaction",
   2663      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_REJCT_SNOOP_TRANS);
   2664      1.135   msaitoh 		n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CAP_MAX_TIME_SLOTS) + 1;
   2665      1.135   msaitoh 		printf("        Maximum Time Slots: %d\n", n);
   2666      1.135   msaitoh 		parbtab = reg >> PCI_VC_RESOURCE_CAP_PORT_ARB_TABLE_OFFSET_S;
   2667      1.135   msaitoh 		printf("        Port Arbitration Table offset: 0x%02x\n",
   2668      1.135   msaitoh 		    parbtab);
   2669      1.135   msaitoh 
   2670      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CTL(i))];
   2671      1.135   msaitoh 		printf("      VC Resource Control Register: 0x%08x\n", reg);
   2672  1.148.2.3  pgoyette 		printf("        TC/VC Map: 0x%02x\n",
   2673      1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_TCVC_MAP));
   2674      1.135   msaitoh 		/*
   2675      1.135   msaitoh 		 * The load Port Arbitration Table bit is used to update
   2676      1.135   msaitoh 		 * the Port Arbitration logic and it's always 0 on read, so
   2677      1.135   msaitoh 		 * we don't print it.
   2678      1.135   msaitoh 		 */
   2679      1.135   msaitoh 		parbsel = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_PORT_ARB_SELECT);
   2680  1.148.2.3  pgoyette 		printf("        Port Arbitration Select: 0x%x\n", parbsel);
   2681      1.135   msaitoh 		n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_VC_ID);
   2682  1.148.2.4  pgoyette 		printf("        VC ID: %d\n", n);
   2683      1.135   msaitoh 		onoff("  VC Enable", reg, PCI_VC_RESOURCE_CTL_VC_ENABLE);
   2684      1.135   msaitoh 
   2685      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_STA(i))] >> 16;
   2686      1.135   msaitoh 		printf("      VC Resource Status Register: 0x%08x\n", reg);
   2687      1.135   msaitoh 		onoff("  Port Arbitration Table Status",
   2688      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_STA_PORT_ARB_TABLE);
   2689      1.135   msaitoh 		onoff("  VC Negotiation Pending",
   2690      1.135   msaitoh 		    reg, PCI_VC_RESOURCE_STA_VC_NEG_PENDING);
   2691      1.135   msaitoh 
   2692      1.135   msaitoh 		if ((parbtab != 0) && (parbsel != 0))
   2693      1.135   msaitoh 			pci_conf_print_vc_cap_arbtab(regs, extcapoff + parbtab,
   2694      1.135   msaitoh 			    "Port", parbsel, parbsize);
   2695      1.135   msaitoh 	}
   2696      1.135   msaitoh 
   2697      1.135   msaitoh 	varbsize = 8;
   2698      1.135   msaitoh 	if ((varbtab != 0) && (varbsel != 0))
   2699      1.135   msaitoh 		pci_conf_print_vc_cap_arbtab(regs, extcapoff + varbtab,
   2700      1.135   msaitoh 		    "  VC", varbsel, varbsize);
   2701      1.135   msaitoh }
   2702      1.135   msaitoh 
   2703  1.148.2.3  pgoyette static void
   2704  1.148.2.3  pgoyette pci_conf_print_pwrbdgt_base_power(uint8_t base, unsigned int scale)
   2705      1.135   msaitoh {
   2706  1.148.2.3  pgoyette 	if (base <= 0xef) {
   2707  1.148.2.3  pgoyette 		unsigned int sdiv = 1;
   2708  1.148.2.3  pgoyette 		for (unsigned int i = scale; i > 0; i--)
   2709  1.148.2.3  pgoyette 			sdiv *= 10;
   2710      1.135   msaitoh 
   2711  1.148.2.3  pgoyette 		printf("%u", base / sdiv);
   2712  1.148.2.3  pgoyette 
   2713  1.148.2.3  pgoyette 		if (scale != 0) {
   2714  1.148.2.3  pgoyette 			printf(".%u", base % sdiv);
   2715  1.148.2.3  pgoyette 		}
   2716  1.148.2.3  pgoyette 		printf ("W\n");
   2717  1.148.2.3  pgoyette 		return;
   2718  1.148.2.3  pgoyette 	}
   2719  1.148.2.3  pgoyette 
   2720  1.148.2.3  pgoyette 	const char *s;
   2721  1.148.2.3  pgoyette 
   2722  1.148.2.3  pgoyette 	switch (base) {
   2723      1.135   msaitoh 	case 0xf0:
   2724  1.148.2.3  pgoyette 		s = "239W < x <= 250W";
   2725  1.148.2.3  pgoyette 		break;
   2726      1.135   msaitoh 	case 0xf1:
   2727  1.148.2.3  pgoyette 		s = "250W < x <= 275W";
   2728  1.148.2.3  pgoyette 		break;
   2729      1.135   msaitoh 	case 0xf2:
   2730  1.148.2.3  pgoyette 		s = "275W < x <= 300W";
   2731  1.148.2.1  pgoyette 		break;
   2732      1.135   msaitoh 	default:
   2733  1.148.2.3  pgoyette 		s = "reserved for above 300W";
   2734  1.148.2.3  pgoyette 		break;
   2735      1.135   msaitoh 	}
   2736  1.148.2.3  pgoyette 	printf("%s\n", s);
   2737      1.135   msaitoh }
   2738      1.135   msaitoh 
   2739      1.135   msaitoh static const char *
   2740      1.135   msaitoh pci_conf_print_pwrbdgt_type(uint8_t reg)
   2741      1.135   msaitoh {
   2742      1.135   msaitoh 
   2743      1.135   msaitoh 	switch (reg) {
   2744      1.135   msaitoh 	case 0x00:
   2745      1.135   msaitoh 		return "PME Aux";
   2746      1.135   msaitoh 	case 0x01:
   2747      1.135   msaitoh 		return "Auxilary";
   2748      1.135   msaitoh 	case 0x02:
   2749      1.135   msaitoh 		return "Idle";
   2750      1.135   msaitoh 	case 0x03:
   2751      1.135   msaitoh 		return "Sustained";
   2752  1.148.2.1  pgoyette 	case 0x04:
   2753  1.148.2.1  pgoyette 		return "Sustained (Emergency Power Reduction)";
   2754  1.148.2.1  pgoyette 	case 0x05:
   2755  1.148.2.1  pgoyette 		return "Maximum (Emergency Power Reduction)";
   2756      1.135   msaitoh 	case 0x07:
   2757  1.148.2.3  pgoyette 		return "Maximum";
   2758      1.135   msaitoh 	default:
   2759      1.135   msaitoh 		return "Unknown";
   2760      1.135   msaitoh 	}
   2761      1.135   msaitoh }
   2762      1.135   msaitoh 
   2763      1.135   msaitoh static const char *
   2764      1.135   msaitoh pci_conf_print_pwrbdgt_pwrrail(uint8_t reg)
   2765      1.135   msaitoh {
   2766      1.135   msaitoh 
   2767      1.135   msaitoh 	switch (reg) {
   2768      1.135   msaitoh 	case 0x00:
   2769      1.135   msaitoh 		return "Power(12V)";
   2770      1.135   msaitoh 	case 0x01:
   2771      1.135   msaitoh 		return "Power(3.3V)";
   2772      1.135   msaitoh 	case 0x02:
   2773      1.135   msaitoh 		return "Power(1.5V or 1.8V)";
   2774      1.135   msaitoh 	case 0x07:
   2775      1.135   msaitoh 		return "Thermal";
   2776      1.135   msaitoh 	default:
   2777      1.135   msaitoh 		return "Unknown";
   2778      1.135   msaitoh 	}
   2779      1.135   msaitoh }
   2780      1.135   msaitoh 
   2781      1.135   msaitoh static void
   2782      1.135   msaitoh pci_conf_print_pwrbdgt_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2783      1.135   msaitoh {
   2784      1.135   msaitoh 	pcireg_t reg;
   2785  1.148.2.3  pgoyette 	unsigned int scale;
   2786      1.135   msaitoh 
   2787  1.148.2.3  pgoyette 	printf("\n  Power Budgeting\n");
   2788      1.135   msaitoh 
   2789      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_DSEL)];
   2790      1.135   msaitoh 	printf("    Data Select register: 0x%08x\n", reg);
   2791      1.135   msaitoh 
   2792      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_DATA)];
   2793      1.135   msaitoh 	printf("    Data register: 0x%08x\n", reg);
   2794  1.148.2.3  pgoyette 	scale = __SHIFTOUT(reg, PCI_PWRBDGT_DATA_SCALE);
   2795  1.148.2.3  pgoyette 	printf("      Base Power: ");
   2796  1.148.2.3  pgoyette 	pci_conf_print_pwrbdgt_base_power((uint8_t)reg, scale);
   2797      1.135   msaitoh 	printf("      PM Sub State: 0x%hhx\n",
   2798      1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_PWRBDGT_PM_SUBSTAT));
   2799      1.135   msaitoh 	printf("      PM State: D%u\n",
   2800      1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_PWRBDGT_PM_STAT));
   2801      1.135   msaitoh 	printf("      Type: %s\n",
   2802      1.135   msaitoh 	    pci_conf_print_pwrbdgt_type(
   2803      1.135   msaitoh 		    (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_TYPE))));
   2804      1.135   msaitoh 	printf("      Power Rail: %s\n",
   2805      1.135   msaitoh 	    pci_conf_print_pwrbdgt_pwrrail(
   2806      1.135   msaitoh 		    (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_PWRRAIL))));
   2807      1.135   msaitoh 
   2808      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_CAP)];
   2809      1.135   msaitoh 	printf("    Power Budget Capability register: 0x%08x\n", reg);
   2810      1.135   msaitoh 	onoff("System Allocated",
   2811      1.135   msaitoh 	    reg, PCI_PWRBDGT_CAP_SYSALLOC);
   2812      1.135   msaitoh }
   2813      1.135   msaitoh 
   2814      1.135   msaitoh static const char *
   2815      1.135   msaitoh pci_conf_print_rclink_dcl_cap_elmtype(unsigned char type)
   2816      1.135   msaitoh {
   2817      1.135   msaitoh 
   2818      1.135   msaitoh 	switch (type) {
   2819      1.135   msaitoh 	case 0x00:
   2820      1.135   msaitoh 		return "Configuration Space Element";
   2821      1.135   msaitoh 	case 0x01:
   2822      1.135   msaitoh 		return "System Egress Port or internal sink (memory)";
   2823      1.135   msaitoh 	case 0x02:
   2824      1.135   msaitoh 		return "Internal Root Complex Link";
   2825      1.135   msaitoh 	default:
   2826      1.135   msaitoh 		return "Unknown";
   2827      1.135   msaitoh 	}
   2828      1.135   msaitoh }
   2829      1.135   msaitoh 
   2830      1.135   msaitoh static void
   2831      1.135   msaitoh pci_conf_print_rclink_dcl_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2832      1.135   msaitoh {
   2833      1.135   msaitoh 	pcireg_t reg;
   2834      1.135   msaitoh 	unsigned char nent, linktype;
   2835      1.135   msaitoh 	int i;
   2836      1.135   msaitoh 
   2837      1.135   msaitoh 	printf("\n  Root Complex Link Declaration\n");
   2838      1.135   msaitoh 
   2839      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_ESDESC)];
   2840      1.135   msaitoh 	printf("    Element Self Description Register: 0x%08x\n", reg);
   2841      1.135   msaitoh 	printf("      Element Type: %s\n",
   2842      1.135   msaitoh 	    pci_conf_print_rclink_dcl_cap_elmtype((unsigned char)reg));
   2843      1.135   msaitoh 	nent = __SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_NUMLINKENT);
   2844      1.135   msaitoh 	printf("      Number of Link Entries: %hhu\n", nent);
   2845      1.135   msaitoh 	printf("      Component ID: %hhu\n",
   2846      1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_COMPID));
   2847      1.135   msaitoh 	printf("      Port Number: %hhu\n",
   2848      1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_PORTNUM));
   2849      1.135   msaitoh 	for (i = 0; i < nent; i++) {
   2850      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_LINKDESC(i))];
   2851      1.140   msaitoh 		printf("    Link Entry %d:\n", i + 1);
   2852      1.140   msaitoh 		printf("      Link Description Register: 0x%08x\n", reg);
   2853      1.140   msaitoh 		onoff("  Link Valid", reg,PCI_RCLINK_DCL_LINKDESC_LVALID);
   2854      1.135   msaitoh 		linktype = reg & PCI_RCLINK_DCL_LINKDESC_LTYPE;
   2855      1.140   msaitoh 		onoff2("  Link Type", reg, PCI_RCLINK_DCL_LINKDESC_LTYPE,
   2856      1.135   msaitoh 		    "Configuration Space", "Memory-Mapped Space");
   2857      1.140   msaitoh 		onoff("  Associated RCRB Header", reg,
   2858      1.135   msaitoh 		    PCI_RCLINK_DCL_LINKDESC_ARCRBH);
   2859      1.140   msaitoh 		printf("        Target Component ID: %hhu\n",
   2860      1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg,
   2861      1.135   msaitoh 			PCI_RCLINK_DCL_LINKDESC_TCOMPID));
   2862      1.140   msaitoh 		printf("        Target Port Number: %hhu\n",
   2863      1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg,
   2864      1.135   msaitoh 			PCI_RCLINK_DCL_LINKDESC_TPNUM));
   2865      1.135   msaitoh 
   2866      1.135   msaitoh 		if (linktype == 0) {
   2867      1.135   msaitoh 			/* Memory-Mapped Space */
   2868      1.135   msaitoh 			reg = regs[o2i(extcapoff
   2869      1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT0_LO(i))];
   2870      1.140   msaitoh 			printf("      Link Address Low Register: 0x%08x\n",
   2871      1.140   msaitoh 			    reg);
   2872      1.135   msaitoh 			reg = regs[o2i(extcapoff
   2873      1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT0_HI(i))];
   2874      1.140   msaitoh 			printf("      Link Address High Register: 0x%08x\n",
   2875      1.140   msaitoh 			    reg);
   2876      1.135   msaitoh 		} else {
   2877      1.135   msaitoh 			unsigned int nb;
   2878      1.135   msaitoh 			pcireg_t lo, hi;
   2879      1.135   msaitoh 
   2880      1.135   msaitoh 			/* Configuration Space */
   2881      1.135   msaitoh 			lo = regs[o2i(extcapoff
   2882      1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT1_LO(i))];
   2883      1.140   msaitoh 			printf("      Configuration Space Low Register: "
   2884      1.140   msaitoh 			    "0x%08x\n", lo);
   2885      1.135   msaitoh 			hi = regs[o2i(extcapoff
   2886      1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT1_HI(i))];
   2887      1.140   msaitoh 			printf("      Configuration Space High Register: "
   2888      1.140   msaitoh 			    "0x%08x\n", hi);
   2889      1.135   msaitoh 			nb = __SHIFTOUT(lo, PCI_RCLINK_DCL_LINKADDR_LT1_N);
   2890      1.140   msaitoh 			printf("        N: %u\n", nb);
   2891      1.140   msaitoh 			printf("        Func: %hhu\n",
   2892      1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   2893      1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_FUNC));
   2894      1.140   msaitoh 			printf("        Dev: %hhu\n",
   2895      1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   2896      1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_DEV));
   2897      1.140   msaitoh 			printf("        Bus: %hhu\n",
   2898      1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   2899      1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_BUS(nb)));
   2900      1.135   msaitoh 			lo &= PCI_RCLINK_DCL_LINKADDR_LT1_BAL(i);
   2901      1.140   msaitoh 			printf("        Configuration Space Base Address: "
   2902      1.140   msaitoh 			    "0x%016" PRIx64 "\n", ((uint64_t)hi << 32) + lo);
   2903      1.135   msaitoh 		}
   2904      1.135   msaitoh 	}
   2905      1.135   msaitoh }
   2906      1.135   msaitoh 
   2907      1.135   msaitoh /* XXX pci_conf_print_rclink_ctl_cap */
   2908      1.135   msaitoh 
   2909      1.135   msaitoh static void
   2910      1.135   msaitoh pci_conf_print_rcec_assoc_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2911      1.135   msaitoh {
   2912      1.135   msaitoh 	pcireg_t reg;
   2913      1.135   msaitoh 
   2914      1.135   msaitoh 	printf("\n  Root Complex Event Collector Association\n");
   2915      1.135   msaitoh 
   2916      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_RCEC_ASSOC_ASSOCBITMAP)];
   2917      1.135   msaitoh 	printf("    Association Bitmap for Root Complex Integrated Devices:"
   2918      1.135   msaitoh 	    " 0x%08x\n", reg);
   2919      1.135   msaitoh }
   2920      1.135   msaitoh 
   2921      1.135   msaitoh /* XXX pci_conf_print_mfvc_cap */
   2922      1.135   msaitoh /* XXX pci_conf_print_vc2_cap */
   2923      1.135   msaitoh /* XXX pci_conf_print_rcrb_cap */
   2924      1.135   msaitoh /* XXX pci_conf_print_vendor_cap */
   2925      1.135   msaitoh /* XXX pci_conf_print_cac_cap */
   2926      1.135   msaitoh 
   2927      1.135   msaitoh static void
   2928      1.135   msaitoh pci_conf_print_acs_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2929      1.135   msaitoh {
   2930      1.135   msaitoh 	pcireg_t reg, cap, ctl;
   2931      1.135   msaitoh 	unsigned int size, i;
   2932      1.135   msaitoh 
   2933      1.135   msaitoh 	printf("\n  Access Control Services\n");
   2934      1.135   msaitoh 
   2935      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ACS_CAP)];
   2936      1.135   msaitoh 	cap = reg & 0xffff;
   2937      1.135   msaitoh 	ctl = reg >> 16;
   2938      1.135   msaitoh 	printf("    ACS Capability register: 0x%08x\n", cap);
   2939      1.135   msaitoh 	onoff("ACS Source Validation", cap, PCI_ACS_CAP_V);
   2940      1.135   msaitoh 	onoff("ACS Transaction Blocking", cap, PCI_ACS_CAP_B);
   2941      1.135   msaitoh 	onoff("ACS P2P Request Redirect", cap, PCI_ACS_CAP_R);
   2942      1.135   msaitoh 	onoff("ACS P2P Completion Redirect", cap, PCI_ACS_CAP_C);
   2943      1.135   msaitoh 	onoff("ACS Upstream Forwarding", cap, PCI_ACS_CAP_U);
   2944      1.135   msaitoh 	onoff("ACS Egress Control", cap, PCI_ACS_CAP_E);
   2945      1.135   msaitoh 	onoff("ACS Direct Translated P2P", cap, PCI_ACS_CAP_T);
   2946      1.135   msaitoh 	size = __SHIFTOUT(cap, PCI_ACS_CAP_ECVSIZE);
   2947      1.135   msaitoh 	if (size == 0)
   2948      1.135   msaitoh 		size = 256;
   2949      1.135   msaitoh 	printf("      Egress Control Vector Size: %u\n", size);
   2950      1.135   msaitoh 	printf("    ACS Control register: 0x%08x\n", ctl);
   2951      1.135   msaitoh 	onoff("ACS Source Validation Enable", ctl, PCI_ACS_CTL_V);
   2952      1.135   msaitoh 	onoff("ACS Transaction Blocking Enable", ctl, PCI_ACS_CTL_B);
   2953      1.135   msaitoh 	onoff("ACS P2P Request Redirect Enable", ctl, PCI_ACS_CTL_R);
   2954      1.135   msaitoh 	onoff("ACS P2P Completion Redirect Enable", ctl, PCI_ACS_CTL_C);
   2955      1.135   msaitoh 	onoff("ACS Upstream Forwarding Enable", ctl, PCI_ACS_CTL_U);
   2956      1.135   msaitoh 	onoff("ACS Egress Control Enable", ctl, PCI_ACS_CTL_E);
   2957      1.135   msaitoh 	onoff("ACS Direct Translated P2P Enable", ctl, PCI_ACS_CTL_T);
   2958      1.135   msaitoh 
   2959      1.135   msaitoh 	/*
   2960      1.135   msaitoh 	 * If the P2P Egress Control Capability bit is 0, ignore the Egress
   2961      1.135   msaitoh 	 * Control vector.
   2962      1.135   msaitoh 	 */
   2963      1.135   msaitoh 	if ((cap & PCI_ACS_CAP_E) == 0)
   2964      1.135   msaitoh 		return;
   2965      1.135   msaitoh 	for (i = 0; i < size; i += 32)
   2966  1.148.2.3  pgoyette 		printf("    Egress Control Vector [%u..%u]: 0x%08x\n", i + 31,
   2967      1.135   msaitoh 		    i, regs[o2i(extcapoff + PCI_ACS_ECV + (i / 32) * 4 )]);
   2968      1.135   msaitoh }
   2969      1.135   msaitoh 
   2970      1.135   msaitoh static void
   2971      1.135   msaitoh pci_conf_print_ari_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2972      1.135   msaitoh {
   2973      1.135   msaitoh 	pcireg_t reg, cap, ctl;
   2974      1.135   msaitoh 
   2975      1.135   msaitoh 	printf("\n  Alternative Routing-ID Interpretation Register\n");
   2976      1.135   msaitoh 
   2977      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
   2978      1.135   msaitoh 	cap = reg & 0xffff;
   2979      1.135   msaitoh 	ctl = reg >> 16;
   2980      1.135   msaitoh 	printf("    Capability register: 0x%08x\n", cap);
   2981      1.135   msaitoh 	onoff("MVFC Function Groups Capability", reg, PCI_ARI_CAP_M);
   2982      1.135   msaitoh 	onoff("ACS Function Groups Capability", reg, PCI_ARI_CAP_A);
   2983      1.135   msaitoh 	printf("      Next Function Number: %u\n",
   2984      1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ARI_CAP_NXTFN));
   2985      1.135   msaitoh 	printf("    Control register: 0x%08x\n", ctl);
   2986      1.135   msaitoh 	onoff("MVFC Function Groups Enable", reg, PCI_ARI_CTL_M);
   2987      1.135   msaitoh 	onoff("ACS Function Groups Enable", reg, PCI_ARI_CTL_A);
   2988      1.135   msaitoh 	printf("      Function Group: %u\n",
   2989      1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ARI_CTL_FUNCGRP));
   2990      1.135   msaitoh }
   2991      1.135   msaitoh 
   2992      1.135   msaitoh static void
   2993      1.135   msaitoh pci_conf_print_ats_cap(const pcireg_t *regs, int capoff, int extcapoff)
   2994      1.135   msaitoh {
   2995      1.135   msaitoh 	pcireg_t reg, cap, ctl;
   2996      1.135   msaitoh 	unsigned int num;
   2997      1.135   msaitoh 
   2998      1.135   msaitoh 	printf("\n  Address Translation Services\n");
   2999      1.135   msaitoh 
   3000      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
   3001      1.135   msaitoh 	cap = reg & 0xffff;
   3002      1.135   msaitoh 	ctl = reg >> 16;
   3003      1.135   msaitoh 	printf("    Capability register: 0x%04x\n", cap);
   3004      1.135   msaitoh 	num = __SHIFTOUT(reg, PCI_ATS_CAP_INVQDEPTH);
   3005      1.135   msaitoh 	if (num == 0)
   3006      1.135   msaitoh 		num = 32;
   3007      1.135   msaitoh 	printf("      Invalidate Queue Depth: %u\n", num);
   3008      1.135   msaitoh 	onoff("Page Aligned Request", reg, PCI_ATS_CAP_PALIGNREQ);
   3009      1.145   msaitoh 	onoff("Global Invalidate", reg, PCI_ATS_CAP_GLOBALINVL);
   3010      1.135   msaitoh 
   3011      1.135   msaitoh 	printf("    Control register: 0x%04x\n", ctl);
   3012      1.135   msaitoh 	printf("      Smallest Translation Unit: %u\n",
   3013      1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ATS_CTL_STU));
   3014      1.135   msaitoh 	onoff("Enable", reg, PCI_ATS_CTL_EN);
   3015      1.135   msaitoh }
   3016      1.135   msaitoh 
   3017      1.135   msaitoh static void
   3018      1.135   msaitoh pci_conf_print_sernum_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3019      1.135   msaitoh {
   3020      1.135   msaitoh 	pcireg_t lo, hi;
   3021      1.135   msaitoh 
   3022      1.135   msaitoh 	printf("\n  Device Serial Number Register\n");
   3023      1.135   msaitoh 
   3024      1.135   msaitoh 	lo = regs[o2i(extcapoff + PCI_SERIAL_LOW)];
   3025      1.135   msaitoh 	hi = regs[o2i(extcapoff + PCI_SERIAL_HIGH)];
   3026      1.135   msaitoh 	printf("    Serial Number: %02x-%02x-%02x-%02x-%02x-%02x-%02x-%02x\n",
   3027      1.135   msaitoh 	    hi >> 24, (hi >> 16) & 0xff, (hi >> 8) & 0xff, hi & 0xff,
   3028      1.135   msaitoh 	    lo >> 24, (lo >> 16) & 0xff, (lo >> 8) & 0xff, lo & 0xff);
   3029      1.135   msaitoh }
   3030      1.135   msaitoh 
   3031      1.135   msaitoh static void
   3032      1.135   msaitoh pci_conf_print_sriov_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3033      1.135   msaitoh {
   3034      1.135   msaitoh 	char buf[sizeof("99999 MB")];
   3035      1.135   msaitoh 	pcireg_t reg;
   3036      1.135   msaitoh 	pcireg_t total_vfs;
   3037      1.135   msaitoh 	int i;
   3038      1.135   msaitoh 	bool first;
   3039      1.135   msaitoh 
   3040      1.135   msaitoh 	printf("\n  Single Root IO Virtualization Register\n");
   3041      1.135   msaitoh 
   3042      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_CAP)];
   3043      1.135   msaitoh 	printf("    Capabilities register: 0x%08x\n", reg);
   3044      1.135   msaitoh 	onoff("VF Migration Capable", reg, PCI_SRIOV_CAP_VF_MIGRATION);
   3045      1.135   msaitoh 	onoff("ARI Capable Hierarchy Preserved", reg,
   3046      1.135   msaitoh 	    PCI_SRIOV_CAP_ARI_CAP_HIER_PRESERVED);
   3047      1.135   msaitoh 	if (reg & PCI_SRIOV_CAP_VF_MIGRATION) {
   3048  1.148.2.3  pgoyette 		printf("      VF Migration Interrupt Message Number: 0x%03x\n",
   3049      1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3050      1.135   msaitoh 		      PCI_SRIOV_CAP_VF_MIGRATION_INTMSG_N));
   3051      1.135   msaitoh 	}
   3052      1.135   msaitoh 
   3053      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_CTL)] & 0xffff;
   3054      1.135   msaitoh 	printf("    Control register: 0x%04x\n", reg);
   3055      1.135   msaitoh 	onoff("VF Enable", reg, PCI_SRIOV_CTL_VF_ENABLE);
   3056      1.135   msaitoh 	onoff("VF Migration Enable", reg, PCI_SRIOV_CTL_VF_MIGRATION_SUPPORT);
   3057      1.135   msaitoh 	onoff("VF Migration Interrupt Enable", reg,
   3058      1.135   msaitoh 	    PCI_SRIOV_CTL_VF_MIGRATION_INT_ENABLE);
   3059      1.135   msaitoh 	onoff("VF Memory Space Enable", reg, PCI_SRIOV_CTL_VF_MSE);
   3060      1.135   msaitoh 	onoff("ARI Capable Hierarchy", reg, PCI_SRIOV_CTL_ARI_CAP_HIER);
   3061      1.135   msaitoh 
   3062      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_STA)] >> 16;
   3063      1.135   msaitoh 	printf("    Status register: 0x%04x\n", reg);
   3064      1.135   msaitoh 	onoff("VF Migration Status", reg, PCI_SRIOV_STA_VF_MIGRATION);
   3065      1.135   msaitoh 
   3066      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_INITIAL_VFS)] & 0xffff;
   3067      1.135   msaitoh 	printf("    InitialVFs register: 0x%04x\n", reg);
   3068      1.135   msaitoh 	total_vfs = reg = regs[o2i(extcapoff + PCI_SRIOV_TOTAL_VFS)] >> 16;
   3069      1.135   msaitoh 	printf("    TotalVFs register: 0x%04x\n", reg);
   3070      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_NUM_VFS)] & 0xffff;
   3071      1.135   msaitoh 	printf("    NumVFs register: 0x%04x\n", reg);
   3072      1.135   msaitoh 
   3073      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_FUNC_DEP_LINK)] >> 16;
   3074      1.135   msaitoh 	printf("    Function Dependency Link register: 0x%04x\n", reg);
   3075      1.135   msaitoh 
   3076      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_OFF)] & 0xffff;
   3077      1.135   msaitoh 	printf("    First VF Offset register: 0x%04x\n", reg);
   3078      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_STRIDE)] >> 16;
   3079      1.135   msaitoh 	printf("    VF Stride register: 0x%04x\n", reg);
   3080  1.148.2.3  pgoyette 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_DID)] >> 16;
   3081  1.148.2.3  pgoyette 	printf("    Device ID: 0x%04x\n", reg);
   3082      1.135   msaitoh 
   3083      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_CAP)];
   3084      1.135   msaitoh 	printf("    Supported Page Sizes register: 0x%08x\n", reg);
   3085      1.135   msaitoh 	printf("      Supported Page Size:");
   3086      1.135   msaitoh 	for (i = 0, first = true; i < 32; i++) {
   3087      1.135   msaitoh 		if (reg & __BIT(i)) {
   3088      1.135   msaitoh #ifdef _KERNEL
   3089      1.135   msaitoh 			format_bytes(buf, sizeof(buf), 1LL << (i + 12));
   3090      1.135   msaitoh #else
   3091      1.135   msaitoh 			humanize_number(buf, sizeof(buf), 1LL << (i + 12), "B",
   3092      1.135   msaitoh 			    HN_AUTOSCALE, 0);
   3093      1.135   msaitoh #endif
   3094      1.135   msaitoh 			printf("%s %s", first ? "" : ",", buf);
   3095      1.135   msaitoh 			first = false;
   3096      1.135   msaitoh 		}
   3097      1.135   msaitoh 	}
   3098      1.135   msaitoh 	printf("\n");
   3099      1.135   msaitoh 
   3100      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_SIZE)];
   3101      1.135   msaitoh 	printf("    System Page Sizes register: 0x%08x\n", reg);
   3102      1.135   msaitoh 	printf("      Page Size: ");
   3103      1.135   msaitoh 	if (reg != 0) {
   3104  1.148.2.4  pgoyette 		int bitpos = ffs(reg) -1;
   3105  1.148.2.4  pgoyette 
   3106  1.148.2.4  pgoyette 		/* Assume only one bit is set. */
   3107      1.135   msaitoh #ifdef _KERNEL
   3108  1.148.2.4  pgoyette 		format_bytes(buf, sizeof(buf), 1LL << (bitpos + 12));
   3109      1.135   msaitoh #else
   3110  1.148.2.4  pgoyette 		humanize_number(buf, sizeof(buf), 1LL << (bitpos + 12),
   3111  1.148.2.4  pgoyette 		    "B", HN_AUTOSCALE, 0);
   3112      1.135   msaitoh #endif
   3113      1.135   msaitoh 		printf("%s", buf);
   3114      1.135   msaitoh 	} else {
   3115      1.135   msaitoh 		printf("unknown");
   3116      1.135   msaitoh 	}
   3117      1.135   msaitoh 	printf("\n");
   3118      1.135   msaitoh 
   3119      1.135   msaitoh 	for (i = 0; i < 6; i++) {
   3120      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SRIOV_BAR(i))];
   3121      1.135   msaitoh 		printf("    VF BAR%d register: 0x%08x\n", i, reg);
   3122      1.135   msaitoh 	}
   3123      1.135   msaitoh 
   3124      1.135   msaitoh 	if (total_vfs > 0) {
   3125      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SRIOV_VF_MIG_STA_AR)];
   3126      1.135   msaitoh 		printf("    VF Migration State Array Offset register: 0x%08x\n",
   3127      1.135   msaitoh 		    reg);
   3128      1.135   msaitoh 		printf("      VF Migration State Offset: 0x%08x\n",
   3129      1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_OFFSET));
   3130      1.135   msaitoh 		i = __SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_BIR);
   3131      1.135   msaitoh 		printf("      VF Migration State BIR: ");
   3132      1.135   msaitoh 		if (i >= 0 && i <= 5) {
   3133      1.135   msaitoh 			printf("BAR%d", i);
   3134      1.135   msaitoh 		} else {
   3135      1.135   msaitoh 			printf("unknown BAR (%d)", i);
   3136      1.135   msaitoh 		}
   3137      1.135   msaitoh 		printf("\n");
   3138      1.135   msaitoh 	}
   3139      1.135   msaitoh }
   3140      1.135   msaitoh 
   3141      1.135   msaitoh /* XXX pci_conf_print_mriov_cap */
   3142      1.138   msaitoh 
   3143      1.138   msaitoh static void
   3144      1.138   msaitoh pci_conf_print_multicast_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3145      1.138   msaitoh {
   3146      1.138   msaitoh 	pcireg_t reg, cap, ctl;
   3147      1.138   msaitoh 	pcireg_t regl, regh;
   3148      1.138   msaitoh 	uint64_t addr;
   3149      1.138   msaitoh 	int n;
   3150      1.138   msaitoh 
   3151      1.138   msaitoh 	printf("\n  Multicast\n");
   3152      1.138   msaitoh 
   3153      1.138   msaitoh 	reg = regs[o2i(extcapoff + PCI_MCAST_CTL)];
   3154      1.138   msaitoh 	cap = reg & 0xffff;
   3155      1.138   msaitoh 	ctl = reg >> 16;
   3156      1.138   msaitoh 	printf("    Capability Register: 0x%04x\n", cap);
   3157      1.139   msaitoh 	printf("      Max Group: %u\n",
   3158      1.139   msaitoh 	    (pcireg_t)(reg & PCI_MCAST_CAP_MAXGRP) + 1);
   3159      1.138   msaitoh 
   3160      1.138   msaitoh 	/* Endpoint Only */
   3161      1.138   msaitoh 	n = __SHIFTOUT(reg, PCI_MCAST_CAP_WINSIZEREQ);
   3162      1.138   msaitoh 	if (n > 0)
   3163      1.138   msaitoh 		printf("      Windw Size Requested: %d\n", 1 << (n - 1));
   3164      1.138   msaitoh 
   3165      1.138   msaitoh 	onoff("ECRC Regeneration Supported", reg, PCI_MCAST_CAP_ECRCREGEN);
   3166      1.138   msaitoh 
   3167      1.138   msaitoh 	printf("    Control Register: 0x%04x\n", ctl);
   3168      1.139   msaitoh 	printf("      Num Group: %u\n",
   3169      1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_MCAST_CTL_NUMGRP) + 1);
   3170      1.138   msaitoh 	onoff("Enable", reg, PCI_MCAST_CTL_ENA);
   3171      1.138   msaitoh 
   3172      1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BARL)];
   3173      1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BARH)];
   3174      1.138   msaitoh 	printf("    Base Address Register 0: 0x%08x\n", regl);
   3175      1.138   msaitoh 	printf("    Base Address Register 1: 0x%08x\n", regh);
   3176      1.139   msaitoh 	printf("      Index Position: %u\n",
   3177      1.139   msaitoh 	    (unsigned int)(regl & PCI_MCAST_BARL_INDPOS));
   3178      1.138   msaitoh 	addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_BARL_ADDR);
   3179      1.138   msaitoh 	printf("      Base Address: 0x%016" PRIx64 "\n", addr);
   3180      1.138   msaitoh 
   3181      1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_RECVL)];
   3182      1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_RECVH)];
   3183      1.138   msaitoh 	printf("    Receive Register 0: 0x%08x\n", regl);
   3184      1.138   msaitoh 	printf("    Receive Register 1: 0x%08x\n", regh);
   3185      1.138   msaitoh 
   3186      1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLL)];
   3187      1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLH)];
   3188      1.138   msaitoh 	printf("    Block All Register 0: 0x%08x\n", regl);
   3189      1.138   msaitoh 	printf("    Block All Register 1: 0x%08x\n", regh);
   3190      1.138   msaitoh 
   3191      1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSL)];
   3192      1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSH)];
   3193      1.138   msaitoh 	printf("    Block Untranslated Register 0: 0x%08x\n", regl);
   3194      1.138   msaitoh 	printf("    Block Untranslated Register 1: 0x%08x\n", regh);
   3195      1.138   msaitoh 
   3196      1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_OVERLAYL)];
   3197      1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_OVERLAYH)];
   3198      1.138   msaitoh 	printf("    Overlay BAR 0: 0x%08x\n", regl);
   3199      1.138   msaitoh 	printf("    Overlay BAR 1: 0x%08x\n", regh);
   3200      1.138   msaitoh 
   3201      1.138   msaitoh 	n = regl & PCI_MCAST_OVERLAYL_SIZE;
   3202      1.138   msaitoh 	printf("      Overlay Size: ");
   3203      1.138   msaitoh 	if (n >= 6)
   3204      1.138   msaitoh 		printf("%d\n", n);
   3205      1.138   msaitoh 	else
   3206      1.138   msaitoh 		printf("off\n");
   3207      1.138   msaitoh 	addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_OVERLAYL_ADDR);
   3208      1.138   msaitoh 	printf("      Overlay BAR: 0x%016" PRIx64 "\n", addr);
   3209      1.138   msaitoh }
   3210      1.135   msaitoh 
   3211      1.135   msaitoh static void
   3212      1.135   msaitoh pci_conf_print_page_req_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3213      1.135   msaitoh {
   3214      1.135   msaitoh 	pcireg_t reg, ctl, sta;
   3215      1.135   msaitoh 
   3216      1.135   msaitoh 	printf("\n  Page Request\n");
   3217      1.135   msaitoh 
   3218      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_CTL)];
   3219      1.135   msaitoh 	ctl = reg & 0xffff;
   3220      1.135   msaitoh 	sta = reg >> 16;
   3221      1.135   msaitoh 	printf("    Control Register: 0x%04x\n", ctl);
   3222      1.135   msaitoh 	onoff("Enalbe", reg, PCI_PAGE_REQ_CTL_E);
   3223      1.135   msaitoh 	onoff("Reset", reg, PCI_PAGE_REQ_CTL_R);
   3224      1.135   msaitoh 
   3225      1.135   msaitoh 	printf("    Status Register: 0x%04x\n", sta);
   3226      1.135   msaitoh 	onoff("Response Failure", reg, PCI_PAGE_REQ_STA_RF);
   3227      1.135   msaitoh 	onoff("Unexpected Page Request Group Index", reg,
   3228      1.135   msaitoh 	    PCI_PAGE_REQ_STA_UPRGI);
   3229      1.135   msaitoh 	onoff("Stopped", reg, PCI_PAGE_REQ_STA_S);
   3230      1.145   msaitoh 	onoff("PRG Response PASID Required", reg, PCI_PAGE_REQ_STA_PASIDR);
   3231      1.135   msaitoh 
   3232      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTCAPA)];
   3233      1.135   msaitoh 	printf("    Outstanding Page Request Capacity: %u\n", reg);
   3234      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTALLOC)];
   3235      1.135   msaitoh 	printf("    Outstanding Page Request Allocation: %u\n", reg);
   3236      1.135   msaitoh }
   3237      1.135   msaitoh 
   3238      1.135   msaitoh /* XXX pci_conf_print_amd_cap */
   3239  1.148.2.1  pgoyette 
   3240  1.148.2.1  pgoyette #define MEM_PBUFSIZE	sizeof("999GB")
   3241  1.148.2.1  pgoyette 
   3242  1.148.2.1  pgoyette static void
   3243  1.148.2.1  pgoyette pci_conf_print_resizbar_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3244  1.148.2.1  pgoyette {
   3245  1.148.2.1  pgoyette 	pcireg_t cap, ctl;
   3246  1.148.2.1  pgoyette 	unsigned int bars, i, n;
   3247  1.148.2.1  pgoyette 	char pbuf[MEM_PBUFSIZE];
   3248  1.148.2.1  pgoyette 
   3249  1.148.2.1  pgoyette 	printf("\n  Resizable BAR\n");
   3250  1.148.2.1  pgoyette 
   3251  1.148.2.1  pgoyette 	/* Get Number of Resizable BARs */
   3252  1.148.2.1  pgoyette 	ctl = regs[o2i(extcapoff + PCI_RESIZBAR_CTL(0))];
   3253  1.148.2.1  pgoyette 	bars = __SHIFTOUT(ctl, PCI_RESIZBAR_CTL_NUMBAR);
   3254  1.148.2.1  pgoyette 	printf("    Number of Resizable BARs: ");
   3255  1.148.2.1  pgoyette 	if (bars <= 6)
   3256  1.148.2.1  pgoyette 		printf("%u\n", bars);
   3257  1.148.2.1  pgoyette 	else {
   3258  1.148.2.1  pgoyette 		printf("incorrect (%u)\n", bars);
   3259  1.148.2.1  pgoyette 		return;
   3260  1.148.2.1  pgoyette 	}
   3261  1.148.2.1  pgoyette 
   3262  1.148.2.1  pgoyette 	for (n = 0; n < 6; n++) {
   3263  1.148.2.1  pgoyette 		cap = regs[o2i(extcapoff + PCI_RESIZBAR_CAP(n))];
   3264  1.148.2.1  pgoyette 		printf("    Capability register(%u): 0x%08x\n", n, cap);
   3265  1.148.2.1  pgoyette 		if ((cap & PCI_RESIZBAR_CAP_SIZEMASK) == 0)
   3266  1.148.2.1  pgoyette 			continue; /* Not Used */
   3267  1.148.2.1  pgoyette 		printf("      Acceptable BAR sizes:");
   3268  1.148.2.1  pgoyette 		for (i = 4; i <= 23; i++) {
   3269  1.148.2.1  pgoyette 			if ((cap & (1 << i)) != 0) {
   3270  1.148.2.1  pgoyette 				humanize_number(pbuf, MEM_PBUFSIZE,
   3271  1.148.2.1  pgoyette 				    (int64_t)1024 * 1024 << (i - 4), "B",
   3272  1.148.2.1  pgoyette #ifdef _KERNEL
   3273  1.148.2.1  pgoyette 				    1);
   3274  1.148.2.1  pgoyette #else
   3275  1.148.2.1  pgoyette 				    HN_AUTOSCALE, HN_NOSPACE);
   3276  1.148.2.1  pgoyette #endif
   3277  1.148.2.1  pgoyette 				printf(" %s", pbuf);
   3278  1.148.2.1  pgoyette 			}
   3279  1.148.2.1  pgoyette 		}
   3280  1.148.2.1  pgoyette 		printf("\n");
   3281  1.148.2.1  pgoyette 
   3282  1.148.2.1  pgoyette 		ctl = regs[o2i(extcapoff + PCI_RESIZBAR_CTL(n))];
   3283  1.148.2.1  pgoyette 		printf("    Control register(%u): 0x%08x\n", n, ctl);
   3284  1.148.2.1  pgoyette 		printf("      BAR Index: %u\n",
   3285  1.148.2.1  pgoyette 		    (unsigned int)__SHIFTOUT(ctl, PCI_RESIZBAR_CTL_BARIDX));
   3286  1.148.2.1  pgoyette 		humanize_number(pbuf, MEM_PBUFSIZE,
   3287  1.148.2.1  pgoyette 		    (int64_t)1024 * 1024
   3288  1.148.2.1  pgoyette 		    << __SHIFTOUT(ctl, PCI_RESIZBAR_CTL_BARSIZ),
   3289  1.148.2.1  pgoyette 		    "B",
   3290  1.148.2.1  pgoyette #ifdef _KERNEL
   3291  1.148.2.1  pgoyette 		    1);
   3292  1.148.2.1  pgoyette #else
   3293  1.148.2.1  pgoyette 		    HN_AUTOSCALE, HN_NOSPACE);
   3294  1.148.2.1  pgoyette #endif
   3295  1.148.2.1  pgoyette 		printf("      BAR Size: %s\n", pbuf);
   3296  1.148.2.1  pgoyette 	}
   3297  1.148.2.1  pgoyette }
   3298  1.148.2.1  pgoyette 
   3299  1.148.2.1  pgoyette static void
   3300  1.148.2.1  pgoyette pci_conf_print_dpa_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3301  1.148.2.1  pgoyette {
   3302  1.148.2.1  pgoyette 	pcireg_t reg;
   3303  1.148.2.1  pgoyette 	unsigned int substmax, i;
   3304  1.148.2.1  pgoyette 
   3305  1.148.2.1  pgoyette 	printf("\n  Dynamic Power Allocation\n");
   3306  1.148.2.1  pgoyette 
   3307  1.148.2.1  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPA_CAP)];
   3308  1.148.2.1  pgoyette 	printf("    Capability register: 0x%08x\n", reg);
   3309  1.148.2.1  pgoyette 	substmax = __SHIFTOUT(reg, PCI_DPA_CAP_SUBSTMAX);
   3310  1.148.2.1  pgoyette 	printf("      Substate Max: %u\n", substmax);
   3311  1.148.2.1  pgoyette 	printf("      Transition Latency Unit: ");
   3312  1.148.2.1  pgoyette 	switch (__SHIFTOUT(reg, PCI_DPA_CAP_TLUINT)) {
   3313  1.148.2.1  pgoyette 	case 0:
   3314  1.148.2.1  pgoyette 		printf("1ms\n");
   3315  1.148.2.1  pgoyette 		break;
   3316  1.148.2.1  pgoyette 	case 1:
   3317  1.148.2.1  pgoyette 		printf("10ms\n");
   3318  1.148.2.1  pgoyette 		break;
   3319  1.148.2.1  pgoyette 	case 2:
   3320  1.148.2.1  pgoyette 		printf("100ms\n");
   3321  1.148.2.1  pgoyette 		break;
   3322  1.148.2.1  pgoyette 	default:
   3323  1.148.2.1  pgoyette 		printf("reserved\n");
   3324  1.148.2.1  pgoyette 		break;
   3325  1.148.2.1  pgoyette 	}
   3326  1.148.2.1  pgoyette 	printf("      Power Allocation Scale: ");
   3327  1.148.2.1  pgoyette 	switch (__SHIFTOUT(reg, PCI_DPA_CAP_PAS)) {
   3328  1.148.2.1  pgoyette 	case 0:
   3329  1.148.2.1  pgoyette 		printf("10.0x\n");
   3330  1.148.2.1  pgoyette 		break;
   3331  1.148.2.1  pgoyette 	case 1:
   3332  1.148.2.1  pgoyette 		printf("1.0x\n");
   3333  1.148.2.1  pgoyette 		break;
   3334  1.148.2.1  pgoyette 	case 2:
   3335  1.148.2.1  pgoyette 		printf("0.1x\n");
   3336  1.148.2.1  pgoyette 		break;
   3337  1.148.2.1  pgoyette 	case 3:
   3338  1.148.2.1  pgoyette 		printf("0.01x\n");
   3339  1.148.2.1  pgoyette 		break;
   3340  1.148.2.1  pgoyette 	}
   3341  1.148.2.1  pgoyette 	printf("      Transition Latency Value 0: %u\n",
   3342  1.148.2.1  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CAP_XLCY0));
   3343  1.148.2.1  pgoyette 	printf("      Transition Latency Value 1: %u\n",
   3344  1.148.2.1  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CAP_XLCY1));
   3345  1.148.2.1  pgoyette 
   3346  1.148.2.1  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPA_LATIND)];
   3347  1.148.2.1  pgoyette 	printf("    Latency Indicatior register: 0x%08x\n", reg);
   3348  1.148.2.1  pgoyette 
   3349  1.148.2.1  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPA_CS)];
   3350  1.148.2.1  pgoyette 	printf("    Status register: 0x%04x\n", reg & 0xffff);
   3351  1.148.2.3  pgoyette 	printf("      Substate Status: 0x%02x\n",
   3352  1.148.2.1  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CS_SUBSTSTAT));
   3353  1.148.2.1  pgoyette 	onoff("Substate Control Enabled", reg, PCI_DPA_CS_SUBSTCTLEN);
   3354  1.148.2.1  pgoyette 	printf("    Control register: 0x%04x\n", reg >> 16);
   3355  1.148.2.3  pgoyette 	printf("      Substate Control: 0x%02x\n",
   3356  1.148.2.1  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CS_SUBSTCTL));
   3357  1.148.2.1  pgoyette 
   3358  1.148.2.1  pgoyette 	for (i = 0; i <= substmax; i++)
   3359  1.148.2.1  pgoyette 		printf("    Substate Power Allocation register %d: 0x%02x\n",
   3360  1.148.2.1  pgoyette 		    i, (regs[PCI_DPA_PWRALLOC + (i / 4)] >> (i % 4) & 0xff));
   3361  1.148.2.1  pgoyette }
   3362      1.135   msaitoh 
   3363      1.135   msaitoh static const char *
   3364      1.135   msaitoh pci_conf_print_tph_req_cap_sttabloc(unsigned char val)
   3365      1.135   msaitoh {
   3366      1.135   msaitoh 
   3367      1.135   msaitoh 	switch (val) {
   3368      1.135   msaitoh 	case 0x0:
   3369      1.135   msaitoh 		return "Not Present";
   3370      1.135   msaitoh 	case 0x1:
   3371      1.135   msaitoh 		return "in the TPH Requester Capability Structure";
   3372      1.135   msaitoh 	case 0x2:
   3373      1.135   msaitoh 		return "in the MSI-X Table";
   3374      1.135   msaitoh 	default:
   3375      1.135   msaitoh 		return "Unknown";
   3376      1.135   msaitoh 	}
   3377      1.135   msaitoh }
   3378      1.135   msaitoh 
   3379      1.135   msaitoh static void
   3380      1.135   msaitoh pci_conf_print_tph_req_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3381      1.135   msaitoh {
   3382      1.135   msaitoh 	pcireg_t reg;
   3383      1.135   msaitoh 	int size, i, j;
   3384      1.135   msaitoh 
   3385      1.135   msaitoh 	printf("\n  TPH Requester Extended Capability\n");
   3386      1.135   msaitoh 
   3387      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_TPH_REQ_CAP)];
   3388      1.135   msaitoh 	printf("    TPH Requester Capabililty register: 0x%08x\n", reg);
   3389      1.135   msaitoh 	onoff("No ST Mode Supported", reg, PCI_TPH_REQ_CAP_NOST);
   3390      1.135   msaitoh 	onoff("Interrupt Vector Mode Supported", reg, PCI_TPH_REQ_CAP_INTVEC);
   3391      1.135   msaitoh 	onoff("Device Specific Mode Supported", reg, PCI_TPH_REQ_CAP_DEVSPEC);
   3392      1.135   msaitoh 	onoff("Extend TPH Reqester Supported", reg, PCI_TPH_REQ_CAP_XTPHREQ);
   3393      1.135   msaitoh 	printf("      ST Table Location: %s\n",
   3394      1.135   msaitoh 	    pci_conf_print_tph_req_cap_sttabloc(
   3395      1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLLOC)));
   3396      1.135   msaitoh 	size = __SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLSIZ) + 1;
   3397      1.135   msaitoh 	printf("      ST Table Size: %d\n", size);
   3398      1.135   msaitoh 	for (i = 0; i < size ; i += 2) {
   3399      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_TPH_REQ_STTBL + i / 2)];
   3400      1.135   msaitoh 		for (j = 0; j < 2 ; j++) {
   3401      1.136   msaitoh 			uint32_t entry = reg;
   3402      1.135   msaitoh 
   3403      1.135   msaitoh 			if (j != 0)
   3404      1.135   msaitoh 				entry >>= 16;
   3405      1.135   msaitoh 			entry &= 0xffff;
   3406      1.137     joerg 			printf("    TPH ST Table Entry (%d): 0x%04"PRIx32"\n",
   3407      1.135   msaitoh 			    i + j, entry);
   3408      1.135   msaitoh 		}
   3409      1.135   msaitoh 	}
   3410      1.135   msaitoh }
   3411      1.135   msaitoh 
   3412      1.135   msaitoh static void
   3413      1.135   msaitoh pci_conf_print_ltr_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3414      1.135   msaitoh {
   3415      1.135   msaitoh 	pcireg_t reg;
   3416      1.135   msaitoh 
   3417      1.135   msaitoh 	printf("\n  Latency Tolerance Reporting\n");
   3418      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_LTR_MAXSNOOPLAT)] & 0xffff;
   3419      1.135   msaitoh 	printf("    Max Snoop Latency Register: 0x%04x\n", reg);
   3420      1.135   msaitoh 	printf("      Max Snoop LatencyValue: %u\n",
   3421      1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_VAL));
   3422      1.135   msaitoh 	printf("      Max Snoop LatencyScale: %uns\n",
   3423      1.135   msaitoh 	    PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_SCALE)));
   3424      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_LTR_MAXNOSNOOPLAT)] >> 16;
   3425      1.135   msaitoh 	printf("    Max No-Snoop Latency Register: 0x%04x\n", reg);
   3426      1.135   msaitoh 	printf("      Max No-Snoop LatencyValue: %u\n",
   3427      1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_VAL));
   3428      1.135   msaitoh 	printf("      Max No-Snoop LatencyScale: %uns\n",
   3429      1.135   msaitoh 	    PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_SCALE)));
   3430      1.135   msaitoh }
   3431      1.135   msaitoh 
   3432      1.135   msaitoh static void
   3433      1.135   msaitoh pci_conf_print_sec_pcie_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3434      1.135   msaitoh {
   3435      1.135   msaitoh 	int pcie_capoff;
   3436      1.135   msaitoh 	pcireg_t reg;
   3437      1.135   msaitoh 	int i, maxlinkwidth;
   3438      1.135   msaitoh 
   3439      1.135   msaitoh 	printf("\n  Secondary PCI Express Register\n");
   3440      1.135   msaitoh 
   3441      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SECPCIE_LCTL3)];
   3442      1.135   msaitoh 	printf("    Link Control 3 register: 0x%08x\n", reg);
   3443      1.135   msaitoh 	onoff("Perform Equalization", reg, PCI_SECPCIE_LCTL3_PERFEQ);
   3444      1.135   msaitoh 	onoff("Link Equalization Request Interrupt Enable",
   3445      1.135   msaitoh 	    reg, PCI_SECPCIE_LCTL3_LINKEQREQ_IE);
   3446      1.146   msaitoh 	printf("      Enable Lower SKP OS Generation Vector:");
   3447      1.146   msaitoh 	pci_print_pcie_linkspeedvector(
   3448      1.146   msaitoh 		__SHIFTOUT(reg, PCI_SECPCIE_LCTL3_ELSKPOSGENV));
   3449      1.146   msaitoh 	printf("\n");
   3450      1.135   msaitoh 
   3451      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SECPCIE_LANEERR_STA)];
   3452      1.135   msaitoh 	printf("    Lane Error Status register: 0x%08x\n", reg);
   3453      1.135   msaitoh 
   3454      1.135   msaitoh 	/* Get Max Link Width */
   3455      1.135   msaitoh 	if (pci_conf_find_cap(regs, capoff, PCI_CAP_PCIEXPRESS, &pcie_capoff)){
   3456      1.135   msaitoh 		reg = regs[o2i(pcie_capoff + PCIE_LCAP)];
   3457      1.135   msaitoh 		maxlinkwidth = __SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH);
   3458      1.135   msaitoh 	} else {
   3459      1.135   msaitoh 		printf("error: falied to get PCIe capablity\n");
   3460      1.135   msaitoh 		return;
   3461      1.135   msaitoh 	}
   3462      1.135   msaitoh 	for (i = 0; i < maxlinkwidth; i++) {
   3463      1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SECPCIE_EQCTL(i))];
   3464      1.135   msaitoh 		if (i % 2 != 0)
   3465      1.135   msaitoh 			reg >>= 16;
   3466      1.135   msaitoh 		else
   3467      1.135   msaitoh 			reg &= 0xffff;
   3468  1.148.2.3  pgoyette 		printf("    Equalization Control Register (Link %d): 0x%04x\n",
   3469      1.135   msaitoh 		    i, reg);
   3470      1.135   msaitoh 		printf("      Downstream Port Transmit Preset: 0x%x\n",
   3471      1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3472      1.135   msaitoh 			PCI_SECPCIE_EQCTL_DP_XMIT_PRESET));
   3473      1.135   msaitoh 		printf("      Downstream Port Receive Hint: 0x%x\n",
   3474      1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_DP_RCV_HINT));
   3475      1.135   msaitoh 		printf("      Upstream Port Transmit Preset: 0x%x\n",
   3476      1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3477      1.135   msaitoh 			PCI_SECPCIE_EQCTL_UP_XMIT_PRESET));
   3478      1.135   msaitoh 		printf("      Upstream Port Receive Hint: 0x%x\n",
   3479      1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_UP_RCV_HINT));
   3480      1.135   msaitoh 	}
   3481      1.135   msaitoh }
   3482      1.135   msaitoh 
   3483      1.135   msaitoh /* XXX pci_conf_print_pmux_cap */
   3484      1.135   msaitoh 
   3485      1.135   msaitoh static void
   3486      1.135   msaitoh pci_conf_print_pasid_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3487      1.135   msaitoh {
   3488      1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3489      1.135   msaitoh 	unsigned int num;
   3490      1.135   msaitoh 
   3491      1.135   msaitoh 	printf("\n  Process Address Space ID\n");
   3492      1.135   msaitoh 
   3493      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PASID_CAP)];
   3494      1.135   msaitoh 	cap = reg & 0xffff;
   3495      1.135   msaitoh 	ctl = reg >> 16;
   3496      1.135   msaitoh 	printf("    PASID Capability Register: 0x%04x\n", cap);
   3497      1.135   msaitoh 	onoff("Execute Permission Supported", reg, PCI_PASID_CAP_XPERM);
   3498      1.135   msaitoh 	onoff("Privileged Mode Supported", reg, PCI_PASID_CAP_PRIVMODE);
   3499      1.135   msaitoh 	num = (1 << __SHIFTOUT(reg, PCI_PASID_CAP_MAXPASIDW)) - 1;
   3500      1.135   msaitoh 	printf("      Max PASID Width: %u\n", num);
   3501      1.135   msaitoh 
   3502      1.135   msaitoh 	printf("    PASID Control Register: 0x%04x\n", ctl);
   3503      1.135   msaitoh 	onoff("PASID Enable", reg, PCI_PASID_CTL_PASID_EN);
   3504      1.135   msaitoh 	onoff("Execute Permission Enable", reg, PCI_PASID_CTL_XPERM_EN);
   3505      1.135   msaitoh 	onoff("Privileged Mode Enable", reg, PCI_PASID_CTL_PRIVMODE_EN);
   3506      1.135   msaitoh }
   3507      1.135   msaitoh 
   3508      1.135   msaitoh static void
   3509      1.135   msaitoh pci_conf_print_lnr_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3510      1.135   msaitoh {
   3511      1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3512      1.135   msaitoh 	unsigned int num;
   3513      1.135   msaitoh 
   3514      1.135   msaitoh 	printf("\n  LN Requester\n");
   3515      1.135   msaitoh 
   3516      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_LNR_CAP)];
   3517      1.135   msaitoh 	cap = reg & 0xffff;
   3518      1.135   msaitoh 	ctl = reg >> 16;
   3519      1.135   msaitoh 	printf("    LNR Capability register: 0x%04x\n", cap);
   3520      1.135   msaitoh 	onoff("LNR-64 Supported", reg, PCI_LNR_CAP_64);
   3521      1.135   msaitoh 	onoff("LNR-128 Supported", reg, PCI_LNR_CAP_128);
   3522      1.135   msaitoh 	num = 1 << __SHIFTOUT(reg, PCI_LNR_CAP_REGISTMAX);
   3523      1.135   msaitoh 	printf("      LNR Registration MAX: %u\n", num);
   3524      1.135   msaitoh 
   3525      1.135   msaitoh 	printf("    LNR Control register: 0x%04x\n", ctl);
   3526      1.135   msaitoh 	onoff("LNR Enable", reg, PCI_LNR_CTL_EN);
   3527      1.135   msaitoh 	onoff("LNR CLS", reg, PCI_LNR_CTL_CLS);
   3528      1.135   msaitoh 	num = 1 << __SHIFTOUT(reg, PCI_LNR_CTL_REGISTLIM);
   3529      1.135   msaitoh 	printf("      LNR Registration Limit: %u\n", num);
   3530      1.135   msaitoh }
   3531      1.135   msaitoh 
   3532  1.148.2.4  pgoyette static void
   3533  1.148.2.4  pgoyette pci_conf_print_dpc_pio(pcireg_t r)
   3534  1.148.2.4  pgoyette {
   3535  1.148.2.4  pgoyette 	onoff("Cfg Request received UR Completion", r,PCI_DPC_RPPIO_CFGUR_CPL);
   3536  1.148.2.4  pgoyette 	onoff("Cfg Request received CA Completion", r,PCI_DPC_RPPIO_CFGCA_CPL);
   3537  1.148.2.4  pgoyette 	onoff("Cfg Request Completion Timeout", r, PCI_DPC_RPPIO_CFG_CTO);
   3538  1.148.2.4  pgoyette 	onoff("I/O Request received UR Completion", r, PCI_DPC_RPPIO_IOUR_CPL);
   3539  1.148.2.4  pgoyette 	onoff("I/O Request received CA Completion", r, PCI_DPC_RPPIO_IOCA_CPL);
   3540  1.148.2.4  pgoyette 	onoff("I/O Request Completion Timeout", r, PCI_DPC_RPPIO_IO_CTO);
   3541  1.148.2.4  pgoyette 	onoff("Mem Request received UR Completion", r,PCI_DPC_RPPIO_MEMUR_CPL);
   3542  1.148.2.4  pgoyette 	onoff("Mem Request received CA Completion", r,PCI_DPC_RPPIO_MEMCA_CPL);
   3543  1.148.2.4  pgoyette 	onoff("Mem Request Completion Timeout", r, PCI_DPC_RPPIO_MEM_CTO);
   3544  1.148.2.4  pgoyette }
   3545  1.148.2.4  pgoyette 
   3546  1.148.2.4  pgoyette static void
   3547  1.148.2.4  pgoyette pci_conf_print_dpc_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3548  1.148.2.4  pgoyette {
   3549  1.148.2.4  pgoyette 	pcireg_t reg, cap, ctl, stat, errsrc;
   3550  1.148.2.4  pgoyette 	const char *trigstr;
   3551  1.148.2.4  pgoyette 	bool rpext;
   3552  1.148.2.4  pgoyette 
   3553  1.148.2.4  pgoyette 	printf("\n  Downstream Port Containment\n");
   3554  1.148.2.4  pgoyette 
   3555  1.148.2.4  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPC_CCR)];
   3556  1.148.2.4  pgoyette 	cap = reg & 0xffff;
   3557  1.148.2.4  pgoyette 	ctl = reg >> 16;
   3558  1.148.2.4  pgoyette 	rpext = (reg & PCI_DPCCAP_RPEXT) ? true : false;
   3559  1.148.2.4  pgoyette 	printf("    DPC Capability register: 0x%04x\n", cap);
   3560  1.148.2.4  pgoyette 	printf("      DPC Interrupt Message Number: %02x\n",
   3561  1.148.2.4  pgoyette 	    (unsigned int)(cap & PCI_DPCCAP_IMSGN));
   3562  1.148.2.4  pgoyette 	onoff("RP Extensions for DPC", reg, PCI_DPCCAP_RPEXT);
   3563  1.148.2.4  pgoyette 	onoff("Poisoned TLP Egress Blocking Supported", reg,
   3564  1.148.2.4  pgoyette 	    PCI_DPCCAP_POISONTLPEB);
   3565  1.148.2.4  pgoyette 	onoff("DPC Software Triggering Supported", reg, PCI_DPCCAP_SWTRIG);
   3566  1.148.2.4  pgoyette 	printf("      RP PIO Log Size: %u\n",
   3567  1.148.2.4  pgoyette 	    (unsigned int)__SHIFTOUT(reg, PCI_DPCCAP_RPPIOLOGSZ));
   3568  1.148.2.4  pgoyette 	onoff("DL_Active ERR_COR Signaling Supported", reg,
   3569  1.148.2.4  pgoyette 	    PCI_DPCCAP_DLACTECORS);
   3570  1.148.2.4  pgoyette 	printf("    DPC Control register: 0x%04x\n", ctl);
   3571  1.148.2.4  pgoyette 	switch (__SHIFTOUT(reg, PCI_DPCCTL_TIRGEN)) {
   3572  1.148.2.4  pgoyette 	case 0:
   3573  1.148.2.4  pgoyette 		trigstr = "disabled";
   3574  1.148.2.4  pgoyette 		break;
   3575  1.148.2.4  pgoyette 	case 1:
   3576  1.148.2.4  pgoyette 		trigstr = "enabled(ERR_FATAL)";
   3577  1.148.2.4  pgoyette 		break;
   3578  1.148.2.4  pgoyette 	case 2:
   3579  1.148.2.4  pgoyette 		trigstr = "enabled(ERR_NONFATAL or ERR_FATAL)";
   3580  1.148.2.4  pgoyette 		break;
   3581  1.148.2.4  pgoyette 	default:
   3582  1.148.2.4  pgoyette 		trigstr = "(reserverd)";
   3583  1.148.2.4  pgoyette 		break;
   3584  1.148.2.4  pgoyette 	}
   3585  1.148.2.4  pgoyette 	printf("      DPC Trigger Enable: %s\n", trigstr);
   3586  1.148.2.4  pgoyette 	printf("      DPC Completion Control: %s Completion Status\n",
   3587  1.148.2.4  pgoyette 	    (reg & PCI_DPCCTL_COMPCTL)
   3588  1.148.2.4  pgoyette 	    ? "Unsupported Request(UR)" : "Completer Abort(CA)");
   3589  1.148.2.4  pgoyette 	onoff("DPC Interrupt Enable", reg, PCI_DPCCTL_IE);
   3590  1.148.2.4  pgoyette 	onoff("DPC ERR_COR Enable", reg, PCI_DPCCTL_ERRCOREN);
   3591  1.148.2.4  pgoyette 	onoff("Poisoned TLP Egress Blocking Enable", reg,
   3592  1.148.2.4  pgoyette 	    PCI_DPCCTL_POISONTLPEB);
   3593  1.148.2.4  pgoyette 	onoff("DPC Software Trigger", reg, PCI_DPCCTL_SWTRIG);
   3594  1.148.2.4  pgoyette 	onoff("DL_Active ERR_COR Enable", reg, PCI_DPCCTL_DLACTECOR);
   3595  1.148.2.4  pgoyette 
   3596  1.148.2.4  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPC_STATESID)];
   3597  1.148.2.4  pgoyette 	stat = reg & 0xffff;
   3598  1.148.2.4  pgoyette 	errsrc = reg >> 16;
   3599  1.148.2.4  pgoyette 	printf("    DPC Status register: 0x%04x\n", stat);
   3600  1.148.2.4  pgoyette 	onoff("DPC Trigger Status", reg, PCI_DPCSTAT_TSTAT);
   3601  1.148.2.4  pgoyette 	switch (__SHIFTOUT(reg, PCI_DPCSTAT_TREASON)) {
   3602  1.148.2.4  pgoyette 	case 0:
   3603  1.148.2.4  pgoyette 		trigstr = "an unmasked uncorrectable error";
   3604  1.148.2.4  pgoyette 		break;
   3605  1.148.2.4  pgoyette 	case 1:
   3606  1.148.2.4  pgoyette 		trigstr = "receiving an ERR_NONFATAL";
   3607  1.148.2.4  pgoyette 		break;
   3608  1.148.2.4  pgoyette 	case 2:
   3609  1.148.2.4  pgoyette 		trigstr = "receiving an ERR_FATAL";
   3610  1.148.2.4  pgoyette 		break;
   3611  1.148.2.4  pgoyette 	case 3:
   3612  1.148.2.4  pgoyette 		trigstr = "DPC Trigger Reason Extension field";
   3613  1.148.2.4  pgoyette 		break;
   3614  1.148.2.4  pgoyette 	}
   3615  1.148.2.4  pgoyette 	printf("      DPC Trigger Reason: Due to %s\n", trigstr);
   3616  1.148.2.4  pgoyette 	onoff("DPC Interrupt Status", reg, PCI_DPCSTAT_ISTAT);
   3617  1.148.2.4  pgoyette 	if (rpext)
   3618  1.148.2.4  pgoyette 		onoff("DPC RP Busy", reg, PCI_DPCSTAT_RPBUSY);
   3619  1.148.2.4  pgoyette 	switch (__SHIFTOUT(reg, PCI_DPCSTAT_TREASON)) {
   3620  1.148.2.4  pgoyette 	case 0:
   3621  1.148.2.4  pgoyette 		trigstr = "Due to RP PIO error";
   3622  1.148.2.4  pgoyette 		break;
   3623  1.148.2.4  pgoyette 	case 1:
   3624  1.148.2.4  pgoyette 		trigstr = "Due to the DPC Software trigger bit";
   3625  1.148.2.4  pgoyette 		break;
   3626  1.148.2.4  pgoyette 	default:
   3627  1.148.2.4  pgoyette 		trigstr = "(reserved)";
   3628  1.148.2.4  pgoyette 		break;
   3629  1.148.2.4  pgoyette 	}
   3630  1.148.2.4  pgoyette 	printf("      DPC Trigger Reason Extension: %s\n", trigstr);
   3631  1.148.2.4  pgoyette 	if (rpext)
   3632  1.148.2.4  pgoyette 		printf("      RP PIO First Error Pointer: %02x\n",
   3633  1.148.2.4  pgoyette 		    (unsigned int)__SHIFTOUT(reg, PCI_DPCSTAT_RPPIOFEP));
   3634  1.148.2.4  pgoyette 	printf("    DPC Error Source ID register: 0x%04x\n", errsrc);
   3635  1.148.2.4  pgoyette 
   3636  1.148.2.4  pgoyette 	if (!rpext)
   3637  1.148.2.4  pgoyette 		return;
   3638  1.148.2.4  pgoyette 	/*
   3639  1.148.2.4  pgoyette 	 * All of the following registers are implemented by a device which has
   3640  1.148.2.4  pgoyette 	 * RP Extensions for DPC
   3641  1.148.2.4  pgoyette 	 */
   3642  1.148.2.4  pgoyette 
   3643  1.148.2.4  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_STAT)];
   3644  1.148.2.4  pgoyette 	printf("    RP PIO Status Register: 0x%04x\n", reg);
   3645  1.148.2.4  pgoyette 	pci_conf_print_dpc_pio(reg);
   3646  1.148.2.4  pgoyette 
   3647  1.148.2.4  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_MASK)];
   3648  1.148.2.4  pgoyette 	printf("    RP PIO Mask Register: 0x%04x\n", reg);
   3649  1.148.2.4  pgoyette 	pci_conf_print_dpc_pio(reg);
   3650  1.148.2.4  pgoyette 
   3651  1.148.2.4  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_SEVE)];
   3652  1.148.2.4  pgoyette 	printf("    RP PIO Severity Register: 0x%04x\n", reg);
   3653  1.148.2.4  pgoyette 	pci_conf_print_dpc_pio(reg);
   3654  1.148.2.4  pgoyette 
   3655  1.148.2.4  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_SYSERR)];
   3656  1.148.2.4  pgoyette 	printf("    RP PIO SysError Register: 0x%04x\n", reg);
   3657  1.148.2.4  pgoyette 	pci_conf_print_dpc_pio(reg);
   3658  1.148.2.4  pgoyette 
   3659  1.148.2.4  pgoyette 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_EXCPT)];
   3660  1.148.2.4  pgoyette 	printf("    RP PIO Exception Register: 0x%04x\n", reg);
   3661  1.148.2.4  pgoyette 	pci_conf_print_dpc_pio(reg);
   3662  1.148.2.4  pgoyette 
   3663  1.148.2.4  pgoyette 	printf("    RP PIO Header Log Register: start from 0x%03x\n",
   3664  1.148.2.4  pgoyette 	    extcapoff + PCI_DPC_RPPIO_HLOG);
   3665  1.148.2.4  pgoyette 	printf("    RP PIO ImpSpec Log Register: start from 0x%03x\n",
   3666  1.148.2.4  pgoyette 	    extcapoff + PCI_DPC_RPPIO_IMPSLOG);
   3667  1.148.2.4  pgoyette 	printf("    RP PIO TPL Prefix Log Register: start from 0x%03x\n",
   3668  1.148.2.4  pgoyette 	    extcapoff + PCI_DPC_RPPIO_TLPPLOG);
   3669  1.148.2.4  pgoyette }
   3670  1.148.2.4  pgoyette 
   3671      1.135   msaitoh 
   3672      1.135   msaitoh static int
   3673      1.135   msaitoh pci_conf_l1pm_cap_tposcale(unsigned char scale)
   3674      1.135   msaitoh {
   3675      1.135   msaitoh 
   3676      1.135   msaitoh 	/* Return scale in us */
   3677      1.135   msaitoh 	switch (scale) {
   3678      1.135   msaitoh 	case 0x0:
   3679      1.135   msaitoh 		return 2;
   3680      1.135   msaitoh 	case 0x1:
   3681      1.135   msaitoh 		return 10;
   3682      1.135   msaitoh 	case 0x2:
   3683      1.135   msaitoh 		return 100;
   3684      1.135   msaitoh 	default:
   3685      1.135   msaitoh 		return -1;
   3686      1.135   msaitoh 	}
   3687      1.135   msaitoh }
   3688      1.135   msaitoh 
   3689      1.135   msaitoh static void
   3690      1.135   msaitoh pci_conf_print_l1pm_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3691      1.135   msaitoh {
   3692      1.135   msaitoh 	pcireg_t reg;
   3693      1.135   msaitoh 	int scale, val;
   3694      1.135   msaitoh 
   3695      1.135   msaitoh 	printf("\n  L1 PM Substates\n");
   3696      1.135   msaitoh 
   3697      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CAP)];
   3698      1.135   msaitoh 	printf("    L1 PM Substates Capability register: 0x%08x\n", reg);
   3699      1.135   msaitoh 	onoff("PCI-PM L1.2 Supported", reg, PCI_L1PM_CAP_PCIPM12);
   3700      1.135   msaitoh 	onoff("PCI-PM L1.1 Supported", reg, PCI_L1PM_CAP_PCIPM11);
   3701      1.135   msaitoh 	onoff("ASPM L1.2 Supported", reg, PCI_L1PM_CAP_ASPM12);
   3702      1.135   msaitoh 	onoff("ASPM L1.1 Supported", reg, PCI_L1PM_CAP_ASPM11);
   3703      1.135   msaitoh 	onoff("L1 PM Substates Supported", reg, PCI_L1PM_CAP_L1PM);
   3704      1.135   msaitoh 	printf("      Port Common Mode Restore Time: %uus\n",
   3705      1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CAP_PCMRT));
   3706      1.135   msaitoh 	scale = pci_conf_l1pm_cap_tposcale(
   3707      1.135   msaitoh 		__SHIFTOUT(reg, PCI_L1PM_CAP_PTPOSCALE));
   3708      1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CAP_PTPOVAL);
   3709      1.135   msaitoh 	printf("      Port T_POWER_ON: ");
   3710      1.135   msaitoh 	if (scale == -1)
   3711      1.135   msaitoh 		printf("unknown\n");
   3712      1.135   msaitoh 	else
   3713      1.135   msaitoh 		printf("%dus\n", val * scale);
   3714      1.135   msaitoh 
   3715      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CTL1)];
   3716      1.135   msaitoh 	printf("    L1 PM Substates Control register 1: 0x%08x\n", reg);
   3717      1.135   msaitoh 	onoff("PCI-PM L1.2 Enable", reg, PCI_L1PM_CTL1_PCIPM12_EN);
   3718      1.135   msaitoh 	onoff("PCI-PM L1.1 Enable", reg, PCI_L1PM_CTL1_PCIPM11_EN);
   3719      1.135   msaitoh 	onoff("ASPM L1.2 Enable", reg, PCI_L1PM_CTL1_ASPM12_EN);
   3720      1.135   msaitoh 	onoff("ASPM L1.1 Enable", reg, PCI_L1PM_CTL1_ASPM11_EN);
   3721      1.135   msaitoh 	printf("      Common Mode Restore Time: %uus\n",
   3722      1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CTL1_CMRT));
   3723      1.135   msaitoh 	scale = PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHSCALE));
   3724      1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHVAL);
   3725      1.135   msaitoh 	printf("      LTR L1.2 THRESHOLD: %dus\n", val * scale);
   3726      1.135   msaitoh 
   3727      1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CTL2)];
   3728      1.135   msaitoh 	printf("    L1 PM Substates Control register 2: 0x%08x\n", reg);
   3729      1.135   msaitoh 	scale = pci_conf_l1pm_cap_tposcale(
   3730      1.135   msaitoh 		__SHIFTOUT(reg, PCI_L1PM_CTL2_TPOSCALE));
   3731      1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CTL2_TPOVAL);
   3732      1.135   msaitoh 	printf("      T_POWER_ON: ");
   3733      1.135   msaitoh 	if (scale == -1)
   3734      1.135   msaitoh 		printf("unknown\n");
   3735      1.135   msaitoh 	else
   3736      1.135   msaitoh 		printf("%dus\n", val * scale);
   3737      1.135   msaitoh }
   3738      1.135   msaitoh 
   3739      1.147   msaitoh static void
   3740      1.147   msaitoh pci_conf_print_ptm_cap(const pcireg_t *regs, int capoff, int extcapoff)
   3741      1.147   msaitoh {
   3742      1.147   msaitoh 	pcireg_t reg;
   3743      1.147   msaitoh 	uint32_t val;
   3744      1.147   msaitoh 
   3745      1.147   msaitoh 	printf("\n  Precision Time Management\n");
   3746      1.147   msaitoh 
   3747      1.147   msaitoh 	reg = regs[o2i(extcapoff + PCI_PTM_CAP)];
   3748      1.147   msaitoh 	printf("    PTM Capability register: 0x%08x\n", reg);
   3749      1.147   msaitoh 	onoff("PTM Requester Capable", reg, PCI_PTM_CAP_REQ);
   3750      1.147   msaitoh 	onoff("PTM Responder Capable", reg, PCI_PTM_CAP_RESP);
   3751      1.147   msaitoh 	onoff("PTM Root Capable", reg, PCI_PTM_CAP_ROOT);
   3752      1.147   msaitoh 	printf("      Local Clock Granularity: ");
   3753      1.147   msaitoh 	val = __SHIFTOUT(reg, PCI_PTM_CAP_LCLCLKGRNL);
   3754      1.147   msaitoh 	switch (val) {
   3755      1.147   msaitoh 	case 0:
   3756      1.147   msaitoh 		printf("Not implemented\n");
   3757      1.147   msaitoh 		break;
   3758      1.147   msaitoh 	case 0xffff:
   3759      1.147   msaitoh 		printf("> 254ns\n");
   3760      1.147   msaitoh 		break;
   3761      1.147   msaitoh 	default:
   3762      1.147   msaitoh 		printf("%uns\n", val);
   3763      1.147   msaitoh 		break;
   3764      1.147   msaitoh 	}
   3765      1.147   msaitoh 
   3766      1.147   msaitoh 	reg = regs[o2i(extcapoff + PCI_PTM_CTL)];
   3767      1.147   msaitoh 	printf("    PTM Control register: 0x%08x\n", reg);
   3768      1.147   msaitoh 	onoff("PTM Enable", reg, PCI_PTM_CTL_EN);
   3769      1.147   msaitoh 	onoff("Root Select", reg, PCI_PTM_CTL_ROOTSEL);
   3770      1.147   msaitoh 	printf("      Effective Granularity: ");
   3771      1.147   msaitoh 	val = __SHIFTOUT(reg, PCI_PTM_CTL_EFCTGRNL);
   3772      1.147   msaitoh 	switch (val) {
   3773      1.147   msaitoh 	case 0:
   3774      1.147   msaitoh 		printf("Unknown\n");
   3775      1.147   msaitoh 		break;
   3776      1.147   msaitoh 	case 0xffff:
   3777      1.147   msaitoh 		printf("> 254ns\n");
   3778      1.147   msaitoh 		break;
   3779      1.147   msaitoh 	default:
   3780      1.147   msaitoh 		printf("%uns\n", val);
   3781      1.147   msaitoh 		break;
   3782      1.147   msaitoh 	}
   3783      1.147   msaitoh }
   3784      1.147   msaitoh 
   3785      1.135   msaitoh /* XXX pci_conf_print_mpcie_cap */
   3786      1.135   msaitoh /* XXX pci_conf_print_frsq_cap */
   3787      1.135   msaitoh /* XXX pci_conf_print_rtr_cap */
   3788      1.135   msaitoh /* XXX pci_conf_print_desigvndsp_cap */
   3789  1.148.2.1  pgoyette /* XXX pci_conf_print_vf_resizbar_cap */
   3790  1.148.2.4  pgoyette /* XXX pci_conf_print_hierarchyid_cap */
   3791      1.135   msaitoh 
   3792      1.135   msaitoh #undef	MS
   3793      1.135   msaitoh #undef	SM
   3794      1.135   msaitoh #undef	RW
   3795      1.135   msaitoh 
   3796      1.135   msaitoh static struct {
   3797      1.135   msaitoh 	pcireg_t cap;
   3798      1.135   msaitoh 	const char *name;
   3799      1.135   msaitoh 	void (*printfunc)(const pcireg_t *, int, int);
   3800      1.135   msaitoh } pci_extcaptab[] = {
   3801      1.135   msaitoh 	{ 0,			"reserved",
   3802      1.135   msaitoh 	  NULL },
   3803      1.135   msaitoh 	{ PCI_EXTCAP_AER,	"Advanced Error Reporting",
   3804      1.135   msaitoh 	  pci_conf_print_aer_cap },
   3805      1.135   msaitoh 	{ PCI_EXTCAP_VC,	"Virtual Channel",
   3806      1.135   msaitoh 	  pci_conf_print_vc_cap },
   3807      1.135   msaitoh 	{ PCI_EXTCAP_SERNUM,	"Device Serial Number",
   3808      1.135   msaitoh 	  pci_conf_print_sernum_cap },
   3809      1.135   msaitoh 	{ PCI_EXTCAP_PWRBDGT,	"Power Budgeting",
   3810      1.135   msaitoh 	  pci_conf_print_pwrbdgt_cap },
   3811      1.135   msaitoh 	{ PCI_EXTCAP_RCLINK_DCL,"Root Complex Link Declaration",
   3812      1.135   msaitoh 	  pci_conf_print_rclink_dcl_cap },
   3813      1.135   msaitoh 	{ PCI_EXTCAP_RCLINK_CTL,"Root Complex Internal Link Control",
   3814      1.135   msaitoh 	  NULL },
   3815      1.135   msaitoh 	{ PCI_EXTCAP_RCEC_ASSOC,"Root Complex Event Collector Association",
   3816      1.135   msaitoh 	  pci_conf_print_rcec_assoc_cap },
   3817      1.135   msaitoh 	{ PCI_EXTCAP_MFVC,	"Multi-Function Virtual Channel",
   3818      1.135   msaitoh 	  NULL },
   3819      1.135   msaitoh 	{ PCI_EXTCAP_VC2,	"Virtual Channel",
   3820      1.135   msaitoh 	  NULL },
   3821      1.135   msaitoh 	{ PCI_EXTCAP_RCRB,	"RCRB Header",
   3822      1.135   msaitoh 	  NULL },
   3823      1.135   msaitoh 	{ PCI_EXTCAP_VENDOR,	"Vendor Unique",
   3824      1.135   msaitoh 	  NULL },
   3825      1.135   msaitoh 	{ PCI_EXTCAP_CAC,	"Configuration Access Correction",
   3826      1.135   msaitoh 	  NULL },
   3827      1.135   msaitoh 	{ PCI_EXTCAP_ACS,	"Access Control Services",
   3828      1.135   msaitoh 	  pci_conf_print_acs_cap },
   3829      1.135   msaitoh 	{ PCI_EXTCAP_ARI,	"Alternative Routing-ID Interpretation",
   3830      1.135   msaitoh 	  pci_conf_print_ari_cap },
   3831      1.135   msaitoh 	{ PCI_EXTCAP_ATS,	"Address Translation Services",
   3832      1.135   msaitoh 	  pci_conf_print_ats_cap },
   3833      1.135   msaitoh 	{ PCI_EXTCAP_SRIOV,	"Single Root IO Virtualization",
   3834      1.135   msaitoh 	  pci_conf_print_sriov_cap },
   3835      1.135   msaitoh 	{ PCI_EXTCAP_MRIOV,	"Multiple Root IO Virtualization",
   3836      1.135   msaitoh 	  NULL },
   3837      1.138   msaitoh 	{ PCI_EXTCAP_MCAST,	"Multicast",
   3838      1.138   msaitoh 	  pci_conf_print_multicast_cap },
   3839      1.135   msaitoh 	{ PCI_EXTCAP_PAGE_REQ,	"Page Request",
   3840      1.135   msaitoh 	  pci_conf_print_page_req_cap },
   3841      1.135   msaitoh 	{ PCI_EXTCAP_AMD,	"Reserved for AMD",
   3842      1.135   msaitoh 	  NULL },
   3843  1.148.2.1  pgoyette 	{ PCI_EXTCAP_RESIZBAR,	"Resizable BAR",
   3844  1.148.2.1  pgoyette 	  pci_conf_print_resizbar_cap },
   3845      1.135   msaitoh 	{ PCI_EXTCAP_DPA,	"Dynamic Power Allocation",
   3846      1.135   msaitoh 	  NULL },
   3847      1.135   msaitoh 	{ PCI_EXTCAP_TPH_REQ,	"TPH Requester",
   3848      1.135   msaitoh 	  pci_conf_print_tph_req_cap },
   3849      1.135   msaitoh 	{ PCI_EXTCAP_LTR,	"Latency Tolerance Reporting",
   3850      1.135   msaitoh 	  pci_conf_print_ltr_cap },
   3851      1.135   msaitoh 	{ PCI_EXTCAP_SEC_PCIE,	"Secondary PCI Express",
   3852      1.135   msaitoh 	  pci_conf_print_sec_pcie_cap },
   3853      1.135   msaitoh 	{ PCI_EXTCAP_PMUX,	"Protocol Multiplexing",
   3854      1.135   msaitoh 	  NULL },
   3855      1.135   msaitoh 	{ PCI_EXTCAP_PASID,	"Process Address Space ID",
   3856      1.135   msaitoh 	  pci_conf_print_pasid_cap },
   3857      1.135   msaitoh 	{ PCI_EXTCAP_LN_REQ,	"LN Requester",
   3858      1.135   msaitoh 	  pci_conf_print_lnr_cap },
   3859      1.135   msaitoh 	{ PCI_EXTCAP_DPC,	"Downstream Port Containment",
   3860  1.148.2.4  pgoyette 	  pci_conf_print_dpc_cap },
   3861      1.135   msaitoh 	{ PCI_EXTCAP_L1PM,	"L1 PM Substates",
   3862      1.135   msaitoh 	  pci_conf_print_l1pm_cap },
   3863      1.135   msaitoh 	{ PCI_EXTCAP_PTM,	"Precision Time Management",
   3864      1.147   msaitoh 	  pci_conf_print_ptm_cap },
   3865      1.135   msaitoh 	{ PCI_EXTCAP_MPCIE,	"M-PCIe",
   3866      1.135   msaitoh 	  NULL },
   3867      1.135   msaitoh 	{ PCI_EXTCAP_FRSQ,	"Function Reading Status Queueing",
   3868      1.135   msaitoh 	  NULL },
   3869      1.135   msaitoh 	{ PCI_EXTCAP_RTR,	"Readiness Time Reporting",
   3870      1.135   msaitoh 	  NULL },
   3871      1.135   msaitoh 	{ PCI_EXTCAP_DESIGVNDSP, "Designated Vendor-Specific",
   3872      1.135   msaitoh 	  NULL },
   3873  1.148.2.1  pgoyette 	{ PCI_EXTCAP_VF_RESIZBAR, "VF Resizable BARs",
   3874  1.148.2.1  pgoyette 	  NULL },
   3875  1.148.2.4  pgoyette 	{ PCI_EXTCAP_HIERARCHYID, "Hierarchy ID",
   3876  1.148.2.4  pgoyette 	  NULL },
   3877      1.135   msaitoh };
   3878      1.135   msaitoh 
   3879      1.135   msaitoh static int
   3880      1.135   msaitoh pci_conf_find_extcap(const pcireg_t *regs, int capoff, unsigned int capid,
   3881      1.135   msaitoh     int *offsetp)
   3882      1.135   msaitoh {
   3883      1.135   msaitoh 	int off;
   3884      1.135   msaitoh 	pcireg_t rval;
   3885      1.135   msaitoh 
   3886      1.135   msaitoh 	for (off = PCI_EXTCAPLIST_BASE;
   3887      1.135   msaitoh 	     off != 0;
   3888      1.135   msaitoh 	     off = PCI_EXTCAPLIST_NEXT(rval)) {
   3889      1.135   msaitoh 		rval = regs[o2i(off)];
   3890      1.135   msaitoh 		if (capid == PCI_EXTCAPLIST_CAP(rval)) {
   3891      1.135   msaitoh 			if (offsetp != NULL)
   3892      1.135   msaitoh 				*offsetp = off;
   3893      1.135   msaitoh 			return 1;
   3894       1.33    kleink 		}
   3895       1.33    kleink 	}
   3896      1.135   msaitoh 	return 0;
   3897      1.135   msaitoh }
   3898      1.135   msaitoh 
   3899      1.135   msaitoh static void
   3900      1.135   msaitoh pci_conf_print_extcaplist(
   3901      1.135   msaitoh #ifdef _KERNEL
   3902      1.135   msaitoh     pci_chipset_tag_t pc, pcitag_t tag,
   3903      1.135   msaitoh #endif
   3904      1.135   msaitoh     const pcireg_t *regs, int capoff)
   3905      1.135   msaitoh {
   3906      1.135   msaitoh 	int off;
   3907      1.135   msaitoh 	pcireg_t foundcap;
   3908      1.135   msaitoh 	pcireg_t rval;
   3909      1.135   msaitoh 	bool foundtable[__arraycount(pci_extcaptab)];
   3910      1.135   msaitoh 	unsigned int i;
   3911      1.135   msaitoh 
   3912      1.135   msaitoh 	/* Check Extended capability structure */
   3913      1.135   msaitoh 	off = PCI_EXTCAPLIST_BASE;
   3914      1.135   msaitoh 	rval = regs[o2i(off)];
   3915      1.135   msaitoh 	if (rval == 0xffffffff || rval == 0)
   3916      1.135   msaitoh 		return;
   3917      1.135   msaitoh 
   3918      1.135   msaitoh 	/* Clear table */
   3919      1.135   msaitoh 	for (i = 0; i < __arraycount(pci_extcaptab); i++)
   3920      1.135   msaitoh 		foundtable[i] = false;
   3921      1.135   msaitoh 
   3922      1.135   msaitoh 	/* Print extended capability register's offset and the type first */
   3923      1.135   msaitoh 	for (;;) {
   3924      1.135   msaitoh 		printf("  Extended Capability Register at 0x%02x\n", off);
   3925      1.135   msaitoh 
   3926      1.135   msaitoh 		foundcap = PCI_EXTCAPLIST_CAP(rval);
   3927      1.135   msaitoh 		printf("    type: 0x%04x (", foundcap);
   3928      1.135   msaitoh 		if (foundcap < __arraycount(pci_extcaptab)) {
   3929      1.135   msaitoh 			printf("%s)\n", pci_extcaptab[foundcap].name);
   3930      1.135   msaitoh 			/* Mark as found */
   3931      1.135   msaitoh 			foundtable[foundcap] = true;
   3932      1.135   msaitoh 		} else
   3933      1.135   msaitoh 			printf("unknown)\n");
   3934      1.135   msaitoh 		printf("    version: %d\n", PCI_EXTCAPLIST_VERSION(rval));
   3935      1.135   msaitoh 
   3936      1.135   msaitoh 		off = PCI_EXTCAPLIST_NEXT(rval);
   3937      1.135   msaitoh 		if (off == 0)
   3938      1.135   msaitoh 			break;
   3939      1.135   msaitoh 		rval = regs[o2i(off)];
   3940      1.135   msaitoh 	}
   3941      1.135   msaitoh 
   3942      1.135   msaitoh 	/*
   3943      1.135   msaitoh 	 * And then, print the detail of each capability registers
   3944      1.135   msaitoh 	 * in capability value's order.
   3945      1.135   msaitoh 	 */
   3946      1.135   msaitoh 	for (i = 0; i < __arraycount(pci_extcaptab); i++) {
   3947      1.135   msaitoh 		if (foundtable[i] == false)
   3948      1.135   msaitoh 			continue;
   3949      1.135   msaitoh 
   3950      1.135   msaitoh 		/*
   3951      1.135   msaitoh 		 * The type was found. Search capability list again and
   3952      1.135   msaitoh 		 * print all capabilities that the capabiliy type is
   3953      1.135   msaitoh 		 * the same.
   3954      1.135   msaitoh 		 */
   3955      1.135   msaitoh 		if (pci_conf_find_extcap(regs, capoff, i, &off) == 0)
   3956      1.135   msaitoh 			continue;
   3957      1.135   msaitoh 		rval = regs[o2i(off)];
   3958      1.135   msaitoh 		if ((PCI_EXTCAPLIST_VERSION(rval) <= 0)
   3959      1.135   msaitoh 		    || (pci_extcaptab[i].printfunc == NULL))
   3960      1.135   msaitoh 			continue;
   3961      1.135   msaitoh 
   3962      1.135   msaitoh 		pci_extcaptab[i].printfunc(regs, capoff, off);
   3963      1.135   msaitoh 
   3964      1.135   msaitoh 	}
   3965       1.26       cgd }
   3966       1.26       cgd 
   3967       1.79    dyoung /* Print the Secondary Status Register. */
   3968       1.79    dyoung static void
   3969       1.79    dyoung pci_conf_print_ssr(pcireg_t rval)
   3970       1.79    dyoung {
   3971       1.79    dyoung 	pcireg_t devsel;
   3972       1.79    dyoung 
   3973       1.79    dyoung 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
   3974      1.112   msaitoh 	onoff("66 MHz capable", rval, __BIT(5));
   3975      1.112   msaitoh 	onoff("User Definable Features (UDF) support", rval, __BIT(6));
   3976      1.112   msaitoh 	onoff("Fast back-to-back capable", rval, __BIT(7));
   3977      1.112   msaitoh 	onoff("Data parity error detected", rval, __BIT(8));
   3978       1.79    dyoung 
   3979       1.79    dyoung 	printf("      DEVSEL timing: ");
   3980       1.79    dyoung 	devsel = __SHIFTOUT(rval, __BITS(10, 9));
   3981       1.79    dyoung 	switch (devsel) {
   3982       1.79    dyoung 	case 0:
   3983       1.79    dyoung 		printf("fast");
   3984       1.79    dyoung 		break;
   3985       1.79    dyoung 	case 1:
   3986       1.79    dyoung 		printf("medium");
   3987       1.79    dyoung 		break;
   3988       1.79    dyoung 	case 2:
   3989       1.79    dyoung 		printf("slow");
   3990       1.79    dyoung 		break;
   3991       1.79    dyoung 	default:
   3992       1.79    dyoung 		printf("unknown/reserved");	/* XXX */
   3993       1.79    dyoung 		break;
   3994       1.79    dyoung 	}
   3995       1.79    dyoung 	printf(" (0x%x)\n", devsel);
   3996       1.79    dyoung 
   3997      1.112   msaitoh 	onoff("Signalled target abort", rval, __BIT(11));
   3998      1.112   msaitoh 	onoff("Received target abort", rval, __BIT(12));
   3999      1.112   msaitoh 	onoff("Received master abort", rval, __BIT(13));
   4000      1.112   msaitoh 	onoff("Received system error", rval, __BIT(14));
   4001      1.112   msaitoh 	onoff("Detected parity error", rval, __BIT(15));
   4002       1.79    dyoung }
   4003       1.79    dyoung 
   4004       1.27       cgd static void
   4005      1.115   msaitoh pci_conf_print_type0(
   4006      1.115   msaitoh #ifdef _KERNEL
   4007      1.115   msaitoh     pci_chipset_tag_t pc, pcitag_t tag,
   4008      1.115   msaitoh #endif
   4009  1.148.2.3  pgoyette     const pcireg_t *regs)
   4010      1.115   msaitoh {
   4011      1.115   msaitoh 	int off, width;
   4012      1.115   msaitoh 	pcireg_t rval;
   4013      1.115   msaitoh 
   4014      1.115   msaitoh 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
   4015      1.115   msaitoh #ifdef _KERNEL
   4016  1.148.2.3  pgoyette 		width = pci_conf_print_bar(pc, tag, regs, off, NULL);
   4017      1.115   msaitoh #else
   4018      1.115   msaitoh 		width = pci_conf_print_bar(regs, off, NULL);
   4019      1.115   msaitoh #endif
   4020      1.115   msaitoh 	}
   4021      1.115   msaitoh 
   4022  1.148.2.4  pgoyette 	printf("    Cardbus CIS Pointer: 0x%08x\n",
   4023  1.148.2.4  pgoyette 	    regs[o2i(PCI_CARDBUS_CIS_REG)]);
   4024      1.115   msaitoh 
   4025      1.115   msaitoh 	rval = regs[o2i(PCI_SUBSYS_ID_REG)];
   4026      1.115   msaitoh 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   4027      1.115   msaitoh 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   4028      1.115   msaitoh 
   4029      1.115   msaitoh 	/* XXX */
   4030  1.148.2.4  pgoyette 	printf("    Expansion ROM Base Address: 0x%08x\n",
   4031  1.148.2.4  pgoyette 	    regs[o2i(PCI_MAPREG_ROM)]);
   4032      1.115   msaitoh 
   4033      1.115   msaitoh 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   4034      1.115   msaitoh 		printf("    Capability list pointer: 0x%02x\n",
   4035      1.115   msaitoh 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
   4036      1.115   msaitoh 	else
   4037      1.115   msaitoh 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
   4038      1.115   msaitoh 
   4039      1.115   msaitoh 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
   4040      1.115   msaitoh 
   4041      1.115   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   4042  1.148.2.4  pgoyette 	printf("    Maximum Latency: 0x%02x\n", PCI_MAX_LAT(rval));
   4043  1.148.2.4  pgoyette 	printf("    Minimum Grant: 0x%02x\n", PCI_MIN_GNT(rval));
   4044      1.115   msaitoh 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
   4045      1.115   msaitoh 	switch (PCI_INTERRUPT_PIN(rval)) {
   4046      1.115   msaitoh 	case PCI_INTERRUPT_PIN_NONE:
   4047      1.115   msaitoh 		printf("(none)");
   4048      1.115   msaitoh 		break;
   4049      1.115   msaitoh 	case PCI_INTERRUPT_PIN_A:
   4050      1.115   msaitoh 		printf("(pin A)");
   4051      1.115   msaitoh 		break;
   4052      1.115   msaitoh 	case PCI_INTERRUPT_PIN_B:
   4053      1.115   msaitoh 		printf("(pin B)");
   4054      1.115   msaitoh 		break;
   4055      1.115   msaitoh 	case PCI_INTERRUPT_PIN_C:
   4056      1.115   msaitoh 		printf("(pin C)");
   4057      1.115   msaitoh 		break;
   4058      1.115   msaitoh 	case PCI_INTERRUPT_PIN_D:
   4059      1.115   msaitoh 		printf("(pin D)");
   4060      1.115   msaitoh 		break;
   4061      1.115   msaitoh 	default:
   4062      1.115   msaitoh 		printf("(? ? ?)");
   4063      1.115   msaitoh 		break;
   4064      1.115   msaitoh 	}
   4065      1.115   msaitoh 	printf("\n");
   4066      1.115   msaitoh 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
   4067      1.115   msaitoh }
   4068      1.115   msaitoh 
   4069      1.115   msaitoh static void
   4070       1.45   thorpej pci_conf_print_type1(
   4071       1.45   thorpej #ifdef _KERNEL
   4072       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   4073       1.45   thorpej #endif
   4074  1.148.2.3  pgoyette     const pcireg_t *regs)
   4075       1.27       cgd {
   4076       1.37   nathanw 	int off, width;
   4077       1.27       cgd 	pcireg_t rval;
   4078      1.110   msaitoh 	uint32_t base, limit;
   4079      1.110   msaitoh 	uint32_t base_h, limit_h;
   4080      1.110   msaitoh 	uint64_t pbase, plimit;
   4081      1.110   msaitoh 	int use_upper;
   4082       1.27       cgd 
   4083       1.27       cgd 	/*
   4084       1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
   4085       1.27       cgd 	 * Bridge chip documentation, and may not be correct with
   4086       1.27       cgd 	 * respect to various standards. (XXX)
   4087       1.27       cgd 	 */
   4088       1.27       cgd 
   4089       1.45   thorpej 	for (off = 0x10; off < 0x18; off += width) {
   4090       1.45   thorpej #ifdef _KERNEL
   4091  1.148.2.3  pgoyette 		width = pci_conf_print_bar(pc, tag, regs, off, NULL);
   4092       1.45   thorpej #else
   4093       1.45   thorpej 		width = pci_conf_print_bar(regs, off, NULL);
   4094       1.45   thorpej #endif
   4095       1.45   thorpej 	}
   4096       1.27       cgd 
   4097      1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   4098       1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
   4099      1.114   msaitoh 	    PCI_BRIDGE_BUS_PRIMARY(rval));
   4100       1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
   4101      1.114   msaitoh 	    PCI_BRIDGE_BUS_SECONDARY(rval));
   4102       1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   4103      1.114   msaitoh 	    PCI_BRIDGE_BUS_SUBORDINATE(rval));
   4104       1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
   4105      1.114   msaitoh 	    PCI_BRIDGE_BUS_SEC_LATTIMER(rval));
   4106       1.27       cgd 
   4107      1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
   4108      1.109   msaitoh 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   4109       1.27       cgd 
   4110      1.110   msaitoh 	/* I/O region */
   4111       1.27       cgd 	printf("    I/O region:\n");
   4112      1.109   msaitoh 	printf("      base register:  0x%02x\n", (rval >> 0) & 0xff);
   4113      1.109   msaitoh 	printf("      limit register: 0x%02x\n", (rval >> 8) & 0xff);
   4114      1.110   msaitoh 	if (PCI_BRIDGE_IO_32BITS(rval))
   4115      1.110   msaitoh 		use_upper = 1;
   4116      1.110   msaitoh 	else
   4117      1.110   msaitoh 		use_upper = 0;
   4118      1.112   msaitoh 	onoff("32bit I/O", rval, use_upper);
   4119      1.110   msaitoh 	base = (rval & PCI_BRIDGE_STATIO_IOBASE_MASK) << 8;
   4120      1.110   msaitoh 	limit = ((rval >> PCI_BRIDGE_STATIO_IOLIMIT_SHIFT)
   4121      1.110   msaitoh 	    & PCI_BRIDGE_STATIO_IOLIMIT_MASK) << 8;
   4122      1.110   msaitoh 	limit |= 0x00000fff;
   4123      1.110   msaitoh 
   4124      1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
   4125      1.110   msaitoh 	base_h = (rval >> 0) & 0xffff;
   4126      1.110   msaitoh 	limit_h = (rval >> 16) & 0xffff;
   4127      1.110   msaitoh 	printf("      base upper 16 bits register:  0x%04x\n", base_h);
   4128      1.110   msaitoh 	printf("      limit upper 16 bits register: 0x%04x\n", limit_h);
   4129      1.110   msaitoh 
   4130      1.110   msaitoh 	if (use_upper == 1) {
   4131      1.110   msaitoh 		base |= base_h << 16;
   4132      1.110   msaitoh 		limit |= limit_h << 16;
   4133      1.110   msaitoh 	}
   4134      1.110   msaitoh 	if (base < limit) {
   4135      1.110   msaitoh 		if (use_upper == 1)
   4136      1.110   msaitoh 			printf("      range:  0x%08x-0x%08x\n", base, limit);
   4137      1.110   msaitoh 		else
   4138      1.110   msaitoh 			printf("      range:  0x%04x-0x%04x\n", base, limit);
   4139      1.121   msaitoh 	} else
   4140      1.121   msaitoh 		printf("      range:  not set\n");
   4141       1.27       cgd 
   4142      1.110   msaitoh 	/* Non-prefetchable memory region */
   4143      1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
   4144       1.27       cgd 	printf("    Memory region:\n");
   4145       1.27       cgd 	printf("      base register:  0x%04x\n",
   4146      1.109   msaitoh 	    (rval >> 0) & 0xffff);
   4147       1.27       cgd 	printf("      limit register: 0x%04x\n",
   4148      1.109   msaitoh 	    (rval >> 16) & 0xffff);
   4149      1.110   msaitoh 	base = ((rval >> PCI_BRIDGE_MEMORY_BASE_SHIFT)
   4150      1.110   msaitoh 	    & PCI_BRIDGE_MEMORY_BASE_MASK) << 20;
   4151      1.110   msaitoh 	limit = (((rval >> PCI_BRIDGE_MEMORY_LIMIT_SHIFT)
   4152      1.110   msaitoh 		& PCI_BRIDGE_MEMORY_LIMIT_MASK) << 20) | 0x000fffff;
   4153      1.110   msaitoh 	if (base < limit)
   4154      1.110   msaitoh 		printf("      range:  0x%08x-0x%08x\n", base, limit);
   4155      1.121   msaitoh 	else
   4156      1.121   msaitoh 		printf("      range:  not set\n");
   4157       1.27       cgd 
   4158      1.110   msaitoh 	/* Prefetchable memory region */
   4159      1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
   4160       1.27       cgd 	printf("    Prefetchable memory region:\n");
   4161       1.27       cgd 	printf("      base register:  0x%04x\n",
   4162      1.109   msaitoh 	    (rval >> 0) & 0xffff);
   4163       1.27       cgd 	printf("      limit register: 0x%04x\n",
   4164      1.109   msaitoh 	    (rval >> 16) & 0xffff);
   4165      1.110   msaitoh 	base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASE32_REG)];
   4166      1.110   msaitoh 	limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMIT32_REG)];
   4167      1.109   msaitoh 	printf("      base upper 32 bits register:  0x%08x\n",
   4168      1.110   msaitoh 	    base_h);
   4169      1.109   msaitoh 	printf("      limit upper 32 bits register: 0x%08x\n",
   4170      1.110   msaitoh 	    limit_h);
   4171      1.110   msaitoh 	if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
   4172      1.110   msaitoh 		use_upper = 1;
   4173      1.110   msaitoh 	else
   4174      1.110   msaitoh 		use_upper = 0;
   4175      1.112   msaitoh 	onoff("64bit memory address", rval, use_upper);
   4176      1.110   msaitoh 	pbase = ((rval >> PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT)
   4177      1.110   msaitoh 	    & PCI_BRIDGE_PREFETCHMEM_BASE_MASK) << 20;
   4178      1.110   msaitoh 	plimit = (((rval >> PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT)
   4179      1.110   msaitoh 		& PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK) << 20) | 0x000fffff;
   4180      1.110   msaitoh 	if (use_upper == 1) {
   4181      1.110   msaitoh 		pbase |= (uint64_t)base_h << 32;
   4182      1.110   msaitoh 		plimit |= (uint64_t)limit_h << 32;
   4183      1.110   msaitoh 	}
   4184      1.110   msaitoh 	if (pbase < plimit) {
   4185      1.110   msaitoh 		if (use_upper == 1)
   4186      1.115   msaitoh 			printf("      range:  0x%016" PRIx64 "-0x%016" PRIx64
   4187      1.115   msaitoh 			    "\n", pbase, plimit);
   4188      1.110   msaitoh 		else
   4189      1.110   msaitoh 			printf("      range:  0x%08x-0x%08x\n",
   4190      1.110   msaitoh 			    (uint32_t)pbase, (uint32_t)plimit);
   4191      1.121   msaitoh 	} else
   4192      1.121   msaitoh 		printf("      range:  not set\n");
   4193       1.27       cgd 
   4194       1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   4195       1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   4196       1.53  drochner 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
   4197       1.53  drochner 	else
   4198       1.53  drochner 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
   4199       1.53  drochner 
   4200       1.27       cgd 	/* XXX */
   4201       1.27       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
   4202       1.27       cgd 
   4203      1.109   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   4204       1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   4205      1.109   msaitoh 	    (rval >> 0) & 0xff);
   4206       1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   4207      1.109   msaitoh 	    (rval >> 8) & 0xff);
   4208      1.109   msaitoh 	switch ((rval >> 8) & 0xff) {
   4209       1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   4210       1.27       cgd 		printf("(none)");
   4211       1.27       cgd 		break;
   4212       1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   4213       1.27       cgd 		printf("(pin A)");
   4214       1.27       cgd 		break;
   4215       1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   4216       1.27       cgd 		printf("(pin B)");
   4217       1.27       cgd 		break;
   4218       1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   4219       1.27       cgd 		printf("(pin C)");
   4220       1.27       cgd 		break;
   4221       1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   4222       1.27       cgd 		printf("(pin D)");
   4223       1.27       cgd 		break;
   4224       1.27       cgd 	default:
   4225       1.36       mrg 		printf("(? ? ?)");
   4226       1.27       cgd 		break;
   4227       1.27       cgd 	}
   4228       1.27       cgd 	printf("\n");
   4229      1.109   msaitoh 	rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> PCI_BRIDGE_CONTROL_SHIFT)
   4230      1.109   msaitoh 	    & PCI_BRIDGE_CONTROL_MASK;
   4231       1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval); /* XXX bits */
   4232  1.148.2.3  pgoyette 	onoff("Parity error response", rval, PCI_BRIDGE_CONTROL_PERE);
   4233  1.148.2.3  pgoyette 	onoff("Secondary SERR forwarding", rval, PCI_BRIDGE_CONTROL_SERR);
   4234  1.148.2.3  pgoyette 	onoff("ISA enable", rval, PCI_BRIDGE_CONTROL_ISA);
   4235  1.148.2.3  pgoyette 	onoff("VGA enable", rval, PCI_BRIDGE_CONTROL_VGA);
   4236  1.148.2.3  pgoyette 	onoff("Master abort reporting", rval, PCI_BRIDGE_CONTROL_MABRT);
   4237  1.148.2.3  pgoyette 	onoff("Secondary bus reset", rval, PCI_BRIDGE_CONTROL_SECBR);
   4238  1.148.2.3  pgoyette 	onoff("Fast back-to-back capable", rval,PCI_BRIDGE_CONTROL_SECFASTB2B);
   4239       1.27       cgd }
   4240       1.27       cgd 
   4241       1.27       cgd static void
   4242       1.45   thorpej pci_conf_print_type2(
   4243       1.45   thorpej #ifdef _KERNEL
   4244       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   4245       1.45   thorpej #endif
   4246  1.148.2.3  pgoyette     const pcireg_t *regs)
   4247       1.27       cgd {
   4248       1.27       cgd 	pcireg_t rval;
   4249       1.27       cgd 
   4250       1.27       cgd 	/*
   4251       1.27       cgd 	 * XXX these need to be printed in more detail, need to be
   4252       1.27       cgd 	 * XXX checked against specs/docs, etc.
   4253       1.27       cgd 	 *
   4254       1.79    dyoung 	 * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
   4255       1.27       cgd 	 * controller chip documentation, and may not be correct with
   4256       1.27       cgd 	 * respect to various standards. (XXX)
   4257       1.27       cgd 	 */
   4258       1.27       cgd 
   4259       1.45   thorpej #ifdef _KERNEL
   4260       1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x10,
   4261  1.148.2.3  pgoyette 	    "CardBus socket/ExCA registers");
   4262       1.45   thorpej #else
   4263       1.45   thorpej 	pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
   4264       1.45   thorpej #endif
   4265       1.27       cgd 
   4266      1.109   msaitoh 	/* Capability list pointer and secondary status register */
   4267      1.109   msaitoh 	rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
   4268       1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   4269       1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   4270      1.109   msaitoh 		    PCI_CAPLIST_PTR(rval));
   4271       1.53  drochner 	else
   4272      1.135   msaitoh 		printf("    Reserved @ 0x14: 0x%04x\n",
   4273      1.135   msaitoh 		       (pcireg_t)__SHIFTOUT(rval, __BITS(15, 0)));
   4274      1.109   msaitoh 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   4275       1.27       cgd 
   4276      1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   4277       1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
   4278      1.109   msaitoh 	    (rval >> 0) & 0xff);
   4279       1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
   4280      1.109   msaitoh 	    (rval >> 8) & 0xff);
   4281       1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   4282      1.109   msaitoh 	    (rval >> 16) & 0xff);
   4283       1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
   4284      1.109   msaitoh 	    (rval >> 24) & 0xff);
   4285       1.27       cgd 
   4286       1.27       cgd 	/* XXX Print more prettily */
   4287       1.27       cgd 	printf("    CardBus memory region 0:\n");
   4288       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
   4289       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
   4290       1.27       cgd 	printf("    CardBus memory region 1:\n");
   4291       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
   4292       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
   4293       1.27       cgd 	printf("    CardBus I/O region 0:\n");
   4294       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
   4295       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
   4296       1.27       cgd 	printf("    CardBus I/O region 1:\n");
   4297       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
   4298       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
   4299       1.27       cgd 
   4300      1.109   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   4301       1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   4302      1.109   msaitoh 	    (rval >> 0) & 0xff);
   4303       1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   4304      1.109   msaitoh 	    (rval >> 8) & 0xff);
   4305      1.109   msaitoh 	switch ((rval >> 8) & 0xff) {
   4306       1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   4307       1.27       cgd 		printf("(none)");
   4308       1.27       cgd 		break;
   4309       1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   4310       1.27       cgd 		printf("(pin A)");
   4311       1.27       cgd 		break;
   4312       1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   4313       1.27       cgd 		printf("(pin B)");
   4314       1.27       cgd 		break;
   4315       1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   4316       1.27       cgd 		printf("(pin C)");
   4317       1.27       cgd 		break;
   4318       1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   4319       1.27       cgd 		printf("(pin D)");
   4320       1.27       cgd 		break;
   4321       1.27       cgd 	default:
   4322       1.36       mrg 		printf("(? ? ?)");
   4323       1.27       cgd 		break;
   4324       1.27       cgd 	}
   4325       1.27       cgd 	printf("\n");
   4326  1.148.2.4  pgoyette 	rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> 16) & 0xffff;
   4327       1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
   4328      1.112   msaitoh 	onoff("Parity error response", rval, __BIT(0));
   4329      1.112   msaitoh 	onoff("SERR# enable", rval, __BIT(1));
   4330      1.112   msaitoh 	onoff("ISA enable", rval, __BIT(2));
   4331      1.112   msaitoh 	onoff("VGA enable", rval, __BIT(3));
   4332      1.112   msaitoh 	onoff("Master abort mode", rval, __BIT(5));
   4333      1.112   msaitoh 	onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
   4334      1.115   msaitoh 	onoff("Functional interrupts routed by ExCA registers", rval,
   4335      1.115   msaitoh 	    __BIT(7));
   4336      1.112   msaitoh 	onoff("Memory window 0 prefetchable", rval, __BIT(8));
   4337      1.112   msaitoh 	onoff("Memory window 1 prefetchable", rval, __BIT(9));
   4338      1.112   msaitoh 	onoff("Write posting enable", rval, __BIT(10));
   4339       1.28       cgd 
   4340       1.28       cgd 	rval = regs[o2i(0x40)];
   4341       1.28       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   4342       1.28       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   4343       1.28       cgd 
   4344       1.45   thorpej #ifdef _KERNEL
   4345  1.148.2.3  pgoyette 	pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers");
   4346       1.45   thorpej #else
   4347       1.45   thorpej 	pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
   4348       1.45   thorpej #endif
   4349       1.27       cgd }
   4350       1.27       cgd 
   4351       1.26       cgd void
   4352       1.45   thorpej pci_conf_print(
   4353       1.45   thorpej #ifdef _KERNEL
   4354       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   4355       1.45   thorpej     void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
   4356       1.45   thorpej #else
   4357       1.45   thorpej     int pcifd, u_int bus, u_int dev, u_int func
   4358       1.45   thorpej #endif
   4359       1.45   thorpej     )
   4360       1.26       cgd {
   4361      1.135   msaitoh 	pcireg_t regs[o2i(PCI_EXTCONF_SIZE)];
   4362       1.52  drochner 	int off, capoff, endoff, hdrtype;
   4363      1.125      matt 	const char *type_name;
   4364       1.45   thorpej #ifdef _KERNEL
   4365  1.148.2.3  pgoyette 	void (*type_printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
   4366       1.45   thorpej #else
   4367      1.125      matt 	void (*type_printfn)(const pcireg_t *);
   4368       1.45   thorpej #endif
   4369       1.26       cgd 
   4370       1.26       cgd 	printf("PCI configuration registers:\n");
   4371       1.26       cgd 
   4372      1.135   msaitoh 	for (off = 0; off < PCI_EXTCONF_SIZE; off += 4) {
   4373       1.45   thorpej #ifdef _KERNEL
   4374       1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
   4375       1.45   thorpej #else
   4376       1.45   thorpej 		if (pcibus_conf_read(pcifd, bus, dev, func, off,
   4377       1.45   thorpej 		    &regs[o2i(off)]) == -1)
   4378       1.45   thorpej 			regs[o2i(off)] = 0;
   4379       1.45   thorpej #endif
   4380       1.45   thorpej 	}
   4381       1.26       cgd 
   4382       1.26       cgd 	/* common header */
   4383       1.26       cgd 	printf("  Common header:\n");
   4384       1.28       cgd 	pci_conf_print_regs(regs, 0, 16);
   4385       1.28       cgd 
   4386       1.26       cgd 	printf("\n");
   4387       1.45   thorpej #ifdef _KERNEL
   4388       1.26       cgd 	pci_conf_print_common(pc, tag, regs);
   4389       1.45   thorpej #else
   4390       1.45   thorpej 	pci_conf_print_common(regs);
   4391       1.45   thorpej #endif
   4392       1.26       cgd 	printf("\n");
   4393       1.26       cgd 
   4394       1.26       cgd 	/* type-dependent header */
   4395       1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
   4396       1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
   4397       1.26       cgd 	case 0:
   4398       1.27       cgd 		/* Standard device header */
   4399      1.125      matt 		type_name = "\"normal\" device";
   4400      1.125      matt 		type_printfn = &pci_conf_print_type0;
   4401       1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   4402       1.28       cgd 		endoff = 64;
   4403       1.27       cgd 		break;
   4404       1.27       cgd 	case 1:
   4405       1.27       cgd 		/* PCI-PCI bridge header */
   4406      1.125      matt 		type_name = "PCI-PCI bridge";
   4407      1.125      matt 		type_printfn = &pci_conf_print_type1;
   4408       1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   4409       1.28       cgd 		endoff = 64;
   4410       1.26       cgd 		break;
   4411       1.27       cgd 	case 2:
   4412       1.27       cgd 		/* PCI-CardBus bridge header */
   4413      1.125      matt 		type_name = "PCI-CardBus bridge";
   4414      1.125      matt 		type_printfn = &pci_conf_print_type2;
   4415       1.52  drochner 		capoff = PCI_CARDBUS_CAPLISTPTR_REG;
   4416       1.28       cgd 		endoff = 72;
   4417       1.27       cgd 		break;
   4418       1.26       cgd 	default:
   4419      1.125      matt 		type_name = NULL;
   4420      1.125      matt 		type_printfn = 0;
   4421       1.52  drochner 		capoff = -1;
   4422       1.28       cgd 		endoff = 64;
   4423       1.28       cgd 		break;
   4424       1.26       cgd 	}
   4425       1.27       cgd 	printf("  Type %d ", hdrtype);
   4426      1.125      matt 	if (type_name != NULL)
   4427      1.125      matt 		printf("(%s) ", type_name);
   4428       1.27       cgd 	printf("header:\n");
   4429       1.28       cgd 	pci_conf_print_regs(regs, 16, endoff);
   4430       1.27       cgd 	printf("\n");
   4431      1.125      matt 	if (type_printfn) {
   4432       1.45   thorpej #ifdef _KERNEL
   4433  1.148.2.3  pgoyette 		(*type_printfn)(pc, tag, regs);
   4434       1.45   thorpej #else
   4435      1.125      matt 		(*type_printfn)(regs);
   4436       1.45   thorpej #endif
   4437       1.45   thorpej 	} else
   4438       1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
   4439       1.26       cgd 		    hdrtype);
   4440       1.26       cgd 	printf("\n");
   4441       1.51  drochner 
   4442       1.55  jdolecek 	/* capability list, if present */
   4443       1.52  drochner 	if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   4444       1.52  drochner 		&& (capoff > 0)) {
   4445       1.51  drochner #ifdef _KERNEL
   4446       1.52  drochner 		pci_conf_print_caplist(pc, tag, regs, capoff);
   4447       1.51  drochner #else
   4448       1.52  drochner 		pci_conf_print_caplist(regs, capoff);
   4449       1.51  drochner #endif
   4450       1.51  drochner 		printf("\n");
   4451       1.51  drochner 	}
   4452       1.26       cgd 
   4453       1.26       cgd 	/* device-dependent header */
   4454       1.26       cgd 	printf("  Device-dependent header:\n");
   4455      1.135   msaitoh 	pci_conf_print_regs(regs, endoff, PCI_CONF_SIZE);
   4456       1.26       cgd 	printf("\n");
   4457       1.49   nathanw #ifdef _KERNEL
   4458       1.26       cgd 	if (printfn)
   4459       1.26       cgd 		(*printfn)(pc, tag, regs);
   4460       1.26       cgd 	else
   4461       1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
   4462       1.26       cgd 	printf("\n");
   4463       1.45   thorpej #endif /* _KERNEL */
   4464      1.135   msaitoh 
   4465      1.135   msaitoh 	if (regs[o2i(PCI_EXTCAPLIST_BASE)] == 0xffffffff ||
   4466      1.135   msaitoh 	    regs[o2i(PCI_EXTCAPLIST_BASE)] == 0)
   4467      1.135   msaitoh 		return;
   4468      1.135   msaitoh 
   4469      1.135   msaitoh #ifdef _KERNEL
   4470      1.135   msaitoh 	pci_conf_print_extcaplist(pc, tag, regs, capoff);
   4471      1.135   msaitoh #else
   4472      1.135   msaitoh 	pci_conf_print_extcaplist(regs, capoff);
   4473      1.135   msaitoh #endif
   4474      1.135   msaitoh 	printf("\n");
   4475      1.135   msaitoh 
   4476      1.135   msaitoh 	/* Extended Configuration Space, if present */
   4477      1.135   msaitoh 	printf("  Extended Configuration Space:\n");
   4478      1.135   msaitoh 	pci_conf_print_regs(regs, PCI_EXTCAPLIST_BASE, PCI_EXTCONF_SIZE);
   4479        1.1   mycroft }
   4480