Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.220
      1  1.220   msaitoh /*	$NetBSD: pci_subr.c,v 1.220 2020/01/25 07:59:14 msaitoh Exp $	*/
      2    1.3       cgd 
      3    1.1   mycroft /*
      4   1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5   1.40       cgd  * Copyright (c) 1995, 1996, 1998, 2000
      6   1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7   1.30   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      8    1.1   mycroft  *
      9    1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10    1.1   mycroft  * modification, are permitted provided that the following conditions
     11    1.1   mycroft  * are met:
     12    1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13    1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14    1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17    1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18    1.1   mycroft  *    must display the following acknowledgement:
     19   1.30   mycroft  *	This product includes software developed by Charles M. Hannum.
     20    1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21    1.1   mycroft  *    derived from this software without specific prior written permission.
     22    1.1   mycroft  *
     23    1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24    1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25    1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26    1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27    1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28    1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29    1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30    1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31    1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32    1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33    1.1   mycroft  */
     34    1.1   mycroft 
     35    1.1   mycroft /*
     36   1.10       cgd  * PCI autoconfiguration support functions.
     37   1.45   thorpej  *
     38   1.45   thorpej  * Note: This file is also built into a userland library (libpci).
     39   1.45   thorpej  * Pay attention to this when you make modifications.
     40    1.1   mycroft  */
     41   1.47     lukem 
     42   1.47     lukem #include <sys/cdefs.h>
     43  1.220   msaitoh __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.220 2020/01/25 07:59:14 msaitoh Exp $");
     44   1.21     enami 
     45   1.45   thorpej #ifdef _KERNEL_OPT
     46   1.35       cgd #include "opt_pci.h"
     47   1.45   thorpej #endif
     48    1.1   mycroft 
     49    1.1   mycroft #include <sys/param.h>
     50    1.1   mycroft 
     51   1.45   thorpej #ifdef _KERNEL
     52   1.62    simonb #include <sys/systm.h>
     53   1.73        ad #include <sys/intr.h>
     54   1.80  pgoyette #include <sys/module.h>
     55   1.45   thorpej #else
     56   1.45   thorpej #include <pci.h>
     57  1.155  pgoyette #include <stdarg.h>
     58   1.72     joerg #include <stdbool.h>
     59   1.46     enami #include <stdio.h>
     60  1.135   msaitoh #include <stdlib.h>
     61  1.117   msaitoh #include <string.h>
     62   1.45   thorpej #endif
     63   1.24   thorpej 
     64   1.10       cgd #include <dev/pci/pcireg.h>
     65   1.45   thorpej #ifdef _KERNEL
     66    1.7       cgd #include <dev/pci/pcivar.h>
     67  1.126  christos #else
     68  1.126  christos #include <dev/pci/pci_verbose.h>
     69  1.126  christos #include <dev/pci/pcidevs.h>
     70  1.126  christos #include <dev/pci/pcidevs_data.h>
     71   1.10       cgd #endif
     72   1.10       cgd 
     73  1.199   msaitoh static int pci_conf_find_cap(const pcireg_t *, unsigned int, int *);
     74  1.199   msaitoh static int pci_conf_find_extcap(const pcireg_t *, unsigned int, int *);
     75  1.181   msaitoh static void pci_conf_print_pcie_power(uint8_t, unsigned int);
     76  1.165   msaitoh 
     77   1.10       cgd /*
     78   1.10       cgd  * Descriptions of known PCI classes and subclasses.
     79   1.10       cgd  *
     80   1.10       cgd  * Subclasses are described in the same way as classes, but have a
     81   1.10       cgd  * NULL subclass pointer.
     82   1.10       cgd  */
     83   1.10       cgd struct pci_class {
     84   1.44   thorpej 	const char	*name;
     85   1.91      matt 	u_int		val;		/* as wide as pci_{,sub}class_t */
     86   1.42  jdolecek 	const struct pci_class *subclasses;
     87   1.10       cgd };
     88   1.10       cgd 
     89  1.117   msaitoh /*
     90  1.117   msaitoh  * Class 0x00.
     91  1.117   msaitoh  * Before rev. 2.0.
     92  1.117   msaitoh  */
     93   1.61   thorpej static const struct pci_class pci_subclass_prehistoric[] = {
     94   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,	NULL,	},
     95   1.65  christos 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,	NULL,	},
     96   1.65  christos 	{ NULL,			0,				NULL,	},
     97   1.10       cgd };
     98   1.10       cgd 
     99  1.117   msaitoh /*
    100  1.117   msaitoh  * Class 0x01.
    101  1.130   msaitoh  * Mass storage controller
    102  1.117   msaitoh  */
    103  1.117   msaitoh 
    104  1.117   msaitoh /* ATA programming interface */
    105  1.117   msaitoh static const struct pci_class pci_interface_ata[] = {
    106  1.117   msaitoh 	{ "with single DMA",	PCI_INTERFACE_ATA_SINGLEDMA,	NULL,	},
    107  1.117   msaitoh 	{ "with chained DMA",	PCI_INTERFACE_ATA_CHAINEDDMA,	NULL,	},
    108  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    109  1.117   msaitoh };
    110  1.117   msaitoh 
    111  1.117   msaitoh /* SATA programming interface */
    112  1.117   msaitoh static const struct pci_class pci_interface_sata[] = {
    113  1.128   msaitoh 	{ "vendor specific",	PCI_INTERFACE_SATA_VND,		NULL,	},
    114  1.117   msaitoh 	{ "AHCI 1.0",		PCI_INTERFACE_SATA_AHCI10,	NULL,	},
    115  1.128   msaitoh 	{ "Serial Storage Bus Interface", PCI_INTERFACE_SATA_SSBI, NULL, },
    116  1.128   msaitoh 	{ NULL,			0,				NULL,	},
    117  1.128   msaitoh };
    118  1.128   msaitoh 
    119  1.128   msaitoh /* Flash programming interface */
    120  1.128   msaitoh static const struct pci_class pci_interface_nvm[] = {
    121  1.128   msaitoh 	{ "vendor specific",	PCI_INTERFACE_NVM_VND,		NULL,	},
    122  1.128   msaitoh 	{ "NVMHCI 1.0",		PCI_INTERFACE_NVM_NVMHCI10,	NULL,	},
    123  1.134   msaitoh 	{ "NVMe",		PCI_INTERFACE_NVM_NVME,		NULL,	},
    124  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    125  1.117   msaitoh };
    126  1.117   msaitoh 
    127  1.117   msaitoh /* Subclasses */
    128   1.61   thorpej static const struct pci_class pci_subclass_mass_storage[] = {
    129   1.65  christos 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,	NULL,	},
    130   1.65  christos 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,	NULL,	},
    131   1.65  christos 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
    132   1.65  christos 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,	NULL,	},
    133   1.65  christos 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,	NULL,	},
    134  1.117   msaitoh 	{ "ATA",		PCI_SUBCLASS_MASS_STORAGE_ATA,
    135  1.117   msaitoh 	  pci_interface_ata, },
    136  1.117   msaitoh 	{ "SATA",		PCI_SUBCLASS_MASS_STORAGE_SATA,
    137  1.117   msaitoh 	  pci_interface_sata, },
    138   1.65  christos 	{ "SAS",		PCI_SUBCLASS_MASS_STORAGE_SAS,	NULL,	},
    139  1.128   msaitoh 	{ "Flash",		PCI_SUBCLASS_MASS_STORAGE_NVM,
    140  1.128   msaitoh 	  pci_interface_nvm,	},
    141   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,	NULL,	},
    142   1.65  christos 	{ NULL,			0,				NULL,	},
    143   1.10       cgd };
    144   1.10       cgd 
    145  1.117   msaitoh /*
    146  1.117   msaitoh  * Class 0x02.
    147  1.117   msaitoh  * Network controller.
    148  1.117   msaitoh  */
    149   1.61   thorpej static const struct pci_class pci_subclass_network[] = {
    150   1.65  christos 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,	NULL,	},
    151   1.65  christos 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,	NULL,	},
    152   1.65  christos 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,	NULL,	},
    153   1.65  christos 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,	NULL,	},
    154   1.65  christos 	{ "ISDN",		PCI_SUBCLASS_NETWORK_ISDN,	NULL,	},
    155   1.65  christos 	{ "WorldFip",		PCI_SUBCLASS_NETWORK_WORLDFIP,	NULL,	},
    156   1.65  christos 	{ "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
    157   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,	NULL,	},
    158   1.65  christos 	{ NULL,			0,				NULL,	},
    159   1.10       cgd };
    160   1.10       cgd 
    161  1.117   msaitoh /*
    162  1.117   msaitoh  * Class 0x03.
    163  1.117   msaitoh  * Display controller.
    164  1.117   msaitoh  */
    165  1.117   msaitoh 
    166  1.117   msaitoh /* VGA programming interface */
    167  1.117   msaitoh static const struct pci_class pci_interface_vga[] = {
    168  1.117   msaitoh 	{ "",			PCI_INTERFACE_VGA_VGA,		NULL,	},
    169  1.117   msaitoh 	{ "8514-compat",	PCI_INTERFACE_VGA_8514,		NULL,	},
    170  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    171  1.117   msaitoh };
    172  1.117   msaitoh /* Subclasses */
    173   1.61   thorpej static const struct pci_class pci_subclass_display[] = {
    174  1.117   msaitoh 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,  pci_interface_vga,},
    175   1.65  christos 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,	NULL,	},
    176   1.65  christos 	{ "3D",			PCI_SUBCLASS_DISPLAY_3D,	NULL,	},
    177   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,	NULL,	},
    178   1.65  christos 	{ NULL,			0,				NULL,	},
    179   1.10       cgd };
    180   1.10       cgd 
    181  1.117   msaitoh /*
    182  1.117   msaitoh  * Class 0x04.
    183  1.117   msaitoh  * Multimedia device.
    184  1.117   msaitoh  */
    185   1.61   thorpej static const struct pci_class pci_subclass_multimedia[] = {
    186   1.65  christos 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,	NULL,	},
    187   1.65  christos 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,	NULL,	},
    188   1.65  christos 	{ "telephony",		PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
    189  1.128   msaitoh 	{ "mixed mode",		PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, },
    190   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,	NULL,	},
    191   1.65  christos 	{ NULL,			0,				NULL,	},
    192   1.10       cgd };
    193   1.10       cgd 
    194  1.117   msaitoh /*
    195  1.117   msaitoh  * Class 0x05.
    196  1.117   msaitoh  * Memory controller.
    197  1.117   msaitoh  */
    198   1.61   thorpej static const struct pci_class pci_subclass_memory[] = {
    199   1.65  christos 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,	NULL,	},
    200   1.65  christos 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,	NULL,	},
    201   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,	NULL,	},
    202   1.65  christos 	{ NULL,			0,				NULL,	},
    203   1.10       cgd };
    204   1.10       cgd 
    205  1.117   msaitoh /*
    206  1.117   msaitoh  * Class 0x06.
    207  1.117   msaitoh  * Bridge device.
    208  1.117   msaitoh  */
    209  1.117   msaitoh 
    210  1.117   msaitoh /* PCI bridge programming interface */
    211  1.117   msaitoh static const struct pci_class pci_interface_pcibridge[] = {
    212  1.216   msaitoh 	{ "",			PCI_INTERFACE_BRIDGE_PCI_PCI,	NULL,	},
    213  1.117   msaitoh 	{ "subtractive decode",	PCI_INTERFACE_BRIDGE_PCI_SUBDEC, NULL,	},
    214  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    215  1.117   msaitoh };
    216  1.117   msaitoh 
    217  1.128   msaitoh /* Semi-transparent PCI-to-PCI bridge programming interface */
    218  1.117   msaitoh static const struct pci_class pci_interface_stpci[] = {
    219  1.117   msaitoh 	{ "primary side facing host",	PCI_INTERFACE_STPCI_PRIMARY, NULL, },
    220  1.117   msaitoh 	{ "secondary side facing host",	PCI_INTERFACE_STPCI_SECONDARY, NULL, },
    221  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    222  1.117   msaitoh };
    223  1.117   msaitoh 
    224  1.128   msaitoh /* Advanced Switching programming interface */
    225  1.128   msaitoh static const struct pci_class pci_interface_advsw[] = {
    226  1.216   msaitoh 	{ "custom interface",	PCI_INTERFACE_ADVSW_CUSTOM,	NULL, },
    227  1.216   msaitoh 	{ "ASI-SIG",		PCI_INTERFACE_ADVSW_ASISIG,	NULL, },
    228  1.128   msaitoh 	{ NULL,			0,				NULL,	},
    229  1.128   msaitoh };
    230  1.128   msaitoh 
    231  1.117   msaitoh /* Subclasses */
    232   1.61   thorpej static const struct pci_class pci_subclass_bridge[] = {
    233   1.65  christos 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,	NULL,	},
    234   1.65  christos 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,	NULL,	},
    235   1.65  christos 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,	NULL,	},
    236   1.65  christos 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,		NULL,	},
    237  1.117   msaitoh 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,
    238  1.117   msaitoh 	  pci_interface_pcibridge,	},
    239   1.65  christos 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,	NULL,	},
    240   1.65  christos 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,	NULL,	},
    241   1.65  christos 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,	NULL,	},
    242   1.65  christos 	{ "RACEway",		PCI_SUBCLASS_BRIDGE_RACEWAY,	NULL,	},
    243  1.117   msaitoh 	{ "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,
    244  1.117   msaitoh 	  pci_interface_stpci,	},
    245   1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_BRIDGE_INFINIBAND,	NULL,	},
    246  1.128   msaitoh 	{ "advanced switching",	PCI_SUBCLASS_BRIDGE_ADVSW,
    247  1.128   msaitoh 	  pci_interface_advsw,	},
    248   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,	NULL,	},
    249   1.65  christos 	{ NULL,			0,				NULL,	},
    250   1.10       cgd };
    251   1.10       cgd 
    252  1.117   msaitoh /*
    253  1.117   msaitoh  * Class 0x07.
    254  1.117   msaitoh  * Simple communications controller.
    255  1.117   msaitoh  */
    256  1.117   msaitoh 
    257  1.117   msaitoh /* Serial controller programming interface */
    258  1.117   msaitoh static const struct pci_class pci_interface_serial[] = {
    259  1.129   msaitoh 	{ "generic XT-compat",	PCI_INTERFACE_SERIAL_XT,	NULL,	},
    260  1.117   msaitoh 	{ "16450-compat",	PCI_INTERFACE_SERIAL_16450,	NULL,	},
    261  1.117   msaitoh 	{ "16550-compat",	PCI_INTERFACE_SERIAL_16550,	NULL,	},
    262  1.117   msaitoh 	{ "16650-compat",	PCI_INTERFACE_SERIAL_16650,	NULL,	},
    263  1.117   msaitoh 	{ "16750-compat",	PCI_INTERFACE_SERIAL_16750,	NULL,	},
    264  1.117   msaitoh 	{ "16850-compat",	PCI_INTERFACE_SERIAL_16850,	NULL,	},
    265  1.117   msaitoh 	{ "16950-compat",	PCI_INTERFACE_SERIAL_16950,	NULL,	},
    266  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    267  1.117   msaitoh };
    268  1.117   msaitoh 
    269  1.117   msaitoh /* Parallel controller programming interface */
    270  1.117   msaitoh static const struct pci_class pci_interface_parallel[] = {
    271  1.117   msaitoh 	{ "",			PCI_INTERFACE_PARALLEL,			NULL,},
    272  1.117   msaitoh 	{ "bi-directional",	PCI_INTERFACE_PARALLEL_BIDIRECTIONAL,	NULL,},
    273  1.117   msaitoh 	{ "ECP 1.X-compat",	PCI_INTERFACE_PARALLEL_ECP1X,		NULL,},
    274  1.128   msaitoh 	{ "IEEE1284 controller", PCI_INTERFACE_PARALLEL_IEEE1284_CNTRL,	NULL,},
    275  1.128   msaitoh 	{ "IEEE1284 target",	PCI_INTERFACE_PARALLEL_IEEE1284_TGT,	NULL,},
    276  1.117   msaitoh 	{ NULL,			0,					NULL,},
    277  1.117   msaitoh };
    278  1.117   msaitoh 
    279  1.117   msaitoh /* Modem programming interface */
    280  1.117   msaitoh static const struct pci_class pci_interface_modem[] = {
    281  1.117   msaitoh 	{ "",			PCI_INTERFACE_MODEM,			NULL,},
    282  1.117   msaitoh 	{ "Hayes&16450-compat",	PCI_INTERFACE_MODEM_HAYES16450,		NULL,},
    283  1.117   msaitoh 	{ "Hayes&16550-compat",	PCI_INTERFACE_MODEM_HAYES16550,		NULL,},
    284  1.117   msaitoh 	{ "Hayes&16650-compat",	PCI_INTERFACE_MODEM_HAYES16650,		NULL,},
    285  1.117   msaitoh 	{ "Hayes&16750-compat",	PCI_INTERFACE_MODEM_HAYES16750,		NULL,},
    286  1.117   msaitoh 	{ NULL,			0,					NULL,},
    287  1.117   msaitoh };
    288  1.117   msaitoh 
    289  1.117   msaitoh /* Subclasses */
    290   1.61   thorpej static const struct pci_class pci_subclass_communications[] = {
    291  1.117   msaitoh 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,
    292  1.117   msaitoh 	  pci_interface_serial, },
    293  1.117   msaitoh 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,
    294  1.117   msaitoh 	  pci_interface_parallel, },
    295  1.115   msaitoh 	{ "multi-port serial",	PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL,	NULL,},
    296  1.117   msaitoh 	{ "modem",		PCI_SUBCLASS_COMMUNICATIONS_MODEM,
    297  1.117   msaitoh 	  pci_interface_modem, },
    298  1.115   msaitoh 	{ "GPIB",		PCI_SUBCLASS_COMMUNICATIONS_GPIB,	NULL,},
    299  1.115   msaitoh 	{ "smartcard",		PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD,	NULL,},
    300  1.115   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	NULL,},
    301  1.115   msaitoh 	{ NULL,			0,					NULL,},
    302   1.20       cgd };
    303   1.20       cgd 
    304  1.117   msaitoh /*
    305  1.117   msaitoh  * Class 0x08.
    306  1.117   msaitoh  * Base system peripheral.
    307  1.216   msaitoh  */
    308  1.117   msaitoh 
    309  1.117   msaitoh /* PIC programming interface */
    310  1.117   msaitoh static const struct pci_class pci_interface_pic[] = {
    311  1.129   msaitoh 	{ "generic 8259",	PCI_INTERFACE_PIC_8259,		NULL,	},
    312  1.117   msaitoh 	{ "ISA PIC",		PCI_INTERFACE_PIC_ISA,		NULL,	},
    313  1.117   msaitoh 	{ "EISA PIC",		PCI_INTERFACE_PIC_EISA,		NULL,	},
    314  1.117   msaitoh 	{ "IO APIC",		PCI_INTERFACE_PIC_IOAPIC,	NULL,	},
    315  1.117   msaitoh 	{ "IO(x) APIC",		PCI_INTERFACE_PIC_IOXAPIC,	NULL,	},
    316  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    317  1.117   msaitoh };
    318  1.117   msaitoh 
    319  1.117   msaitoh /* DMA programming interface */
    320  1.117   msaitoh static const struct pci_class pci_interface_dma[] = {
    321  1.129   msaitoh 	{ "generic 8237",	PCI_INTERFACE_DMA_8237,		NULL,	},
    322  1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_DMA_ISA,		NULL,	},
    323  1.117   msaitoh 	{ "EISA",		PCI_INTERFACE_DMA_EISA,		NULL,	},
    324  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    325  1.117   msaitoh };
    326  1.117   msaitoh 
    327  1.117   msaitoh /* Timer programming interface */
    328  1.117   msaitoh static const struct pci_class pci_interface_tmr[] = {
    329  1.129   msaitoh 	{ "generic 8254",	PCI_INTERFACE_TIMER_8254,	NULL,	},
    330  1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_TIMER_ISA,	NULL,	},
    331  1.117   msaitoh 	{ "EISA",		PCI_INTERFACE_TIMER_EISA,	NULL,	},
    332  1.128   msaitoh 	{ "HPET",		PCI_INTERFACE_TIMER_HPET,	NULL,	},
    333  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    334  1.117   msaitoh };
    335  1.117   msaitoh 
    336  1.117   msaitoh /* RTC programming interface */
    337  1.117   msaitoh static const struct pci_class pci_interface_rtc[] = {
    338  1.117   msaitoh 	{ "generic",		PCI_INTERFACE_RTC_GENERIC,	NULL,	},
    339  1.117   msaitoh 	{ "ISA",		PCI_INTERFACE_RTC_ISA,		NULL,	},
    340  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    341  1.117   msaitoh };
    342  1.117   msaitoh 
    343  1.117   msaitoh /* Subclasses */
    344   1.61   thorpej static const struct pci_class pci_subclass_system[] = {
    345  1.117   msaitoh 	{ "interrupt",		PCI_SUBCLASS_SYSTEM_PIC,   pci_interface_pic,},
    346  1.117   msaitoh 	{ "DMA",		PCI_SUBCLASS_SYSTEM_DMA,   pci_interface_dma,},
    347  1.117   msaitoh 	{ "timer",		PCI_SUBCLASS_SYSTEM_TIMER, pci_interface_tmr,},
    348  1.117   msaitoh 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,   pci_interface_rtc,},
    349   1.65  christos 	{ "PCI Hot-Plug",	PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL,	},
    350   1.65  christos 	{ "SD Host Controller",	PCI_SUBCLASS_SYSTEM_SDHC,	NULL,	},
    351  1.124   msaitoh 	{ "IOMMU",		PCI_SUBCLASS_SYSTEM_IOMMU,	NULL,	},
    352  1.124   msaitoh 	{ "Root Complex Event Collector", PCI_SUBCLASS_SYSTEM_RCEC, NULL, },
    353   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,	NULL,	},
    354   1.65  christos 	{ NULL,			0,				NULL,	},
    355   1.20       cgd };
    356   1.20       cgd 
    357  1.117   msaitoh /*
    358  1.117   msaitoh  * Class 0x09.
    359  1.117   msaitoh  * Input device.
    360  1.117   msaitoh  */
    361  1.117   msaitoh 
    362  1.117   msaitoh /* Gameport programming interface */
    363  1.117   msaitoh static const struct pci_class pci_interface_game[] = {
    364  1.117   msaitoh 	{ "generic",		PCI_INTERFACE_GAMEPORT_GENERIC,	NULL,	},
    365  1.117   msaitoh 	{ "legacy",		PCI_INTERFACE_GAMEPORT_LEGACY,	NULL,	},
    366  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    367  1.117   msaitoh };
    368  1.117   msaitoh 
    369  1.117   msaitoh /* Subclasses */
    370   1.61   thorpej static const struct pci_class pci_subclass_input[] = {
    371   1.65  christos 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,	NULL,	},
    372   1.65  christos 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,	NULL,	},
    373   1.65  christos 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,	NULL,	},
    374   1.65  christos 	{ "scanner",		PCI_SUBCLASS_INPUT_SCANNER,	NULL,	},
    375  1.117   msaitoh 	{ "game port",		PCI_SUBCLASS_INPUT_GAMEPORT,
    376  1.117   msaitoh 	  pci_interface_game, },
    377   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,	NULL,	},
    378   1.65  christos 	{ NULL,			0,				NULL,	},
    379   1.20       cgd };
    380   1.20       cgd 
    381  1.117   msaitoh /*
    382  1.117   msaitoh  * Class 0x0a.
    383  1.117   msaitoh  * Docking station.
    384  1.117   msaitoh  */
    385   1.61   thorpej static const struct pci_class pci_subclass_dock[] = {
    386   1.65  christos 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,	NULL,	},
    387   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,		NULL,	},
    388   1.65  christos 	{ NULL,			0,				NULL,	},
    389   1.20       cgd };
    390   1.20       cgd 
    391  1.117   msaitoh /*
    392  1.117   msaitoh  * Class 0x0b.
    393  1.117   msaitoh  * Processor.
    394  1.117   msaitoh  */
    395   1.61   thorpej static const struct pci_class pci_subclass_processor[] = {
    396   1.65  christos 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,	NULL,	},
    397   1.65  christos 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,	NULL,	},
    398   1.65  christos 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL,	},
    399   1.65  christos 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,	NULL,	},
    400   1.65  christos 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC, NULL,	},
    401   1.65  christos 	{ "MIPS",		PCI_SUBCLASS_PROCESSOR_MIPS,	NULL,	},
    402   1.65  christos 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,	NULL,	},
    403  1.128   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_PROCESSOR_MISC,	NULL,	},
    404   1.65  christos 	{ NULL,			0,				NULL,	},
    405   1.20       cgd };
    406   1.20       cgd 
    407  1.117   msaitoh /*
    408  1.117   msaitoh  * Class 0x0c.
    409  1.117   msaitoh  * Serial bus controller.
    410  1.117   msaitoh  */
    411  1.117   msaitoh 
    412  1.117   msaitoh /* IEEE1394 programming interface */
    413  1.117   msaitoh static const struct pci_class pci_interface_ieee1394[] = {
    414  1.117   msaitoh 	{ "Firewire",		PCI_INTERFACE_IEEE1394_FIREWIRE,	NULL,},
    415  1.117   msaitoh 	{ "OpenHCI",		PCI_INTERFACE_IEEE1394_OPENHCI,		NULL,},
    416  1.117   msaitoh 	{ NULL,			0,					NULL,},
    417  1.117   msaitoh };
    418  1.117   msaitoh 
    419  1.117   msaitoh /* USB programming interface */
    420  1.117   msaitoh static const struct pci_class pci_interface_usb[] = {
    421  1.117   msaitoh 	{ "UHCI",		PCI_INTERFACE_USB_UHCI,		NULL,	},
    422  1.117   msaitoh 	{ "OHCI",		PCI_INTERFACE_USB_OHCI,		NULL,	},
    423  1.117   msaitoh 	{ "EHCI",		PCI_INTERFACE_USB_EHCI,		NULL,	},
    424  1.117   msaitoh 	{ "xHCI",		PCI_INTERFACE_USB_XHCI,		NULL,	},
    425  1.117   msaitoh 	{ "other HC",		PCI_INTERFACE_USB_OTHERHC,	NULL,	},
    426  1.117   msaitoh 	{ "device",		PCI_INTERFACE_USB_DEVICE,	NULL,	},
    427  1.117   msaitoh 	{ NULL,			0,				NULL,	},
    428  1.117   msaitoh };
    429  1.117   msaitoh 
    430  1.117   msaitoh /* IPMI programming interface */
    431  1.117   msaitoh static const struct pci_class pci_interface_ipmi[] = {
    432  1.216   msaitoh 	{ "SMIC",		PCI_INTERFACE_IPMI_SMIC,	NULL,	},
    433  1.216   msaitoh 	{ "keyboard",		PCI_INTERFACE_IPMI_KBD,		NULL,	},
    434  1.216   msaitoh 	{ "block transfer",	PCI_INTERFACE_IPMI_BLOCKXFER,	NULL,	},
    435  1.216   msaitoh 	{ NULL,			0,				NULL,	},
    436  1.117   msaitoh };
    437  1.117   msaitoh 
    438  1.117   msaitoh /* Subclasses */
    439   1.61   thorpej static const struct pci_class pci_subclass_serialbus[] = {
    440  1.117   msaitoh 	{ "IEEE1394",		PCI_SUBCLASS_SERIALBUS_FIREWIRE,
    441  1.117   msaitoh 	  pci_interface_ieee1394, },
    442   1.65  christos 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,	NULL,	},
    443   1.65  christos 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,	NULL,	},
    444  1.117   msaitoh 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,
    445  1.117   msaitoh 	  pci_interface_usb, },
    446   1.32       cgd 	/* XXX Fiber Channel/_FIBRECHANNEL */
    447   1.65  christos 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,	NULL,	},
    448   1.65  christos 	{ "SMBus",		PCI_SUBCLASS_SERIALBUS_SMBUS,	NULL,	},
    449   1.65  christos 	{ "InfiniBand",		PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
    450  1.117   msaitoh 	{ "IPMI",		PCI_SUBCLASS_SERIALBUS_IPMI,
    451  1.117   msaitoh 	  pci_interface_ipmi, },
    452   1.65  christos 	{ "SERCOS",		PCI_SUBCLASS_SERIALBUS_SERCOS,	NULL,	},
    453   1.65  christos 	{ "CANbus",		PCI_SUBCLASS_SERIALBUS_CANBUS,	NULL,	},
    454  1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_SERIALBUS_MISC,	NULL,	},
    455   1.65  christos 	{ NULL,			0,				NULL,	},
    456   1.32       cgd };
    457   1.32       cgd 
    458  1.117   msaitoh /*
    459  1.117   msaitoh  * Class 0x0d.
    460  1.117   msaitoh  * Wireless Controller.
    461  1.117   msaitoh  */
    462   1.61   thorpej static const struct pci_class pci_subclass_wireless[] = {
    463   1.65  christos 	{ "IrDA",		PCI_SUBCLASS_WIRELESS_IRDA,	NULL,	},
    464  1.128   msaitoh 	{ "Consumer IR",/*XXX*/	PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL,	},
    465   1.65  christos 	{ "RF",			PCI_SUBCLASS_WIRELESS_RF,	NULL,	},
    466   1.65  christos 	{ "bluetooth",		PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL,	},
    467   1.65  christos 	{ "broadband",		PCI_SUBCLASS_WIRELESS_BROADBAND, NULL,	},
    468   1.65  christos 	{ "802.11a (5 GHz)",	PCI_SUBCLASS_WIRELESS_802_11A,	NULL,	},
    469   1.65  christos 	{ "802.11b (2.4 GHz)",	PCI_SUBCLASS_WIRELESS_802_11B,	NULL,	},
    470   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_WIRELESS_MISC,	NULL,	},
    471   1.65  christos 	{ NULL,			0,				NULL,	},
    472   1.32       cgd };
    473   1.32       cgd 
    474  1.117   msaitoh /*
    475  1.117   msaitoh  * Class 0x0e.
    476  1.117   msaitoh  * Intelligent IO controller.
    477  1.117   msaitoh  */
    478  1.117   msaitoh 
    479  1.117   msaitoh /* Intelligent IO programming interface */
    480  1.117   msaitoh static const struct pci_class pci_interface_i2o[] = {
    481  1.216   msaitoh 	{ "FIFO at offset 0x40", PCI_INTERFACE_I2O_FIFOAT40,	NULL,	},
    482  1.216   msaitoh 	{ NULL,			0,				NULL,	},
    483  1.117   msaitoh };
    484  1.117   msaitoh 
    485  1.117   msaitoh /* Subclasses */
    486   1.61   thorpej static const struct pci_class pci_subclass_i2o[] = {
    487  1.117   msaitoh 	{ "standard",		PCI_SUBCLASS_I2O_STANDARD, pci_interface_i2o,},
    488  1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_I2O_MISC,		NULL,	},
    489   1.65  christos 	{ NULL,			0,				NULL,	},
    490   1.32       cgd };
    491   1.32       cgd 
    492  1.117   msaitoh /*
    493  1.117   msaitoh  * Class 0x0f.
    494  1.117   msaitoh  * Satellite communication controller.
    495  1.117   msaitoh  */
    496   1.61   thorpej static const struct pci_class pci_subclass_satcom[] = {
    497  1.216   msaitoh 	{ "TV",			PCI_SUBCLASS_SATCOM_TV,		NULL,	},
    498  1.216   msaitoh 	{ "audio",		PCI_SUBCLASS_SATCOM_AUDIO,	NULL,	},
    499  1.216   msaitoh 	{ "voice",		PCI_SUBCLASS_SATCOM_VOICE,	NULL,	},
    500   1.65  christos 	{ "data",		PCI_SUBCLASS_SATCOM_DATA,	NULL,	},
    501  1.114   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_SATCOM_MISC,	NULL,	},
    502   1.65  christos 	{ NULL,			0,				NULL,	},
    503   1.32       cgd };
    504   1.32       cgd 
    505  1.117   msaitoh /*
    506  1.117   msaitoh  * Class 0x10.
    507  1.117   msaitoh  * Encryption/Decryption controller.
    508  1.117   msaitoh  */
    509   1.61   thorpej static const struct pci_class pci_subclass_crypto[] = {
    510  1.216   msaitoh 	{ "network/computing",	PCI_SUBCLASS_CRYPTO_NETCOMP,	NULL,	},
    511   1.65  christos 	{ "entertainment",	PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
    512  1.216   msaitoh 	{ "miscellaneous",	PCI_SUBCLASS_CRYPTO_MISC,	NULL,	},
    513   1.65  christos 	{ NULL,			0,				NULL,	},
    514   1.32       cgd };
    515   1.32       cgd 
    516  1.117   msaitoh /*
    517  1.117   msaitoh  * Class 0x11.
    518  1.117   msaitoh  * Data aquuisition and signal processing controller.
    519  1.117   msaitoh  */
    520   1.61   thorpej static const struct pci_class pci_subclass_dasp[] = {
    521   1.65  christos 	{ "DPIO",		PCI_SUBCLASS_DASP_DPIO,		NULL,	},
    522  1.128   msaitoh 	{ "performance counters", PCI_SUBCLASS_DASP_TIMEFREQ,	NULL,	},
    523   1.65  christos 	{ "synchronization",	PCI_SUBCLASS_DASP_SYNC,		NULL,	},
    524   1.65  christos 	{ "management",		PCI_SUBCLASS_DASP_MGMT,		NULL,	},
    525   1.65  christos 	{ "miscellaneous",	PCI_SUBCLASS_DASP_MISC,		NULL,	},
    526   1.65  christos 	{ NULL,			0,				NULL,	},
    527   1.20       cgd };
    528   1.20       cgd 
    529  1.117   msaitoh /* List of classes */
    530  1.163   msaitoh static const struct pci_class pci_classes[] = {
    531   1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    532   1.10       cgd 	    pci_subclass_prehistoric,				},
    533   1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    534   1.10       cgd 	    pci_subclass_mass_storage,				},
    535   1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    536   1.10       cgd 	    pci_subclass_network,				},
    537   1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    538   1.11       cgd 	    pci_subclass_display,				},
    539   1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    540   1.10       cgd 	    pci_subclass_multimedia,				},
    541   1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    542   1.10       cgd 	    pci_subclass_memory,				},
    543   1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    544   1.10       cgd 	    pci_subclass_bridge,				},
    545   1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    546   1.20       cgd 	    pci_subclass_communications,			},
    547   1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    548   1.20       cgd 	    pci_subclass_system,				},
    549   1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    550   1.20       cgd 	    pci_subclass_input,					},
    551   1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    552   1.20       cgd 	    pci_subclass_dock,					},
    553   1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    554   1.20       cgd 	    pci_subclass_processor,				},
    555   1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    556   1.20       cgd 	    pci_subclass_serialbus,				},
    557   1.32       cgd 	{ "wireless",		PCI_CLASS_WIRELESS,
    558   1.32       cgd 	    pci_subclass_wireless,				},
    559   1.32       cgd 	{ "I2O",		PCI_CLASS_I2O,
    560   1.32       cgd 	    pci_subclass_i2o,					},
    561   1.32       cgd 	{ "satellite comm",	PCI_CLASS_SATCOM,
    562   1.32       cgd 	    pci_subclass_satcom,				},
    563   1.32       cgd 	{ "crypto",		PCI_CLASS_CRYPTO,
    564   1.32       cgd 	    pci_subclass_crypto,				},
    565   1.32       cgd 	{ "DASP",		PCI_CLASS_DASP,
    566   1.32       cgd 	    pci_subclass_dasp,					},
    567  1.164   msaitoh 	{ "processing accelerators", PCI_CLASS_ACCEL,
    568  1.164   msaitoh 	    NULL,						},
    569  1.164   msaitoh 	{ "non-essential instrumentation", PCI_CLASS_INSTRUMENT,
    570  1.164   msaitoh 	    NULL,						},
    571   1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    572   1.65  christos 	    NULL,						},
    573   1.65  christos 	{ NULL,			0,
    574   1.65  christos 	    NULL,						},
    575   1.10       cgd };
    576   1.10       cgd 
    577  1.126  christos DEV_VERBOSE_DEFINE(pci);
    578   1.10       cgd 
    579  1.155  pgoyette /*
    580  1.155  pgoyette  * Append a formatted string to dest without writing more than len
    581  1.155  pgoyette  * characters (including the trailing NUL character).  dest and len
    582  1.155  pgoyette  * are updated for use in subsequent calls to snappendf().
    583  1.155  pgoyette  *
    584  1.155  pgoyette  * Returns 0 on success, a negative value if vnsprintf() fails, or
    585  1.155  pgoyette  * a positive value if the dest buffer would have overflowed.
    586  1.155  pgoyette  */
    587  1.155  pgoyette 
    588  1.216   msaitoh static int __printflike(3, 4)
    589  1.155  pgoyette snappendf(char **dest, size_t *len, const char * restrict fmt, ...)
    590  1.155  pgoyette {
    591  1.155  pgoyette 	va_list	ap;
    592  1.155  pgoyette 	int count;
    593  1.155  pgoyette 
    594  1.155  pgoyette 	va_start(ap, fmt);
    595  1.155  pgoyette 	count = vsnprintf(*dest, *len, fmt, ap);
    596  1.155  pgoyette 	va_end(ap);
    597  1.155  pgoyette 
    598  1.155  pgoyette 	/* Let vsnprintf() errors bubble up to caller */
    599  1.155  pgoyette 	if (count < 0 || *len == 0)
    600  1.155  pgoyette 		return count;
    601  1.155  pgoyette 
    602  1.155  pgoyette 	/* Handle overflow */
    603  1.155  pgoyette 	if ((size_t)count >= *len) {
    604  1.155  pgoyette 		*dest += *len - 1;
    605  1.155  pgoyette 		*len = 1;
    606  1.155  pgoyette 		return 1;
    607  1.155  pgoyette 	}
    608  1.155  pgoyette 
    609  1.155  pgoyette 	/* Update dest & len to point at trailing NUL */
    610  1.155  pgoyette 	*dest += count;
    611  1.155  pgoyette 	*len -= count;
    612  1.216   msaitoh 
    613  1.155  pgoyette 	return 0;
    614  1.155  pgoyette }
    615  1.155  pgoyette 
    616   1.10       cgd void
    617   1.58    itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
    618   1.58    itojun     size_t l)
    619   1.10       cgd {
    620  1.163   msaitoh 	pci_class_t class;
    621   1.10       cgd 	pci_subclass_t subclass;
    622   1.10       cgd 	pci_interface_t interface;
    623   1.10       cgd 	pci_revision_t revision;
    624  1.126  christos 	char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN];
    625  1.117   msaitoh 	const struct pci_class *classp, *subclassp, *interfacep;
    626   1.10       cgd 
    627  1.163   msaitoh 	class = PCI_CLASS(class_reg);
    628   1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    629   1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    630   1.10       cgd 	revision = PCI_REVISION(class_reg);
    631   1.10       cgd 
    632  1.126  christos 	pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(id_reg));
    633  1.126  christos 	pci_findproduct(product, sizeof(product), PCI_VENDOR(id_reg),
    634  1.126  christos 	    PCI_PRODUCT(id_reg));
    635   1.10       cgd 
    636  1.163   msaitoh 	classp = pci_classes;
    637   1.10       cgd 	while (classp->name != NULL) {
    638  1.163   msaitoh 		if (class == classp->val)
    639   1.10       cgd 			break;
    640   1.10       cgd 		classp++;
    641   1.10       cgd 	}
    642   1.10       cgd 
    643   1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    644   1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    645   1.10       cgd 		if (subclass == subclassp->val)
    646   1.10       cgd 			break;
    647   1.10       cgd 		subclassp++;
    648   1.10       cgd 	}
    649   1.10       cgd 
    650  1.119     njoly 	interfacep = (subclassp && subclassp->name != NULL) ?
    651  1.119     njoly 	    subclassp->subclasses : NULL;
    652  1.117   msaitoh 	while (interfacep && interfacep->name != NULL) {
    653  1.117   msaitoh 		if (interface == interfacep->val)
    654  1.117   msaitoh 			break;
    655  1.117   msaitoh 		interfacep++;
    656  1.117   msaitoh 	}
    657  1.117   msaitoh 
    658  1.155  pgoyette 	(void)snappendf(&cp, &l, "%s %s", vendor, product);
    659   1.13       cgd 	if (showclass) {
    660  1.155  pgoyette 		(void)snappendf(&cp, &l, " (");
    661   1.13       cgd 		if (classp->name == NULL)
    662  1.155  pgoyette 			(void)snappendf(&cp, &l,
    663  1.155  pgoyette 			    "class 0x%02x, subclass 0x%02x",
    664  1.163   msaitoh 			    class, subclass);
    665   1.13       cgd 		else {
    666   1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    667  1.155  pgoyette 				(void)snappendf(&cp, &l,
    668   1.78  drochner 				    "%s, subclass 0x%02x",
    669   1.20       cgd 				    classp->name, subclass);
    670   1.13       cgd 			else
    671  1.155  pgoyette 				(void)snappendf(&cp, &l, "%s %s",
    672   1.20       cgd 				    subclassp->name, classp->name);
    673   1.13       cgd 		}
    674  1.117   msaitoh 		if ((interfacep == NULL) || (interfacep->name == NULL)) {
    675  1.117   msaitoh 			if (interface != 0)
    676  1.155  pgoyette 				(void)snappendf(&cp, &l, ", interface 0x%02x",
    677  1.155  pgoyette 				    interface);
    678  1.117   msaitoh 		} else if (strncmp(interfacep->name, "", 1) != 0)
    679  1.155  pgoyette 			(void)snappendf(&cp, &l, ", %s", interfacep->name);
    680   1.20       cgd 		if (revision != 0)
    681  1.155  pgoyette 			(void)snappendf(&cp, &l, ", revision 0x%02x", revision);
    682  1.155  pgoyette 		(void)snappendf(&cp, &l, ")");
    683   1.13       cgd 	}
    684   1.22   thorpej }
    685   1.22   thorpej 
    686   1.89  drochner #ifdef _KERNEL
    687   1.89  drochner void
    688   1.90  drochner pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive,
    689   1.90  drochner 			 const char *known, int addrev)
    690   1.89  drochner {
    691   1.89  drochner 	char devinfo[256];
    692   1.89  drochner 
    693   1.90  drochner 	if (known) {
    694   1.90  drochner 		aprint_normal(": %s", known);
    695   1.90  drochner 		if (addrev)
    696   1.90  drochner 			aprint_normal(" (rev. 0x%02x)",
    697   1.90  drochner 				      PCI_REVISION(pa->pa_class));
    698   1.90  drochner 		aprint_normal("\n");
    699   1.90  drochner 	} else {
    700   1.90  drochner 		pci_devinfo(pa->pa_id, pa->pa_class, 0,
    701   1.90  drochner 			    devinfo, sizeof(devinfo));
    702   1.90  drochner 		aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    703   1.90  drochner 			      PCI_REVISION(pa->pa_class));
    704   1.90  drochner 	}
    705   1.90  drochner 	if (naive)
    706   1.90  drochner 		aprint_naive(": %s\n", naive);
    707   1.90  drochner 	else
    708   1.90  drochner 		aprint_naive("\n");
    709   1.89  drochner }
    710   1.89  drochner #endif
    711   1.89  drochner 
    712   1.22   thorpej /*
    713   1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    714   1.22   thorpej  * in a device attach routine like this:
    715   1.22   thorpej  *
    716   1.22   thorpej  *	#ifdef MYDEV_DEBUG
    717   1.95       chs  *		printf("%s: ", device_xname(sc->sc_dev));
    718   1.43     enami  *		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    719   1.22   thorpej  *	#endif
    720   1.22   thorpej  */
    721   1.26       cgd 
    722   1.26       cgd #define	i2o(i)	((i) * 4)
    723   1.26       cgd #define	o2i(o)	((o) / 4)
    724  1.112   msaitoh #define	onoff2(str, rval, bit, onstr, offstr)				      \
    725  1.112   msaitoh 	printf("      %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr);
    726  1.112   msaitoh #define	onoff(str, rval, bit)	onoff2(str, rval, bit, "on", "off")
    727   1.26       cgd 
    728   1.26       cgd static void
    729   1.45   thorpej pci_conf_print_common(
    730   1.45   thorpej #ifdef _KERNEL
    731   1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
    732   1.45   thorpej #endif
    733   1.45   thorpej     const pcireg_t *regs)
    734   1.22   thorpej {
    735  1.163   msaitoh 	pci_class_t class;
    736  1.163   msaitoh 	pci_subclass_t subclass;
    737  1.163   msaitoh 	pci_interface_t interface;
    738  1.163   msaitoh 	pci_revision_t revision;
    739  1.163   msaitoh 	char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN];
    740  1.165   msaitoh 	const struct pci_class *classp, *subclassp, *interfacep;
    741   1.59   mycroft 	const char *name;
    742   1.26       cgd 	pcireg_t rval;
    743  1.117   msaitoh 	unsigned int num;
    744   1.22   thorpej 
    745  1.163   msaitoh 	rval = regs[o2i(PCI_CLASS_REG)];
    746  1.163   msaitoh 	class = PCI_CLASS(rval);
    747  1.163   msaitoh 	subclass = PCI_SUBCLASS(rval);
    748  1.163   msaitoh 	interface = PCI_INTERFACE(rval);
    749  1.163   msaitoh 	revision = PCI_REVISION(rval);
    750  1.163   msaitoh 
    751   1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    752  1.126  christos 	name = pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(rval));
    753   1.59   mycroft 	if (name)
    754   1.59   mycroft 		printf("    Vendor Name: %s (0x%04x)\n", name,
    755   1.26       cgd 		    PCI_VENDOR(rval));
    756   1.22   thorpej 	else
    757   1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    758  1.126  christos 	name = pci_findproduct(product, sizeof(product), PCI_VENDOR(rval),
    759  1.126  christos 	    PCI_PRODUCT(rval));
    760   1.59   mycroft 	if (name)
    761   1.59   mycroft 		printf("    Device Name: %s (0x%04x)\n", name,
    762   1.26       cgd 		    PCI_PRODUCT(rval));
    763   1.22   thorpej 	else
    764   1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    765   1.22   thorpej 
    766   1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    767   1.23  drochner 
    768   1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    769  1.112   msaitoh 	onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE);
    770  1.112   msaitoh 	onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE);
    771  1.112   msaitoh 	onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE);
    772  1.112   msaitoh 	onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE);
    773  1.112   msaitoh 	onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE);
    774  1.112   msaitoh 	onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE);
    775  1.112   msaitoh 	onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE);
    776  1.112   msaitoh 	onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE);
    777  1.112   msaitoh 	onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE);
    778  1.115   msaitoh 	onoff("Fast back-to-back transactions", rval,
    779  1.115   msaitoh 	    PCI_COMMAND_BACKTOBACK_ENABLE);
    780  1.112   msaitoh 	onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE);
    781   1.26       cgd 
    782   1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    783  1.172   msaitoh 	onoff("Immediate Readiness", rval, PCI_STATUS_IMMD_READNESS);
    784  1.115   msaitoh 	onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active",
    785  1.115   msaitoh 	    "inactive");
    786  1.112   msaitoh 	onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT);
    787  1.112   msaitoh 	onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT);
    788  1.115   msaitoh 	onoff("User Definable Features (UDF) support", rval,
    789  1.115   msaitoh 	    PCI_STATUS_UDF_SUPPORT);
    790  1.115   msaitoh 	onoff("Fast back-to-back capable", rval,
    791  1.115   msaitoh 	    PCI_STATUS_BACKTOBACK_SUPPORT);
    792  1.112   msaitoh 	onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR);
    793   1.22   thorpej 
    794   1.26       cgd 	printf("      DEVSEL timing: ");
    795   1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    796   1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    797   1.22   thorpej 		printf("fast");
    798   1.22   thorpej 		break;
    799   1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    800   1.22   thorpej 		printf("medium");
    801   1.22   thorpej 		break;
    802   1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    803   1.22   thorpej 		printf("slow");
    804   1.22   thorpej 		break;
    805   1.26       cgd 	default:
    806   1.26       cgd 		printf("unknown/reserved");	/* XXX */
    807   1.26       cgd 		break;
    808   1.22   thorpej 	}
    809  1.159   msaitoh 	printf(" (0x%x)\n", __SHIFTOUT(rval, PCI_STATUS_DEVSEL_MASK));
    810   1.22   thorpej 
    811  1.115   msaitoh 	onoff("Slave signaled Target Abort", rval,
    812  1.115   msaitoh 	    PCI_STATUS_TARGET_TARGET_ABORT);
    813  1.115   msaitoh 	onoff("Master received Target Abort", rval,
    814  1.115   msaitoh 	    PCI_STATUS_MASTER_TARGET_ABORT);
    815  1.112   msaitoh 	onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT);
    816  1.112   msaitoh 	onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR);
    817  1.112   msaitoh 	onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT);
    818   1.22   thorpej 
    819   1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    820  1.163   msaitoh 	for (classp = pci_classes; classp->name != NULL; classp++) {
    821  1.163   msaitoh 		if (class == classp->val)
    822   1.22   thorpej 			break;
    823   1.22   thorpej 	}
    824  1.166   msaitoh 
    825  1.166   msaitoh 	/*
    826  1.166   msaitoh 	 * ECN: Change Root Complex Event Collector Class Code
    827  1.166   msaitoh 	 * Old RCEC has subclass 0x06. It's the same as IOMMU. Read the type
    828  1.166   msaitoh 	 * in PCIe extend capability to know whether it's RCEC or IOMMU.
    829  1.166   msaitoh 	 */
    830  1.166   msaitoh 	if ((class == PCI_CLASS_SYSTEM)
    831  1.166   msaitoh 	    && (subclass == PCI_SUBCLASS_SYSTEM_IOMMU)) {
    832  1.166   msaitoh 		int pcie_capoff;
    833  1.166   msaitoh 		pcireg_t reg;
    834  1.166   msaitoh 
    835  1.199   msaitoh 		if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
    836  1.166   msaitoh 			reg = regs[o2i(pcie_capoff + PCIE_XCAP)];
    837  1.166   msaitoh 			if (PCIE_XCAP_TYPE(reg) == PCIE_XCAP_TYPE_ROOT_EVNTC)
    838  1.166   msaitoh 				subclass = PCI_SUBCLASS_SYSTEM_RCEC;
    839  1.166   msaitoh 		}
    840  1.166   msaitoh 	}
    841   1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    842   1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    843  1.163   msaitoh 		if (subclass == subclassp->val)
    844   1.22   thorpej 			break;
    845   1.22   thorpej 		subclassp++;
    846   1.22   thorpej 	}
    847  1.166   msaitoh 
    848  1.165   msaitoh 	interfacep = (subclassp && subclassp->name != NULL) ?
    849  1.165   msaitoh 	    subclassp->subclasses : NULL;
    850  1.165   msaitoh 	while (interfacep && interfacep->name != NULL) {
    851  1.165   msaitoh 		if (interface == interfacep->val)
    852  1.165   msaitoh 			break;
    853  1.165   msaitoh 		interfacep++;
    854  1.165   msaitoh 	}
    855  1.165   msaitoh 
    856  1.165   msaitoh 	if (classp->name != NULL)
    857  1.163   msaitoh 		printf("    Class Name: %s (0x%02x)\n", classp->name, class);
    858  1.165   msaitoh 	else
    859  1.163   msaitoh 		printf("    Class ID: 0x%02x\n", class);
    860  1.165   msaitoh 	if (subclassp != NULL && subclassp->name != NULL)
    861  1.165   msaitoh 		printf("    Subclass Name: %s (0x%02x)\n",
    862  1.165   msaitoh 		    subclassp->name, PCI_SUBCLASS(rval));
    863  1.165   msaitoh 	else
    864  1.165   msaitoh 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    865  1.165   msaitoh 	if ((interfacep != NULL) && (interfacep->name != NULL)
    866  1.165   msaitoh 	    && (strncmp(interfacep->name, "", 1) != 0))
    867  1.165   msaitoh 		printf("    Interface Name: %s (0x%02x)\n",
    868  1.165   msaitoh 		    interfacep->name, interface);
    869  1.165   msaitoh 	else
    870  1.165   msaitoh 		printf("    Interface: 0x%02x\n", interface);
    871  1.163   msaitoh 	printf("    Revision ID: 0x%02x\n", revision);
    872   1.22   thorpej 
    873   1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    874   1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    875   1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    876   1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    877   1.26       cgd 	    PCI_HDRTYPE(rval));
    878   1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    879  1.117   msaitoh 	num = PCI_CACHELINE(rval);
    880  1.117   msaitoh 	printf("    Cache Line Size: %ubytes (0x%02x)\n", num * 4, num);
    881   1.26       cgd }
    882   1.22   thorpej 
    883   1.37   nathanw static int
    884   1.45   thorpej pci_conf_print_bar(
    885   1.45   thorpej #ifdef _KERNEL
    886   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    887   1.45   thorpej #endif
    888  1.167   msaitoh     const pcireg_t *regs, int reg, const char *name)
    889   1.26       cgd {
    890   1.45   thorpej 	int width;
    891   1.45   thorpej 	pcireg_t rval, rval64h;
    892  1.167   msaitoh 	bool ioen, memen;
    893  1.168   msaitoh #ifdef _KERNEL
    894  1.167   msaitoh 	pcireg_t mask, mask64h = 0;
    895  1.168   msaitoh #endif
    896  1.167   msaitoh 
    897  1.167   msaitoh 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    898  1.167   msaitoh 	ioen = rval & PCI_COMMAND_IO_ENABLE;
    899  1.167   msaitoh 	memen = rval & PCI_COMMAND_MEM_ENABLE;
    900   1.45   thorpej 
    901   1.37   nathanw 	width = 4;
    902   1.27       cgd 	/*
    903   1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    904   1.27       cgd 	 *
    905   1.27       cgd 	 * 1) The builtin software should have already mapped the
    906   1.27       cgd 	 * device in a reasonable way.
    907   1.27       cgd 	 *
    908   1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    909   1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    910   1.27       cgd 	 * we write all 1s and see what we get back.
    911   1.27       cgd 	 */
    912   1.45   thorpej 
    913   1.27       cgd 	rval = regs[o2i(reg)];
    914   1.45   thorpej 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    915   1.45   thorpej 	    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    916   1.45   thorpej 		rval64h = regs[o2i(reg + 4)];
    917   1.45   thorpej 		width = 8;
    918   1.45   thorpej 	} else
    919   1.45   thorpej 		rval64h = 0;
    920   1.45   thorpej 
    921   1.45   thorpej #ifdef _KERNEL
    922  1.167   msaitoh 	if (rval != 0 && memen) {
    923  1.167   msaitoh 		int s;
    924  1.167   msaitoh 
    925   1.24   thorpej 		/*
    926   1.27       cgd 		 * The following sequence seems to make some devices
    927   1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    928   1.27       cgd 		 * have their space mapped) very unhappy, to
    929   1.27       cgd 		 * the point of crashing the system.
    930   1.24   thorpej 		 *
    931   1.27       cgd 		 * Therefore, if the mapping register is zero to
    932   1.27       cgd 		 * start out with, don't bother trying.
    933   1.24   thorpej 		 */
    934   1.27       cgd 		s = splhigh();
    935   1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    936   1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    937   1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    938   1.37   nathanw 		if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    939   1.37   nathanw 		    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    940   1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, 0xffffffff);
    941   1.37   nathanw 			mask64h = pci_conf_read(pc, tag, reg + 4);
    942   1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, rval64h);
    943  1.167   msaitoh 		}
    944   1.27       cgd 		splx(s);
    945   1.27       cgd 	} else
    946  1.168   msaitoh 		mask = mask64h = 0;
    947   1.45   thorpej #endif /* _KERNEL */
    948   1.27       cgd 
    949   1.28       cgd 	printf("    Base address register at 0x%02x", reg);
    950   1.28       cgd 	if (name)
    951   1.28       cgd 		printf(" (%s)", name);
    952   1.28       cgd 	printf("\n      ");
    953   1.27       cgd 	if (rval == 0) {
    954  1.167   msaitoh 		printf("not implemented\n");
    955   1.37   nathanw 		return width;
    956   1.60     perry 	}
    957   1.28       cgd 	printf("type: ");
    958   1.28       cgd 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    959   1.34  drochner 		const char *type, *prefetch;
    960   1.27       cgd 
    961   1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    962   1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    963   1.27       cgd 			type = "32-bit";
    964   1.27       cgd 			break;
    965   1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    966   1.27       cgd 			type = "32-bit-1M";
    967   1.27       cgd 			break;
    968   1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    969   1.27       cgd 			type = "64-bit";
    970   1.27       cgd 			break;
    971   1.27       cgd 		default:
    972   1.27       cgd 			type = "unknown (XXX)";
    973   1.27       cgd 			break;
    974   1.22   thorpej 		}
    975   1.34  drochner 		if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
    976   1.34  drochner 			prefetch = "";
    977   1.27       cgd 		else
    978   1.34  drochner 			prefetch = "non";
    979   1.34  drochner 		printf("%s %sprefetchable memory\n", type, prefetch);
    980   1.37   nathanw 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    981   1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_64BIT:
    982  1.168   msaitoh 			printf("      base: 0x%016llx",
    983   1.37   nathanw 			    PCI_MAPREG_MEM64_ADDR(
    984   1.38       cgd 				((((long long) rval64h) << 32) | rval)));
    985  1.167   msaitoh 			if (!memen)
    986  1.167   msaitoh 				printf(", disabled");
    987   1.38       cgd 			printf("\n");
    988  1.168   msaitoh #ifdef _KERNEL
    989  1.168   msaitoh 			printf("      size: 0x%016llx\n",
    990  1.168   msaitoh 			    PCI_MAPREG_MEM64_SIZE(
    991  1.168   msaitoh 				    ((((long long) mask64h) << 32) | mask)));
    992  1.168   msaitoh #endif
    993   1.37   nathanw 			break;
    994   1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT:
    995   1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    996   1.37   nathanw 		default:
    997  1.168   msaitoh 			printf("      base: 0x%08x",
    998  1.168   msaitoh 			    PCI_MAPREG_MEM_ADDR(rval));
    999  1.167   msaitoh 			if (!memen)
   1000  1.167   msaitoh 				printf(", disabled");
   1001   1.38       cgd 			printf("\n");
   1002  1.168   msaitoh #ifdef _KERNEL
   1003  1.168   msaitoh 			printf("      size: 0x%08x\n",
   1004  1.168   msaitoh 			    PCI_MAPREG_MEM_SIZE(mask));
   1005  1.168   msaitoh #endif
   1006   1.37   nathanw 			break;
   1007   1.37   nathanw 		}
   1008   1.27       cgd 	} else {
   1009  1.168   msaitoh #ifdef _KERNEL
   1010  1.168   msaitoh 		if (ioen)
   1011  1.168   msaitoh 			printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
   1012  1.168   msaitoh #endif
   1013  1.168   msaitoh 		printf("I/O\n");
   1014  1.168   msaitoh 		printf("      base: 0x%08x", PCI_MAPREG_IO_ADDR(rval));
   1015  1.167   msaitoh 		if (!ioen)
   1016  1.167   msaitoh 			printf(", disabled");
   1017   1.38       cgd 		printf("\n");
   1018  1.168   msaitoh #ifdef _KERNEL
   1019  1.168   msaitoh 		printf("      size: 0x%08x\n", PCI_MAPREG_IO_SIZE(mask));
   1020  1.168   msaitoh #endif
   1021   1.22   thorpej 	}
   1022   1.37   nathanw 
   1023   1.37   nathanw 	return width;
   1024   1.27       cgd }
   1025   1.28       cgd 
   1026   1.28       cgd static void
   1027   1.44   thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
   1028   1.28       cgd {
   1029   1.28       cgd 	int off, needaddr, neednl;
   1030   1.28       cgd 
   1031   1.28       cgd 	needaddr = 1;
   1032   1.28       cgd 	neednl = 0;
   1033   1.28       cgd 	for (off = first; off < pastlast; off += 4) {
   1034   1.28       cgd 		if ((off % 16) == 0 || needaddr) {
   1035   1.28       cgd 			printf("    0x%02x:", off);
   1036   1.28       cgd 			needaddr = 0;
   1037   1.28       cgd 		}
   1038   1.28       cgd 		printf(" 0x%08x", regs[o2i(off)]);
   1039   1.28       cgd 		neednl = 1;
   1040   1.28       cgd 		if ((off % 16) == 12) {
   1041   1.28       cgd 			printf("\n");
   1042   1.28       cgd 			neednl = 0;
   1043   1.28       cgd 		}
   1044   1.28       cgd 	}
   1045   1.28       cgd 	if (neednl)
   1046   1.28       cgd 		printf("\n");
   1047   1.28       cgd }
   1048   1.28       cgd 
   1049  1.161   msaitoh static const char *
   1050  1.161   msaitoh pci_conf_print_agp_calcycle(uint8_t cal)
   1051  1.161   msaitoh {
   1052  1.161   msaitoh 
   1053  1.161   msaitoh 	switch (cal) {
   1054  1.161   msaitoh 	case 0x0:
   1055  1.161   msaitoh 		return "4ms";
   1056  1.161   msaitoh 	case 0x1:
   1057  1.161   msaitoh 		return "16ms";
   1058  1.161   msaitoh 	case 0x2:
   1059  1.161   msaitoh 		return "64ms";
   1060  1.161   msaitoh 	case 0x3:
   1061  1.161   msaitoh 		return "256ms";
   1062  1.161   msaitoh 	case 0x7:
   1063  1.161   msaitoh 		return "Calibration Cycle Not Needed";
   1064  1.161   msaitoh 	default:
   1065  1.161   msaitoh 		return "(reserved)";
   1066  1.161   msaitoh 	}
   1067  1.161   msaitoh }
   1068  1.161   msaitoh 
   1069  1.161   msaitoh static void
   1070  1.161   msaitoh pci_conf_print_agp_datarate(pcireg_t reg, bool isagp3)
   1071  1.161   msaitoh {
   1072  1.161   msaitoh 	if (isagp3) {
   1073  1.161   msaitoh 		/* AGP 3.0 */
   1074  1.161   msaitoh 		if (reg & AGP_MODE_V3_RATE_4x)
   1075  1.161   msaitoh 			printf("x4");
   1076  1.161   msaitoh 		if (reg & AGP_MODE_V3_RATE_8x)
   1077  1.161   msaitoh 			printf("x8");
   1078  1.161   msaitoh 	} else {
   1079  1.161   msaitoh 		/* AGP 2.0 */
   1080  1.161   msaitoh 		if (reg & AGP_MODE_V2_RATE_1x)
   1081  1.161   msaitoh 			printf("x1");
   1082  1.161   msaitoh 		if (reg & AGP_MODE_V2_RATE_2x)
   1083  1.161   msaitoh 			printf("x2");
   1084  1.161   msaitoh 		if (reg & AGP_MODE_V2_RATE_4x)
   1085  1.161   msaitoh 			printf("x4");
   1086  1.161   msaitoh 	}
   1087  1.161   msaitoh 	printf("\n");
   1088  1.161   msaitoh }
   1089  1.161   msaitoh 
   1090  1.132   msaitoh static void
   1091  1.132   msaitoh pci_conf_print_agp_cap(const pcireg_t *regs, int capoff)
   1092  1.132   msaitoh {
   1093  1.132   msaitoh 	pcireg_t rval;
   1094  1.161   msaitoh 	bool isagp3;
   1095  1.132   msaitoh 
   1096  1.132   msaitoh 	printf("\n  AGP Capabilities Register\n");
   1097  1.132   msaitoh 
   1098  1.132   msaitoh 	rval = regs[o2i(capoff)];
   1099  1.132   msaitoh 	printf("    Revision: %d.%d\n",
   1100  1.132   msaitoh 	    PCI_CAP_AGP_MAJOR(rval), PCI_CAP_AGP_MINOR(rval));
   1101  1.132   msaitoh 
   1102  1.161   msaitoh 	rval = regs[o2i(capoff + PCI_AGP_STATUS)];
   1103  1.161   msaitoh 	printf("    Status register: 0x%04x\n", rval);
   1104  1.161   msaitoh 	printf("      RQ: %d\n",
   1105  1.161   msaitoh 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_RQ) + 1);
   1106  1.161   msaitoh 	printf("      ARQSZ: %d\n",
   1107  1.161   msaitoh 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_ARQSZ));
   1108  1.161   msaitoh 	printf("      CAL cycle: %s\n",
   1109  1.161   msaitoh 	       pci_conf_print_agp_calcycle(__SHIFTOUT(rval, AGP_MODE_CAL)));
   1110  1.161   msaitoh 	onoff("SBA", rval, AGP_MODE_SBA);
   1111  1.161   msaitoh 	onoff("htrans#", rval, AGP_MODE_HTRANS);
   1112  1.161   msaitoh 	onoff("Over 4G", rval, AGP_MODE_4G);
   1113  1.161   msaitoh 	onoff("Fast Write", rval, AGP_MODE_FW);
   1114  1.161   msaitoh 	onoff("AGP 3.0 Mode", rval, AGP_MODE_MODE_3);
   1115  1.161   msaitoh 	isagp3 = rval & AGP_MODE_MODE_3;
   1116  1.161   msaitoh 	printf("      Data Rate Support: ");
   1117  1.161   msaitoh 	pci_conf_print_agp_datarate(rval, isagp3);
   1118  1.161   msaitoh 
   1119  1.161   msaitoh 	rval = regs[o2i(capoff + PCI_AGP_COMMAND)];
   1120  1.161   msaitoh 	printf("    Command register: 0x%08x\n", rval);
   1121  1.161   msaitoh 	printf("      PRQ: %d\n",
   1122  1.161   msaitoh 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_RQ) + 1);
   1123  1.161   msaitoh 	printf("      PARQSZ: %d\n",
   1124  1.161   msaitoh 	    (unsigned int)__SHIFTOUT(rval, AGP_MODE_ARQSZ));
   1125  1.161   msaitoh 	printf("      PCAL cycle: %s\n",
   1126  1.161   msaitoh 	       pci_conf_print_agp_calcycle(__SHIFTOUT(rval, AGP_MODE_CAL)));
   1127  1.161   msaitoh 	onoff("SBA", rval, AGP_MODE_SBA);
   1128  1.161   msaitoh 	onoff("AGP", rval, AGP_MODE_AGP);
   1129  1.161   msaitoh 	onoff("Over 4G", rval, AGP_MODE_4G);
   1130  1.161   msaitoh 	onoff("Fast Write", rval, AGP_MODE_FW);
   1131  1.161   msaitoh 	if (isagp3) {
   1132  1.161   msaitoh 		printf("      Data Rate Enable: ");
   1133  1.161   msaitoh 		/*
   1134  1.161   msaitoh 		 * The Data Rate Enable bits are used only on 3.0 and the
   1135  1.161   msaitoh 		 * Command register has no AGP_MODE_MODE_3 bit, so pass the
   1136  1.161   msaitoh 		 * flag to print correctly.
   1137  1.161   msaitoh 		 */
   1138  1.161   msaitoh 		pci_conf_print_agp_datarate(rval, isagp3);
   1139  1.161   msaitoh 	}
   1140  1.132   msaitoh }
   1141  1.132   msaitoh 
   1142  1.115   msaitoh static const char *
   1143  1.115   msaitoh pci_conf_print_pcipm_cap_aux(uint16_t caps)
   1144  1.115   msaitoh {
   1145  1.115   msaitoh 
   1146  1.115   msaitoh 	switch ((caps >> 6) & 7) {
   1147  1.115   msaitoh 	case 0:	return "self-powered";
   1148  1.115   msaitoh 	case 1: return "55 mA";
   1149  1.115   msaitoh 	case 2: return "100 mA";
   1150  1.115   msaitoh 	case 3: return "160 mA";
   1151  1.115   msaitoh 	case 4: return "220 mA";
   1152  1.115   msaitoh 	case 5: return "270 mA";
   1153  1.115   msaitoh 	case 6: return "320 mA";
   1154  1.115   msaitoh 	case 7:
   1155  1.115   msaitoh 	default: return "375 mA";
   1156  1.115   msaitoh 	}
   1157  1.115   msaitoh }
   1158  1.115   msaitoh 
   1159  1.115   msaitoh static const char *
   1160  1.115   msaitoh pci_conf_print_pcipm_cap_pmrev(uint8_t val)
   1161  1.115   msaitoh {
   1162  1.115   msaitoh 	static const char unk[] = "unknown";
   1163  1.115   msaitoh 	static const char *pmrev[8] = {
   1164  1.115   msaitoh 		unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
   1165  1.115   msaitoh 	};
   1166  1.115   msaitoh 	if (val > 7)
   1167  1.115   msaitoh 		return unk;
   1168  1.115   msaitoh 	return pmrev[val];
   1169  1.115   msaitoh }
   1170  1.115   msaitoh 
   1171   1.27       cgd static void
   1172  1.115   msaitoh pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
   1173   1.27       cgd {
   1174  1.115   msaitoh 	uint16_t caps, pmcsr;
   1175  1.115   msaitoh 
   1176  1.115   msaitoh 	caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT;
   1177  1.202   msaitoh 	pmcsr = regs[o2i(capoff + PCI_PMCSR)];
   1178  1.115   msaitoh 
   1179  1.115   msaitoh 	printf("\n  PCI Power Management Capabilities Register\n");
   1180   1.27       cgd 
   1181  1.115   msaitoh 	printf("    Capabilities register: 0x%04x\n", caps);
   1182  1.115   msaitoh 	printf("      Version: %s\n",
   1183  1.115   msaitoh 	    pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK));
   1184  1.115   msaitoh 	onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK);
   1185  1.115   msaitoh 	onoff("Device specific initialization", caps, PCI_PMCR_DSI);
   1186  1.115   msaitoh 	printf("      3.3V auxiliary current: %s\n",
   1187  1.115   msaitoh 	    pci_conf_print_pcipm_cap_aux(caps));
   1188  1.115   msaitoh 	onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP);
   1189  1.115   msaitoh 	onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP);
   1190  1.117   msaitoh 	onoff("PME# support D0", caps, PCI_PMCR_PME_D0);
   1191  1.117   msaitoh 	onoff("PME# support D1", caps, PCI_PMCR_PME_D1);
   1192  1.117   msaitoh 	onoff("PME# support D2", caps, PCI_PMCR_PME_D2);
   1193  1.117   msaitoh 	onoff("PME# support D3 hot", caps, PCI_PMCR_PME_D3HOT);
   1194  1.117   msaitoh 	onoff("PME# support D3 cold", caps, PCI_PMCR_PME_D3COLD);
   1195   1.22   thorpej 
   1196  1.202   msaitoh 	printf("    Control/status register: 0x%08x\n", pmcsr);
   1197  1.115   msaitoh 	printf("      Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK);
   1198  1.115   msaitoh 	onoff("PCI Express reserved", (pmcsr >> 2), 1);
   1199  1.117   msaitoh 	onoff("No soft reset", pmcsr, PCI_PMCSR_NO_SOFTRST);
   1200  1.115   msaitoh 	printf("      PME# assertion: %sabled\n",
   1201  1.115   msaitoh 	    (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis");
   1202  1.157   msaitoh 	printf("      Data Select: %d\n",
   1203  1.157   msaitoh 	    __SHIFTOUT(pmcsr, PCI_PMCSR_DATASEL_MASK));
   1204  1.157   msaitoh 	printf("      Data Scale: %d\n",
   1205  1.157   msaitoh 	    __SHIFTOUT(pmcsr, PCI_PMCSR_DATASCL_MASK));
   1206  1.115   msaitoh 	onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS);
   1207  1.115   msaitoh 	printf("    Bridge Support Extensions register: 0x%02x\n",
   1208  1.202   msaitoh 	    (pmcsr >> 16) & 0xff);
   1209  1.202   msaitoh 	onoff("B2/B3 support", pmcsr, PCI_PMCSR_B2B3_SUPPORT);
   1210  1.202   msaitoh 	onoff("Bus Power/Clock Control Enable", pmcsr, PCI_PMCSR_BPCC_EN);
   1211  1.202   msaitoh 	printf("    Data register: 0x%02x\n",
   1212  1.202   msaitoh 	       __SHIFTOUT(pmcsr, PCI_PMCSR_DATA));
   1213  1.115   msaitoh }
   1214   1.22   thorpej 
   1215  1.115   msaitoh /* XXX pci_conf_print_vpd_cap */
   1216  1.115   msaitoh /* XXX pci_conf_print_slotid_cap */
   1217   1.26       cgd 
   1218  1.115   msaitoh static void
   1219  1.115   msaitoh pci_conf_print_msi_cap(const pcireg_t *regs, int capoff)
   1220  1.115   msaitoh {
   1221  1.115   msaitoh 	uint32_t ctl, mmc, mme;
   1222   1.33    kleink 
   1223  1.115   msaitoh 	regs += o2i(capoff);
   1224  1.115   msaitoh 	ctl = *regs++;
   1225  1.115   msaitoh 	mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK);
   1226  1.115   msaitoh 	mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK);
   1227   1.33    kleink 
   1228  1.115   msaitoh 	printf("\n  PCI Message Signaled Interrupt\n");
   1229   1.26       cgd 
   1230  1.115   msaitoh 	printf("    Message Control register: 0x%04x\n", ctl >> 16);
   1231  1.115   msaitoh 	onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE);
   1232  1.115   msaitoh 	printf("      Multiple Message Capable: %s (%d vector%s)\n",
   1233  1.115   msaitoh 	    mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : "");
   1234  1.115   msaitoh 	printf("      Multiple Message Enabled: %s (%d vector%s)\n",
   1235  1.115   msaitoh 	    mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : "");
   1236  1.115   msaitoh 	onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR);
   1237  1.115   msaitoh 	onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK);
   1238  1.152   msaitoh 	onoff("Extended Message Data Capable", ctl, PCI_MSI_CTL_EXTMDATA_CAP);
   1239  1.152   msaitoh 	onoff("Extended Message Data Enable", ctl, PCI_MSI_CTL_EXTMDATA_EN);
   1240  1.115   msaitoh 	printf("    Message Address %sregister: 0x%08x\n",
   1241  1.115   msaitoh 	    ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++);
   1242  1.115   msaitoh 	if (ctl & PCI_MSI_CTL_64BIT_ADDR) {
   1243  1.115   msaitoh 		printf("    Message Address %sregister: 0x%08x\n",
   1244  1.115   msaitoh 		    "(upper) ", *regs++);
   1245  1.115   msaitoh 	}
   1246  1.183   msaitoh 	printf("    Message Data register: ");
   1247  1.183   msaitoh 	if (ctl & PCI_MSI_CTL_EXTMDATA_CAP)
   1248  1.183   msaitoh 		printf("0x%08x\n", *regs);
   1249  1.183   msaitoh 	else
   1250  1.183   msaitoh 		printf("0x%04x\n", *regs & 0xffff);
   1251  1.157   msaitoh 	regs++;
   1252  1.115   msaitoh 	if (ctl & PCI_MSI_CTL_PERVEC_MASK) {
   1253  1.115   msaitoh 		printf("    Vector Mask register: 0x%08x\n", *regs++);
   1254  1.115   msaitoh 		printf("    Vector Pending register: 0x%08x\n", *regs++);
   1255   1.22   thorpej 	}
   1256   1.51  drochner }
   1257   1.51  drochner 
   1258  1.115   msaitoh /* XXX pci_conf_print_cpci_hostwap_cap */
   1259  1.122   msaitoh 
   1260  1.122   msaitoh /*
   1261  1.122   msaitoh  * For both command register and status register.
   1262  1.122   msaitoh  * The argument "idx" is index number (0 to 7).
   1263  1.122   msaitoh  */
   1264  1.122   msaitoh static int
   1265  1.122   msaitoh pcix_split_trans(unsigned int idx)
   1266  1.122   msaitoh {
   1267  1.122   msaitoh 	static int table[8] = {
   1268  1.122   msaitoh 		1, 2, 3, 4, 8, 12, 16, 32
   1269  1.122   msaitoh 	};
   1270  1.122   msaitoh 
   1271  1.122   msaitoh 	if (idx >= __arraycount(table))
   1272  1.122   msaitoh 		return -1;
   1273  1.122   msaitoh 	return table[idx];
   1274  1.122   msaitoh }
   1275  1.122   msaitoh 
   1276  1.122   msaitoh static void
   1277  1.140   msaitoh pci_conf_print_pcix_cap_2ndbusmode(int num)
   1278  1.140   msaitoh {
   1279  1.140   msaitoh 	const char *maxfreq, *maxperiod;
   1280  1.140   msaitoh 
   1281  1.140   msaitoh 	printf("      Mode: ");
   1282  1.140   msaitoh 	if (num <= 0x07)
   1283  1.140   msaitoh 		printf("PCI-X Mode 1\n");
   1284  1.140   msaitoh 	else if (num <= 0x0b)
   1285  1.140   msaitoh 		printf("PCI-X 266 (Mode 2)\n");
   1286  1.140   msaitoh 	else
   1287  1.140   msaitoh 		printf("PCI-X 533 (Mode 2)\n");
   1288  1.216   msaitoh 
   1289  1.140   msaitoh 	printf("      Error protection: %s\n", (num <= 3) ? "parity" : "ECC");
   1290  1.140   msaitoh 	switch (num & 0x03) {
   1291  1.140   msaitoh 	default:
   1292  1.140   msaitoh 	case 0:
   1293  1.140   msaitoh 		maxfreq = "N/A";
   1294  1.140   msaitoh 		maxperiod = "N/A";
   1295  1.140   msaitoh 		break;
   1296  1.140   msaitoh 	case 1:
   1297  1.140   msaitoh 		maxfreq = "66MHz";
   1298  1.140   msaitoh 		maxperiod = "15ns";
   1299  1.140   msaitoh 		break;
   1300  1.140   msaitoh 	case 2:
   1301  1.140   msaitoh 		maxfreq = "100MHz";
   1302  1.140   msaitoh 		maxperiod = "10ns";
   1303  1.140   msaitoh 		break;
   1304  1.140   msaitoh 	case 3:
   1305  1.140   msaitoh 		maxfreq = "133MHz";
   1306  1.140   msaitoh 		maxperiod = "7.5ns";
   1307  1.140   msaitoh 		break;
   1308  1.140   msaitoh 	}
   1309  1.140   msaitoh 	printf("      Max Clock Freq: %s\n", maxfreq);
   1310  1.140   msaitoh 	printf("      Min Clock Period: %s\n", maxperiod);
   1311  1.140   msaitoh }
   1312  1.140   msaitoh 
   1313  1.140   msaitoh static void
   1314  1.122   msaitoh pci_conf_print_pcix_cap(const pcireg_t *regs, int capoff)
   1315  1.122   msaitoh {
   1316  1.122   msaitoh 	pcireg_t reg;
   1317  1.122   msaitoh 	int isbridge;
   1318  1.122   msaitoh 	int i;
   1319  1.122   msaitoh 
   1320  1.122   msaitoh 	isbridge = (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)])
   1321  1.122   msaitoh 	    & PCI_HDRTYPE_PPB) != 0 ? 1 : 0;
   1322  1.122   msaitoh 	printf("\n  PCI-X %s Capabilities Register\n",
   1323  1.122   msaitoh 	    isbridge ? "Bridge" : "Non-bridge");
   1324  1.122   msaitoh 
   1325  1.122   msaitoh 	reg = regs[o2i(capoff)];
   1326  1.122   msaitoh 	if (isbridge != 0) {
   1327  1.122   msaitoh 		printf("    Secondary status register: 0x%04x\n",
   1328  1.122   msaitoh 		    (reg & 0xffff0000) >> 16);
   1329  1.122   msaitoh 		onoff("64bit device", reg, PCIX_STATUS_64BIT);
   1330  1.122   msaitoh 		onoff("133MHz capable", reg, PCIX_STATUS_133);
   1331  1.122   msaitoh 		onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
   1332  1.122   msaitoh 		onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
   1333  1.122   msaitoh 		onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
   1334  1.122   msaitoh 		onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
   1335  1.140   msaitoh 		pci_conf_print_pcix_cap_2ndbusmode(
   1336  1.140   msaitoh 			__SHIFTOUT(reg, PCIX_BRIDGE_2NDST_CLKF));
   1337  1.122   msaitoh 		printf("      Version: 0x%x\n",
   1338  1.122   msaitoh 		    (reg & PCIX_BRIDGE_2NDST_VER_MASK)
   1339  1.122   msaitoh 		    >> PCIX_BRIDGE_2NDST_VER_SHIFT);
   1340  1.122   msaitoh 		onoff("266MHz capable", reg, PCIX_BRIDGE_ST_266);
   1341  1.122   msaitoh 		onoff("533MHz capable", reg, PCIX_BRIDGE_ST_533);
   1342  1.122   msaitoh 	} else {
   1343  1.122   msaitoh 		printf("    Command register: 0x%04x\n",
   1344  1.122   msaitoh 		    (reg & 0xffff0000) >> 16);
   1345  1.122   msaitoh 		onoff("Data Parity Error Recovery", reg,
   1346  1.122   msaitoh 		    PCIX_CMD_PERR_RECOVER);
   1347  1.122   msaitoh 		onoff("Enable Relaxed Ordering", reg, PCIX_CMD_RELAXED_ORDER);
   1348  1.122   msaitoh 		printf("      Maximum Burst Read Count: %u\n",
   1349  1.122   msaitoh 		    PCIX_CMD_BYTECNT(reg));
   1350  1.122   msaitoh 		printf("      Maximum Split Transactions: %d\n",
   1351  1.122   msaitoh 		    pcix_split_trans((reg & PCIX_CMD_SPLTRANS_MASK)
   1352  1.122   msaitoh 			>> PCIX_CMD_SPLTRANS_SHIFT));
   1353  1.122   msaitoh 	}
   1354  1.122   msaitoh 	reg = regs[o2i(capoff+PCIX_STATUS)]; /* Or PCIX_BRIDGE_PRI_STATUS */
   1355  1.122   msaitoh 	printf("    %sStatus register: 0x%08x\n",
   1356  1.122   msaitoh 	    isbridge ? "Bridge " : "", reg);
   1357  1.122   msaitoh 	printf("      Function: %d\n", PCIX_STATUS_FN(reg));
   1358  1.122   msaitoh 	printf("      Device: %d\n", PCIX_STATUS_DEV(reg));
   1359  1.122   msaitoh 	printf("      Bus: %d\n", PCIX_STATUS_BUS(reg));
   1360  1.122   msaitoh 	onoff("64bit device", reg, PCIX_STATUS_64BIT);
   1361  1.122   msaitoh 	onoff("133MHz capable", reg, PCIX_STATUS_133);
   1362  1.122   msaitoh 	onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC);
   1363  1.122   msaitoh 	onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX);
   1364  1.122   msaitoh 	if (isbridge != 0) {
   1365  1.122   msaitoh 		onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN);
   1366  1.122   msaitoh 		onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL);
   1367  1.122   msaitoh 	} else {
   1368  1.122   msaitoh 		onoff2("Device Complexity", reg, PCIX_STATUS_DEVCPLX,
   1369  1.122   msaitoh 		    "bridge device", "simple device");
   1370  1.122   msaitoh 		printf("      Designed max memory read byte count: %d\n",
   1371  1.122   msaitoh 		    512 << ((reg & PCIX_STATUS_MAXB_MASK)
   1372  1.122   msaitoh 			>> PCIX_STATUS_MAXB_SHIFT));
   1373  1.122   msaitoh 		printf("      Designed max outstanding split transaction: %d\n",
   1374  1.122   msaitoh 		    pcix_split_trans((reg & PCIX_STATUS_MAXST_MASK)
   1375  1.122   msaitoh 			>> PCIX_STATUS_MAXST_SHIFT));
   1376  1.122   msaitoh 		printf("      MAX cumulative Read Size: %u\n",
   1377  1.122   msaitoh 		    8 << ((reg & 0x1c000000) >> PCIX_STATUS_MAXRS_SHIFT));
   1378  1.122   msaitoh 		onoff("Received split completion error", reg,
   1379  1.122   msaitoh 		    PCIX_STATUS_SCERR);
   1380  1.122   msaitoh 	}
   1381  1.122   msaitoh 	onoff("266MHz capable", reg, PCIX_STATUS_266);
   1382  1.122   msaitoh 	onoff("533MHz capable", reg, PCIX_STATUS_533);
   1383  1.122   msaitoh 
   1384  1.122   msaitoh 	if (isbridge == 0)
   1385  1.122   msaitoh 		return;
   1386  1.122   msaitoh 
   1387  1.122   msaitoh 	/* Only for bridge */
   1388  1.122   msaitoh 	for (i = 0; i < 2; i++) {
   1389  1.163   msaitoh 		reg = regs[o2i(capoff + PCIX_BRIDGE_UP_STCR + (4 * i))];
   1390  1.122   msaitoh 		printf("    %s split transaction control register: 0x%08x\n",
   1391  1.122   msaitoh 		    (i == 0) ? "Upstream" : "Downstream", reg);
   1392  1.122   msaitoh 		printf("      Capacity: %d\n", reg & PCIX_BRIDGE_STCAP);
   1393  1.122   msaitoh 		printf("      Commitment Limit: %d\n",
   1394  1.122   msaitoh 		    (reg & PCIX_BRIDGE_STCLIM) >> PCIX_BRIDGE_STCLIM_SHIFT);
   1395  1.122   msaitoh 	}
   1396  1.122   msaitoh }
   1397  1.122   msaitoh 
   1398  1.141   msaitoh /* pci_conf_print_ht_slave_cap */
   1399  1.141   msaitoh /* pci_conf_print_ht_host_cap */
   1400  1.141   msaitoh /* pci_conf_print_ht_switch_cap */
   1401  1.141   msaitoh /* pci_conf_print_ht_intr_cap */
   1402  1.141   msaitoh /* pci_conf_print_ht_revid_cap */
   1403  1.141   msaitoh /* pci_conf_print_ht_unitid_cap */
   1404  1.141   msaitoh /* pci_conf_print_ht_extcnf_cap */
   1405  1.141   msaitoh /* pci_conf_print_ht_addrmap_cap */
   1406  1.141   msaitoh /* pci_conf_print_ht_msimap_cap */
   1407  1.141   msaitoh 
   1408  1.141   msaitoh static void
   1409  1.141   msaitoh pci_conf_print_ht_msimap_cap(const pcireg_t *regs, int capoff)
   1410  1.141   msaitoh {
   1411  1.141   msaitoh 	pcireg_t val;
   1412  1.141   msaitoh 	uint32_t lo, hi;
   1413  1.141   msaitoh 
   1414  1.141   msaitoh 	/*
   1415  1.141   msaitoh 	 * Print the rest of the command register bits. Others are
   1416  1.141   msaitoh 	 * printed in pci_conf_print_ht_cap().
   1417  1.141   msaitoh 	 */
   1418  1.141   msaitoh 	val = regs[o2i(capoff + PCI_HT_CMD)];
   1419  1.141   msaitoh 	onoff("Enable", val, PCI_HT_MSI_ENABLED);
   1420  1.141   msaitoh 	onoff("Fixed", val, PCI_HT_MSI_FIXED);
   1421  1.141   msaitoh 
   1422  1.141   msaitoh 	lo = regs[o2i(capoff + PCI_HT_MSI_ADDR_LO)];
   1423  1.141   msaitoh 	hi = regs[o2i(capoff + PCI_HT_MSI_ADDR_HI)];
   1424  1.141   msaitoh 	printf("    Address Low register: 0x%08x\n", lo);
   1425  1.141   msaitoh 	printf("    Address high register: 0x%08x\n", hi);
   1426  1.141   msaitoh 	printf("      Address: 0x%016" PRIx64 "\n",
   1427  1.141   msaitoh 	    (uint64_t)hi << 32 | (lo & PCI_HT_MSI_ADDR_LO_MASK));
   1428  1.141   msaitoh }
   1429  1.141   msaitoh 
   1430  1.141   msaitoh /* pci_conf_print_ht_droute_cap */
   1431  1.141   msaitoh /* pci_conf_print_ht_vcset_cap */
   1432  1.141   msaitoh /* pci_conf_print_ht_retry_cap */
   1433  1.141   msaitoh /* pci_conf_print_ht_x86enc_cap */
   1434  1.141   msaitoh /* pci_conf_print_ht_gen3_cap */
   1435  1.141   msaitoh /* pci_conf_print_ht_fle_cap */
   1436  1.141   msaitoh /* pci_conf_print_ht_pm_cap */
   1437  1.141   msaitoh /* pci_conf_print_ht_hnc_cap */
   1438  1.141   msaitoh 
   1439  1.141   msaitoh static const struct ht_types {
   1440  1.141   msaitoh 	pcireg_t cap;
   1441  1.141   msaitoh 	const char *name;
   1442  1.141   msaitoh 	void (*printfunc)(const pcireg_t *, int);
   1443  1.141   msaitoh } ht_captab[] = {
   1444  1.141   msaitoh 	{PCI_HT_CAP_SLAVE,	"Slave or Primary Interface", NULL },
   1445  1.141   msaitoh 	{PCI_HT_CAP_HOST,	"Host or Secondary Interface", NULL },
   1446  1.141   msaitoh 	{PCI_HT_CAP_SWITCH,	"Switch", NULL },
   1447  1.141   msaitoh 	{PCI_HT_CAP_INTERRUPT,	"Interrupt Discovery and Configuration", NULL},
   1448  1.141   msaitoh 	{PCI_HT_CAP_REVID,	"Revision ID",	NULL },
   1449  1.141   msaitoh 	{PCI_HT_CAP_UNITID_CLUMP, "UnitID Clumping",	NULL },
   1450  1.141   msaitoh 	{PCI_HT_CAP_EXTCNFSPACE, "Extended Configuration Space Access",	NULL },
   1451  1.141   msaitoh 	{PCI_HT_CAP_ADDRMAP,	"Address Mapping",	NULL },
   1452  1.141   msaitoh 	{PCI_HT_CAP_MSIMAP,	"MSI Mapping",	pci_conf_print_ht_msimap_cap },
   1453  1.141   msaitoh 	{PCI_HT_CAP_DIRECTROUTE, "Direct Route",	NULL },
   1454  1.141   msaitoh 	{PCI_HT_CAP_VCSET,	"VCSet",	NULL },
   1455  1.141   msaitoh 	{PCI_HT_CAP_RETRYMODE,	"Retry Mode",	NULL },
   1456  1.141   msaitoh 	{PCI_HT_CAP_X86ENCODE,	"X86 Encoding",	NULL },
   1457  1.141   msaitoh 	{PCI_HT_CAP_GEN3,	"Gen3",	NULL },
   1458  1.141   msaitoh 	{PCI_HT_CAP_FLE,	"Function-Level Extension",	NULL },
   1459  1.141   msaitoh 	{PCI_HT_CAP_PM,		"Power Management",	NULL },
   1460  1.141   msaitoh 	{PCI_HT_CAP_HIGHNODECNT, "High Node Count",	NULL },
   1461  1.141   msaitoh };
   1462  1.141   msaitoh 
   1463  1.141   msaitoh static void
   1464  1.141   msaitoh pci_conf_print_ht_cap(const pcireg_t *regs, int capoff)
   1465  1.141   msaitoh {
   1466  1.141   msaitoh 	pcireg_t val, foundcap;
   1467  1.141   msaitoh 	unsigned int off;
   1468  1.141   msaitoh 
   1469  1.141   msaitoh 	val = regs[o2i(capoff + PCI_HT_CMD)];
   1470  1.141   msaitoh 
   1471  1.141   msaitoh 	printf("\n  HyperTransport Capability Register at 0x%02x\n", capoff);
   1472  1.141   msaitoh 
   1473  1.141   msaitoh 	printf("    Command register: 0x%04x\n", val >> 16);
   1474  1.141   msaitoh 	foundcap = PCI_HT_CAP(val);
   1475  1.141   msaitoh 	for (off = 0; off < __arraycount(ht_captab); off++) {
   1476  1.141   msaitoh 		if (ht_captab[off].cap == foundcap)
   1477  1.141   msaitoh 			break;
   1478  1.141   msaitoh 	}
   1479  1.141   msaitoh 	printf("      Capability Type: 0x%02x ", foundcap);
   1480  1.141   msaitoh 	if (off >= __arraycount(ht_captab)) {
   1481  1.141   msaitoh 		printf("(unknown)\n");
   1482  1.141   msaitoh 		return;
   1483  1.141   msaitoh 	}
   1484  1.141   msaitoh 	printf("(%s)\n", ht_captab[off].name);
   1485  1.141   msaitoh 	if (ht_captab[off].printfunc != NULL)
   1486  1.142   msaitoh 		ht_captab[off].printfunc(regs, capoff);
   1487  1.141   msaitoh }
   1488  1.118   msaitoh 
   1489  1.118   msaitoh static void
   1490  1.118   msaitoh pci_conf_print_vendspec_cap(const pcireg_t *regs, int capoff)
   1491  1.118   msaitoh {
   1492  1.118   msaitoh 	uint16_t caps;
   1493  1.118   msaitoh 
   1494  1.118   msaitoh 	caps = regs[o2i(capoff)] >> PCI_VENDORSPECIFIC_SHIFT;
   1495  1.118   msaitoh 
   1496  1.118   msaitoh 	printf("\n  PCI Vendor Specific Capabilities Register\n");
   1497  1.118   msaitoh 	printf("    Capabilities length: 0x%02x\n", caps & 0xff);
   1498  1.118   msaitoh }
   1499  1.118   msaitoh 
   1500  1.118   msaitoh static void
   1501  1.118   msaitoh pci_conf_print_debugport_cap(const pcireg_t *regs, int capoff)
   1502  1.118   msaitoh {
   1503  1.118   msaitoh 	pcireg_t val;
   1504  1.118   msaitoh 
   1505  1.118   msaitoh 	val = regs[o2i(capoff + PCI_DEBUG_BASER)];
   1506  1.118   msaitoh 
   1507  1.118   msaitoh 	printf("\n  Debugport Capability Register\n");
   1508  1.118   msaitoh 	printf("    Debug base Register: 0x%04x\n",
   1509  1.118   msaitoh 	    val >> PCI_DEBUG_BASER_SHIFT);
   1510  1.118   msaitoh 	printf("      port offset: 0x%04x\n",
   1511  1.118   msaitoh 	    (val & PCI_DEBUG_PORTOFF_MASK) >> PCI_DEBUG_PORTOFF_SHIFT);
   1512  1.118   msaitoh 	printf("      BAR number: %u\n",
   1513  1.118   msaitoh 	    (val & PCI_DEBUG_BARNUM_MASK) >> PCI_DEBUG_BARNUM_SHIFT);
   1514  1.118   msaitoh }
   1515  1.118   msaitoh 
   1516  1.115   msaitoh /* XXX pci_conf_print_cpci_rsrcctl_cap */
   1517  1.115   msaitoh /* XXX pci_conf_print_hotplug_cap */
   1518  1.118   msaitoh 
   1519  1.118   msaitoh static void
   1520  1.118   msaitoh pci_conf_print_subsystem_cap(const pcireg_t *regs, int capoff)
   1521  1.118   msaitoh {
   1522  1.118   msaitoh 	pcireg_t reg;
   1523  1.118   msaitoh 
   1524  1.118   msaitoh 	reg = regs[o2i(capoff + PCI_CAP_SUBSYS_ID)];
   1525  1.118   msaitoh 
   1526  1.118   msaitoh 	printf("\n  Subsystem ID Capability Register\n");
   1527  1.215   msaitoh 	printf("    Subsystem ID: 0x%08x\n", reg);
   1528  1.118   msaitoh }
   1529  1.118   msaitoh 
   1530  1.115   msaitoh /* XXX pci_conf_print_agp8_cap */
   1531  1.192   msaitoh static void
   1532  1.192   msaitoh pci_conf_print_secure_cap(const pcireg_t *regs, int capoff)
   1533  1.192   msaitoh {
   1534  1.192   msaitoh 	pcireg_t reg, reg2, val;
   1535  1.192   msaitoh 	bool havemisc1;
   1536  1.192   msaitoh 
   1537  1.192   msaitoh 	printf("\n  Secure Capability Register\n");
   1538  1.192   msaitoh 	reg = regs[o2i(capoff + PCI_SECURE_CAP)];
   1539  1.193   msaitoh 	printf("    Capability Register: 0x%04x\n", reg >> 16);
   1540  1.192   msaitoh 	val = __SHIFTOUT(reg, PCI_SECURE_CAP_TYPE);
   1541  1.193   msaitoh 	printf("      Capability block type: ");
   1542  1.192   msaitoh 	/* I know IOMMU Only */
   1543  1.192   msaitoh 	if (val == PCI_SECURE_CAP_TYPE_IOMMU)
   1544  1.192   msaitoh 		printf("IOMMU\n");
   1545  1.192   msaitoh 	else {
   1546  1.192   msaitoh 		printf("0x%x(unknown)\n", val);
   1547  1.192   msaitoh 		return;
   1548  1.192   msaitoh 	}
   1549  1.192   msaitoh 
   1550  1.192   msaitoh 	val = __SHIFTOUT(reg, PCI_SECURE_CAP_REV);
   1551  1.193   msaitoh 	printf("      Capability revision: 0x%02x ", val);
   1552  1.192   msaitoh 	if (val == PCI_SECURE_CAP_REV_IOMMU)
   1553  1.193   msaitoh 		printf("(IOMMU)\n");
   1554  1.192   msaitoh 	else {
   1555  1.192   msaitoh 		printf("(unknown)\n");
   1556  1.192   msaitoh 		return;
   1557  1.192   msaitoh 	}
   1558  1.192   msaitoh 	onoff("IOTLB support", reg, PCI_SECURE_CAP_IOTLBSUP);
   1559  1.192   msaitoh 	onoff("HyperTransport tunnel translation support", reg,
   1560  1.192   msaitoh 	    PCI_SECURE_CAP_HTTUNNEL);
   1561  1.193   msaitoh 	onoff("Not present table entries cached", reg, PCI_SECURE_CAP_NPCACHE);
   1562  1.192   msaitoh 	onoff("IOMMU Extended Feature Register support", reg,
   1563  1.192   msaitoh 	    PCI_SECURE_CAP_EFRSUP);
   1564  1.192   msaitoh 	onoff("IOMMU Miscellaneous Information Register 1", reg,
   1565  1.192   msaitoh 	    PCI_SECURE_CAP_EXT);
   1566  1.192   msaitoh 	havemisc1 = reg & PCI_SECURE_CAP_EXT;
   1567  1.216   msaitoh 
   1568  1.192   msaitoh 	reg = regs[o2i(capoff + PCI_SECURE_IOMMU_BAL)];
   1569  1.192   msaitoh 	printf("    Base Address Low Register: 0x%08x\n", reg);
   1570  1.192   msaitoh 	onoff("Enable", reg, PCI_SECURE_IOMMU_BAL_EN);
   1571  1.192   msaitoh 	reg2 = regs[o2i(capoff + PCI_SECURE_IOMMU_BAH)];
   1572  1.192   msaitoh 	printf("    Base Address High Register: 0x%08x\n", reg2);
   1573  1.215   msaitoh 	printf("      Base Address: 0x%016" PRIx64 "\n",
   1574  1.192   msaitoh 	    ((uint64_t)reg2 << 32)
   1575  1.192   msaitoh 	    | (reg & (PCI_SECURE_IOMMU_BAL_H | PCI_SECURE_IOMMU_BAL_L)));
   1576  1.216   msaitoh 
   1577  1.192   msaitoh 	reg = regs[o2i(capoff + PCI_SECURE_IOMMU_RANGE)];
   1578  1.192   msaitoh 	printf("    IOMMU Range Register: 0x%08x\n", reg);
   1579  1.192   msaitoh 	printf("      HyperTransport UnitID: 0x%02x\n",
   1580  1.192   msaitoh 	    (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_UNITID));
   1581  1.192   msaitoh 	onoff("Range valid", reg, PCI_SECURE_IOMMU_RANGE_RNGVALID);
   1582  1.192   msaitoh 	printf("      Device range bus number: 0x%02x\n",
   1583  1.192   msaitoh 	    (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_BUSNUM));
   1584  1.192   msaitoh 	printf("      First device: 0x%04x\n",
   1585  1.192   msaitoh 	    (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_FIRSTDEV));
   1586  1.192   msaitoh 	printf("      Last device: 0x%04x\n",
   1587  1.192   msaitoh 	    (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_LASTDEV));
   1588  1.192   msaitoh 
   1589  1.192   msaitoh 	reg = regs[o2i(capoff + PCI_SECURE_IOMMU_MISC0)];
   1590  1.192   msaitoh 	printf("    Miscellaneous Information Register 0: 0x%08x\n", reg);
   1591  1.193   msaitoh 	printf("      MSI Message number: 0x%02x\n",
   1592  1.192   msaitoh 	    (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_MSINUM));
   1593  1.192   msaitoh 	val = __SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_GVASIZE);
   1594  1.192   msaitoh 	printf("      Guest Virtual Address size: ");
   1595  1.192   msaitoh 	if (val == PCI_SECURE_IOMMU_MISC0_GVASIZE_48B)
   1596  1.192   msaitoh 		printf("48bits\n");
   1597  1.192   msaitoh 	else
   1598  1.192   msaitoh 		printf("0x%x(unknown)\n", val);
   1599  1.192   msaitoh 	val = __SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_PASIZE);
   1600  1.192   msaitoh 	printf("      Physical Address size: %dbits\n", val);
   1601  1.192   msaitoh 	val = __SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_VASIZE);
   1602  1.192   msaitoh 	printf("      Virtual Address size: %dbits\n", val);
   1603  1.192   msaitoh 	onoff("ATS response address range reserved", reg,
   1604  1.192   msaitoh 	    PCI_SECURE_IOMMU_MISC0_ATSRESV);
   1605  1.192   msaitoh 	printf("      Peripheral Page Request MSI Message number: 0x%02x\n",
   1606  1.192   msaitoh 	    (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_MISNPPR));
   1607  1.192   msaitoh 
   1608  1.192   msaitoh 	if (!havemisc1)
   1609  1.192   msaitoh 		return;
   1610  1.216   msaitoh 
   1611  1.192   msaitoh 	reg = regs[o2i(capoff + PCI_SECURE_IOMMU_MISC1)];
   1612  1.192   msaitoh 	printf("    Miscellaneous Information Register 1: 0x%08x\n", reg);
   1613  1.192   msaitoh 	printf("      MSI Message number (GA): 0x%02x\n",
   1614  1.192   msaitoh 	    (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC1_MSINUM));
   1615  1.192   msaitoh }
   1616  1.115   msaitoh 
   1617   1.51  drochner static void
   1618   1.99   msaitoh pci_print_pcie_L0s_latency(uint32_t val)
   1619   1.99   msaitoh {
   1620   1.99   msaitoh 
   1621   1.99   msaitoh 	switch (val) {
   1622   1.99   msaitoh 	case 0x0:
   1623   1.99   msaitoh 		printf("Less than 64ns\n");
   1624   1.99   msaitoh 		break;
   1625   1.99   msaitoh 	case 0x1:
   1626   1.99   msaitoh 	case 0x2:
   1627   1.99   msaitoh 	case 0x3:
   1628   1.99   msaitoh 		printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1));
   1629   1.99   msaitoh 		break;
   1630   1.99   msaitoh 	case 0x4:
   1631   1.99   msaitoh 		printf("512ns to less than 1us\n");
   1632   1.99   msaitoh 		break;
   1633   1.99   msaitoh 	case 0x5:
   1634   1.99   msaitoh 		printf("1us to less than 2us\n");
   1635   1.99   msaitoh 		break;
   1636   1.99   msaitoh 	case 0x6:
   1637   1.99   msaitoh 		printf("2us - 4us\n");
   1638   1.99   msaitoh 		break;
   1639   1.99   msaitoh 	case 0x7:
   1640   1.99   msaitoh 		printf("More than 4us\n");
   1641   1.99   msaitoh 		break;
   1642   1.99   msaitoh 	}
   1643   1.99   msaitoh }
   1644   1.99   msaitoh 
   1645   1.99   msaitoh static void
   1646   1.99   msaitoh pci_print_pcie_L1_latency(uint32_t val)
   1647   1.99   msaitoh {
   1648   1.99   msaitoh 
   1649   1.99   msaitoh 	switch (val) {
   1650   1.99   msaitoh 	case 0x0:
   1651   1.99   msaitoh 		printf("Less than 1us\n");
   1652   1.99   msaitoh 		break;
   1653   1.99   msaitoh 	case 0x6:
   1654   1.99   msaitoh 		printf("32us - 64us\n");
   1655   1.99   msaitoh 		break;
   1656   1.99   msaitoh 	case 0x7:
   1657   1.99   msaitoh 		printf("More than 64us\n");
   1658   1.99   msaitoh 		break;
   1659   1.99   msaitoh 	default:
   1660   1.99   msaitoh 		printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val);
   1661   1.99   msaitoh 		break;
   1662   1.99   msaitoh 	}
   1663   1.99   msaitoh }
   1664   1.99   msaitoh 
   1665   1.99   msaitoh static void
   1666  1.105   msaitoh pci_print_pcie_compl_timeout(uint32_t val)
   1667  1.105   msaitoh {
   1668  1.105   msaitoh 
   1669  1.105   msaitoh 	switch (val) {
   1670  1.105   msaitoh 	case 0x0:
   1671  1.105   msaitoh 		printf("50us to 50ms\n");
   1672  1.105   msaitoh 		break;
   1673  1.105   msaitoh 	case 0x5:
   1674  1.105   msaitoh 		printf("16ms to 55ms\n");
   1675  1.105   msaitoh 		break;
   1676  1.105   msaitoh 	case 0x6:
   1677  1.105   msaitoh 		printf("65ms to 210ms\n");
   1678  1.105   msaitoh 		break;
   1679  1.105   msaitoh 	case 0x9:
   1680  1.105   msaitoh 		printf("260ms to 900ms\n");
   1681  1.105   msaitoh 		break;
   1682  1.105   msaitoh 	case 0xa:
   1683  1.105   msaitoh 		printf("1s to 3.5s\n");
   1684  1.105   msaitoh 		break;
   1685  1.105   msaitoh 	default:
   1686  1.105   msaitoh 		printf("unknown %u value\n", val);
   1687  1.105   msaitoh 		break;
   1688  1.105   msaitoh 	}
   1689  1.105   msaitoh }
   1690  1.105   msaitoh 
   1691  1.213   msaitoh static const char * const pcie_linkspeeds[] = {"2.5", "5.0", "8.0", "16.0"};
   1692  1.146   msaitoh 
   1693  1.185   msaitoh /*
   1694  1.185   msaitoh  * Print link speed. This function is used for the following register bits:
   1695  1.185   msaitoh  *   Maximum Link Speed in LCAP
   1696  1.185   msaitoh  *   Current Link Speed in LCSR
   1697  1.185   msaitoh  *   Target Link Speed in LCSR2
   1698  1.185   msaitoh  * All of above bitfield's values start from 1.
   1699  1.186   msaitoh  * For LCSR2, 0 is allowed for a device which supports 2.5GT/s only (and
   1700  1.186   msaitoh  * this check also works for devices which compliant to versions of the base
   1701  1.186   msaitoh  * specification prior to 3.0.
   1702  1.185   msaitoh  */
   1703  1.146   msaitoh static void
   1704  1.186   msaitoh pci_print_pcie_linkspeed(int regnum, pcireg_t val)
   1705  1.146   msaitoh {
   1706  1.146   msaitoh 
   1707  1.186   msaitoh 	if ((regnum == PCIE_LCSR2) && (val == 0))
   1708  1.186   msaitoh 		printf("2.5GT/s\n");
   1709  1.186   msaitoh 	else if ((val < 1) || (val > __arraycount(pcie_linkspeeds)))
   1710  1.146   msaitoh 		printf("unknown value (%u)\n", val);
   1711  1.146   msaitoh 	else
   1712  1.185   msaitoh 		printf("%sGT/s\n", pcie_linkspeeds[val - 1]);
   1713  1.146   msaitoh }
   1714  1.146   msaitoh 
   1715  1.185   msaitoh /*
   1716  1.185   msaitoh  * Print link speed "vector".
   1717  1.185   msaitoh  * This function is used for the following register bits:
   1718  1.185   msaitoh  *   Supported Link Speeds Vector in LCAP2
   1719  1.185   msaitoh  *   Lower SKP OS Generation Supported Speed Vector  in LCAP2
   1720  1.185   msaitoh  *   Lower SKP OS Reception Supported Speed Vector in LCAP2
   1721  1.185   msaitoh  *   Enable Lower SKP OS Generation Vector in LCTL3
   1722  1.185   msaitoh  * All of above bitfield's values start from 0.
   1723  1.185   msaitoh  */
   1724  1.146   msaitoh static void
   1725  1.146   msaitoh pci_print_pcie_linkspeedvector(pcireg_t val)
   1726  1.146   msaitoh {
   1727  1.146   msaitoh 	unsigned int i;
   1728  1.146   msaitoh 
   1729  1.146   msaitoh 	/* Start from 0 */
   1730  1.146   msaitoh 	for (i = 0; i < 16; i++)
   1731  1.146   msaitoh 		if (((val >> i) & 0x01) != 0) {
   1732  1.146   msaitoh 			if (i >= __arraycount(pcie_linkspeeds))
   1733  1.157   msaitoh 				printf(" unknown vector (0x%x)", 1 << i);
   1734  1.146   msaitoh 			else
   1735  1.146   msaitoh 				printf(" %sGT/s", pcie_linkspeeds[i]);
   1736  1.146   msaitoh 		}
   1737  1.146   msaitoh }
   1738  1.146   msaitoh 
   1739  1.105   msaitoh static void
   1740  1.157   msaitoh pci_print_pcie_link_deemphasis(pcireg_t val)
   1741  1.157   msaitoh {
   1742  1.157   msaitoh 	switch (val) {
   1743  1.157   msaitoh 	case 0:
   1744  1.157   msaitoh 		printf("-6dB");
   1745  1.157   msaitoh 		break;
   1746  1.157   msaitoh 	case 1:
   1747  1.157   msaitoh 		printf("-3.5dB");
   1748  1.157   msaitoh 		break;
   1749  1.157   msaitoh 	default:
   1750  1.157   msaitoh 		printf("(reserved value)");
   1751  1.157   msaitoh 	}
   1752  1.157   msaitoh }
   1753  1.157   msaitoh 
   1754  1.157   msaitoh static void
   1755   1.72     joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
   1756   1.72     joerg {
   1757  1.101   msaitoh 	pcireg_t reg; /* for each register */
   1758  1.101   msaitoh 	pcireg_t val; /* for each bitfield */
   1759   1.72     joerg 	bool check_slot = false;
   1760  1.209   msaitoh 	unsigned int pcie_devtype;
   1761  1.181   msaitoh 	bool check_upstreamport = false;
   1762  1.105   msaitoh 	unsigned int pciever;
   1763  1.157   msaitoh 	unsigned int i;
   1764   1.72     joerg 
   1765   1.72     joerg 	printf("\n  PCI Express Capabilities Register\n");
   1766   1.99   msaitoh 	/* Capability Register */
   1767  1.101   msaitoh 	reg = regs[o2i(capoff)];
   1768  1.157   msaitoh 	printf("    Capability register: 0x%04x\n", reg >> 16);
   1769  1.200   msaitoh 	pciever = (unsigned int)(PCIE_XCAP_VER(reg));
   1770  1.105   msaitoh 	printf("      Capability version: %u\n", pciever);
   1771   1.99   msaitoh 	printf("      Device type: ");
   1772  1.209   msaitoh 	pcie_devtype = PCIE_XCAP_TYPE(reg);
   1773  1.209   msaitoh 	switch (pcie_devtype) {
   1774  1.159   msaitoh 	case PCIE_XCAP_TYPE_PCIE_DEV:	/* 0x0 */
   1775   1.72     joerg 		printf("PCI Express Endpoint device\n");
   1776  1.181   msaitoh 		check_upstreamport = true;
   1777   1.72     joerg 		break;
   1778  1.159   msaitoh 	case PCIE_XCAP_TYPE_PCI_DEV:	/* 0x1 */
   1779   1.75  jmcneill 		printf("Legacy PCI Express Endpoint device\n");
   1780  1.181   msaitoh 		check_upstreamport = true;
   1781   1.72     joerg 		break;
   1782  1.159   msaitoh 	case PCIE_XCAP_TYPE_ROOT:	/* 0x4 */
   1783   1.72     joerg 		printf("Root Port of PCI Express Root Complex\n");
   1784   1.72     joerg 		check_slot = true;
   1785   1.72     joerg 		break;
   1786  1.159   msaitoh 	case PCIE_XCAP_TYPE_UP:		/* 0x5 */
   1787   1.72     joerg 		printf("Upstream Port of PCI Express Switch\n");
   1788  1.181   msaitoh 		check_upstreamport = true;
   1789   1.72     joerg 		break;
   1790  1.159   msaitoh 	case PCIE_XCAP_TYPE_DOWN:	/* 0x6 */
   1791   1.72     joerg 		printf("Downstream Port of PCI Express Switch\n");
   1792   1.72     joerg 		check_slot = true;
   1793   1.72     joerg 		break;
   1794  1.159   msaitoh 	case PCIE_XCAP_TYPE_PCIE2PCI:	/* 0x7 */
   1795   1.72     joerg 		printf("PCI Express to PCI/PCI-X Bridge\n");
   1796  1.181   msaitoh 		check_upstreamport = true;
   1797   1.72     joerg 		break;
   1798  1.159   msaitoh 	case PCIE_XCAP_TYPE_PCI2PCIE:	/* 0x8 */
   1799   1.72     joerg 		printf("PCI/PCI-X to PCI Express Bridge\n");
   1800  1.181   msaitoh 		/* Upstream port is not PCIe */
   1801  1.179   msaitoh 		check_slot = true;
   1802   1.72     joerg 		break;
   1803  1.159   msaitoh 	case PCIE_XCAP_TYPE_ROOT_INTEP:	/* 0x9 */
   1804   1.96   msaitoh 		printf("Root Complex Integrated Endpoint\n");
   1805   1.96   msaitoh 		break;
   1806  1.159   msaitoh 	case PCIE_XCAP_TYPE_ROOT_EVNTC:	/* 0xa */
   1807  1.180   msaitoh 		printf("Root Complex Event Collector\n");
   1808   1.96   msaitoh 		break;
   1809   1.72     joerg 	default:
   1810   1.72     joerg 		printf("unknown\n");
   1811   1.72     joerg 		break;
   1812   1.72     joerg 	}
   1813  1.127   msaitoh 	onoff("Slot implemented", reg, PCIE_XCAP_SI);
   1814  1.157   msaitoh 	printf("      Interrupt Message Number: 0x%02x\n",
   1815  1.159   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCIE_XCAP_IRQ));
   1816   1.99   msaitoh 
   1817   1.99   msaitoh 	/* Device Capability Register */
   1818  1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP)];
   1819  1.101   msaitoh 	printf("    Device Capabilities Register: 0x%08x\n", reg);
   1820   1.99   msaitoh 	printf("      Max Payload Size Supported: %u bytes max\n",
   1821  1.116   msaitoh 	    128 << (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD));
   1822   1.99   msaitoh 	printf("      Phantom Functions Supported: ");
   1823  1.159   msaitoh 	switch (__SHIFTOUT(reg, PCIE_DCAP_PHANTOM_FUNCS)) {
   1824   1.99   msaitoh 	case 0x0:
   1825   1.99   msaitoh 		printf("not available\n");
   1826   1.99   msaitoh 		break;
   1827   1.99   msaitoh 	case 0x1:
   1828   1.99   msaitoh 		printf("MSB\n");
   1829   1.99   msaitoh 		break;
   1830   1.99   msaitoh 	case 0x2:
   1831   1.99   msaitoh 		printf("two MSB\n");
   1832   1.99   msaitoh 		break;
   1833   1.99   msaitoh 	case 0x3:
   1834   1.99   msaitoh 		printf("All three bits\n");
   1835   1.99   msaitoh 		break;
   1836   1.99   msaitoh 	}
   1837   1.99   msaitoh 	printf("      Extended Tag Field Supported: %dbit\n",
   1838  1.103   msaitoh 	    (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8);
   1839   1.99   msaitoh 	printf("      Endpoint L0 Acceptable Latency: ");
   1840  1.159   msaitoh 	pci_print_pcie_L0s_latency(__SHIFTOUT(reg, PCIE_DCAP_L0S_LATENCY));
   1841   1.99   msaitoh 	printf("      Endpoint L1 Acceptable Latency: ");
   1842  1.159   msaitoh 	pci_print_pcie_L1_latency(__SHIFTOUT(reg, PCIE_DCAP_L1_LATENCY));
   1843  1.122   msaitoh 	onoff("Attention Button Present", reg, PCIE_DCAP_ATTN_BUTTON);
   1844  1.122   msaitoh 	onoff("Attention Indicator Present", reg, PCIE_DCAP_ATTN_IND);
   1845  1.112   msaitoh 	onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND);
   1846  1.112   msaitoh 	onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT);
   1847  1.181   msaitoh 	if (check_upstreamport) {
   1848  1.181   msaitoh 		printf("      Captured Slot Power Limit: ");
   1849  1.181   msaitoh 		pci_conf_print_pcie_power(
   1850  1.181   msaitoh 			__SHIFTOUT(reg, PCIE_DCAP_SLOT_PWR_LIM_VAL),
   1851  1.181   msaitoh 			__SHIFTOUT(reg, PCIE_DCAP_SLOT_PWR_LIM_SCALE));
   1852  1.181   msaitoh 	}
   1853  1.112   msaitoh 	onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR);
   1854   1.99   msaitoh 
   1855   1.99   msaitoh 	/* Device Control Register */
   1856  1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
   1857  1.101   msaitoh 	printf("    Device Control Register: 0x%04x\n", reg & 0xffff);
   1858  1.112   msaitoh 	onoff("Correctable Error Reporting Enable", reg,
   1859  1.112   msaitoh 	    PCIE_DCSR_ENA_COR_ERR);
   1860  1.112   msaitoh 	onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER);
   1861  1.112   msaitoh 	onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER);
   1862  1.112   msaitoh 	onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR);
   1863  1.112   msaitoh 	onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD);
   1864   1.99   msaitoh 	printf("      Max Payload Size: %d byte\n",
   1865  1.159   msaitoh 	    128 << __SHIFTOUT(reg, PCIE_DCSR_MAX_PAYLOAD));
   1866  1.112   msaitoh 	onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD);
   1867  1.112   msaitoh 	onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS);
   1868  1.112   msaitoh 	onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM);
   1869  1.112   msaitoh 	onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP);
   1870   1.99   msaitoh 	printf("      Max Read Request Size: %d byte\n",
   1871  1.159   msaitoh 	    128 << __SHIFTOUT(reg, PCIE_DCSR_MAX_READ_REQ));
   1872  1.220   msaitoh 	if (pcie_devtype == PCIE_XCAP_TYPE_PCIE2PCI)
   1873  1.220   msaitoh 		onoff("Bridge Config Retry Enable", reg,
   1874  1.220   msaitoh 		    PCIE_DCSR_BRDG_CFG_RETRY);
   1875   1.99   msaitoh 
   1876   1.99   msaitoh 	/* Device Status Register */
   1877  1.103   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR)];
   1878  1.101   msaitoh 	printf("    Device Status Register: 0x%04x\n", reg >> 16);
   1879  1.112   msaitoh 	onoff("Correctable Error Detected", reg, PCIE_DCSR_CED);
   1880  1.112   msaitoh 	onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED);
   1881  1.112   msaitoh 	onoff("Fatal Error Detected", reg, PCIE_DCSR_FED);
   1882  1.112   msaitoh 	onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD);
   1883  1.112   msaitoh 	onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR);
   1884  1.112   msaitoh 	onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND);
   1885  1.159   msaitoh 	onoff("Emergency Power Reduction Detected", reg, PCIE_DCSR_EMGPWRREDD);
   1886   1.99   msaitoh 
   1887  1.210   msaitoh 	if (PCIE_HAS_LINKREGS(pcie_devtype)) {
   1888  1.105   msaitoh 		/* Link Capability Register */
   1889  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP)];
   1890  1.105   msaitoh 		printf("    Link Capabilities Register: 0x%08x\n", reg);
   1891  1.105   msaitoh 		printf("      Maximum Link Speed: ");
   1892  1.186   msaitoh 		pci_print_pcie_linkspeed(PCIE_LCAP, reg & PCIE_LCAP_MAX_SPEED);
   1893  1.105   msaitoh 		printf("      Maximum Link Width: x%u lanes\n",
   1894  1.159   msaitoh 		    (unsigned int)__SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH));
   1895  1.105   msaitoh 		printf("      Active State PM Support: ");
   1896  1.159   msaitoh 		switch (__SHIFTOUT(reg, PCIE_LCAP_ASPM)) {
   1897  1.145   msaitoh 		case 0x0:
   1898  1.145   msaitoh 			printf("No ASPM support\n");
   1899  1.145   msaitoh 			break;
   1900  1.105   msaitoh 		case 0x1:
   1901  1.145   msaitoh 			printf("L0s supported\n");
   1902  1.145   msaitoh 			break;
   1903  1.145   msaitoh 		case 0x2:
   1904  1.145   msaitoh 			printf("L1 supported\n");
   1905  1.105   msaitoh 			break;
   1906  1.105   msaitoh 		case 0x3:
   1907  1.105   msaitoh 			printf("L0s and L1 supported\n");
   1908  1.105   msaitoh 			break;
   1909  1.105   msaitoh 		}
   1910  1.105   msaitoh 		printf("      L0 Exit Latency: ");
   1911  1.159   msaitoh 		pci_print_pcie_L0s_latency(__SHIFTOUT(reg,PCIE_LCAP_L0S_EXIT));
   1912  1.105   msaitoh 		printf("      L1 Exit Latency: ");
   1913  1.159   msaitoh 		pci_print_pcie_L1_latency(__SHIFTOUT(reg, PCIE_LCAP_L1_EXIT));
   1914  1.159   msaitoh 		printf("      Port Number: %u\n",
   1915  1.159   msaitoh 		    (unsigned int)__SHIFTOUT(reg, PCIE_LCAP_PORT));
   1916  1.117   msaitoh 		onoff("Clock Power Management", reg, PCIE_LCAP_CLOCK_PM);
   1917  1.117   msaitoh 		onoff("Surprise Down Error Report", reg,
   1918  1.117   msaitoh 		    PCIE_LCAP_SURPRISE_DOWN);
   1919  1.117   msaitoh 		onoff("Data Link Layer Link Active", reg, PCIE_LCAP_DL_ACTIVE);
   1920  1.117   msaitoh 		onoff("Link BW Notification Capable", reg,
   1921  1.117   msaitoh 			PCIE_LCAP_LINK_BW_NOTIFY);
   1922  1.117   msaitoh 		onoff("ASPM Optionally Compliance", reg,
   1923  1.117   msaitoh 		    PCIE_LCAP_ASPM_COMPLIANCE);
   1924  1.105   msaitoh 
   1925  1.105   msaitoh 		/* Link Control Register */
   1926  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1927  1.105   msaitoh 		printf("    Link Control Register: 0x%04x\n", reg & 0xffff);
   1928  1.105   msaitoh 		printf("      Active State PM Control: ");
   1929  1.159   msaitoh 		switch (reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S)) {
   1930  1.105   msaitoh 		case 0:
   1931  1.105   msaitoh 			printf("disabled\n");
   1932  1.105   msaitoh 			break;
   1933  1.105   msaitoh 		case 1:
   1934  1.105   msaitoh 			printf("L0s Entry Enabled\n");
   1935  1.105   msaitoh 			break;
   1936  1.105   msaitoh 		case 2:
   1937  1.105   msaitoh 			printf("L1 Entry Enabled\n");
   1938  1.105   msaitoh 			break;
   1939  1.105   msaitoh 		case 3:
   1940  1.105   msaitoh 			printf("L0s and L1 Entry Enabled\n");
   1941  1.105   msaitoh 			break;
   1942  1.105   msaitoh 		}
   1943  1.112   msaitoh 		onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB,
   1944  1.112   msaitoh 		    "128bytes", "64bytes");
   1945  1.112   msaitoh 		onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS);
   1946  1.112   msaitoh 		onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN);
   1947  1.112   msaitoh 		onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG);
   1948  1.112   msaitoh 		onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC);
   1949  1.112   msaitoh 		onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM);
   1950  1.159   msaitoh 		onoff("Hardware Autonomous Width Disable", reg,PCIE_LCSR_HAWD);
   1951  1.112   msaitoh 		onoff("Link Bandwidth Management Interrupt Enable", reg,
   1952  1.112   msaitoh 		    PCIE_LCSR_LBMIE);
   1953  1.112   msaitoh 		onoff("Link Autonomous Bandwidth Interrupt Enable", reg,
   1954  1.112   msaitoh 		    PCIE_LCSR_LABIE);
   1955  1.146   msaitoh 		printf("      DRS Signaling Control: ");
   1956  1.159   msaitoh 		switch (__SHIFTOUT(reg, PCIE_LCSR_DRSSGNL)) {
   1957  1.146   msaitoh 		case 0:
   1958  1.146   msaitoh 			printf("not reported\n");
   1959  1.146   msaitoh 			break;
   1960  1.146   msaitoh 		case 1:
   1961  1.146   msaitoh 			printf("Interrupt Enabled\n");
   1962  1.146   msaitoh 			break;
   1963  1.146   msaitoh 		case 2:
   1964  1.146   msaitoh 			printf("DRS to FRS Signaling Enabled\n");
   1965  1.146   msaitoh 			break;
   1966  1.146   msaitoh 		default:
   1967  1.146   msaitoh 			printf("reserved\n");
   1968  1.146   msaitoh 			break;
   1969  1.146   msaitoh 		}
   1970  1.105   msaitoh 
   1971  1.105   msaitoh 		/* Link Status Register */
   1972  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR)];
   1973  1.105   msaitoh 		printf("    Link Status Register: 0x%04x\n", reg >> 16);
   1974  1.105   msaitoh 		printf("      Negotiated Link Speed: ");
   1975  1.186   msaitoh 		pci_print_pcie_linkspeed(PCIE_LCSR,
   1976  1.186   msaitoh 		    __SHIFTOUT(reg, PCIE_LCSR_LINKSPEED));
   1977  1.105   msaitoh 		printf("      Negotiated Link Width: x%u lanes\n",
   1978  1.159   msaitoh 		    (unsigned int)__SHIFTOUT(reg, PCIE_LCSR_NLW));
   1979  1.112   msaitoh 		onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR);
   1980  1.112   msaitoh 		onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN);
   1981  1.112   msaitoh 		onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG);
   1982  1.112   msaitoh 		onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE);
   1983  1.112   msaitoh 		onoff("Link Bandwidth Management Status", reg,
   1984  1.112   msaitoh 		    PCIE_LCSR_LINK_BW_MGMT);
   1985  1.112   msaitoh 		onoff("Link Autonomous Bandwidth Status", reg,
   1986  1.112   msaitoh 		    PCIE_LCSR_LINK_AUTO_BW);
   1987   1.86      matt 	}
   1988   1.99   msaitoh 
   1989  1.102   msaitoh 	if (check_slot == true) {
   1990  1.187   msaitoh 		pcireg_t slcap;
   1991  1.216   msaitoh 
   1992  1.101   msaitoh 		/* Slot Capability Register */
   1993  1.187   msaitoh 		slcap = reg = regs[o2i(capoff + PCIE_SLCAP)];
   1994  1.157   msaitoh 		printf("    Slot Capability Register: 0x%08x\n", reg);
   1995  1.117   msaitoh 		onoff("Attention Button Present", reg, PCIE_SLCAP_ABP);
   1996  1.117   msaitoh 		onoff("Power Controller Present", reg, PCIE_SLCAP_PCP);
   1997  1.117   msaitoh 		onoff("MRL Sensor Present", reg, PCIE_SLCAP_MSP);
   1998  1.117   msaitoh 		onoff("Attention Indicator Present", reg, PCIE_SLCAP_AIP);
   1999  1.117   msaitoh 		onoff("Power Indicator Present", reg, PCIE_SLCAP_PIP);
   2000  1.117   msaitoh 		onoff("Hot-Plug Surprise", reg, PCIE_SLCAP_HPS);
   2001  1.117   msaitoh 		onoff("Hot-Plug Capable", reg, PCIE_SLCAP_HPC);
   2002  1.181   msaitoh 		printf("      Slot Power Limit Value: ");
   2003  1.181   msaitoh 		pci_conf_print_pcie_power(__SHIFTOUT(reg, PCIE_SLCAP_SPLV),
   2004  1.181   msaitoh 		    __SHIFTOUT(reg, PCIE_SLCAP_SPLS));
   2005  1.117   msaitoh 		onoff("Electromechanical Interlock Present", reg,
   2006  1.117   msaitoh 		    PCIE_SLCAP_EIP);
   2007  1.117   msaitoh 		onoff("No Command Completed Support", reg, PCIE_SLCAP_NCCS);
   2008  1.101   msaitoh 		printf("      Physical Slot Number: %d\n",
   2009  1.103   msaitoh 		    (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19);
   2010  1.101   msaitoh 
   2011  1.101   msaitoh 		/* Slot Control Register */
   2012  1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_SLCSR)];
   2013  1.175   msaitoh 		printf("    Slot Control Register: 0x%04x\n", reg & 0xffff);
   2014  1.117   msaitoh 		onoff("Attention Button Pressed Enabled", reg, PCIE_SLCSR_ABE);
   2015  1.117   msaitoh 		onoff("Power Fault Detected Enabled", reg, PCIE_SLCSR_PFE);
   2016  1.117   msaitoh 		onoff("MRL Sensor Changed Enabled", reg, PCIE_SLCSR_MSE);
   2017  1.172   msaitoh 		onoff("Presence Detect Changed Enabled", reg, PCIE_SLCSR_PDE);
   2018  1.117   msaitoh 		onoff("Command Completed Interrupt Enabled", reg,
   2019  1.117   msaitoh 		    PCIE_SLCSR_CCE);
   2020  1.117   msaitoh 		onoff("Hot-Plug Interrupt Enabled", reg, PCIE_SLCSR_HPE);
   2021  1.187   msaitoh 		/*
   2022  1.187   msaitoh 		 * For Attention Indicator Control and Power Indicator Control,
   2023  1.187   msaitoh 		 * it's allowed to be a read only value 0 if corresponding
   2024  1.187   msaitoh 		 * capability register bit is 0.
   2025  1.187   msaitoh 		 */
   2026  1.187   msaitoh 		if (slcap & PCIE_SLCAP_AIP) {
   2027  1.187   msaitoh 			printf("      Attention Indicator Control: ");
   2028  1.187   msaitoh 			switch ((reg & PCIE_SLCSR_AIC) >> 6) {
   2029  1.187   msaitoh 			case 0x0:
   2030  1.187   msaitoh 				printf("reserved\n");
   2031  1.187   msaitoh 				break;
   2032  1.187   msaitoh 			case PCIE_SLCSR_IND_ON:
   2033  1.187   msaitoh 				printf("on\n");
   2034  1.187   msaitoh 				break;
   2035  1.187   msaitoh 			case PCIE_SLCSR_IND_BLINK:
   2036  1.187   msaitoh 				printf("blink\n");
   2037  1.187   msaitoh 				break;
   2038  1.187   msaitoh 			case PCIE_SLCSR_IND_OFF:
   2039  1.187   msaitoh 				printf("off\n");
   2040  1.187   msaitoh 				break;
   2041  1.187   msaitoh 			}
   2042   1.72     joerg 		}
   2043  1.187   msaitoh 		if (slcap & PCIE_SLCAP_PIP) {
   2044  1.187   msaitoh 			printf("      Power Indicator Control: ");
   2045  1.187   msaitoh 			switch ((reg & PCIE_SLCSR_PIC) >> 8) {
   2046  1.187   msaitoh 			case 0x0:
   2047  1.187   msaitoh 				printf("reserved\n");
   2048  1.187   msaitoh 				break;
   2049  1.187   msaitoh 			case PCIE_SLCSR_IND_ON:
   2050  1.187   msaitoh 				printf("on\n");
   2051  1.187   msaitoh 				break;
   2052  1.187   msaitoh 			case PCIE_SLCSR_IND_BLINK:
   2053  1.187   msaitoh 				printf("blink\n");
   2054  1.187   msaitoh 				break;
   2055  1.187   msaitoh 			case PCIE_SLCSR_IND_OFF:
   2056  1.187   msaitoh 				printf("off\n");
   2057  1.187   msaitoh 				break;
   2058  1.187   msaitoh 			}
   2059   1.72     joerg 		}
   2060  1.156   msaitoh 		printf("      Power Controller Control: Power %s\n",
   2061  1.156   msaitoh 		    reg & PCIE_SLCSR_PCC ? "off" : "on");
   2062  1.117   msaitoh 		onoff("Electromechanical Interlock Control",
   2063  1.117   msaitoh 		    reg, PCIE_SLCSR_EIC);
   2064  1.116   msaitoh 		onoff("Data Link Layer State Changed Enable", reg,
   2065  1.116   msaitoh 		    PCIE_SLCSR_DLLSCE);
   2066  1.146   msaitoh 		onoff("Auto Slot Power Limit Disable", reg,
   2067  1.146   msaitoh 		    PCIE_SLCSR_AUTOSPLDIS);
   2068  1.101   msaitoh 
   2069  1.101   msaitoh 		/* Slot Status Register */
   2070  1.157   msaitoh 		printf("    Slot Status Register: 0x%04x\n", reg >> 16);
   2071  1.117   msaitoh 		onoff("Attention Button Pressed", reg, PCIE_SLCSR_ABP);
   2072  1.117   msaitoh 		onoff("Power Fault Detected", reg, PCIE_SLCSR_PFD);
   2073  1.117   msaitoh 		onoff("MRL Sensor Changed", reg, PCIE_SLCSR_MSC);
   2074  1.172   msaitoh 		onoff("Presence Detect Changed", reg, PCIE_SLCSR_PDC);
   2075  1.117   msaitoh 		onoff("Command Completed", reg, PCIE_SLCSR_CC);
   2076  1.117   msaitoh 		onoff("MRL Open", reg, PCIE_SLCSR_MS);
   2077  1.117   msaitoh 		onoff("Card Present in slot", reg, PCIE_SLCSR_PDS);
   2078  1.117   msaitoh 		onoff("Electromechanical Interlock engaged", reg,
   2079  1.117   msaitoh 		    PCIE_SLCSR_EIS);
   2080  1.117   msaitoh 		onoff("Data Link Layer State Changed", reg, PCIE_SLCSR_LACS);
   2081  1.101   msaitoh 	}
   2082  1.101   msaitoh 
   2083  1.209   msaitoh 	if (PCIE_HAS_ROOTREGS(pcie_devtype)) {
   2084  1.101   msaitoh 		/* Root Control Register */
   2085  1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RCR)];
   2086  1.175   msaitoh 		printf("    Root Control Register: 0x%04x\n", reg & 0xffff);
   2087  1.117   msaitoh 		onoff("SERR on Correctable Error Enable", reg,
   2088  1.117   msaitoh 		    PCIE_RCR_SERR_CER);
   2089  1.117   msaitoh 		onoff("SERR on Non-Fatal Error Enable", reg,
   2090  1.117   msaitoh 		    PCIE_RCR_SERR_NFER);
   2091  1.117   msaitoh 		onoff("SERR on Fatal Error Enable", reg, PCIE_RCR_SERR_FER);
   2092  1.117   msaitoh 		onoff("PME Interrupt Enable", reg, PCIE_RCR_PME_IE);
   2093  1.117   msaitoh 		onoff("CRS Software Visibility Enable", reg, PCIE_RCR_CRS_SVE);
   2094  1.101   msaitoh 
   2095  1.101   msaitoh 		/* Root Capability Register */
   2096  1.157   msaitoh 		printf("    Root Capability Register: 0x%04x\n",
   2097  1.101   msaitoh 		    reg >> 16);
   2098  1.133   msaitoh 		onoff("CRS Software Visibility", reg, PCIE_RCR_CRS_SV);
   2099  1.101   msaitoh 
   2100  1.101   msaitoh 		/* Root Status Register */
   2101  1.103   msaitoh 		reg = regs[o2i(capoff + PCIE_RSR)];
   2102  1.157   msaitoh 		printf("    Root Status Register: 0x%08x\n", reg);
   2103  1.157   msaitoh 		printf("      PME Requester ID: 0x%04x\n",
   2104  1.104   msaitoh 		    (unsigned int)(reg & PCIE_RSR_PME_REQESTER));
   2105  1.117   msaitoh 		onoff("PME was asserted", reg, PCIE_RSR_PME_STAT);
   2106  1.117   msaitoh 		onoff("another PME is pending", reg, PCIE_RSR_PME_PEND);
   2107   1.72     joerg 	}
   2108  1.105   msaitoh 
   2109  1.105   msaitoh 	/* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
   2110  1.105   msaitoh 	if (pciever < 2)
   2111  1.105   msaitoh 		return;
   2112  1.105   msaitoh 
   2113  1.105   msaitoh 	/* Device Capabilities 2 */
   2114  1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCAP2)];
   2115  1.105   msaitoh 	printf("    Device Capabilities 2: 0x%08x\n", reg);
   2116  1.157   msaitoh 	printf("      Completion Timeout Ranges Supported: ");
   2117  1.157   msaitoh 	val = reg & PCIE_DCAP2_COMPT_RANGE;
   2118  1.157   msaitoh 	switch (val) {
   2119  1.157   msaitoh 	case 0:
   2120  1.157   msaitoh 		printf("not supported\n");
   2121  1.157   msaitoh 		break;
   2122  1.157   msaitoh 	default:
   2123  1.157   msaitoh 		for (i = 0; i <= 3; i++) {
   2124  1.157   msaitoh 			if (((val >> i) & 0x01) != 0)
   2125  1.157   msaitoh 				printf("%c", 'A' + i);
   2126  1.157   msaitoh 		}
   2127  1.157   msaitoh 		printf("\n");
   2128  1.157   msaitoh 	}
   2129  1.112   msaitoh 	onoff("Completion Timeout Disable Supported", reg,
   2130  1.112   msaitoh 	    PCIE_DCAP2_COMPT_DIS);
   2131  1.112   msaitoh 	onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD);
   2132  1.112   msaitoh 	onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT);
   2133  1.112   msaitoh 	onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM);
   2134  1.112   msaitoh 	onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM);
   2135  1.112   msaitoh 	onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS);
   2136  1.112   msaitoh 	onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS);
   2137  1.112   msaitoh 	onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC);
   2138  1.157   msaitoh 	printf("      TPH Completer Supported: ");
   2139  1.157   msaitoh 	switch (__SHIFTOUT(reg, PCIE_DCAP2_TPH_COMP)) {
   2140  1.157   msaitoh 	case 0:
   2141  1.172   msaitoh 		printf("Not supported\n");
   2142  1.157   msaitoh 		break;
   2143  1.157   msaitoh 	case 1:
   2144  1.157   msaitoh 		printf("TPH\n");
   2145  1.157   msaitoh 		break;
   2146  1.157   msaitoh 	case 3:
   2147  1.157   msaitoh 		printf("TPH and Extended TPH\n");
   2148  1.157   msaitoh 		break;
   2149  1.157   msaitoh 	default:
   2150  1.157   msaitoh 		printf("(reserved value)\n");
   2151  1.157   msaitoh 		break;
   2152  1.157   msaitoh 	}
   2153  1.145   msaitoh 	printf("      LN System CLS: ");
   2154  1.145   msaitoh 	switch (__SHIFTOUT(reg, PCIE_DCAP2_LNSYSCLS)) {
   2155  1.145   msaitoh 	case 0x0:
   2156  1.145   msaitoh 		printf("Not supported or not in effect\n");
   2157  1.145   msaitoh 		break;
   2158  1.145   msaitoh 	case 0x1:
   2159  1.145   msaitoh 		printf("64byte cachelines in effect\n");
   2160  1.145   msaitoh 		break;
   2161  1.145   msaitoh 	case 0x2:
   2162  1.145   msaitoh 		printf("128byte cachelines in effect\n");
   2163  1.145   msaitoh 		break;
   2164  1.145   msaitoh 	case 0x3:
   2165  1.145   msaitoh 		printf("Reserved\n");
   2166  1.145   msaitoh 		break;
   2167  1.145   msaitoh 	}
   2168  1.105   msaitoh 	printf("      OBFF Supported: ");
   2169  1.190   msaitoh 	switch (__SHIFTOUT(reg, PCIE_DCAP2_OBFF)) {
   2170  1.105   msaitoh 	case 0x0:
   2171  1.105   msaitoh 		printf("Not supported\n");
   2172  1.105   msaitoh 		break;
   2173  1.105   msaitoh 	case 0x1:
   2174  1.105   msaitoh 		printf("Message only\n");
   2175  1.105   msaitoh 		break;
   2176  1.105   msaitoh 	case 0x2:
   2177  1.105   msaitoh 		printf("WAKE# only\n");
   2178  1.105   msaitoh 		break;
   2179  1.105   msaitoh 	case 0x3:
   2180  1.105   msaitoh 		printf("Both\n");
   2181  1.105   msaitoh 		break;
   2182  1.105   msaitoh 	}
   2183  1.112   msaitoh 	onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD);
   2184  1.112   msaitoh 	onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF);
   2185  1.157   msaitoh 	val = __SHIFTOUT(reg, PCIE_DCAP2_MAX_EETLP);
   2186  1.157   msaitoh 	printf("      Max End-End TLP Prefixes: %u\n", (val == 0) ? 4 : val);
   2187  1.152   msaitoh 	printf("      Emergency Power Reduction Supported: ");
   2188  1.152   msaitoh 	switch (__SHIFTOUT(reg, PCIE_DCAP2_EMGPWRRED)) {
   2189  1.152   msaitoh 	case 0x0:
   2190  1.152   msaitoh 		printf("Not supported\n");
   2191  1.152   msaitoh 		break;
   2192  1.152   msaitoh 	case 0x1:
   2193  1.152   msaitoh 		printf("Device Specific mechanism\n");
   2194  1.152   msaitoh 		break;
   2195  1.152   msaitoh 	case 0x2:
   2196  1.152   msaitoh 		printf("Form Factor spec or Device Specific mechanism\n");
   2197  1.152   msaitoh 		break;
   2198  1.152   msaitoh 	case 0x3:
   2199  1.152   msaitoh 		printf("Reserved\n");
   2200  1.152   msaitoh 		break;
   2201  1.152   msaitoh 	}
   2202  1.152   msaitoh 	onoff("Emergency Power Reduction Initialization Required", reg,
   2203  1.152   msaitoh 	    PCIE_DCAP2_EMGPWRRED_INI);
   2204  1.146   msaitoh 	onoff("FRS Supported", reg, PCIE_DCAP2_FRS);
   2205  1.105   msaitoh 
   2206  1.105   msaitoh 	/* Device Control 2 */
   2207  1.105   msaitoh 	reg = regs[o2i(capoff + PCIE_DCSR2)];
   2208  1.105   msaitoh 	printf("    Device Control 2: 0x%04x\n", reg & 0xffff);
   2209  1.105   msaitoh 	printf("      Completion Timeout Value: ");
   2210  1.105   msaitoh 	pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL);
   2211  1.117   msaitoh 	onoff("Completion Timeout Disabled", reg, PCIE_DCSR2_COMPT_DIS);
   2212  1.117   msaitoh 	onoff("ARI Forwarding Enabled", reg, PCIE_DCSR2_ARI_FWD);
   2213  1.172   msaitoh 	onoff("AtomicOp Requester Enabled", reg, PCIE_DCSR2_ATOM_REQ);
   2214  1.117   msaitoh 	onoff("AtomicOp Egress Blocking", reg, PCIE_DCSR2_ATOM_EBLK);
   2215  1.117   msaitoh 	onoff("IDO Request Enabled", reg, PCIE_DCSR2_IDO_REQ);
   2216  1.117   msaitoh 	onoff("IDO Completion Enabled", reg, PCIE_DCSR2_IDO_COMP);
   2217  1.117   msaitoh 	onoff("LTR Mechanism Enabled", reg, PCIE_DCSR2_LTR_MEC);
   2218  1.152   msaitoh 	onoff("Emergency Power Reduction Request", reg,
   2219  1.152   msaitoh 	    PCIE_DCSR2_EMGPWRRED_REQ);
   2220  1.105   msaitoh 	printf("      OBFF: ");
   2221  1.190   msaitoh 	switch (__SHIFTOUT(reg, PCIE_DCSR2_OBFF_EN)) {
   2222  1.105   msaitoh 	case 0x0:
   2223  1.105   msaitoh 		printf("Disabled\n");
   2224  1.105   msaitoh 		break;
   2225  1.105   msaitoh 	case 0x1:
   2226  1.105   msaitoh 		printf("Enabled with Message Signaling Variation A\n");
   2227  1.105   msaitoh 		break;
   2228  1.105   msaitoh 	case 0x2:
   2229  1.105   msaitoh 		printf("Enabled with Message Signaling Variation B\n");
   2230  1.105   msaitoh 		break;
   2231  1.105   msaitoh 	case 0x3:
   2232  1.105   msaitoh 		printf("Enabled using WAKE# signaling\n");
   2233  1.105   msaitoh 		break;
   2234  1.105   msaitoh 	}
   2235  1.117   msaitoh 	onoff("End-End TLP Prefix Blocking on", reg, PCIE_DCSR2_EETLP);
   2236  1.105   msaitoh 
   2237  1.210   msaitoh 	if (PCIE_HAS_LINKREGS(pcie_devtype)) {
   2238  1.157   msaitoh 		bool drs_supported = false;
   2239  1.146   msaitoh 
   2240  1.105   msaitoh 		/* Link Capability 2 */
   2241  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCAP2)];
   2242  1.157   msaitoh 		/* If the vector is 0, LCAP2 is not implemented */
   2243  1.157   msaitoh 		if ((reg & PCIE_LCAP2_SUP_LNKSV) != 0) {
   2244  1.157   msaitoh 			printf("    Link Capabilities 2: 0x%08x\n", reg);
   2245  1.157   msaitoh 			printf("      Supported Link Speeds Vector:");
   2246  1.157   msaitoh 			pci_print_pcie_linkspeedvector(
   2247  1.157   msaitoh 				__SHIFTOUT(reg, PCIE_LCAP2_SUP_LNKSV));
   2248  1.157   msaitoh 			printf("\n");
   2249  1.157   msaitoh 			onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK);
   2250  1.157   msaitoh 			printf("      "
   2251  1.157   msaitoh 			    "Lower SKP OS Generation Supported Speed Vector:");
   2252  1.157   msaitoh 			pci_print_pcie_linkspeedvector(
   2253  1.157   msaitoh 				__SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_GENSUPPSV));
   2254  1.157   msaitoh 			printf("\n");
   2255  1.157   msaitoh 			printf("      "
   2256  1.157   msaitoh 			    "Lower SKP OS Reception Supported Speed Vector:");
   2257  1.157   msaitoh 			pci_print_pcie_linkspeedvector(
   2258  1.157   msaitoh 				__SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_RECSUPPSV));
   2259  1.157   msaitoh 			printf("\n");
   2260  1.220   msaitoh 			onoff("Retimer Presence Detect Supported", reg,
   2261  1.220   msaitoh 			    PCIE_LCAP2_RETIMERPD);
   2262  1.157   msaitoh 			onoff("DRS Supported", reg, PCIE_LCAP2_DRS);
   2263  1.157   msaitoh 			drs_supported = (reg & PCIE_LCAP2_DRS) ? true : false;
   2264  1.157   msaitoh 		}
   2265  1.105   msaitoh 
   2266  1.105   msaitoh 		/* Link Control 2 */
   2267  1.105   msaitoh 		reg = regs[o2i(capoff + PCIE_LCSR2)];
   2268  1.186   msaitoh 		/* If the vector is 0, LCAP2 is not implemented */
   2269  1.105   msaitoh 		printf("    Link Control 2: 0x%04x\n", reg & 0xffff);
   2270  1.105   msaitoh 		printf("      Target Link Speed: ");
   2271  1.186   msaitoh 		pci_print_pcie_linkspeed(PCIE_LCSR2,
   2272  1.186   msaitoh 		    __SHIFTOUT(reg, PCIE_LCSR2_TGT_LSPEED));
   2273  1.117   msaitoh 		onoff("Enter Compliance Enabled", reg, PCIE_LCSR2_ENT_COMPL);
   2274  1.117   msaitoh 		onoff("HW Autonomous Speed Disabled", reg,
   2275  1.117   msaitoh 		    PCIE_LCSR2_HW_AS_DIS);
   2276  1.157   msaitoh 		printf("      Selectable De-emphasis: ");
   2277  1.157   msaitoh 		pci_print_pcie_link_deemphasis(
   2278  1.157   msaitoh 			__SHIFTOUT(reg, PCIE_LCSR2_SEL_DEEMP));
   2279  1.157   msaitoh 		printf("\n");
   2280  1.105   msaitoh 		printf("      Transmit Margin: %u\n",
   2281  1.220   msaitoh 		    (unsigned int)__SHIFTOUT(reg,  PCIE_LCSR2_TX_MARGIN));
   2282  1.117   msaitoh 		onoff("Enter Modified Compliance", reg, PCIE_LCSR2_EN_MCOMP);
   2283  1.117   msaitoh 		onoff("Compliance SOS", reg, PCIE_LCSR2_COMP_SOS);
   2284  1.157   msaitoh 		printf("      Compliance Present/De-emphasis: ");
   2285  1.157   msaitoh 		pci_print_pcie_link_deemphasis(
   2286  1.157   msaitoh 			__SHIFTOUT(reg, PCIE_LCSR2_COMP_DEEMP));
   2287  1.157   msaitoh 		printf("\n");
   2288  1.105   msaitoh 
   2289  1.105   msaitoh 		/* Link Status 2 */
   2290  1.117   msaitoh 		printf("    Link Status 2: 0x%04x\n", (reg >> 16) & 0xffff);
   2291  1.157   msaitoh 		printf("      Current De-emphasis Level: ");
   2292  1.157   msaitoh 		pci_print_pcie_link_deemphasis(
   2293  1.157   msaitoh 			__SHIFTOUT(reg, PCIE_LCSR2_DEEMP_LVL));
   2294  1.157   msaitoh 		printf("\n");
   2295  1.117   msaitoh 		onoff("Equalization Complete", reg, PCIE_LCSR2_EQ_COMPL);
   2296  1.117   msaitoh 		onoff("Equalization Phase 1 Successful", reg,
   2297  1.117   msaitoh 		    PCIE_LCSR2_EQP1_SUC);
   2298  1.117   msaitoh 		onoff("Equalization Phase 2 Successful", reg,
   2299  1.117   msaitoh 		    PCIE_LCSR2_EQP2_SUC);
   2300  1.117   msaitoh 		onoff("Equalization Phase 3 Successful", reg,
   2301  1.117   msaitoh 		    PCIE_LCSR2_EQP3_SUC);
   2302  1.117   msaitoh 		onoff("Link Equalization Request", reg, PCIE_LCSR2_LNKEQ_REQ);
   2303  1.146   msaitoh 		onoff("Retimer Presence Detected", reg, PCIE_LCSR2_RETIMERPD);
   2304  1.146   msaitoh 		if (drs_supported) {
   2305  1.146   msaitoh 			printf("      Downstream Component Presence: ");
   2306  1.146   msaitoh 			switch (__SHIFTOUT(reg, PCIE_LCSR2_DSCOMPN)) {
   2307  1.146   msaitoh 			case PCIE_DSCOMPN_DOWN_NOTDETERM:
   2308  1.146   msaitoh 				printf("Link Down - Presence Not"
   2309  1.146   msaitoh 				    " Determined\n");
   2310  1.146   msaitoh 				break;
   2311  1.146   msaitoh 			case PCIE_DSCOMPN_DOWN_NOTPRES:
   2312  1.146   msaitoh 				printf("Link Down - Component Not Present\n");
   2313  1.146   msaitoh 				break;
   2314  1.146   msaitoh 			case PCIE_DSCOMPN_DOWN_PRES:
   2315  1.146   msaitoh 				printf("Link Down - Component Present\n");
   2316  1.146   msaitoh 				break;
   2317  1.146   msaitoh 			case PCIE_DSCOMPN_UP_PRES:
   2318  1.146   msaitoh 				printf("Link Up - Component Present\n");
   2319  1.146   msaitoh 				break;
   2320  1.146   msaitoh 			case PCIE_DSCOMPN_UP_PRES_DRS:
   2321  1.146   msaitoh 				printf("Link Up - Component Present and DRS"
   2322  1.146   msaitoh 				    " received\n");
   2323  1.146   msaitoh 				break;
   2324  1.146   msaitoh 			default:
   2325  1.146   msaitoh 				printf("reserved\n");
   2326  1.146   msaitoh 				break;
   2327  1.146   msaitoh 			}
   2328  1.146   msaitoh 			onoff("DRS Message Received", reg, PCIE_LCSR2_DRSRCV);
   2329  1.146   msaitoh 		}
   2330  1.105   msaitoh 	}
   2331  1.105   msaitoh 
   2332  1.105   msaitoh 	/* Slot Capability 2 */
   2333  1.105   msaitoh 	/* Slot Control 2 */
   2334  1.105   msaitoh 	/* Slot Status 2 */
   2335   1.72     joerg }
   2336   1.72     joerg 
   2337  1.120   msaitoh static void
   2338  1.120   msaitoh pci_conf_print_msix_cap(const pcireg_t *regs, int capoff)
   2339  1.120   msaitoh {
   2340  1.120   msaitoh 	pcireg_t reg;
   2341  1.120   msaitoh 
   2342  1.120   msaitoh 	printf("\n  MSI-X Capability Register\n");
   2343  1.120   msaitoh 
   2344  1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_CTL)];
   2345  1.120   msaitoh 	printf("    Message Control register: 0x%04x\n",
   2346  1.120   msaitoh 	    (reg >> 16) & 0xff);
   2347  1.216   msaitoh 	printf("      Table Size: %d\n", PCI_MSIX_CTL_TBLSIZE(reg));
   2348  1.120   msaitoh 	onoff("Function Mask", reg, PCI_MSIX_CTL_FUNCMASK);
   2349  1.120   msaitoh 	onoff("MSI-X Enable", reg, PCI_MSIX_CTL_ENABLE);
   2350  1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_TBLOFFSET)];
   2351  1.120   msaitoh 	printf("    Table offset register: 0x%08x\n", reg);
   2352  1.157   msaitoh 	printf("      Table offset: 0x%08x\n",
   2353  1.145   msaitoh 	    (pcireg_t)(reg & PCI_MSIX_TBLOFFSET_MASK));
   2354  1.145   msaitoh 	printf("      BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_TBLBIR_MASK));
   2355  1.120   msaitoh 	reg = regs[o2i(capoff + PCI_MSIX_PBAOFFSET)];
   2356  1.120   msaitoh 	printf("    Pending bit array register: 0x%08x\n", reg);
   2357  1.157   msaitoh 	printf("      Pending bit array offset: 0x%08x\n",
   2358  1.145   msaitoh 	    (pcireg_t)(reg & PCI_MSIX_PBAOFFSET_MASK));
   2359  1.145   msaitoh 	printf("      BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_PBABIR_MASK));
   2360  1.120   msaitoh }
   2361  1.120   msaitoh 
   2362  1.138   msaitoh static void
   2363  1.138   msaitoh pci_conf_print_sata_cap(const pcireg_t *regs, int capoff)
   2364  1.138   msaitoh {
   2365  1.138   msaitoh 	pcireg_t reg;
   2366  1.138   msaitoh 
   2367  1.138   msaitoh 	printf("\n  Serial ATA Capability Register\n");
   2368  1.138   msaitoh 
   2369  1.169   msaitoh 	reg = regs[o2i(capoff + PCI_SATA_REV)];
   2370  1.138   msaitoh 	printf("    Revision register: 0x%04x\n", (reg >> 16) & 0xff);
   2371  1.139   msaitoh 	printf("      Revision: %u.%u\n",
   2372  1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MAJOR),
   2373  1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MINOR));
   2374  1.138   msaitoh 
   2375  1.138   msaitoh 	reg = regs[o2i(capoff + PCI_SATA_BAR)];
   2376  1.138   msaitoh 
   2377  1.138   msaitoh 	printf("    BAR Register: 0x%08x\n", reg);
   2378  1.140   msaitoh 	printf("      Register location: ");
   2379  1.140   msaitoh 	if ((reg & PCI_SATA_BAR_SPEC) == PCI_SATA_BAR_INCONF)
   2380  1.140   msaitoh 		printf("in config space\n");
   2381  1.140   msaitoh 	else {
   2382  1.140   msaitoh 		printf("BAR %d\n", (int)PCI_SATA_BAR_NUM(reg));
   2383  1.140   msaitoh 		printf("      BAR offset: 0x%08x\n",
   2384  1.140   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SATA_BAR_OFFSET) * 4);
   2385  1.140   msaitoh 	}
   2386  1.138   msaitoh }
   2387  1.138   msaitoh 
   2388  1.118   msaitoh static void
   2389  1.118   msaitoh pci_conf_print_pciaf_cap(const pcireg_t *regs, int capoff)
   2390  1.118   msaitoh {
   2391  1.118   msaitoh 	pcireg_t reg;
   2392  1.118   msaitoh 
   2393  1.118   msaitoh 	printf("\n  Advanced Features Capability Register\n");
   2394  1.118   msaitoh 
   2395  1.118   msaitoh 	reg = regs[o2i(capoff + PCI_AFCAPR)];
   2396  1.118   msaitoh 	printf("    AF Capabilities register: 0x%02x\n", (reg >> 24) & 0xff);
   2397  1.145   msaitoh 	printf("    AF Structure Length: 0x%02x\n",
   2398  1.145   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AF_LENGTH));
   2399  1.118   msaitoh 	onoff("Transaction Pending", reg, PCI_AF_TP_CAP);
   2400  1.118   msaitoh 	onoff("Function Level Reset", reg, PCI_AF_FLR_CAP);
   2401  1.118   msaitoh 	reg = regs[o2i(capoff + PCI_AFCSR)];
   2402  1.118   msaitoh 	printf("    AF Control register: 0x%02x\n", reg & 0xff);
   2403  1.118   msaitoh 	/*
   2404  1.118   msaitoh 	 * Only PCI_AFCR_INITIATE_FLR is a member of the AF control register
   2405  1.118   msaitoh 	 * and it's always 0 on read
   2406  1.118   msaitoh 	 */
   2407  1.118   msaitoh 	printf("    AF Status register: 0x%02x\n", (reg >> 8) & 0xff);
   2408  1.118   msaitoh 	onoff("Transaction Pending", reg, PCI_AFSR_TP);
   2409  1.118   msaitoh }
   2410   1.77  jmcneill 
   2411  1.207   msaitoh static void
   2412  1.207   msaitoh pci_conf_print_ea_cap_prop(unsigned int prop)
   2413  1.207   msaitoh {
   2414  1.207   msaitoh 
   2415  1.207   msaitoh 	switch (prop) {
   2416  1.207   msaitoh 	case PCI_EA_PROP_MEM_NONPREF:
   2417  1.207   msaitoh 		printf("Memory Space, Non-Prefetchable\n");
   2418  1.207   msaitoh 		break;
   2419  1.207   msaitoh 	case PCI_EA_PROP_MEM_PREF:
   2420  1.207   msaitoh 		printf("Memory Space, Prefetchable\n");
   2421  1.207   msaitoh 		break;
   2422  1.207   msaitoh 	case PCI_EA_PROP_IO:
   2423  1.207   msaitoh 		printf("I/O Space\n");
   2424  1.207   msaitoh 		break;
   2425  1.207   msaitoh 	case PCI_EA_PROP_VF_MEM_NONPREF:
   2426  1.207   msaitoh 		printf("Resorce for VF use, Memory Space, Non-Prefetchable\n");
   2427  1.207   msaitoh 		break;
   2428  1.207   msaitoh 	case PCI_EA_PROP_VF_MEM_PREF:
   2429  1.207   msaitoh 		printf("Resorce for VF use, Memory Space, Prefetch\n");
   2430  1.207   msaitoh 		break;
   2431  1.207   msaitoh 	case PCI_EA_PROP_BB_MEM_NONPREF:
   2432  1.207   msaitoh 		printf("Behind the Bridge, Memory Space, Non-Pref\n");
   2433  1.207   msaitoh 		break;
   2434  1.207   msaitoh 	case PCI_EA_PROP_BB_MEM_PREF:
   2435  1.207   msaitoh 		printf("Behind the Bridge, Memory Space. Prefetchable\n");
   2436  1.207   msaitoh 		break;
   2437  1.207   msaitoh 	case PCI_EA_PROP_BB_IO:
   2438  1.207   msaitoh 		printf("Behind Bridge, I/O Space\n");
   2439  1.207   msaitoh 		break;
   2440  1.207   msaitoh 	case PCI_EA_PROP_MEM_UNAVAIL:
   2441  1.207   msaitoh 		printf("Memory Space Unavailable\n");
   2442  1.207   msaitoh 		break;
   2443  1.207   msaitoh 	case PCI_EA_PROP_IO_UNAVAIL:
   2444  1.207   msaitoh 		printf("IO Space Unavailable\n");
   2445  1.207   msaitoh 		break;
   2446  1.207   msaitoh 	case PCI_EA_PROP_UNAVAIL:
   2447  1.207   msaitoh 		printf("Entry Unavailable for use\n");
   2448  1.207   msaitoh 		break;
   2449  1.207   msaitoh 	default:
   2450  1.207   msaitoh 		printf("Reserved\n");
   2451  1.207   msaitoh 		break;
   2452  1.207   msaitoh 	}
   2453  1.207   msaitoh }
   2454  1.207   msaitoh 
   2455  1.207   msaitoh static void
   2456  1.207   msaitoh pci_conf_print_ea_cap(const pcireg_t *regs, int capoff)
   2457  1.207   msaitoh {
   2458  1.207   msaitoh 	pcireg_t reg, reg2;
   2459  1.207   msaitoh 	unsigned int entries, entoff, i;
   2460  1.207   msaitoh 
   2461  1.207   msaitoh 	printf("\n  Enhanced Allocation Capability Register\n");
   2462  1.207   msaitoh 
   2463  1.207   msaitoh 	reg = regs[o2i(capoff + PCI_EA_CAP1)];
   2464  1.207   msaitoh 	printf("    EA Num Entries register: 0x%04x\n", reg >> 16);
   2465  1.207   msaitoh 	entries = __SHIFTOUT(reg, PCI_EA_CAP1_NUMENTRIES);
   2466  1.207   msaitoh 	printf("      EA Num Entries: %u\n", entries);
   2467  1.207   msaitoh 
   2468  1.207   msaitoh 	/* Type 1 only */
   2469  1.207   msaitoh 	if (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]) == PCI_HDRTYPE_PPB) {
   2470  1.207   msaitoh 		reg = regs[o2i(capoff + PCI_EA_CAP2)];
   2471  1.207   msaitoh 		printf("    EA Capability Second register: 0x%08x\n", reg);
   2472  1.207   msaitoh 		printf("      Fixed Secondary Bus Number: %hhu\n",
   2473  1.207   msaitoh 		    (unsigned char)__SHIFTOUT(reg, PCI_EA_CAP2_SECONDARY));
   2474  1.207   msaitoh 		printf("      Fixed Subordinate Bus Number: %hhu\n",
   2475  1.207   msaitoh 		    (unsigned char)__SHIFTOUT(reg, PCI_EA_CAP2_SUBORDINATE));
   2476  1.207   msaitoh 		entoff = capoff + 8;
   2477  1.207   msaitoh 	} else
   2478  1.207   msaitoh 		entoff = capoff + 4;
   2479  1.207   msaitoh 
   2480  1.207   msaitoh 	for (i = 0; i < entries; i++) {
   2481  1.207   msaitoh 		uint64_t base, offset;
   2482  1.207   msaitoh 		bool baseis64, offsetis64;
   2483  1.207   msaitoh 		unsigned int bei, entry_size;
   2484  1.207   msaitoh 
   2485  1.207   msaitoh 		printf("    Entry %u:\n", i);
   2486  1.207   msaitoh 		/* The first DW */
   2487  1.207   msaitoh 		reg = regs[o2i(entoff)];
   2488  1.207   msaitoh 		printf("      The first register: 0x%08x\n", reg);
   2489  1.207   msaitoh 		entry_size = __SHIFTOUT(reg, PCI_EA_ES);
   2490  1.207   msaitoh 		printf("        Entry size: %u\n", entry_size);
   2491  1.207   msaitoh 		printf("        BAR Equivalent Indicator: ");
   2492  1.207   msaitoh 		bei = __SHIFTOUT(reg, PCI_EA_BEI);
   2493  1.207   msaitoh 		switch (bei) {
   2494  1.207   msaitoh 		case PCI_EA_BEI_BAR0:
   2495  1.207   msaitoh 		case PCI_EA_BEI_BAR1:
   2496  1.207   msaitoh 		case PCI_EA_BEI_BAR2:
   2497  1.207   msaitoh 		case PCI_EA_BEI_BAR3:
   2498  1.207   msaitoh 		case PCI_EA_BEI_BAR4:
   2499  1.207   msaitoh 		case PCI_EA_BEI_BAR5:
   2500  1.207   msaitoh 			printf("BAR %u\n", bei - PCI_EA_BEI_BAR0);
   2501  1.207   msaitoh 			break;
   2502  1.207   msaitoh 		case PCI_EA_BEI_BEHIND:
   2503  1.207   msaitoh 			printf("Behind the function\n");
   2504  1.207   msaitoh 			break;
   2505  1.207   msaitoh 		case PCI_EA_BEI_NOTIND:
   2506  1.207   msaitoh 			printf("Not Indicated\n");
   2507  1.207   msaitoh 			break;
   2508  1.207   msaitoh 		case PCI_EA_BEI_EXPROM:
   2509  1.207   msaitoh 			printf("Expansion ROM\n");
   2510  1.207   msaitoh 			break;
   2511  1.207   msaitoh 		case PCI_EA_BEI_VFBAR0:
   2512  1.207   msaitoh 		case PCI_EA_BEI_VFBAR1:
   2513  1.207   msaitoh 		case PCI_EA_BEI_VFBAR2:
   2514  1.207   msaitoh 		case PCI_EA_BEI_VFBAR3:
   2515  1.207   msaitoh 		case PCI_EA_BEI_VFBAR4:
   2516  1.207   msaitoh 		case PCI_EA_BEI_VFBAR5:
   2517  1.207   msaitoh 			printf("VF BAR %u\n", bei - PCI_EA_BEI_VFBAR0);
   2518  1.207   msaitoh 			break;
   2519  1.207   msaitoh 		case PCI_EA_BEI_RESERVED:
   2520  1.207   msaitoh 		default:
   2521  1.207   msaitoh 			printf("Reserved\n");
   2522  1.207   msaitoh 			break;
   2523  1.207   msaitoh 		}
   2524  1.216   msaitoh 
   2525  1.207   msaitoh 		printf("      Primary Properties: ");
   2526  1.207   msaitoh 		pci_conf_print_ea_cap_prop(__SHIFTOUT(reg, PCI_EA_PP));
   2527  1.207   msaitoh 		printf("      Secondary Properties: ");
   2528  1.207   msaitoh 		pci_conf_print_ea_cap_prop(__SHIFTOUT(reg, PCI_EA_SP));
   2529  1.207   msaitoh 		onoff("Writable", reg, PCI_EA_W);
   2530  1.207   msaitoh 		onoff("Enable for this entry", reg, PCI_EA_E);
   2531  1.216   msaitoh 
   2532  1.207   msaitoh 		if (entry_size == 0) {
   2533  1.207   msaitoh 			entoff += 4;
   2534  1.207   msaitoh 			continue;
   2535  1.207   msaitoh 		}
   2536  1.207   msaitoh 
   2537  1.207   msaitoh 		/* Base addr */
   2538  1.207   msaitoh 		reg = regs[o2i(entoff + 4)];
   2539  1.207   msaitoh 		base = reg & PCI_EA_LOWMASK;
   2540  1.207   msaitoh 		baseis64 = reg & PCI_EA_BASEMAXOFFSET_64BIT;
   2541  1.207   msaitoh 		printf("      Base Address Register Low: 0x%08x\n", reg);
   2542  1.207   msaitoh 		if (baseis64) {
   2543  1.207   msaitoh 			/* 64bit */
   2544  1.207   msaitoh 			reg2 = regs[o2i(entoff + 12)];
   2545  1.207   msaitoh 			printf("      Base Address Register high: 0x%08x\n",
   2546  1.207   msaitoh 			    reg2);
   2547  1.207   msaitoh 			base |= (uint64_t)reg2 << 32;
   2548  1.207   msaitoh 		}
   2549  1.207   msaitoh 
   2550  1.207   msaitoh 		/* Offset addr */
   2551  1.207   msaitoh 		reg = regs[o2i(entoff + 8)];
   2552  1.207   msaitoh 		offset = reg & PCI_EA_LOWMASK;
   2553  1.207   msaitoh 		offsetis64 = reg & PCI_EA_BASEMAXOFFSET_64BIT;
   2554  1.207   msaitoh 		printf("      Max Offset Register Low: 0x%08x\n", reg);
   2555  1.207   msaitoh 		if (offsetis64) {
   2556  1.207   msaitoh 			/* 64bit */
   2557  1.207   msaitoh 			reg2 = regs[o2i(entoff + (baseis64 ? 16 : 12))];
   2558  1.207   msaitoh 			printf("      Max Offset Register high: 0x%08x\n",
   2559  1.207   msaitoh 			    reg2);
   2560  1.207   msaitoh 			offset |= (uint64_t)reg2 << 32;
   2561  1.207   msaitoh 		}
   2562  1.207   msaitoh 
   2563  1.207   msaitoh 		printf("        range: 0x%016" PRIx64 "-0x%016" PRIx64
   2564  1.207   msaitoh 			    "\n", base, base + offset);
   2565  1.207   msaitoh 
   2566  1.207   msaitoh 		entoff += 4;
   2567  1.207   msaitoh 		entoff += baseis64 ? 8 : 4;
   2568  1.207   msaitoh 		entoff += offsetis64 ? 8 : 4;
   2569  1.207   msaitoh 	}
   2570  1.207   msaitoh }
   2571  1.207   msaitoh 
   2572  1.177   msaitoh /* XXX pci_conf_print_fpb_cap */
   2573  1.177   msaitoh 
   2574  1.132   msaitoh static struct {
   2575  1.132   msaitoh 	pcireg_t cap;
   2576  1.132   msaitoh 	const char *name;
   2577  1.132   msaitoh 	void (*printfunc)(const pcireg_t *, int);
   2578  1.132   msaitoh } pci_captab[] = {
   2579  1.132   msaitoh 	{ PCI_CAP_RESERVED0,	"reserved",	NULL },
   2580  1.132   msaitoh 	{ PCI_CAP_PWRMGMT,	"Power Management", pci_conf_print_pcipm_cap },
   2581  1.132   msaitoh 	{ PCI_CAP_AGP,		"AGP",		pci_conf_print_agp_cap },
   2582  1.132   msaitoh 	{ PCI_CAP_VPD,		"VPD",		NULL },
   2583  1.132   msaitoh 	{ PCI_CAP_SLOTID,	"SlotID",	NULL },
   2584  1.216   msaitoh 	{ PCI_CAP_MSI,		"MSI",		pci_conf_print_msi_cap },
   2585  1.132   msaitoh 	{ PCI_CAP_CPCI_HOTSWAP,	"CompactPCI Hot-swapping", NULL },
   2586  1.132   msaitoh 	{ PCI_CAP_PCIX,		"PCI-X",	pci_conf_print_pcix_cap },
   2587  1.141   msaitoh 	{ PCI_CAP_LDT,		"HyperTransport", pci_conf_print_ht_cap },
   2588  1.132   msaitoh 	{ PCI_CAP_VENDSPEC,	"Vendor-specific",
   2589  1.132   msaitoh 	  pci_conf_print_vendspec_cap },
   2590  1.132   msaitoh 	{ PCI_CAP_DEBUGPORT,	"Debug Port",	pci_conf_print_debugport_cap },
   2591  1.132   msaitoh 	{ PCI_CAP_CPCI_RSRCCTL, "CompactPCI Resource Control", NULL },
   2592  1.132   msaitoh 	{ PCI_CAP_HOTPLUG,	"Hot-Plug",	NULL },
   2593  1.132   msaitoh 	{ PCI_CAP_SUBVENDOR,	"Subsystem vendor ID",
   2594  1.132   msaitoh 	  pci_conf_print_subsystem_cap },
   2595  1.132   msaitoh 	{ PCI_CAP_AGP8,		"AGP 8x",	NULL },
   2596  1.192   msaitoh 	{ PCI_CAP_SECURE,	"Secure Device", pci_conf_print_secure_cap },
   2597  1.132   msaitoh 	{ PCI_CAP_PCIEXPRESS,	"PCI Express",	pci_conf_print_pcie_cap },
   2598  1.132   msaitoh 	{ PCI_CAP_MSIX,		"MSI-X",	pci_conf_print_msix_cap },
   2599  1.138   msaitoh 	{ PCI_CAP_SATA,		"SATA",		pci_conf_print_sata_cap },
   2600  1.145   msaitoh 	{ PCI_CAP_PCIAF,	"Advanced Features", pci_conf_print_pciaf_cap},
   2601  1.207   msaitoh 	{ PCI_CAP_EA,		"Enhanced Allocation", pci_conf_print_ea_cap },
   2602  1.177   msaitoh 	{ PCI_CAP_FPB,		"Flattening Portal Bridge", NULL }
   2603  1.132   msaitoh };
   2604  1.132   msaitoh 
   2605  1.135   msaitoh static int
   2606  1.199   msaitoh pci_conf_find_cap(const pcireg_t *regs, unsigned int capid, int *offsetp)
   2607  1.135   msaitoh {
   2608  1.135   msaitoh 	pcireg_t rval;
   2609  1.199   msaitoh 	unsigned int capptr;
   2610  1.135   msaitoh 	int off;
   2611  1.135   msaitoh 
   2612  1.199   msaitoh 	if (!(regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT))
   2613  1.199   msaitoh 		return 0;
   2614  1.199   msaitoh 
   2615  1.199   msaitoh 	/* Determine the Capability List Pointer register to start with. */
   2616  1.199   msaitoh 	switch (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)])) {
   2617  1.199   msaitoh 	case 0:	/* standard device header */
   2618  1.199   msaitoh 	case 1: /* PCI-PCI bridge header */
   2619  1.199   msaitoh 		capptr = PCI_CAPLISTPTR_REG;
   2620  1.199   msaitoh 		break;
   2621  1.199   msaitoh 	case 2:	/* PCI-CardBus Bridge header */
   2622  1.199   msaitoh 		capptr = PCI_CARDBUS_CAPLISTPTR_REG;
   2623  1.199   msaitoh 		break;
   2624  1.199   msaitoh 	default:
   2625  1.199   msaitoh 		return 0;
   2626  1.199   msaitoh 	}
   2627  1.216   msaitoh 
   2628  1.199   msaitoh 	for (off = PCI_CAPLIST_PTR(regs[o2i(capptr)]);
   2629  1.141   msaitoh 	     off != 0; off = PCI_CAPLIST_NEXT(rval)) {
   2630  1.135   msaitoh 		rval = regs[o2i(off)];
   2631  1.135   msaitoh 		if (capid == PCI_CAPLIST_CAP(rval)) {
   2632  1.135   msaitoh 			if (offsetp != NULL)
   2633  1.135   msaitoh 				*offsetp = off;
   2634  1.135   msaitoh 			return 1;
   2635  1.135   msaitoh 		}
   2636  1.135   msaitoh 	}
   2637  1.135   msaitoh 	return 0;
   2638  1.135   msaitoh }
   2639  1.135   msaitoh 
   2640   1.86      matt static void
   2641   1.51  drochner pci_conf_print_caplist(
   2642   1.51  drochner #ifdef _KERNEL
   2643   1.71  christos     pci_chipset_tag_t pc, pcitag_t tag,
   2644   1.51  drochner #endif
   2645   1.52  drochner     const pcireg_t *regs, int capoff)
   2646   1.51  drochner {
   2647   1.51  drochner 	int off;
   2648  1.132   msaitoh 	pcireg_t foundcap;
   2649   1.51  drochner 	pcireg_t rval;
   2650  1.132   msaitoh 	bool foundtable[__arraycount(pci_captab)];
   2651  1.132   msaitoh 	unsigned int i;
   2652   1.33    kleink 
   2653  1.132   msaitoh 	/* Clear table */
   2654  1.132   msaitoh 	for (i = 0; i < __arraycount(pci_captab); i++)
   2655  1.132   msaitoh 		foundtable[i] = false;
   2656  1.132   msaitoh 
   2657  1.132   msaitoh 	/* Print capability register's offset and the type first */
   2658   1.52  drochner 	for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2659  1.141   msaitoh 	     off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
   2660   1.51  drochner 		rval = regs[o2i(off)];
   2661   1.51  drochner 		printf("  Capability register at 0x%02x\n", off);
   2662   1.51  drochner 
   2663   1.51  drochner 		printf("    type: 0x%02x (", PCI_CAPLIST_CAP(rval));
   2664  1.132   msaitoh 		foundcap = PCI_CAPLIST_CAP(rval);
   2665  1.132   msaitoh 		if (foundcap < __arraycount(pci_captab)) {
   2666  1.132   msaitoh 			printf("%s)\n", pci_captab[foundcap].name);
   2667  1.132   msaitoh 			/* Mark as found */
   2668  1.132   msaitoh 			foundtable[foundcap] = true;
   2669  1.132   msaitoh 		} else
   2670  1.132   msaitoh 			printf("unknown)\n");
   2671  1.132   msaitoh 	}
   2672  1.132   msaitoh 
   2673  1.132   msaitoh 	/*
   2674  1.132   msaitoh 	 * And then, print the detail of each capability registers
   2675  1.132   msaitoh 	 * in capability value's order.
   2676  1.132   msaitoh 	 */
   2677  1.132   msaitoh 	for (i = 0; i < __arraycount(pci_captab); i++) {
   2678  1.132   msaitoh 		if (foundtable[i] == false)
   2679  1.132   msaitoh 			continue;
   2680  1.132   msaitoh 
   2681  1.132   msaitoh 		/*
   2682  1.132   msaitoh 		 * The type was found. Search capability list again and
   2683  1.132   msaitoh 		 * print all capabilities that the capabiliy type is
   2684  1.132   msaitoh 		 * the same. This is required because some capabilities
   2685  1.132   msaitoh 		 * appear multiple times (e.g. HyperTransport capability).
   2686  1.132   msaitoh 		 */
   2687  1.141   msaitoh 		for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
   2688  1.141   msaitoh 		     off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
   2689  1.141   msaitoh 			rval = regs[o2i(off)];
   2690  1.141   msaitoh 			if ((PCI_CAPLIST_CAP(rval) == i)
   2691  1.141   msaitoh 			    && (pci_captab[i].printfunc != NULL))
   2692  1.141   msaitoh 				pci_captab[i].printfunc(regs, off);
   2693  1.141   msaitoh 		}
   2694  1.135   msaitoh 	}
   2695  1.135   msaitoh }
   2696  1.135   msaitoh 
   2697  1.135   msaitoh /* Extended Capability */
   2698  1.135   msaitoh 
   2699  1.135   msaitoh static void
   2700  1.135   msaitoh pci_conf_print_aer_cap_uc(pcireg_t reg)
   2701  1.135   msaitoh {
   2702  1.135   msaitoh 
   2703  1.135   msaitoh 	onoff("Undefined", reg, PCI_AER_UC_UNDEFINED);
   2704  1.135   msaitoh 	onoff("Data Link Protocol Error", reg, PCI_AER_UC_DL_PROTOCOL_ERROR);
   2705  1.135   msaitoh 	onoff("Surprise Down Error", reg, PCI_AER_UC_SURPRISE_DOWN_ERROR);
   2706  1.146   msaitoh 	onoff("Poisoned TLP Received", reg, PCI_AER_UC_POISONED_TLP);
   2707  1.135   msaitoh 	onoff("Flow Control Protocol Error", reg, PCI_AER_UC_FC_PROTOCOL_ERROR);
   2708  1.135   msaitoh 	onoff("Completion Timeout", reg, PCI_AER_UC_COMPLETION_TIMEOUT);
   2709  1.135   msaitoh 	onoff("Completer Abort", reg, PCI_AER_UC_COMPLETER_ABORT);
   2710  1.135   msaitoh 	onoff("Unexpected Completion", reg, PCI_AER_UC_UNEXPECTED_COMPLETION);
   2711  1.135   msaitoh 	onoff("Receiver Overflow", reg, PCI_AER_UC_RECEIVER_OVERFLOW);
   2712  1.135   msaitoh 	onoff("Malformed TLP", reg, PCI_AER_UC_MALFORMED_TLP);
   2713  1.135   msaitoh 	onoff("ECRC Error", reg, PCI_AER_UC_ECRC_ERROR);
   2714  1.135   msaitoh 	onoff("Unsupported Request Error", reg,
   2715  1.135   msaitoh 	    PCI_AER_UC_UNSUPPORTED_REQUEST_ERROR);
   2716  1.135   msaitoh 	onoff("ACS Violation", reg, PCI_AER_UC_ACS_VIOLATION);
   2717  1.135   msaitoh 	onoff("Uncorrectable Internal Error", reg, PCI_AER_UC_INTERNAL_ERROR);
   2718  1.135   msaitoh 	onoff("MC Blocked TLP", reg, PCI_AER_UC_MC_BLOCKED_TLP);
   2719  1.135   msaitoh 	onoff("AtomicOp Egress BLK", reg, PCI_AER_UC_ATOMIC_OP_EGRESS_BLOCKED);
   2720  1.135   msaitoh 	onoff("TLP Prefix Blocked Error", reg,
   2721  1.146   msaitoh 	    PCI_AER_UC_TLP_PREFIX_BLOCKED_ERROR);
   2722  1.146   msaitoh 	onoff("Poisoned TLP Egress Blocked", reg,
   2723  1.146   msaitoh 	    PCI_AER_UC_POISONTLP_EGRESS_BLOCKED);
   2724  1.135   msaitoh }
   2725  1.135   msaitoh 
   2726  1.135   msaitoh static void
   2727  1.135   msaitoh pci_conf_print_aer_cap_cor(pcireg_t reg)
   2728  1.135   msaitoh {
   2729  1.135   msaitoh 
   2730  1.135   msaitoh 	onoff("Receiver Error", reg, PCI_AER_COR_RECEIVER_ERROR);
   2731  1.135   msaitoh 	onoff("Bad TLP", reg, PCI_AER_COR_BAD_TLP);
   2732  1.135   msaitoh 	onoff("Bad DLLP", reg, PCI_AER_COR_BAD_DLLP);
   2733  1.135   msaitoh 	onoff("REPLAY_NUM Rollover", reg, PCI_AER_COR_REPLAY_NUM_ROLLOVER);
   2734  1.135   msaitoh 	onoff("Replay Timer Timeout", reg, PCI_AER_COR_REPLAY_TIMER_TIMEOUT);
   2735  1.135   msaitoh 	onoff("Advisory Non-Fatal Error", reg, PCI_AER_COR_ADVISORY_NF_ERROR);
   2736  1.135   msaitoh 	onoff("Corrected Internal Error", reg, PCI_AER_COR_INTERNAL_ERROR);
   2737  1.135   msaitoh 	onoff("Header Log Overflow", reg, PCI_AER_COR_HEADER_LOG_OVERFLOW);
   2738  1.135   msaitoh }
   2739  1.135   msaitoh 
   2740  1.135   msaitoh static void
   2741  1.135   msaitoh pci_conf_print_aer_cap_control(pcireg_t reg, bool *tlp_prefix_log)
   2742  1.135   msaitoh {
   2743  1.135   msaitoh 
   2744  1.135   msaitoh 	printf("      First Error Pointer: 0x%04x\n",
   2745  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_FIRST_ERROR_PTR));
   2746  1.135   msaitoh 	onoff("ECRC Generation Capable", reg, PCI_AER_ECRC_GEN_CAPABLE);
   2747  1.135   msaitoh 	onoff("ECRC Generation Enable", reg, PCI_AER_ECRC_GEN_ENABLE);
   2748  1.135   msaitoh 	onoff("ECRC Check Capable", reg, PCI_AER_ECRC_CHECK_CAPABLE);
   2749  1.172   msaitoh 	onoff("ECRC Check Enable", reg, PCI_AER_ECRC_CHECK_ENABLE);
   2750  1.135   msaitoh 	onoff("Multiple Header Recording Capable", reg,
   2751  1.135   msaitoh 	    PCI_AER_MULT_HDR_CAPABLE);
   2752  1.146   msaitoh 	onoff("Multiple Header Recording Enable", reg,PCI_AER_MULT_HDR_ENABLE);
   2753  1.146   msaitoh 	onoff("Completion Timeout Prefix/Header Log Capable", reg,
   2754  1.146   msaitoh 	    PCI_AER_COMPTOUTPRFXHDRLOG_CAP);
   2755  1.135   msaitoh 
   2756  1.135   msaitoh 	/* This bit is RsvdP if the End-End TLP Prefix Supported bit is Clear */
   2757  1.135   msaitoh 	if (!tlp_prefix_log)
   2758  1.135   msaitoh 		return;
   2759  1.135   msaitoh 	onoff("TLP Prefix Log Present", reg, PCI_AER_TLP_PREFIX_LOG_PRESENT);
   2760  1.135   msaitoh 	*tlp_prefix_log = (reg & PCI_AER_TLP_PREFIX_LOG_PRESENT) ? true : false;
   2761  1.135   msaitoh }
   2762  1.135   msaitoh 
   2763  1.135   msaitoh static void
   2764  1.135   msaitoh pci_conf_print_aer_cap_rooterr_cmd(pcireg_t reg)
   2765  1.135   msaitoh {
   2766  1.135   msaitoh 
   2767  1.135   msaitoh 	onoff("Correctable Error Reporting Enable", reg,
   2768  1.135   msaitoh 	    PCI_AER_ROOTERR_COR_ENABLE);
   2769  1.135   msaitoh 	onoff("Non-Fatal Error Reporting Enable", reg,
   2770  1.135   msaitoh 	    PCI_AER_ROOTERR_NF_ENABLE);
   2771  1.135   msaitoh 	onoff("Fatal Error Reporting Enable", reg, PCI_AER_ROOTERR_F_ENABLE);
   2772  1.135   msaitoh }
   2773  1.135   msaitoh 
   2774  1.135   msaitoh static void
   2775  1.135   msaitoh pci_conf_print_aer_cap_rooterr_status(pcireg_t reg)
   2776  1.135   msaitoh {
   2777  1.135   msaitoh 
   2778  1.135   msaitoh 	onoff("ERR_COR Received", reg, PCI_AER_ROOTERR_COR_ERR);
   2779  1.135   msaitoh 	onoff("Multiple ERR_COR Received", reg, PCI_AER_ROOTERR_MULTI_COR_ERR);
   2780  1.135   msaitoh 	onoff("ERR_FATAL/NONFATAL_ERR Received", reg, PCI_AER_ROOTERR_UC_ERR);
   2781  1.135   msaitoh 	onoff("Multiple ERR_FATAL/NONFATAL_ERR Received", reg,
   2782  1.135   msaitoh 	    PCI_AER_ROOTERR_MULTI_UC_ERR);
   2783  1.159   msaitoh 	onoff("First Uncorrectable Fatal", reg,PCI_AER_ROOTERR_FIRST_UC_FATAL);
   2784  1.159   msaitoh 	onoff("Non-Fatal Error Messages Received", reg,PCI_AER_ROOTERR_NF_ERR);
   2785  1.135   msaitoh 	onoff("Fatal Error Messages Received", reg, PCI_AER_ROOTERR_F_ERR);
   2786  1.158   msaitoh 	printf("      Advanced Error Interrupt Message Number: 0x%02x\n",
   2787  1.159   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_AER_ROOTERR_INT_MESSAGE));
   2788  1.135   msaitoh }
   2789  1.135   msaitoh 
   2790  1.135   msaitoh static void
   2791  1.135   msaitoh pci_conf_print_aer_cap_errsrc_id(pcireg_t reg)
   2792  1.135   msaitoh {
   2793  1.135   msaitoh 
   2794  1.135   msaitoh 	printf("      Correctable Source ID: 0x%04x\n",
   2795  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_COR));
   2796  1.135   msaitoh 	printf("      ERR_FATAL/NONFATAL Source ID: 0x%04x\n",
   2797  1.135   msaitoh 	    (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_UC));
   2798  1.135   msaitoh }
   2799  1.135   msaitoh 
   2800  1.135   msaitoh static void
   2801  1.199   msaitoh pci_conf_print_aer_cap(const pcireg_t *regs, int extcapoff)
   2802  1.135   msaitoh {
   2803  1.135   msaitoh 	pcireg_t reg;
   2804  1.135   msaitoh 	int pcie_capoff;
   2805  1.135   msaitoh 	int pcie_devtype = -1;
   2806  1.135   msaitoh 	bool tlp_prefix_log = false;
   2807  1.135   msaitoh 
   2808  1.199   msaitoh 	if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
   2809  1.135   msaitoh 		reg = regs[o2i(pcie_capoff)];
   2810  1.143   msaitoh 		pcie_devtype = PCIE_XCAP_TYPE(reg);
   2811  1.135   msaitoh 		/* PCIe DW9 to DW14 is for PCIe 2.0 and newer */
   2812  1.135   msaitoh 		if (__SHIFTOUT(reg, PCIE_XCAP_VER_MASK) >= 2) {
   2813  1.135   msaitoh 			reg = regs[o2i(pcie_capoff + PCIE_DCAP2)];
   2814  1.135   msaitoh 			/* End-End TLP Prefix Supported */
   2815  1.135   msaitoh 			if (reg & PCIE_DCAP2_EETLP_PREF) {
   2816  1.135   msaitoh 				tlp_prefix_log = true;
   2817  1.135   msaitoh 			}
   2818  1.135   msaitoh 		}
   2819  1.135   msaitoh 	}
   2820  1.135   msaitoh 
   2821  1.135   msaitoh 	printf("\n  Advanced Error Reporting Register\n");
   2822  1.135   msaitoh 
   2823  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_STATUS)];
   2824  1.135   msaitoh 	printf("    Uncorrectable Error Status register: 0x%08x\n", reg);
   2825  1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2826  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_MASK)];
   2827  1.135   msaitoh 	printf("    Uncorrectable Error Mask register: 0x%08x\n", reg);
   2828  1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2829  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_UC_SEVERITY)];
   2830  1.135   msaitoh 	printf("    Uncorrectable Error Severity register: 0x%08x\n", reg);
   2831  1.135   msaitoh 	pci_conf_print_aer_cap_uc(reg);
   2832  1.135   msaitoh 
   2833  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_COR_STATUS)];
   2834  1.135   msaitoh 	printf("    Correctable Error Status register: 0x%08x\n", reg);
   2835  1.135   msaitoh 	pci_conf_print_aer_cap_cor(reg);
   2836  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_COR_MASK)];
   2837  1.135   msaitoh 	printf("    Correctable Error Mask register: 0x%08x\n", reg);
   2838  1.135   msaitoh 	pci_conf_print_aer_cap_cor(reg);
   2839  1.135   msaitoh 
   2840  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_CAP_CONTROL)];
   2841  1.135   msaitoh 	printf("    Advanced Error Capabilities and Control register: 0x%08x\n",
   2842  1.135   msaitoh 	    reg);
   2843  1.135   msaitoh 	pci_conf_print_aer_cap_control(reg, &tlp_prefix_log);
   2844  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_AER_HEADER_LOG)];
   2845  1.135   msaitoh 	printf("    Header Log register:\n");
   2846  1.135   msaitoh 	pci_conf_print_regs(regs, extcapoff + PCI_AER_HEADER_LOG,
   2847  1.135   msaitoh 	    extcapoff + PCI_AER_ROOTERR_CMD);
   2848  1.135   msaitoh 
   2849  1.135   msaitoh 	switch (pcie_devtype) {
   2850  1.135   msaitoh 	case PCIE_XCAP_TYPE_ROOT: /* Root Port of PCI Express Root Complex */
   2851  1.135   msaitoh 	case PCIE_XCAP_TYPE_ROOT_EVNTC:	/* Root Complex Event Collector */
   2852  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_CMD)];
   2853  1.135   msaitoh 		printf("    Root Error Command register: 0x%08x\n", reg);
   2854  1.135   msaitoh 		pci_conf_print_aer_cap_rooterr_cmd(reg);
   2855  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_STATUS)];
   2856  1.135   msaitoh 		printf("    Root Error Status register: 0x%08x\n", reg);
   2857  1.135   msaitoh 		pci_conf_print_aer_cap_rooterr_status(reg);
   2858  1.135   msaitoh 
   2859  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_ERRSRC_ID)];
   2860  1.195   msaitoh 		printf("    Error Source Identification register: 0x%08x\n",
   2861  1.195   msaitoh 		    reg);
   2862  1.135   msaitoh 		pci_conf_print_aer_cap_errsrc_id(reg);
   2863  1.135   msaitoh 		break;
   2864  1.135   msaitoh 	}
   2865  1.135   msaitoh 
   2866  1.135   msaitoh 	if (tlp_prefix_log) {
   2867  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_AER_TLP_PREFIX_LOG)];
   2868  1.135   msaitoh 		printf("    TLP Prefix Log register: 0x%08x\n", reg);
   2869  1.135   msaitoh 	}
   2870  1.135   msaitoh }
   2871  1.135   msaitoh 
   2872  1.219   msaitoh /*
   2873  1.219   msaitoh  * Helper function to print the arbitration phase register.
   2874  1.219   msaitoh  *
   2875  1.219   msaitoh  * phases: Number of phases in the arbitration tables.
   2876  1.219   msaitoh  * arbsize: Number of bits in each phase.
   2877  1.219   msaitoh  * indent: Add more two spaces if it's true.
   2878  1.219   msaitoh  */
   2879  1.135   msaitoh static void
   2880  1.135   msaitoh pci_conf_print_vc_cap_arbtab(const pcireg_t *regs, int off, const char *name,
   2881  1.219   msaitoh     const int phases, int arbsize, bool indent)
   2882  1.135   msaitoh {
   2883  1.135   msaitoh 	pcireg_t reg;
   2884  1.219   msaitoh 	int num_per_reg = 32 / arbsize;
   2885  1.135   msaitoh 	int i, j;
   2886  1.135   msaitoh 
   2887  1.219   msaitoh 	printf("%s    %s Arbitration Table:\n", indent ? "  " : "", name);
   2888  1.219   msaitoh 	for (i = 0; i < phases; i += num_per_reg) {
   2889  1.219   msaitoh 		reg = regs[o2i(off + (sizeof(uint32_t) * (i / num_per_reg)))];
   2890  1.219   msaitoh 		for (j = 0; j < num_per_reg; j++) {
   2891  1.219   msaitoh 			printf("%s      Phase[%d]: 0x%x\n", indent ? "  " : "",
   2892  1.219   msaitoh 			    i + j,
   2893  1.219   msaitoh 			    (uint32_t)(reg & __BITS(arbsize - 1, 0)));
   2894  1.219   msaitoh 			reg >>= arbsize;
   2895  1.219   msaitoh 		}
   2896  1.135   msaitoh 	}
   2897  1.135   msaitoh }
   2898  1.135   msaitoh 
   2899  1.219   msaitoh /* For VC, bit 4-7 are reserved. For Port, bit 6-7 are reserved */
   2900  1.219   msaitoh static const int arb_phases[8] = {0, 32, 64, 128, 128, 256, 0, 0 };
   2901  1.219   msaitoh 
   2902  1.135   msaitoh static void
   2903  1.199   msaitoh pci_conf_print_vc_cap(const pcireg_t *regs, int extcapoff)
   2904  1.135   msaitoh {
   2905  1.135   msaitoh 	pcireg_t reg, n;
   2906  1.219   msaitoh 	int arbtab, parbsize;
   2907  1.219   msaitoh 	pcireg_t arbsel;
   2908  1.135   msaitoh 	int i, count;
   2909  1.135   msaitoh 
   2910  1.135   msaitoh 	printf("\n  Virtual Channel Register\n");
   2911  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CAP1)];
   2912  1.135   msaitoh 	printf("    Port VC Capability register 1: 0x%08x\n", reg);
   2913  1.135   msaitoh 	count = __SHIFTOUT(reg, PCI_VC_CAP1_EXT_COUNT);
   2914  1.135   msaitoh 	printf("      Extended VC Count: %d\n", count);
   2915  1.135   msaitoh 	n = __SHIFTOUT(reg, PCI_VC_CAP1_LOWPRI_EXT_COUNT);
   2916  1.135   msaitoh 	printf("      Low Priority Extended VC Count: %u\n", n);
   2917  1.135   msaitoh 	n = __SHIFTOUT(reg, PCI_VC_CAP1_REFCLK);
   2918  1.135   msaitoh 	printf("      Reference Clock: %s\n",
   2919  1.140   msaitoh 	    (n == PCI_VC_CAP1_REFCLK_100NS) ? "100ns" : "unknown");
   2920  1.135   msaitoh 	parbsize = 1 << __SHIFTOUT(reg, PCI_VC_CAP1_PORT_ARB_TABLE_SIZE);
   2921  1.135   msaitoh 	printf("      Port Arbitration Table Entry Size: %dbit\n", parbsize);
   2922  1.135   msaitoh 
   2923  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CAP2)];
   2924  1.135   msaitoh 	printf("    Port VC Capability register 2: 0x%08x\n", reg);
   2925  1.135   msaitoh 	onoff("Hardware fixed arbitration scheme",
   2926  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_HW_FIXED_SCHEME);
   2927  1.135   msaitoh 	onoff("WRR arbitration with 32 phases",
   2928  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_32);
   2929  1.135   msaitoh 	onoff("WRR arbitration with 64 phases",
   2930  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_64);
   2931  1.135   msaitoh 	onoff("WRR arbitration with 128 phases",
   2932  1.135   msaitoh 	    reg, PCI_VC_CAP2_ARB_CAP_WRR_128);
   2933  1.219   msaitoh 	arbtab = __SHIFTOUT(reg, PCI_VC_CAP2_ARB_TABLE_OFFSET);
   2934  1.219   msaitoh 	printf("      VC Arbitration Table Offset: 0x%x\n", arbtab);
   2935  1.135   msaitoh 
   2936  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_CONTROL)] & 0xffff;
   2937  1.135   msaitoh 	printf("    Port VC Control register: 0x%04x\n", reg);
   2938  1.219   msaitoh 	arbsel = __SHIFTOUT(reg, PCI_VC_CONTROL_VC_ARB_SELECT);
   2939  1.219   msaitoh 	printf("      VC Arbitration Select: 0x%x\n", arbsel);
   2940  1.135   msaitoh 
   2941  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_VC_STATUS)] >> 16;
   2942  1.135   msaitoh 	printf("    Port VC Status register: 0x%04x\n", reg);
   2943  1.135   msaitoh 	onoff("VC Arbitration Table Status",
   2944  1.135   msaitoh 	    reg, PCI_VC_STATUS_LOAD_VC_ARB_TABLE);
   2945  1.135   msaitoh 
   2946  1.219   msaitoh 	if ((arbtab != 0) && (arbsel != 0))
   2947  1.219   msaitoh 		pci_conf_print_vc_cap_arbtab(regs, extcapoff + (arbtab * 16),
   2948  1.219   msaitoh 		    "VC", arb_phases[arbsel], 4, false);
   2949  1.219   msaitoh 
   2950  1.135   msaitoh 	for (i = 0; i < count + 1; i++) {
   2951  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CAP(i))];
   2952  1.135   msaitoh 		printf("    VC number %d\n", i);
   2953  1.135   msaitoh 		printf("      VC Resource Capability Register: 0x%08x\n", reg);
   2954  1.135   msaitoh 		onoff("  Non-configurable Hardware fixed arbitration scheme",
   2955  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_HW_FIXED_SCHEME);
   2956  1.135   msaitoh 		onoff("  WRR arbitration with 32 phases",
   2957  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_32);
   2958  1.135   msaitoh 		onoff("  WRR arbitration with 64 phases",
   2959  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_64);
   2960  1.135   msaitoh 		onoff("  WRR arbitration with 128 phases",
   2961  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_128);
   2962  1.135   msaitoh 		onoff("  Time-based WRR arbitration with 128 phases",
   2963  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_TWRR_128);
   2964  1.135   msaitoh 		onoff("  WRR arbitration with 256 phases",
   2965  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_256);
   2966  1.135   msaitoh 		onoff("  Advanced Packet Switching",
   2967  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_ADV_PKT_SWITCH);
   2968  1.135   msaitoh 		onoff("  Reject Snoop Transaction",
   2969  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_CAP_REJCT_SNOOP_TRANS);
   2970  1.135   msaitoh 		n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CAP_MAX_TIME_SLOTS) + 1;
   2971  1.135   msaitoh 		printf("        Maximum Time Slots: %d\n", n);
   2972  1.219   msaitoh 		arbtab = __SHIFTOUT(reg,
   2973  1.219   msaitoh 		    PCI_VC_RESOURCE_CAP_PORT_ARB_TABLE_OFFSET);
   2974  1.135   msaitoh 		printf("        Port Arbitration Table offset: 0x%02x\n",
   2975  1.219   msaitoh 		    arbtab);
   2976  1.135   msaitoh 
   2977  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CTL(i))];
   2978  1.135   msaitoh 		printf("      VC Resource Control Register: 0x%08x\n", reg);
   2979  1.157   msaitoh 		printf("        TC/VC Map: 0x%02x\n",
   2980  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_TCVC_MAP));
   2981  1.135   msaitoh 		/*
   2982  1.135   msaitoh 		 * The load Port Arbitration Table bit is used to update
   2983  1.135   msaitoh 		 * the Port Arbitration logic and it's always 0 on read, so
   2984  1.135   msaitoh 		 * we don't print it.
   2985  1.135   msaitoh 		 */
   2986  1.219   msaitoh 		arbsel = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_PORT_ARB_SELECT);
   2987  1.219   msaitoh 		printf("        Port Arbitration Select: 0x%x\n", arbsel);
   2988  1.135   msaitoh 		n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_VC_ID);
   2989  1.174   msaitoh 		printf("        VC ID: %d\n", n);
   2990  1.135   msaitoh 		onoff("  VC Enable", reg, PCI_VC_RESOURCE_CTL_VC_ENABLE);
   2991  1.135   msaitoh 
   2992  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_STA(i))] >> 16;
   2993  1.135   msaitoh 		printf("      VC Resource Status Register: 0x%08x\n", reg);
   2994  1.135   msaitoh 		onoff("  Port Arbitration Table Status",
   2995  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_STA_PORT_ARB_TABLE);
   2996  1.135   msaitoh 		onoff("  VC Negotiation Pending",
   2997  1.135   msaitoh 		    reg, PCI_VC_RESOURCE_STA_VC_NEG_PENDING);
   2998  1.135   msaitoh 
   2999  1.219   msaitoh 		if ((arbtab != 0) && (arbsel != 0))
   3000  1.219   msaitoh 			pci_conf_print_vc_cap_arbtab(regs,
   3001  1.219   msaitoh 			    extcapoff + (arbtab * 16),
   3002  1.219   msaitoh 			    "Port", arb_phases[arbsel], parbsize, true);
   3003  1.135   msaitoh 	}
   3004  1.135   msaitoh }
   3005  1.135   msaitoh 
   3006  1.181   msaitoh /*
   3007  1.181   msaitoh  * Print Power limit. This encoding is the same among the following registers:
   3008  1.181   msaitoh  *  - The Captured Slot Power Limit in the PCIe Device Capability Register.
   3009  1.181   msaitoh  *  - The Slot Power Limit in the PCIe Slot Capability Register.
   3010  1.181   msaitoh  *  - The Base Power in the Data register of Power Budgeting capability.
   3011  1.181   msaitoh  */
   3012  1.160   msaitoh static void
   3013  1.181   msaitoh pci_conf_print_pcie_power(uint8_t base, unsigned int scale)
   3014  1.135   msaitoh {
   3015  1.181   msaitoh 	unsigned int sdiv = 1;
   3016  1.162  christos 
   3017  1.181   msaitoh 	if ((scale == 0) && (base > 0xef)) {
   3018  1.181   msaitoh 		const char *s;
   3019  1.162  christos 
   3020  1.181   msaitoh 		switch (base) {
   3021  1.181   msaitoh 		case 0xf0:
   3022  1.181   msaitoh 			s = "239W < x <= 250W";
   3023  1.181   msaitoh 			break;
   3024  1.181   msaitoh 		case 0xf1:
   3025  1.181   msaitoh 			s = "250W < x <= 275W";
   3026  1.181   msaitoh 			break;
   3027  1.181   msaitoh 		case 0xf2:
   3028  1.181   msaitoh 			s = "275W < x <= 300W";
   3029  1.181   msaitoh 			break;
   3030  1.181   msaitoh 		default:
   3031  1.198   msaitoh 			s = "reserved for greater than 300W";
   3032  1.181   msaitoh 			break;
   3033  1.160   msaitoh 		}
   3034  1.181   msaitoh 		printf("%s\n", s);
   3035  1.184   msaitoh 		return;
   3036  1.160   msaitoh 	}
   3037  1.162  christos 
   3038  1.181   msaitoh 	for (unsigned int i = scale; i > 0; i--)
   3039  1.181   msaitoh 		sdiv *= 10;
   3040  1.181   msaitoh 
   3041  1.181   msaitoh 	printf("%u", base / sdiv);
   3042  1.162  christos 
   3043  1.181   msaitoh 	if (scale != 0) {
   3044  1.181   msaitoh 		printf(".%u", base % sdiv);
   3045  1.135   msaitoh 	}
   3046  1.181   msaitoh 	printf ("W\n");
   3047  1.181   msaitoh 	return;
   3048  1.135   msaitoh }
   3049  1.135   msaitoh 
   3050  1.135   msaitoh static const char *
   3051  1.135   msaitoh pci_conf_print_pwrbdgt_type(uint8_t reg)
   3052  1.135   msaitoh {
   3053  1.135   msaitoh 
   3054  1.135   msaitoh 	switch (reg) {
   3055  1.135   msaitoh 	case 0x00:
   3056  1.135   msaitoh 		return "PME Aux";
   3057  1.135   msaitoh 	case 0x01:
   3058  1.135   msaitoh 		return "Auxilary";
   3059  1.135   msaitoh 	case 0x02:
   3060  1.135   msaitoh 		return "Idle";
   3061  1.135   msaitoh 	case 0x03:
   3062  1.135   msaitoh 		return "Sustained";
   3063  1.152   msaitoh 	case 0x04:
   3064  1.152   msaitoh 		return "Sustained (Emergency Power Reduction)";
   3065  1.152   msaitoh 	case 0x05:
   3066  1.152   msaitoh 		return "Maximum (Emergency Power Reduction)";
   3067  1.135   msaitoh 	case 0x07:
   3068  1.160   msaitoh 		return "Maximum";
   3069  1.135   msaitoh 	default:
   3070  1.135   msaitoh 		return "Unknown";
   3071  1.135   msaitoh 	}
   3072  1.135   msaitoh }
   3073  1.135   msaitoh 
   3074  1.135   msaitoh static const char *
   3075  1.135   msaitoh pci_conf_print_pwrbdgt_pwrrail(uint8_t reg)
   3076  1.135   msaitoh {
   3077  1.135   msaitoh 
   3078  1.135   msaitoh 	switch (reg) {
   3079  1.135   msaitoh 	case 0x00:
   3080  1.135   msaitoh 		return "Power(12V)";
   3081  1.135   msaitoh 	case 0x01:
   3082  1.135   msaitoh 		return "Power(3.3V)";
   3083  1.135   msaitoh 	case 0x02:
   3084  1.135   msaitoh 		return "Power(1.5V or 1.8V)";
   3085  1.135   msaitoh 	case 0x07:
   3086  1.135   msaitoh 		return "Thermal";
   3087  1.135   msaitoh 	default:
   3088  1.135   msaitoh 		return "Unknown";
   3089  1.135   msaitoh 	}
   3090  1.135   msaitoh }
   3091  1.135   msaitoh 
   3092  1.135   msaitoh static void
   3093  1.199   msaitoh pci_conf_print_pwrbdgt_cap(const pcireg_t *regs, int extcapoff)
   3094  1.135   msaitoh {
   3095  1.135   msaitoh 	pcireg_t reg;
   3096  1.135   msaitoh 
   3097  1.160   msaitoh 	printf("\n  Power Budgeting\n");
   3098  1.135   msaitoh 
   3099  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_DSEL)];
   3100  1.135   msaitoh 	printf("    Data Select register: 0x%08x\n", reg);
   3101  1.135   msaitoh 
   3102  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_DATA)];
   3103  1.135   msaitoh 	printf("    Data register: 0x%08x\n", reg);
   3104  1.160   msaitoh 	printf("      Base Power: ");
   3105  1.181   msaitoh 	pci_conf_print_pcie_power(
   3106  1.181   msaitoh 	    __SHIFTOUT(reg, PCI_PWRBDGT_DATA_BASEPWR),
   3107  1.181   msaitoh 	    __SHIFTOUT(reg, PCI_PWRBDGT_DATA_SCALE));
   3108  1.135   msaitoh 	printf("      PM Sub State: 0x%hhx\n",
   3109  1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_PWRBDGT_PM_SUBSTAT));
   3110  1.135   msaitoh 	printf("      PM State: D%u\n",
   3111  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_PWRBDGT_PM_STAT));
   3112  1.135   msaitoh 	printf("      Type: %s\n",
   3113  1.135   msaitoh 	    pci_conf_print_pwrbdgt_type(
   3114  1.135   msaitoh 		    (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_TYPE))));
   3115  1.135   msaitoh 	printf("      Power Rail: %s\n",
   3116  1.135   msaitoh 	    pci_conf_print_pwrbdgt_pwrrail(
   3117  1.135   msaitoh 		    (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_PWRRAIL))));
   3118  1.135   msaitoh 
   3119  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PWRBDGT_CAP)];
   3120  1.135   msaitoh 	printf("    Power Budget Capability register: 0x%08x\n", reg);
   3121  1.135   msaitoh 	onoff("System Allocated",
   3122  1.135   msaitoh 	    reg, PCI_PWRBDGT_CAP_SYSALLOC);
   3123  1.135   msaitoh }
   3124  1.135   msaitoh 
   3125  1.135   msaitoh static const char *
   3126  1.135   msaitoh pci_conf_print_rclink_dcl_cap_elmtype(unsigned char type)
   3127  1.135   msaitoh {
   3128  1.135   msaitoh 
   3129  1.135   msaitoh 	switch (type) {
   3130  1.135   msaitoh 	case 0x00:
   3131  1.135   msaitoh 		return "Configuration Space Element";
   3132  1.135   msaitoh 	case 0x01:
   3133  1.135   msaitoh 		return "System Egress Port or internal sink (memory)";
   3134  1.135   msaitoh 	case 0x02:
   3135  1.135   msaitoh 		return "Internal Root Complex Link";
   3136  1.135   msaitoh 	default:
   3137  1.135   msaitoh 		return "Unknown";
   3138  1.135   msaitoh 	}
   3139  1.135   msaitoh }
   3140  1.135   msaitoh 
   3141  1.135   msaitoh static void
   3142  1.199   msaitoh pci_conf_print_rclink_dcl_cap(const pcireg_t *regs, int extcapoff)
   3143  1.135   msaitoh {
   3144  1.135   msaitoh 	pcireg_t reg;
   3145  1.135   msaitoh 	unsigned char nent, linktype;
   3146  1.135   msaitoh 	int i;
   3147  1.135   msaitoh 
   3148  1.135   msaitoh 	printf("\n  Root Complex Link Declaration\n");
   3149  1.135   msaitoh 
   3150  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_ESDESC)];
   3151  1.135   msaitoh 	printf("    Element Self Description Register: 0x%08x\n", reg);
   3152  1.135   msaitoh 	printf("      Element Type: %s\n",
   3153  1.135   msaitoh 	    pci_conf_print_rclink_dcl_cap_elmtype((unsigned char)reg));
   3154  1.135   msaitoh 	nent = __SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_NUMLINKENT);
   3155  1.135   msaitoh 	printf("      Number of Link Entries: %hhu\n", nent);
   3156  1.135   msaitoh 	printf("      Component ID: %hhu\n",
   3157  1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_COMPID));
   3158  1.135   msaitoh 	printf("      Port Number: %hhu\n",
   3159  1.135   msaitoh 	    (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_PORTNUM));
   3160  1.135   msaitoh 	for (i = 0; i < nent; i++) {
   3161  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_LINKDESC(i))];
   3162  1.140   msaitoh 		printf("    Link Entry %d:\n", i + 1);
   3163  1.140   msaitoh 		printf("      Link Description Register: 0x%08x\n", reg);
   3164  1.216   msaitoh 		onoff("  Link Valid", reg, PCI_RCLINK_DCL_LINKDESC_LVALID);
   3165  1.135   msaitoh 		linktype = reg & PCI_RCLINK_DCL_LINKDESC_LTYPE;
   3166  1.140   msaitoh 		onoff2("  Link Type", reg, PCI_RCLINK_DCL_LINKDESC_LTYPE,
   3167  1.135   msaitoh 		    "Configuration Space", "Memory-Mapped Space");
   3168  1.140   msaitoh 		onoff("  Associated RCRB Header", reg,
   3169  1.135   msaitoh 		    PCI_RCLINK_DCL_LINKDESC_ARCRBH);
   3170  1.140   msaitoh 		printf("        Target Component ID: %hhu\n",
   3171  1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg,
   3172  1.135   msaitoh 			PCI_RCLINK_DCL_LINKDESC_TCOMPID));
   3173  1.140   msaitoh 		printf("        Target Port Number: %hhu\n",
   3174  1.135   msaitoh 		    (unsigned char)__SHIFTOUT(reg,
   3175  1.135   msaitoh 			PCI_RCLINK_DCL_LINKDESC_TPNUM));
   3176  1.135   msaitoh 
   3177  1.135   msaitoh 		if (linktype == 0) {
   3178  1.135   msaitoh 			/* Memory-Mapped Space */
   3179  1.135   msaitoh 			reg = regs[o2i(extcapoff
   3180  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT0_LO(i))];
   3181  1.140   msaitoh 			printf("      Link Address Low Register: 0x%08x\n",
   3182  1.140   msaitoh 			    reg);
   3183  1.135   msaitoh 			reg = regs[o2i(extcapoff
   3184  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT0_HI(i))];
   3185  1.140   msaitoh 			printf("      Link Address High Register: 0x%08x\n",
   3186  1.140   msaitoh 			    reg);
   3187  1.135   msaitoh 		} else {
   3188  1.135   msaitoh 			unsigned int nb;
   3189  1.135   msaitoh 			pcireg_t lo, hi;
   3190  1.135   msaitoh 
   3191  1.135   msaitoh 			/* Configuration Space */
   3192  1.135   msaitoh 			lo = regs[o2i(extcapoff
   3193  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT1_LO(i))];
   3194  1.140   msaitoh 			printf("      Configuration Space Low Register: "
   3195  1.140   msaitoh 			    "0x%08x\n", lo);
   3196  1.135   msaitoh 			hi = regs[o2i(extcapoff
   3197  1.135   msaitoh 				    + PCI_RCLINK_DCL_LINKADDR_LT1_HI(i))];
   3198  1.140   msaitoh 			printf("      Configuration Space High Register: "
   3199  1.140   msaitoh 			    "0x%08x\n", hi);
   3200  1.135   msaitoh 			nb = __SHIFTOUT(lo, PCI_RCLINK_DCL_LINKADDR_LT1_N);
   3201  1.140   msaitoh 			printf("        N: %u\n", nb);
   3202  1.140   msaitoh 			printf("        Func: %hhu\n",
   3203  1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   3204  1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_FUNC));
   3205  1.140   msaitoh 			printf("        Dev: %hhu\n",
   3206  1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   3207  1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_DEV));
   3208  1.140   msaitoh 			printf("        Bus: %hhu\n",
   3209  1.135   msaitoh 			    (unsigned char)__SHIFTOUT(lo,
   3210  1.135   msaitoh 				PCI_RCLINK_DCL_LINKADDR_LT1_BUS(nb)));
   3211  1.135   msaitoh 			lo &= PCI_RCLINK_DCL_LINKADDR_LT1_BAL(i);
   3212  1.140   msaitoh 			printf("        Configuration Space Base Address: "
   3213  1.140   msaitoh 			    "0x%016" PRIx64 "\n", ((uint64_t)hi << 32) + lo);
   3214  1.135   msaitoh 		}
   3215  1.135   msaitoh 	}
   3216  1.135   msaitoh }
   3217  1.135   msaitoh 
   3218  1.135   msaitoh /* XXX pci_conf_print_rclink_ctl_cap */
   3219  1.135   msaitoh 
   3220  1.135   msaitoh static void
   3221  1.199   msaitoh pci_conf_print_rcec_assoc_cap(const pcireg_t *regs, int extcapoff)
   3222  1.135   msaitoh {
   3223  1.135   msaitoh 	pcireg_t reg;
   3224  1.135   msaitoh 
   3225  1.135   msaitoh 	printf("\n  Root Complex Event Collector Association\n");
   3226  1.135   msaitoh 
   3227  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_RCEC_ASSOC_ASSOCBITMAP)];
   3228  1.135   msaitoh 	printf("    Association Bitmap for Root Complex Integrated Devices:"
   3229  1.135   msaitoh 	    " 0x%08x\n", reg);
   3230  1.204   msaitoh 
   3231  1.204   msaitoh 	if (PCI_EXTCAPLIST_VERSION(regs[o2i(extcapoff)]) >= 2) {
   3232  1.204   msaitoh 		reg = regs[o2i(extcapoff + PCI_RCEC_ASSOC_ASSOCBUSNUM)];
   3233  1.204   msaitoh 		printf("    RCEC Associated Bus Numbers register: 0x%08x\n",
   3234  1.204   msaitoh 		    reg);
   3235  1.204   msaitoh 		printf("      RCEC Next Bus: %u\n",
   3236  1.204   msaitoh 		    (unsigned int)__SHIFTOUT(reg,
   3237  1.204   msaitoh 			PCI_RCEC_ASSOCBUSNUM_RCECNEXT));
   3238  1.204   msaitoh 		printf("      RCEC Last Bus: %u\n",
   3239  1.204   msaitoh 		    (unsigned int)__SHIFTOUT(reg,
   3240  1.204   msaitoh 			PCI_RCEC_ASSOCBUSNUM_RCECLAST));
   3241  1.204   msaitoh 	}
   3242  1.135   msaitoh }
   3243  1.135   msaitoh 
   3244  1.135   msaitoh /* XXX pci_conf_print_mfvc_cap */
   3245  1.135   msaitoh /* XXX pci_conf_print_vc2_cap */
   3246  1.135   msaitoh /* XXX pci_conf_print_rcrb_cap */
   3247  1.135   msaitoh /* XXX pci_conf_print_vendor_cap */
   3248  1.135   msaitoh /* XXX pci_conf_print_cac_cap */
   3249  1.135   msaitoh 
   3250  1.135   msaitoh static void
   3251  1.199   msaitoh pci_conf_print_acs_cap(const pcireg_t *regs, int extcapoff)
   3252  1.135   msaitoh {
   3253  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3254  1.135   msaitoh 	unsigned int size, i;
   3255  1.135   msaitoh 
   3256  1.135   msaitoh 	printf("\n  Access Control Services\n");
   3257  1.135   msaitoh 
   3258  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ACS_CAP)];
   3259  1.135   msaitoh 	cap = reg & 0xffff;
   3260  1.135   msaitoh 	ctl = reg >> 16;
   3261  1.135   msaitoh 	printf("    ACS Capability register: 0x%08x\n", cap);
   3262  1.135   msaitoh 	onoff("ACS Source Validation", cap, PCI_ACS_CAP_V);
   3263  1.135   msaitoh 	onoff("ACS Transaction Blocking", cap, PCI_ACS_CAP_B);
   3264  1.135   msaitoh 	onoff("ACS P2P Request Redirect", cap, PCI_ACS_CAP_R);
   3265  1.135   msaitoh 	onoff("ACS P2P Completion Redirect", cap, PCI_ACS_CAP_C);
   3266  1.135   msaitoh 	onoff("ACS Upstream Forwarding", cap, PCI_ACS_CAP_U);
   3267  1.135   msaitoh 	onoff("ACS Egress Control", cap, PCI_ACS_CAP_E);
   3268  1.135   msaitoh 	onoff("ACS Direct Translated P2P", cap, PCI_ACS_CAP_T);
   3269  1.135   msaitoh 	size = __SHIFTOUT(cap, PCI_ACS_CAP_ECVSIZE);
   3270  1.135   msaitoh 	if (size == 0)
   3271  1.135   msaitoh 		size = 256;
   3272  1.135   msaitoh 	printf("      Egress Control Vector Size: %u\n", size);
   3273  1.135   msaitoh 	printf("    ACS Control register: 0x%08x\n", ctl);
   3274  1.135   msaitoh 	onoff("ACS Source Validation Enable", ctl, PCI_ACS_CTL_V);
   3275  1.135   msaitoh 	onoff("ACS Transaction Blocking Enable", ctl, PCI_ACS_CTL_B);
   3276  1.135   msaitoh 	onoff("ACS P2P Request Redirect Enable", ctl, PCI_ACS_CTL_R);
   3277  1.135   msaitoh 	onoff("ACS P2P Completion Redirect Enable", ctl, PCI_ACS_CTL_C);
   3278  1.135   msaitoh 	onoff("ACS Upstream Forwarding Enable", ctl, PCI_ACS_CTL_U);
   3279  1.135   msaitoh 	onoff("ACS Egress Control Enable", ctl, PCI_ACS_CTL_E);
   3280  1.135   msaitoh 	onoff("ACS Direct Translated P2P Enable", ctl, PCI_ACS_CTL_T);
   3281  1.135   msaitoh 
   3282  1.135   msaitoh 	/*
   3283  1.135   msaitoh 	 * If the P2P Egress Control Capability bit is 0, ignore the Egress
   3284  1.135   msaitoh 	 * Control vector.
   3285  1.135   msaitoh 	 */
   3286  1.135   msaitoh 	if ((cap & PCI_ACS_CAP_E) == 0)
   3287  1.135   msaitoh 		return;
   3288  1.135   msaitoh 	for (i = 0; i < size; i += 32)
   3289  1.157   msaitoh 		printf("    Egress Control Vector [%u..%u]: 0x%08x\n", i + 31,
   3290  1.135   msaitoh 		    i, regs[o2i(extcapoff + PCI_ACS_ECV + (i / 32) * 4 )]);
   3291  1.135   msaitoh }
   3292  1.135   msaitoh 
   3293  1.135   msaitoh static void
   3294  1.199   msaitoh pci_conf_print_ari_cap(const pcireg_t *regs, int extcapoff)
   3295  1.135   msaitoh {
   3296  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3297  1.135   msaitoh 
   3298  1.135   msaitoh 	printf("\n  Alternative Routing-ID Interpretation Register\n");
   3299  1.135   msaitoh 
   3300  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
   3301  1.135   msaitoh 	cap = reg & 0xffff;
   3302  1.135   msaitoh 	ctl = reg >> 16;
   3303  1.135   msaitoh 	printf("    Capability register: 0x%08x\n", cap);
   3304  1.135   msaitoh 	onoff("MVFC Function Groups Capability", reg, PCI_ARI_CAP_M);
   3305  1.135   msaitoh 	onoff("ACS Function Groups Capability", reg, PCI_ARI_CAP_A);
   3306  1.135   msaitoh 	printf("      Next Function Number: %u\n",
   3307  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ARI_CAP_NXTFN));
   3308  1.135   msaitoh 	printf("    Control register: 0x%08x\n", ctl);
   3309  1.135   msaitoh 	onoff("MVFC Function Groups Enable", reg, PCI_ARI_CTL_M);
   3310  1.135   msaitoh 	onoff("ACS Function Groups Enable", reg, PCI_ARI_CTL_A);
   3311  1.135   msaitoh 	printf("      Function Group: %u\n",
   3312  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ARI_CTL_FUNCGRP));
   3313  1.135   msaitoh }
   3314  1.135   msaitoh 
   3315  1.135   msaitoh static void
   3316  1.199   msaitoh pci_conf_print_ats_cap(const pcireg_t *regs, int extcapoff)
   3317  1.135   msaitoh {
   3318  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3319  1.135   msaitoh 	unsigned int num;
   3320  1.135   msaitoh 
   3321  1.135   msaitoh 	printf("\n  Address Translation Services\n");
   3322  1.135   msaitoh 
   3323  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_ARI_CAP)];
   3324  1.135   msaitoh 	cap = reg & 0xffff;
   3325  1.135   msaitoh 	ctl = reg >> 16;
   3326  1.135   msaitoh 	printf("    Capability register: 0x%04x\n", cap);
   3327  1.135   msaitoh 	num = __SHIFTOUT(reg, PCI_ATS_CAP_INVQDEPTH);
   3328  1.135   msaitoh 	if (num == 0)
   3329  1.135   msaitoh 		num = 32;
   3330  1.135   msaitoh 	printf("      Invalidate Queue Depth: %u\n", num);
   3331  1.135   msaitoh 	onoff("Page Aligned Request", reg, PCI_ATS_CAP_PALIGNREQ);
   3332  1.145   msaitoh 	onoff("Global Invalidate", reg, PCI_ATS_CAP_GLOBALINVL);
   3333  1.203   msaitoh 	onoff("Relaxed Ordering", reg, PCI_ATS_CAP_RELAXORD);
   3334  1.135   msaitoh 
   3335  1.135   msaitoh 	printf("    Control register: 0x%04x\n", ctl);
   3336  1.135   msaitoh 	printf("      Smallest Translation Unit: %u\n",
   3337  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_ATS_CTL_STU));
   3338  1.135   msaitoh 	onoff("Enable", reg, PCI_ATS_CTL_EN);
   3339  1.135   msaitoh }
   3340  1.135   msaitoh 
   3341  1.135   msaitoh static void
   3342  1.199   msaitoh pci_conf_print_sernum_cap(const pcireg_t *regs, int extcapoff)
   3343  1.135   msaitoh {
   3344  1.135   msaitoh 	pcireg_t lo, hi;
   3345  1.135   msaitoh 
   3346  1.135   msaitoh 	printf("\n  Device Serial Number Register\n");
   3347  1.135   msaitoh 
   3348  1.135   msaitoh 	lo = regs[o2i(extcapoff + PCI_SERIAL_LOW)];
   3349  1.135   msaitoh 	hi = regs[o2i(extcapoff + PCI_SERIAL_HIGH)];
   3350  1.135   msaitoh 	printf("    Serial Number: %02x-%02x-%02x-%02x-%02x-%02x-%02x-%02x\n",
   3351  1.135   msaitoh 	    hi >> 24, (hi >> 16) & 0xff, (hi >> 8) & 0xff, hi & 0xff,
   3352  1.135   msaitoh 	    lo >> 24, (lo >> 16) & 0xff, (lo >> 8) & 0xff, lo & 0xff);
   3353  1.135   msaitoh }
   3354  1.135   msaitoh 
   3355  1.135   msaitoh static void
   3356  1.199   msaitoh pci_conf_print_sriov_cap(const pcireg_t *regs, int extcapoff)
   3357  1.135   msaitoh {
   3358  1.135   msaitoh 	char buf[sizeof("99999 MB")];
   3359  1.135   msaitoh 	pcireg_t reg;
   3360  1.135   msaitoh 	pcireg_t total_vfs;
   3361  1.135   msaitoh 	int i;
   3362  1.135   msaitoh 	bool first;
   3363  1.135   msaitoh 
   3364  1.135   msaitoh 	printf("\n  Single Root IO Virtualization Register\n");
   3365  1.135   msaitoh 
   3366  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_CAP)];
   3367  1.135   msaitoh 	printf("    Capabilities register: 0x%08x\n", reg);
   3368  1.135   msaitoh 	onoff("VF Migration Capable", reg, PCI_SRIOV_CAP_VF_MIGRATION);
   3369  1.135   msaitoh 	onoff("ARI Capable Hierarchy Preserved", reg,
   3370  1.135   msaitoh 	    PCI_SRIOV_CAP_ARI_CAP_HIER_PRESERVED);
   3371  1.135   msaitoh 	if (reg & PCI_SRIOV_CAP_VF_MIGRATION) {
   3372  1.158   msaitoh 		printf("      VF Migration Interrupt Message Number: 0x%03x\n",
   3373  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3374  1.135   msaitoh 		      PCI_SRIOV_CAP_VF_MIGRATION_INTMSG_N));
   3375  1.135   msaitoh 	}
   3376  1.135   msaitoh 
   3377  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_CTL)] & 0xffff;
   3378  1.135   msaitoh 	printf("    Control register: 0x%04x\n", reg);
   3379  1.135   msaitoh 	onoff("VF Enable", reg, PCI_SRIOV_CTL_VF_ENABLE);
   3380  1.135   msaitoh 	onoff("VF Migration Enable", reg, PCI_SRIOV_CTL_VF_MIGRATION_SUPPORT);
   3381  1.135   msaitoh 	onoff("VF Migration Interrupt Enable", reg,
   3382  1.135   msaitoh 	    PCI_SRIOV_CTL_VF_MIGRATION_INT_ENABLE);
   3383  1.135   msaitoh 	onoff("VF Memory Space Enable", reg, PCI_SRIOV_CTL_VF_MSE);
   3384  1.135   msaitoh 	onoff("ARI Capable Hierarchy", reg, PCI_SRIOV_CTL_ARI_CAP_HIER);
   3385  1.135   msaitoh 
   3386  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_STA)] >> 16;
   3387  1.135   msaitoh 	printf("    Status register: 0x%04x\n", reg);
   3388  1.135   msaitoh 	onoff("VF Migration Status", reg, PCI_SRIOV_STA_VF_MIGRATION);
   3389  1.135   msaitoh 
   3390  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_INITIAL_VFS)] & 0xffff;
   3391  1.135   msaitoh 	printf("    InitialVFs register: 0x%04x\n", reg);
   3392  1.135   msaitoh 	total_vfs = reg = regs[o2i(extcapoff + PCI_SRIOV_TOTAL_VFS)] >> 16;
   3393  1.135   msaitoh 	printf("    TotalVFs register: 0x%04x\n", reg);
   3394  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_NUM_VFS)] & 0xffff;
   3395  1.135   msaitoh 	printf("    NumVFs register: 0x%04x\n", reg);
   3396  1.135   msaitoh 
   3397  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_FUNC_DEP_LINK)] >> 16;
   3398  1.135   msaitoh 	printf("    Function Dependency Link register: 0x%04x\n", reg);
   3399  1.135   msaitoh 
   3400  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_OFF)] & 0xffff;
   3401  1.135   msaitoh 	printf("    First VF Offset register: 0x%04x\n", reg);
   3402  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_STRIDE)] >> 16;
   3403  1.135   msaitoh 	printf("    VF Stride register: 0x%04x\n", reg);
   3404  1.157   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_VF_DID)] >> 16;
   3405  1.157   msaitoh 	printf("    Device ID: 0x%04x\n", reg);
   3406  1.135   msaitoh 
   3407  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_CAP)];
   3408  1.135   msaitoh 	printf("    Supported Page Sizes register: 0x%08x\n", reg);
   3409  1.135   msaitoh 	printf("      Supported Page Size:");
   3410  1.135   msaitoh 	for (i = 0, first = true; i < 32; i++) {
   3411  1.135   msaitoh 		if (reg & __BIT(i)) {
   3412  1.135   msaitoh #ifdef _KERNEL
   3413  1.135   msaitoh 			format_bytes(buf, sizeof(buf), 1LL << (i + 12));
   3414  1.135   msaitoh #else
   3415  1.135   msaitoh 			humanize_number(buf, sizeof(buf), 1LL << (i + 12), "B",
   3416  1.135   msaitoh 			    HN_AUTOSCALE, 0);
   3417  1.135   msaitoh #endif
   3418  1.135   msaitoh 			printf("%s %s", first ? "" : ",", buf);
   3419  1.135   msaitoh 			first = false;
   3420  1.135   msaitoh 		}
   3421  1.135   msaitoh 	}
   3422  1.135   msaitoh 	printf("\n");
   3423  1.135   msaitoh 
   3424  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_SIZE)];
   3425  1.135   msaitoh 	printf("    System Page Sizes register: 0x%08x\n", reg);
   3426  1.135   msaitoh 	printf("      Page Size: ");
   3427  1.135   msaitoh 	if (reg != 0) {
   3428  1.171   msaitoh 		int bitpos = ffs(reg) -1;
   3429  1.171   msaitoh 
   3430  1.171   msaitoh 		/* Assume only one bit is set. */
   3431  1.135   msaitoh #ifdef _KERNEL
   3432  1.171   msaitoh 		format_bytes(buf, sizeof(buf), 1LL << (bitpos + 12));
   3433  1.135   msaitoh #else
   3434  1.171   msaitoh 		humanize_number(buf, sizeof(buf), 1LL << (bitpos + 12),
   3435  1.171   msaitoh 		    "B", HN_AUTOSCALE, 0);
   3436  1.135   msaitoh #endif
   3437  1.135   msaitoh 		printf("%s", buf);
   3438  1.135   msaitoh 	} else {
   3439  1.135   msaitoh 		printf("unknown");
   3440  1.135   msaitoh 	}
   3441  1.135   msaitoh 	printf("\n");
   3442  1.135   msaitoh 
   3443  1.135   msaitoh 	for (i = 0; i < 6; i++) {
   3444  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SRIOV_BAR(i))];
   3445  1.135   msaitoh 		printf("    VF BAR%d register: 0x%08x\n", i, reg);
   3446  1.135   msaitoh 	}
   3447  1.135   msaitoh 
   3448  1.135   msaitoh 	if (total_vfs > 0) {
   3449  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SRIOV_VF_MIG_STA_AR)];
   3450  1.135   msaitoh 		printf("    VF Migration State Array Offset register: 0x%08x\n",
   3451  1.135   msaitoh 		    reg);
   3452  1.135   msaitoh 		printf("      VF Migration State Offset: 0x%08x\n",
   3453  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_OFFSET));
   3454  1.135   msaitoh 		i = __SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_BIR);
   3455  1.135   msaitoh 		printf("      VF Migration State BIR: ");
   3456  1.135   msaitoh 		if (i >= 0 && i <= 5) {
   3457  1.135   msaitoh 			printf("BAR%d", i);
   3458  1.135   msaitoh 		} else {
   3459  1.135   msaitoh 			printf("unknown BAR (%d)", i);
   3460  1.135   msaitoh 		}
   3461  1.135   msaitoh 		printf("\n");
   3462  1.135   msaitoh 	}
   3463  1.135   msaitoh }
   3464  1.135   msaitoh 
   3465  1.135   msaitoh /* XXX pci_conf_print_mriov_cap */
   3466  1.138   msaitoh 
   3467  1.138   msaitoh static void
   3468  1.199   msaitoh pci_conf_print_multicast_cap(const pcireg_t *regs, int extcapoff)
   3469  1.138   msaitoh {
   3470  1.138   msaitoh 	pcireg_t reg, cap, ctl;
   3471  1.138   msaitoh 	pcireg_t regl, regh;
   3472  1.138   msaitoh 	uint64_t addr;
   3473  1.138   msaitoh 	int n;
   3474  1.138   msaitoh 
   3475  1.138   msaitoh 	printf("\n  Multicast\n");
   3476  1.138   msaitoh 
   3477  1.138   msaitoh 	reg = regs[o2i(extcapoff + PCI_MCAST_CTL)];
   3478  1.138   msaitoh 	cap = reg & 0xffff;
   3479  1.138   msaitoh 	ctl = reg >> 16;
   3480  1.138   msaitoh 	printf("    Capability Register: 0x%04x\n", cap);
   3481  1.139   msaitoh 	printf("      Max Group: %u\n",
   3482  1.139   msaitoh 	    (pcireg_t)(reg & PCI_MCAST_CAP_MAXGRP) + 1);
   3483  1.138   msaitoh 
   3484  1.138   msaitoh 	/* Endpoint Only */
   3485  1.138   msaitoh 	n = __SHIFTOUT(reg, PCI_MCAST_CAP_WINSIZEREQ);
   3486  1.138   msaitoh 	if (n > 0)
   3487  1.138   msaitoh 		printf("      Windw Size Requested: %d\n", 1 << (n - 1));
   3488  1.138   msaitoh 
   3489  1.138   msaitoh 	onoff("ECRC Regeneration Supported", reg, PCI_MCAST_CAP_ECRCREGEN);
   3490  1.138   msaitoh 
   3491  1.138   msaitoh 	printf("    Control Register: 0x%04x\n", ctl);
   3492  1.139   msaitoh 	printf("      Num Group: %u\n",
   3493  1.139   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_MCAST_CTL_NUMGRP) + 1);
   3494  1.138   msaitoh 	onoff("Enable", reg, PCI_MCAST_CTL_ENA);
   3495  1.138   msaitoh 
   3496  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BARL)];
   3497  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BARH)];
   3498  1.138   msaitoh 	printf("    Base Address Register 0: 0x%08x\n", regl);
   3499  1.138   msaitoh 	printf("    Base Address Register 1: 0x%08x\n", regh);
   3500  1.139   msaitoh 	printf("      Index Position: %u\n",
   3501  1.139   msaitoh 	    (unsigned int)(regl & PCI_MCAST_BARL_INDPOS));
   3502  1.138   msaitoh 	addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_BARL_ADDR);
   3503  1.138   msaitoh 	printf("      Base Address: 0x%016" PRIx64 "\n", addr);
   3504  1.138   msaitoh 
   3505  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_RECVL)];
   3506  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_RECVH)];
   3507  1.138   msaitoh 	printf("    Receive Register 0: 0x%08x\n", regl);
   3508  1.138   msaitoh 	printf("    Receive Register 1: 0x%08x\n", regh);
   3509  1.138   msaitoh 
   3510  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLL)];
   3511  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLH)];
   3512  1.138   msaitoh 	printf("    Block All Register 0: 0x%08x\n", regl);
   3513  1.138   msaitoh 	printf("    Block All Register 1: 0x%08x\n", regh);
   3514  1.138   msaitoh 
   3515  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSL)];
   3516  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSH)];
   3517  1.138   msaitoh 	printf("    Block Untranslated Register 0: 0x%08x\n", regl);
   3518  1.138   msaitoh 	printf("    Block Untranslated Register 1: 0x%08x\n", regh);
   3519  1.138   msaitoh 
   3520  1.138   msaitoh 	regl = regs[o2i(extcapoff + PCI_MCAST_OVERLAYL)];
   3521  1.138   msaitoh 	regh = regs[o2i(extcapoff + PCI_MCAST_OVERLAYH)];
   3522  1.138   msaitoh 	printf("    Overlay BAR 0: 0x%08x\n", regl);
   3523  1.138   msaitoh 	printf("    Overlay BAR 1: 0x%08x\n", regh);
   3524  1.138   msaitoh 
   3525  1.138   msaitoh 	n = regl & PCI_MCAST_OVERLAYL_SIZE;
   3526  1.138   msaitoh 	printf("      Overlay Size: ");
   3527  1.138   msaitoh 	if (n >= 6)
   3528  1.138   msaitoh 		printf("%d\n", n);
   3529  1.138   msaitoh 	else
   3530  1.138   msaitoh 		printf("off\n");
   3531  1.138   msaitoh 	addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_OVERLAYL_ADDR);
   3532  1.138   msaitoh 	printf("      Overlay BAR: 0x%016" PRIx64 "\n", addr);
   3533  1.138   msaitoh }
   3534  1.135   msaitoh 
   3535  1.135   msaitoh static void
   3536  1.199   msaitoh pci_conf_print_page_req_cap(const pcireg_t *regs, int extcapoff)
   3537  1.135   msaitoh {
   3538  1.135   msaitoh 	pcireg_t reg, ctl, sta;
   3539  1.135   msaitoh 
   3540  1.135   msaitoh 	printf("\n  Page Request\n");
   3541  1.135   msaitoh 
   3542  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_CTL)];
   3543  1.135   msaitoh 	ctl = reg & 0xffff;
   3544  1.135   msaitoh 	sta = reg >> 16;
   3545  1.135   msaitoh 	printf("    Control Register: 0x%04x\n", ctl);
   3546  1.218   msaitoh 	onoff("Enable", reg, PCI_PAGE_REQ_CTL_E);
   3547  1.135   msaitoh 	onoff("Reset", reg, PCI_PAGE_REQ_CTL_R);
   3548  1.135   msaitoh 
   3549  1.135   msaitoh 	printf("    Status Register: 0x%04x\n", sta);
   3550  1.135   msaitoh 	onoff("Response Failure", reg, PCI_PAGE_REQ_STA_RF);
   3551  1.135   msaitoh 	onoff("Unexpected Page Request Group Index", reg,
   3552  1.135   msaitoh 	    PCI_PAGE_REQ_STA_UPRGI);
   3553  1.135   msaitoh 	onoff("Stopped", reg, PCI_PAGE_REQ_STA_S);
   3554  1.145   msaitoh 	onoff("PRG Response PASID Required", reg, PCI_PAGE_REQ_STA_PASIDR);
   3555  1.135   msaitoh 
   3556  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTCAPA)];
   3557  1.135   msaitoh 	printf("    Outstanding Page Request Capacity: %u\n", reg);
   3558  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTALLOC)];
   3559  1.135   msaitoh 	printf("    Outstanding Page Request Allocation: %u\n", reg);
   3560  1.135   msaitoh }
   3561  1.135   msaitoh 
   3562  1.135   msaitoh /* XXX pci_conf_print_amd_cap */
   3563  1.153   msaitoh 
   3564  1.153   msaitoh #define MEM_PBUFSIZE	sizeof("999GB")
   3565  1.153   msaitoh 
   3566  1.153   msaitoh static void
   3567  1.199   msaitoh pci_conf_print_resizbar_cap(const pcireg_t *regs, int extcapoff)
   3568  1.153   msaitoh {
   3569  1.153   msaitoh 	pcireg_t cap, ctl;
   3570  1.153   msaitoh 	unsigned int bars, i, n;
   3571  1.153   msaitoh 	char pbuf[MEM_PBUFSIZE];
   3572  1.216   msaitoh 
   3573  1.153   msaitoh 	printf("\n  Resizable BAR\n");
   3574  1.153   msaitoh 
   3575  1.153   msaitoh 	/* Get Number of Resizable BARs */
   3576  1.153   msaitoh 	ctl = regs[o2i(extcapoff + PCI_RESIZBAR_CTL(0))];
   3577  1.153   msaitoh 	bars = __SHIFTOUT(ctl, PCI_RESIZBAR_CTL_NUMBAR);
   3578  1.153   msaitoh 	printf("    Number of Resizable BARs: ");
   3579  1.153   msaitoh 	if (bars <= 6)
   3580  1.153   msaitoh 		printf("%u\n", bars);
   3581  1.153   msaitoh 	else {
   3582  1.153   msaitoh 		printf("incorrect (%u)\n", bars);
   3583  1.153   msaitoh 		return;
   3584  1.153   msaitoh 	}
   3585  1.153   msaitoh 
   3586  1.153   msaitoh 	for (n = 0; n < 6; n++) {
   3587  1.153   msaitoh 		cap = regs[o2i(extcapoff + PCI_RESIZBAR_CAP(n))];
   3588  1.153   msaitoh 		printf("    Capability register(%u): 0x%08x\n", n, cap);
   3589  1.153   msaitoh 		if ((cap & PCI_RESIZBAR_CAP_SIZEMASK) == 0)
   3590  1.153   msaitoh 			continue; /* Not Used */
   3591  1.153   msaitoh 		printf("      Acceptable BAR sizes:");
   3592  1.153   msaitoh 		for (i = 4; i <= 23; i++) {
   3593  1.153   msaitoh 			if ((cap & (1 << i)) != 0) {
   3594  1.153   msaitoh 				humanize_number(pbuf, MEM_PBUFSIZE,
   3595  1.153   msaitoh 				    (int64_t)1024 * 1024 << (i - 4), "B",
   3596  1.154    martin #ifdef _KERNEL
   3597  1.154    martin 				    1);
   3598  1.154    martin #else
   3599  1.153   msaitoh 				    HN_AUTOSCALE, HN_NOSPACE);
   3600  1.154    martin #endif
   3601  1.153   msaitoh 				printf(" %s", pbuf);
   3602  1.153   msaitoh 			}
   3603  1.153   msaitoh 		}
   3604  1.153   msaitoh 		printf("\n");
   3605  1.153   msaitoh 
   3606  1.153   msaitoh 		ctl = regs[o2i(extcapoff + PCI_RESIZBAR_CTL(n))];
   3607  1.153   msaitoh 		printf("    Control register(%u): 0x%08x\n", n, ctl);
   3608  1.153   msaitoh 		printf("      BAR Index: %u\n",
   3609  1.153   msaitoh 		    (unsigned int)__SHIFTOUT(ctl, PCI_RESIZBAR_CTL_BARIDX));
   3610  1.153   msaitoh 		humanize_number(pbuf, MEM_PBUFSIZE,
   3611  1.153   msaitoh 		    (int64_t)1024 * 1024
   3612  1.153   msaitoh 		    << __SHIFTOUT(ctl, PCI_RESIZBAR_CTL_BARSIZ),
   3613  1.154    martin 		    "B",
   3614  1.154    martin #ifdef _KERNEL
   3615  1.154    martin 		    1);
   3616  1.154    martin #else
   3617  1.154    martin 		    HN_AUTOSCALE, HN_NOSPACE);
   3618  1.154    martin #endif
   3619  1.153   msaitoh 		printf("      BAR Size: %s\n", pbuf);
   3620  1.153   msaitoh 	}
   3621  1.153   msaitoh }
   3622  1.149   msaitoh 
   3623  1.149   msaitoh static void
   3624  1.199   msaitoh pci_conf_print_dpa_cap(const pcireg_t *regs, int extcapoff)
   3625  1.149   msaitoh {
   3626  1.149   msaitoh 	pcireg_t reg;
   3627  1.149   msaitoh 	unsigned int substmax, i;
   3628  1.149   msaitoh 
   3629  1.149   msaitoh 	printf("\n  Dynamic Power Allocation\n");
   3630  1.149   msaitoh 
   3631  1.149   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPA_CAP)];
   3632  1.149   msaitoh 	printf("    Capability register: 0x%08x\n", reg);
   3633  1.149   msaitoh 	substmax = __SHIFTOUT(reg, PCI_DPA_CAP_SUBSTMAX);
   3634  1.149   msaitoh 	printf("      Substate Max: %u\n", substmax);
   3635  1.149   msaitoh 	printf("      Transition Latency Unit: ");
   3636  1.149   msaitoh 	switch (__SHIFTOUT(reg, PCI_DPA_CAP_TLUINT)) {
   3637  1.149   msaitoh 	case 0:
   3638  1.149   msaitoh 		printf("1ms\n");
   3639  1.149   msaitoh 		break;
   3640  1.149   msaitoh 	case 1:
   3641  1.149   msaitoh 		printf("10ms\n");
   3642  1.149   msaitoh 		break;
   3643  1.149   msaitoh 	case 2:
   3644  1.149   msaitoh 		printf("100ms\n");
   3645  1.149   msaitoh 		break;
   3646  1.149   msaitoh 	default:
   3647  1.149   msaitoh 		printf("reserved\n");
   3648  1.149   msaitoh 		break;
   3649  1.149   msaitoh 	}
   3650  1.149   msaitoh 	printf("      Power Allocation Scale: ");
   3651  1.149   msaitoh 	switch (__SHIFTOUT(reg, PCI_DPA_CAP_PAS)) {
   3652  1.149   msaitoh 	case 0:
   3653  1.149   msaitoh 		printf("10.0x\n");
   3654  1.149   msaitoh 		break;
   3655  1.149   msaitoh 	case 1:
   3656  1.149   msaitoh 		printf("1.0x\n");
   3657  1.149   msaitoh 		break;
   3658  1.149   msaitoh 	case 2:
   3659  1.149   msaitoh 		printf("0.1x\n");
   3660  1.149   msaitoh 		break;
   3661  1.149   msaitoh 	case 3:
   3662  1.149   msaitoh 		printf("0.01x\n");
   3663  1.149   msaitoh 		break;
   3664  1.149   msaitoh 	}
   3665  1.149   msaitoh 	printf("      Transition Latency Value 0: %u\n",
   3666  1.149   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CAP_XLCY0));
   3667  1.149   msaitoh 	printf("      Transition Latency Value 1: %u\n",
   3668  1.149   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CAP_XLCY1));
   3669  1.149   msaitoh 
   3670  1.149   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPA_LATIND)];
   3671  1.149   msaitoh 	printf("    Latency Indicatior register: 0x%08x\n", reg);
   3672  1.149   msaitoh 
   3673  1.149   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPA_CS)];
   3674  1.149   msaitoh 	printf("    Status register: 0x%04x\n", reg & 0xffff);
   3675  1.157   msaitoh 	printf("      Substate Status: 0x%02x\n",
   3676  1.149   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CS_SUBSTSTAT));
   3677  1.149   msaitoh 	onoff("Substate Control Enabled", reg, PCI_DPA_CS_SUBSTCTLEN);
   3678  1.149   msaitoh 	printf("    Control register: 0x%04x\n", reg >> 16);
   3679  1.157   msaitoh 	printf("      Substate Control: 0x%02x\n",
   3680  1.149   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_DPA_CS_SUBSTCTL));
   3681  1.149   msaitoh 
   3682  1.149   msaitoh 	for (i = 0; i <= substmax; i++)
   3683  1.149   msaitoh 		printf("    Substate Power Allocation register %d: 0x%02x\n",
   3684  1.149   msaitoh 		    i, (regs[PCI_DPA_PWRALLOC + (i / 4)] >> (i % 4) & 0xff));
   3685  1.149   msaitoh }
   3686  1.135   msaitoh 
   3687  1.135   msaitoh static const char *
   3688  1.194   msaitoh pci_conf_print_tph_req_cap_sttabloc(uint8_t val)
   3689  1.135   msaitoh {
   3690  1.135   msaitoh 
   3691  1.135   msaitoh 	switch (val) {
   3692  1.194   msaitoh 	case PCI_TPH_REQ_STTBLLOC_NONE:
   3693  1.135   msaitoh 		return "Not Present";
   3694  1.194   msaitoh 	case PCI_TPH_REQ_STTBLLOC_TPHREQ:
   3695  1.135   msaitoh 		return "in the TPH Requester Capability Structure";
   3696  1.194   msaitoh 	case PCI_TPH_REQ_STTBLLOC_MSIX:
   3697  1.135   msaitoh 		return "in the MSI-X Table";
   3698  1.135   msaitoh 	default:
   3699  1.135   msaitoh 		return "Unknown";
   3700  1.135   msaitoh 	}
   3701  1.135   msaitoh }
   3702  1.135   msaitoh 
   3703  1.135   msaitoh static void
   3704  1.199   msaitoh pci_conf_print_tph_req_cap(const pcireg_t *regs, int extcapoff)
   3705  1.135   msaitoh {
   3706  1.135   msaitoh 	pcireg_t reg;
   3707  1.205   msaitoh 	int size = 0, i, j;
   3708  1.194   msaitoh 	uint8_t sttbloc;
   3709  1.135   msaitoh 
   3710  1.135   msaitoh 	printf("\n  TPH Requester Extended Capability\n");
   3711  1.135   msaitoh 
   3712  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_TPH_REQ_CAP)];
   3713  1.135   msaitoh 	printf("    TPH Requester Capabililty register: 0x%08x\n", reg);
   3714  1.135   msaitoh 	onoff("No ST Mode Supported", reg, PCI_TPH_REQ_CAP_NOST);
   3715  1.135   msaitoh 	onoff("Interrupt Vector Mode Supported", reg, PCI_TPH_REQ_CAP_INTVEC);
   3716  1.135   msaitoh 	onoff("Device Specific Mode Supported", reg, PCI_TPH_REQ_CAP_DEVSPEC);
   3717  1.135   msaitoh 	onoff("Extend TPH Reqester Supported", reg, PCI_TPH_REQ_CAP_XTPHREQ);
   3718  1.194   msaitoh 	sttbloc = __SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLLOC);
   3719  1.135   msaitoh 	printf("      ST Table Location: %s\n",
   3720  1.194   msaitoh 	    pci_conf_print_tph_req_cap_sttabloc(sttbloc));
   3721  1.205   msaitoh 	if (sttbloc == PCI_TPH_REQ_STTBLLOC_TPHREQ) {
   3722  1.205   msaitoh 		size = __SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLSIZ) + 1;
   3723  1.205   msaitoh 		printf("      ST Table Size: %d\n", size);
   3724  1.205   msaitoh 	}
   3725  1.182   msaitoh 
   3726  1.182   msaitoh 	reg = regs[o2i(extcapoff + PCI_TPH_REQ_CTL)];
   3727  1.182   msaitoh 	printf("    TPH Requester Control register: 0x%08x\n", reg);
   3728  1.182   msaitoh 	printf("      ST Mode Select: ");
   3729  1.182   msaitoh 	switch (__SHIFTOUT(reg, PCI_TPH_REQ_CTL_STSEL)) {
   3730  1.182   msaitoh 	case PCI_TPH_REQ_CTL_STSEL_NO:
   3731  1.182   msaitoh 		printf("No ST Mode\n");
   3732  1.182   msaitoh 		break;
   3733  1.182   msaitoh 	case PCI_TPH_REQ_CTL_STSEL_IV:
   3734  1.182   msaitoh 		printf("Interrupt Vector Mode\n");
   3735  1.182   msaitoh 		break;
   3736  1.182   msaitoh 	case PCI_TPH_REQ_CTL_STSEL_DS:
   3737  1.182   msaitoh 		printf("Device Specific Mode\n");
   3738  1.182   msaitoh 		break;
   3739  1.182   msaitoh 	default:
   3740  1.211   khorben 		printf("(reserved value)\n");
   3741  1.182   msaitoh 		break;
   3742  1.182   msaitoh 	}
   3743  1.182   msaitoh 	printf("      TPH Requester Enable: ");
   3744  1.182   msaitoh 	switch (__SHIFTOUT(reg, PCI_TPH_REQ_CTL_TPHREQEN)) {
   3745  1.182   msaitoh 	case PCI_TPH_REQ_CTL_TPHREQEN_NO: /* 0x0 */
   3746  1.182   msaitoh 		printf("Not permitted\n");
   3747  1.182   msaitoh 		break;
   3748  1.182   msaitoh 	case PCI_TPH_REQ_CTL_TPHREQEN_TPH:
   3749  1.182   msaitoh 		printf("TPH and not Extended TPH\n");
   3750  1.182   msaitoh 		break;
   3751  1.182   msaitoh 	case PCI_TPH_REQ_CTL_TPHREQEN_ETPH:
   3752  1.182   msaitoh 		printf("TPH and Extended TPH");
   3753  1.182   msaitoh 		break;
   3754  1.182   msaitoh 	default:
   3755  1.211   khorben 		printf("(reserved value)\n");
   3756  1.182   msaitoh 		break;
   3757  1.182   msaitoh 	}
   3758  1.194   msaitoh 
   3759  1.194   msaitoh 	if (sttbloc != PCI_TPH_REQ_STTBLLOC_TPHREQ)
   3760  1.194   msaitoh 		return;
   3761  1.194   msaitoh 
   3762  1.135   msaitoh 	for (i = 0; i < size ; i += 2) {
   3763  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_TPH_REQ_STTBL + i / 2)];
   3764  1.135   msaitoh 		for (j = 0; j < 2 ; j++) {
   3765  1.136   msaitoh 			uint32_t entry = reg;
   3766  1.135   msaitoh 
   3767  1.135   msaitoh 			if (j != 0)
   3768  1.135   msaitoh 				entry >>= 16;
   3769  1.135   msaitoh 			entry &= 0xffff;
   3770  1.137     joerg 			printf("    TPH ST Table Entry (%d): 0x%04"PRIx32"\n",
   3771  1.135   msaitoh 			    i + j, entry);
   3772  1.135   msaitoh 		}
   3773  1.135   msaitoh 	}
   3774  1.135   msaitoh }
   3775  1.135   msaitoh 
   3776  1.135   msaitoh static void
   3777  1.199   msaitoh pci_conf_print_ltr_cap(const pcireg_t *regs, int extcapoff)
   3778  1.135   msaitoh {
   3779  1.135   msaitoh 	pcireg_t reg;
   3780  1.135   msaitoh 
   3781  1.135   msaitoh 	printf("\n  Latency Tolerance Reporting\n");
   3782  1.188   msaitoh 	reg = regs[o2i(extcapoff + PCI_LTR_MAXSNOOPLAT)];
   3783  1.188   msaitoh 	printf("    Max Snoop Latency Register: 0x%04x\n", reg & 0xffff);
   3784  1.189      flxd 	printf("      Max Snoop Latency: %juns\n",
   3785  1.189      flxd 	    (uintmax_t)(__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_VAL)
   3786  1.189      flxd 	    * PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_SCALE))));
   3787  1.188   msaitoh 	printf("    Max No-Snoop Latency Register: 0x%04x\n", reg >> 16);
   3788  1.189      flxd 	printf("      Max No-Snoop Latency: %juns\n",
   3789  1.189      flxd 	    (uintmax_t)(__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_VAL)
   3790  1.189      flxd 	    * PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_SCALE))));
   3791  1.135   msaitoh }
   3792  1.135   msaitoh 
   3793  1.135   msaitoh static void
   3794  1.199   msaitoh pci_conf_print_sec_pcie_cap(const pcireg_t *regs, int extcapoff)
   3795  1.135   msaitoh {
   3796  1.135   msaitoh 	int pcie_capoff;
   3797  1.135   msaitoh 	pcireg_t reg;
   3798  1.135   msaitoh 	int i, maxlinkwidth;
   3799  1.135   msaitoh 
   3800  1.135   msaitoh 	printf("\n  Secondary PCI Express Register\n");
   3801  1.135   msaitoh 
   3802  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SECPCIE_LCTL3)];
   3803  1.135   msaitoh 	printf("    Link Control 3 register: 0x%08x\n", reg);
   3804  1.135   msaitoh 	onoff("Perform Equalization", reg, PCI_SECPCIE_LCTL3_PERFEQ);
   3805  1.135   msaitoh 	onoff("Link Equalization Request Interrupt Enable",
   3806  1.135   msaitoh 	    reg, PCI_SECPCIE_LCTL3_LINKEQREQ_IE);
   3807  1.146   msaitoh 	printf("      Enable Lower SKP OS Generation Vector:");
   3808  1.146   msaitoh 	pci_print_pcie_linkspeedvector(
   3809  1.146   msaitoh 		__SHIFTOUT(reg, PCI_SECPCIE_LCTL3_ELSKPOSGENV));
   3810  1.146   msaitoh 	printf("\n");
   3811  1.135   msaitoh 
   3812  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_SECPCIE_LANEERR_STA)];
   3813  1.135   msaitoh 	printf("    Lane Error Status register: 0x%08x\n", reg);
   3814  1.135   msaitoh 
   3815  1.135   msaitoh 	/* Get Max Link Width */
   3816  1.200   msaitoh 	if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
   3817  1.135   msaitoh 		reg = regs[o2i(pcie_capoff + PCIE_LCAP)];
   3818  1.135   msaitoh 		maxlinkwidth = __SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH);
   3819  1.135   msaitoh 	} else {
   3820  1.135   msaitoh 		printf("error: falied to get PCIe capablity\n");
   3821  1.135   msaitoh 		return;
   3822  1.135   msaitoh 	}
   3823  1.135   msaitoh 	for (i = 0; i < maxlinkwidth; i++) {
   3824  1.135   msaitoh 		reg = regs[o2i(extcapoff + PCI_SECPCIE_EQCTL(i))];
   3825  1.135   msaitoh 		if (i % 2 != 0)
   3826  1.135   msaitoh 			reg >>= 16;
   3827  1.135   msaitoh 		else
   3828  1.135   msaitoh 			reg &= 0xffff;
   3829  1.157   msaitoh 		printf("    Equalization Control Register (Link %d): 0x%04x\n",
   3830  1.135   msaitoh 		    i, reg);
   3831  1.135   msaitoh 		printf("      Downstream Port Transmit Preset: 0x%x\n",
   3832  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3833  1.135   msaitoh 			PCI_SECPCIE_EQCTL_DP_XMIT_PRESET));
   3834  1.135   msaitoh 		printf("      Downstream Port Receive Hint: 0x%x\n",
   3835  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_DP_RCV_HINT));
   3836  1.135   msaitoh 		printf("      Upstream Port Transmit Preset: 0x%x\n",
   3837  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg,
   3838  1.135   msaitoh 			PCI_SECPCIE_EQCTL_UP_XMIT_PRESET));
   3839  1.135   msaitoh 		printf("      Upstream Port Receive Hint: 0x%x\n",
   3840  1.135   msaitoh 		    (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_UP_RCV_HINT));
   3841  1.135   msaitoh 	}
   3842  1.135   msaitoh }
   3843  1.135   msaitoh 
   3844  1.135   msaitoh /* XXX pci_conf_print_pmux_cap */
   3845  1.135   msaitoh 
   3846  1.135   msaitoh static void
   3847  1.199   msaitoh pci_conf_print_pasid_cap(const pcireg_t *regs, int extcapoff)
   3848  1.135   msaitoh {
   3849  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3850  1.135   msaitoh 	unsigned int num;
   3851  1.135   msaitoh 
   3852  1.135   msaitoh 	printf("\n  Process Address Space ID\n");
   3853  1.135   msaitoh 
   3854  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_PASID_CAP)];
   3855  1.135   msaitoh 	cap = reg & 0xffff;
   3856  1.135   msaitoh 	ctl = reg >> 16;
   3857  1.135   msaitoh 	printf("    PASID Capability Register: 0x%04x\n", cap);
   3858  1.135   msaitoh 	onoff("Execute Permission Supported", reg, PCI_PASID_CAP_XPERM);
   3859  1.135   msaitoh 	onoff("Privileged Mode Supported", reg, PCI_PASID_CAP_PRIVMODE);
   3860  1.135   msaitoh 	num = (1 << __SHIFTOUT(reg, PCI_PASID_CAP_MAXPASIDW)) - 1;
   3861  1.135   msaitoh 	printf("      Max PASID Width: %u\n", num);
   3862  1.135   msaitoh 
   3863  1.135   msaitoh 	printf("    PASID Control Register: 0x%04x\n", ctl);
   3864  1.135   msaitoh 	onoff("PASID Enable", reg, PCI_PASID_CTL_PASID_EN);
   3865  1.135   msaitoh 	onoff("Execute Permission Enable", reg, PCI_PASID_CTL_XPERM_EN);
   3866  1.135   msaitoh 	onoff("Privileged Mode Enable", reg, PCI_PASID_CTL_PRIVMODE_EN);
   3867  1.135   msaitoh }
   3868  1.135   msaitoh 
   3869  1.135   msaitoh static void
   3870  1.199   msaitoh pci_conf_print_lnr_cap(const pcireg_t *regs, int extcapoff)
   3871  1.135   msaitoh {
   3872  1.135   msaitoh 	pcireg_t reg, cap, ctl;
   3873  1.135   msaitoh 	unsigned int num;
   3874  1.135   msaitoh 
   3875  1.135   msaitoh 	printf("\n  LN Requester\n");
   3876  1.135   msaitoh 
   3877  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_LNR_CAP)];
   3878  1.135   msaitoh 	cap = reg & 0xffff;
   3879  1.135   msaitoh 	ctl = reg >> 16;
   3880  1.135   msaitoh 	printf("    LNR Capability register: 0x%04x\n", cap);
   3881  1.135   msaitoh 	onoff("LNR-64 Supported", reg, PCI_LNR_CAP_64);
   3882  1.135   msaitoh 	onoff("LNR-128 Supported", reg, PCI_LNR_CAP_128);
   3883  1.135   msaitoh 	num = 1 << __SHIFTOUT(reg, PCI_LNR_CAP_REGISTMAX);
   3884  1.135   msaitoh 	printf("      LNR Registration MAX: %u\n", num);
   3885  1.135   msaitoh 
   3886  1.135   msaitoh 	printf("    LNR Control register: 0x%04x\n", ctl);
   3887  1.135   msaitoh 	onoff("LNR Enable", reg, PCI_LNR_CTL_EN);
   3888  1.135   msaitoh 	onoff("LNR CLS", reg, PCI_LNR_CTL_CLS);
   3889  1.135   msaitoh 	num = 1 << __SHIFTOUT(reg, PCI_LNR_CTL_REGISTLIM);
   3890  1.135   msaitoh 	printf("      LNR Registration Limit: %u\n", num);
   3891  1.135   msaitoh }
   3892  1.135   msaitoh 
   3893  1.176   msaitoh static void
   3894  1.176   msaitoh pci_conf_print_dpc_pio(pcireg_t r)
   3895  1.176   msaitoh {
   3896  1.176   msaitoh 	onoff("Cfg Request received UR Completion", r,PCI_DPC_RPPIO_CFGUR_CPL);
   3897  1.176   msaitoh 	onoff("Cfg Request received CA Completion", r,PCI_DPC_RPPIO_CFGCA_CPL);
   3898  1.176   msaitoh 	onoff("Cfg Request Completion Timeout", r, PCI_DPC_RPPIO_CFG_CTO);
   3899  1.176   msaitoh 	onoff("I/O Request received UR Completion", r, PCI_DPC_RPPIO_IOUR_CPL);
   3900  1.176   msaitoh 	onoff("I/O Request received CA Completion", r, PCI_DPC_RPPIO_IOCA_CPL);
   3901  1.176   msaitoh 	onoff("I/O Request Completion Timeout", r, PCI_DPC_RPPIO_IO_CTO);
   3902  1.176   msaitoh 	onoff("Mem Request received UR Completion", r,PCI_DPC_RPPIO_MEMUR_CPL);
   3903  1.176   msaitoh 	onoff("Mem Request received CA Completion", r,PCI_DPC_RPPIO_MEMCA_CPL);
   3904  1.176   msaitoh 	onoff("Mem Request Completion Timeout", r, PCI_DPC_RPPIO_MEM_CTO);
   3905  1.176   msaitoh }
   3906  1.176   msaitoh 
   3907  1.176   msaitoh static void
   3908  1.199   msaitoh pci_conf_print_dpc_cap(const pcireg_t *regs, int extcapoff)
   3909  1.176   msaitoh {
   3910  1.176   msaitoh 	pcireg_t reg, cap, ctl, stat, errsrc;
   3911  1.176   msaitoh 	const char *trigstr;
   3912  1.176   msaitoh 	bool rpext;
   3913  1.176   msaitoh 
   3914  1.176   msaitoh 	printf("\n  Downstream Port Containment\n");
   3915  1.176   msaitoh 
   3916  1.176   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPC_CCR)];
   3917  1.176   msaitoh 	cap = reg & 0xffff;
   3918  1.176   msaitoh 	ctl = reg >> 16;
   3919  1.176   msaitoh 	rpext = (reg & PCI_DPCCAP_RPEXT) ? true : false;
   3920  1.176   msaitoh 	printf("    DPC Capability register: 0x%04x\n", cap);
   3921  1.176   msaitoh 	printf("      DPC Interrupt Message Number: %02x\n",
   3922  1.176   msaitoh 	    (unsigned int)(cap & PCI_DPCCAP_IMSGN));
   3923  1.176   msaitoh 	onoff("RP Extensions for DPC", reg, PCI_DPCCAP_RPEXT);
   3924  1.176   msaitoh 	onoff("Poisoned TLP Egress Blocking Supported", reg,
   3925  1.176   msaitoh 	    PCI_DPCCAP_POISONTLPEB);
   3926  1.176   msaitoh 	onoff("DPC Software Triggering Supported", reg, PCI_DPCCAP_SWTRIG);
   3927  1.176   msaitoh 	printf("      RP PIO Log Size: %u\n",
   3928  1.176   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_DPCCAP_RPPIOLOGSZ));
   3929  1.176   msaitoh 	onoff("DL_Active ERR_COR Signaling Supported", reg,
   3930  1.176   msaitoh 	    PCI_DPCCAP_DLACTECORS);
   3931  1.176   msaitoh 	printf("    DPC Control register: 0x%04x\n", ctl);
   3932  1.176   msaitoh 	switch (__SHIFTOUT(reg, PCI_DPCCTL_TIRGEN)) {
   3933  1.176   msaitoh 	case 0:
   3934  1.176   msaitoh 		trigstr = "disabled";
   3935  1.176   msaitoh 		break;
   3936  1.176   msaitoh 	case 1:
   3937  1.176   msaitoh 		trigstr = "enabled(ERR_FATAL)";
   3938  1.176   msaitoh 		break;
   3939  1.176   msaitoh 	case 2:
   3940  1.176   msaitoh 		trigstr = "enabled(ERR_NONFATAL or ERR_FATAL)";
   3941  1.176   msaitoh 		break;
   3942  1.176   msaitoh 	default:
   3943  1.176   msaitoh 		trigstr = "(reserverd)";
   3944  1.176   msaitoh 		break;
   3945  1.176   msaitoh 	}
   3946  1.176   msaitoh 	printf("      DPC Trigger Enable: %s\n", trigstr);
   3947  1.176   msaitoh 	printf("      DPC Completion Control: %s Completion Status\n",
   3948  1.176   msaitoh 	    (reg & PCI_DPCCTL_COMPCTL)
   3949  1.176   msaitoh 	    ? "Unsupported Request(UR)" : "Completer Abort(CA)");
   3950  1.176   msaitoh 	onoff("DPC Interrupt Enable", reg, PCI_DPCCTL_IE);
   3951  1.176   msaitoh 	onoff("DPC ERR_COR Enable", reg, PCI_DPCCTL_ERRCOREN);
   3952  1.176   msaitoh 	onoff("Poisoned TLP Egress Blocking Enable", reg,
   3953  1.176   msaitoh 	    PCI_DPCCTL_POISONTLPEB);
   3954  1.176   msaitoh 	onoff("DPC Software Trigger", reg, PCI_DPCCTL_SWTRIG);
   3955  1.176   msaitoh 	onoff("DL_Active ERR_COR Enable", reg, PCI_DPCCTL_DLACTECOR);
   3956  1.176   msaitoh 
   3957  1.176   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPC_STATESID)];
   3958  1.176   msaitoh 	stat = reg & 0xffff;
   3959  1.176   msaitoh 	errsrc = reg >> 16;
   3960  1.176   msaitoh 	printf("    DPC Status register: 0x%04x\n", stat);
   3961  1.176   msaitoh 	onoff("DPC Trigger Status", reg, PCI_DPCSTAT_TSTAT);
   3962  1.176   msaitoh 	switch (__SHIFTOUT(reg, PCI_DPCSTAT_TREASON)) {
   3963  1.176   msaitoh 	case 0:
   3964  1.176   msaitoh 		trigstr = "an unmasked uncorrectable error";
   3965  1.176   msaitoh 		break;
   3966  1.176   msaitoh 	case 1:
   3967  1.176   msaitoh 		trigstr = "receiving an ERR_NONFATAL";
   3968  1.176   msaitoh 		break;
   3969  1.176   msaitoh 	case 2:
   3970  1.176   msaitoh 		trigstr = "receiving an ERR_FATAL";
   3971  1.176   msaitoh 		break;
   3972  1.176   msaitoh 	case 3:
   3973  1.176   msaitoh 		trigstr = "DPC Trigger Reason Extension field";
   3974  1.176   msaitoh 		break;
   3975  1.176   msaitoh 	}
   3976  1.176   msaitoh 	printf("      DPC Trigger Reason: Due to %s\n", trigstr);
   3977  1.176   msaitoh 	onoff("DPC Interrupt Status", reg, PCI_DPCSTAT_ISTAT);
   3978  1.176   msaitoh 	if (rpext)
   3979  1.176   msaitoh 		onoff("DPC RP Busy", reg, PCI_DPCSTAT_RPBUSY);
   3980  1.176   msaitoh 	switch (__SHIFTOUT(reg, PCI_DPCSTAT_TREASON)) {
   3981  1.176   msaitoh 	case 0:
   3982  1.176   msaitoh 		trigstr = "Due to RP PIO error";
   3983  1.176   msaitoh 		break;
   3984  1.176   msaitoh 	case 1:
   3985  1.176   msaitoh 		trigstr = "Due to the DPC Software trigger bit";
   3986  1.176   msaitoh 		break;
   3987  1.176   msaitoh 	default:
   3988  1.176   msaitoh 		trigstr = "(reserved)";
   3989  1.176   msaitoh 		break;
   3990  1.176   msaitoh 	}
   3991  1.176   msaitoh 	printf("      DPC Trigger Reason Extension: %s\n", trigstr);
   3992  1.176   msaitoh 	if (rpext)
   3993  1.176   msaitoh 		printf("      RP PIO First Error Pointer: %02x\n",
   3994  1.176   msaitoh 		    (unsigned int)__SHIFTOUT(reg, PCI_DPCSTAT_RPPIOFEP));
   3995  1.176   msaitoh 	printf("    DPC Error Source ID register: 0x%04x\n", errsrc);
   3996  1.176   msaitoh 
   3997  1.176   msaitoh 	if (!rpext)
   3998  1.176   msaitoh 		return;
   3999  1.176   msaitoh 	/*
   4000  1.176   msaitoh 	 * All of the following registers are implemented by a device which has
   4001  1.176   msaitoh 	 * RP Extensions for DPC
   4002  1.176   msaitoh 	 */
   4003  1.176   msaitoh 
   4004  1.176   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_STAT)];
   4005  1.217   msaitoh 	printf("    RP PIO Status Register: 0x%08x\n", reg);
   4006  1.176   msaitoh 	pci_conf_print_dpc_pio(reg);
   4007  1.176   msaitoh 
   4008  1.176   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_MASK)];
   4009  1.217   msaitoh 	printf("    RP PIO Mask Register: 0x%08x\n", reg);
   4010  1.176   msaitoh 	pci_conf_print_dpc_pio(reg);
   4011  1.176   msaitoh 
   4012  1.176   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_SEVE)];
   4013  1.217   msaitoh 	printf("    RP PIO Severity Register: 0x%08x\n", reg);
   4014  1.176   msaitoh 	pci_conf_print_dpc_pio(reg);
   4015  1.176   msaitoh 
   4016  1.176   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_SYSERR)];
   4017  1.217   msaitoh 	printf("    RP PIO SysError Register: 0x%08x\n", reg);
   4018  1.176   msaitoh 	pci_conf_print_dpc_pio(reg);
   4019  1.176   msaitoh 
   4020  1.176   msaitoh 	reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_EXCPT)];
   4021  1.217   msaitoh 	printf("    RP PIO Exception Register: 0x%08x\n", reg);
   4022  1.176   msaitoh 	pci_conf_print_dpc_pio(reg);
   4023  1.176   msaitoh 
   4024  1.176   msaitoh 	printf("    RP PIO Header Log Register: start from 0x%03x\n",
   4025  1.176   msaitoh 	    extcapoff + PCI_DPC_RPPIO_HLOG);
   4026  1.176   msaitoh 	printf("    RP PIO ImpSpec Log Register: start from 0x%03x\n",
   4027  1.176   msaitoh 	    extcapoff + PCI_DPC_RPPIO_IMPSLOG);
   4028  1.201   msaitoh 	printf("    RP PIO TLP Prefix Log Register: start from 0x%03x\n",
   4029  1.176   msaitoh 	    extcapoff + PCI_DPC_RPPIO_TLPPLOG);
   4030  1.176   msaitoh }
   4031  1.176   msaitoh 
   4032  1.135   msaitoh 
   4033  1.135   msaitoh static int
   4034  1.135   msaitoh pci_conf_l1pm_cap_tposcale(unsigned char scale)
   4035  1.135   msaitoh {
   4036  1.135   msaitoh 
   4037  1.135   msaitoh 	/* Return scale in us */
   4038  1.135   msaitoh 	switch (scale) {
   4039  1.135   msaitoh 	case 0x0:
   4040  1.135   msaitoh 		return 2;
   4041  1.135   msaitoh 	case 0x1:
   4042  1.135   msaitoh 		return 10;
   4043  1.135   msaitoh 	case 0x2:
   4044  1.135   msaitoh 		return 100;
   4045  1.135   msaitoh 	default:
   4046  1.135   msaitoh 		return -1;
   4047  1.135   msaitoh 	}
   4048  1.135   msaitoh }
   4049  1.135   msaitoh 
   4050  1.135   msaitoh static void
   4051  1.199   msaitoh pci_conf_print_l1pm_cap(const pcireg_t *regs, int extcapoff)
   4052  1.135   msaitoh {
   4053  1.135   msaitoh 	pcireg_t reg;
   4054  1.135   msaitoh 	int scale, val;
   4055  1.200   msaitoh 	int pcie_capoff;
   4056  1.135   msaitoh 
   4057  1.135   msaitoh 	printf("\n  L1 PM Substates\n");
   4058  1.135   msaitoh 
   4059  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CAP)];
   4060  1.135   msaitoh 	printf("    L1 PM Substates Capability register: 0x%08x\n", reg);
   4061  1.135   msaitoh 	onoff("PCI-PM L1.2 Supported", reg, PCI_L1PM_CAP_PCIPM12);
   4062  1.135   msaitoh 	onoff("PCI-PM L1.1 Supported", reg, PCI_L1PM_CAP_PCIPM11);
   4063  1.135   msaitoh 	onoff("ASPM L1.2 Supported", reg, PCI_L1PM_CAP_ASPM12);
   4064  1.135   msaitoh 	onoff("ASPM L1.1 Supported", reg, PCI_L1PM_CAP_ASPM11);
   4065  1.135   msaitoh 	onoff("L1 PM Substates Supported", reg, PCI_L1PM_CAP_L1PM);
   4066  1.200   msaitoh 	/* The Link Activation Supported bit is only for Downstream Port */
   4067  1.200   msaitoh 	if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) {
   4068  1.200   msaitoh 		uint32_t t = regs[o2i(pcie_capoff)];
   4069  1.200   msaitoh 
   4070  1.200   msaitoh 		if ((t == PCIE_XCAP_TYPE_ROOT) || (t == PCIE_XCAP_TYPE_DOWN))
   4071  1.200   msaitoh 			onoff("Link Activation Supported", reg,
   4072  1.200   msaitoh 			    PCI_L1PM_CAP_LA);
   4073  1.200   msaitoh 	}
   4074  1.135   msaitoh 	printf("      Port Common Mode Restore Time: %uus\n",
   4075  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CAP_PCMRT));
   4076  1.135   msaitoh 	scale = pci_conf_l1pm_cap_tposcale(
   4077  1.135   msaitoh 		__SHIFTOUT(reg, PCI_L1PM_CAP_PTPOSCALE));
   4078  1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CAP_PTPOVAL);
   4079  1.135   msaitoh 	printf("      Port T_POWER_ON: ");
   4080  1.135   msaitoh 	if (scale == -1)
   4081  1.135   msaitoh 		printf("unknown\n");
   4082  1.135   msaitoh 	else
   4083  1.135   msaitoh 		printf("%dus\n", val * scale);
   4084  1.135   msaitoh 
   4085  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CTL1)];
   4086  1.135   msaitoh 	printf("    L1 PM Substates Control register 1: 0x%08x\n", reg);
   4087  1.135   msaitoh 	onoff("PCI-PM L1.2 Enable", reg, PCI_L1PM_CTL1_PCIPM12_EN);
   4088  1.135   msaitoh 	onoff("PCI-PM L1.1 Enable", reg, PCI_L1PM_CTL1_PCIPM11_EN);
   4089  1.135   msaitoh 	onoff("ASPM L1.2 Enable", reg, PCI_L1PM_CTL1_ASPM12_EN);
   4090  1.135   msaitoh 	onoff("ASPM L1.1 Enable", reg, PCI_L1PM_CTL1_ASPM11_EN);
   4091  1.200   msaitoh 	onoff("Link Activation Interrupt Enable", reg, PCI_L1PM_CTL1_LAIE);
   4092  1.200   msaitoh 	onoff("Link Activation Control", reg, PCI_L1PM_CTL1_LA);
   4093  1.135   msaitoh 	printf("      Common Mode Restore Time: %uus\n",
   4094  1.135   msaitoh 	    (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CTL1_CMRT));
   4095  1.135   msaitoh 	scale = PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHSCALE));
   4096  1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHVAL);
   4097  1.135   msaitoh 	printf("      LTR L1.2 THRESHOLD: %dus\n", val * scale);
   4098  1.135   msaitoh 
   4099  1.135   msaitoh 	reg = regs[o2i(extcapoff + PCI_L1PM_CTL2)];
   4100  1.135   msaitoh 	printf("    L1 PM Substates Control register 2: 0x%08x\n", reg);
   4101  1.135   msaitoh 	scale = pci_conf_l1pm_cap_tposcale(
   4102  1.135   msaitoh 		__SHIFTOUT(reg, PCI_L1PM_CTL2_TPOSCALE));
   4103  1.135   msaitoh 	val = __SHIFTOUT(reg, PCI_L1PM_CTL2_TPOVAL);
   4104  1.135   msaitoh 	printf("      T_POWER_ON: ");
   4105  1.135   msaitoh 	if (scale == -1)
   4106  1.135   msaitoh 		printf("unknown\n");
   4107  1.135   msaitoh 	else
   4108  1.135   msaitoh 		printf("%dus\n", val * scale);
   4109  1.200   msaitoh 
   4110  1.200   msaitoh 	if (PCI_EXTCAPLIST_VERSION(regs[o2i(extcapoff)]) >= 2) {
   4111  1.200   msaitoh 		reg = regs[o2i(extcapoff + PCI_L1PM_CTL2)];
   4112  1.200   msaitoh 		printf("    L1 PM Substates Status register: 0x%08x\n", reg);
   4113  1.200   msaitoh 		onoff("Link Activation Status", reg, PCI_L1PM_STAT_LA);
   4114  1.200   msaitoh 	}
   4115  1.135   msaitoh }
   4116  1.135   msaitoh 
   4117  1.147   msaitoh static void
   4118  1.199   msaitoh pci_conf_print_ptm_cap(const pcireg_t *regs, int extcapoff)
   4119  1.147   msaitoh {
   4120  1.147   msaitoh 	pcireg_t reg;
   4121  1.147   msaitoh 	uint32_t val;
   4122  1.147   msaitoh 
   4123  1.147   msaitoh 	printf("\n  Precision Time Management\n");
   4124  1.147   msaitoh 
   4125  1.147   msaitoh 	reg = regs[o2i(extcapoff + PCI_PTM_CAP)];
   4126  1.147   msaitoh 	printf("    PTM Capability register: 0x%08x\n", reg);
   4127  1.147   msaitoh 	onoff("PTM Requester Capable", reg, PCI_PTM_CAP_REQ);
   4128  1.147   msaitoh 	onoff("PTM Responder Capable", reg, PCI_PTM_CAP_RESP);
   4129  1.147   msaitoh 	onoff("PTM Root Capable", reg, PCI_PTM_CAP_ROOT);
   4130  1.147   msaitoh 	printf("      Local Clock Granularity: ");
   4131  1.147   msaitoh 	val = __SHIFTOUT(reg, PCI_PTM_CAP_LCLCLKGRNL);
   4132  1.147   msaitoh 	switch (val) {
   4133  1.147   msaitoh 	case 0:
   4134  1.147   msaitoh 		printf("Not implemented\n");
   4135  1.147   msaitoh 		break;
   4136  1.147   msaitoh 	case 0xffff:
   4137  1.147   msaitoh 		printf("> 254ns\n");
   4138  1.147   msaitoh 		break;
   4139  1.147   msaitoh 	default:
   4140  1.147   msaitoh 		printf("%uns\n", val);
   4141  1.147   msaitoh 		break;
   4142  1.147   msaitoh 	}
   4143  1.147   msaitoh 
   4144  1.147   msaitoh 	reg = regs[o2i(extcapoff + PCI_PTM_CTL)];
   4145  1.147   msaitoh 	printf("    PTM Control register: 0x%08x\n", reg);
   4146  1.147   msaitoh 	onoff("PTM Enable", reg, PCI_PTM_CTL_EN);
   4147  1.147   msaitoh 	onoff("Root Select", reg, PCI_PTM_CTL_ROOTSEL);
   4148  1.147   msaitoh 	printf("      Effective Granularity: ");
   4149  1.147   msaitoh 	val = __SHIFTOUT(reg, PCI_PTM_CTL_EFCTGRNL);
   4150  1.147   msaitoh 	switch (val) {
   4151  1.147   msaitoh 	case 0:
   4152  1.147   msaitoh 		printf("Unknown\n");
   4153  1.147   msaitoh 		break;
   4154  1.147   msaitoh 	case 0xffff:
   4155  1.147   msaitoh 		printf("> 254ns\n");
   4156  1.147   msaitoh 		break;
   4157  1.147   msaitoh 	default:
   4158  1.147   msaitoh 		printf("%uns\n", val);
   4159  1.147   msaitoh 		break;
   4160  1.147   msaitoh 	}
   4161  1.147   msaitoh }
   4162  1.147   msaitoh 
   4163  1.135   msaitoh /* XXX pci_conf_print_mpcie_cap */
   4164  1.135   msaitoh /* XXX pci_conf_print_frsq_cap */
   4165  1.135   msaitoh /* XXX pci_conf_print_rtr_cap */
   4166  1.135   msaitoh /* XXX pci_conf_print_desigvndsp_cap */
   4167  1.153   msaitoh /* XXX pci_conf_print_vf_resizbar_cap */
   4168  1.177   msaitoh /* XXX pci_conf_print_hierarchyid_cap */
   4169  1.191   msaitoh /* XXX pci_conf_print_npem_cap */
   4170  1.135   msaitoh 
   4171  1.135   msaitoh #undef	MS
   4172  1.135   msaitoh #undef	SM
   4173  1.135   msaitoh #undef	RW
   4174  1.135   msaitoh 
   4175  1.135   msaitoh static struct {
   4176  1.135   msaitoh 	pcireg_t cap;
   4177  1.135   msaitoh 	const char *name;
   4178  1.199   msaitoh 	void (*printfunc)(const pcireg_t *, int);
   4179  1.135   msaitoh } pci_extcaptab[] = {
   4180  1.135   msaitoh 	{ 0,			"reserved",
   4181  1.135   msaitoh 	  NULL },
   4182  1.135   msaitoh 	{ PCI_EXTCAP_AER,	"Advanced Error Reporting",
   4183  1.135   msaitoh 	  pci_conf_print_aer_cap },
   4184  1.135   msaitoh 	{ PCI_EXTCAP_VC,	"Virtual Channel",
   4185  1.135   msaitoh 	  pci_conf_print_vc_cap },
   4186  1.135   msaitoh 	{ PCI_EXTCAP_SERNUM,	"Device Serial Number",
   4187  1.135   msaitoh 	  pci_conf_print_sernum_cap },
   4188  1.135   msaitoh 	{ PCI_EXTCAP_PWRBDGT,	"Power Budgeting",
   4189  1.135   msaitoh 	  pci_conf_print_pwrbdgt_cap },
   4190  1.135   msaitoh 	{ PCI_EXTCAP_RCLINK_DCL,"Root Complex Link Declaration",
   4191  1.135   msaitoh 	  pci_conf_print_rclink_dcl_cap },
   4192  1.135   msaitoh 	{ PCI_EXTCAP_RCLINK_CTL,"Root Complex Internal Link Control",
   4193  1.135   msaitoh 	  NULL },
   4194  1.135   msaitoh 	{ PCI_EXTCAP_RCEC_ASSOC,"Root Complex Event Collector Association",
   4195  1.135   msaitoh 	  pci_conf_print_rcec_assoc_cap },
   4196  1.135   msaitoh 	{ PCI_EXTCAP_MFVC,	"Multi-Function Virtual Channel",
   4197  1.135   msaitoh 	  NULL },
   4198  1.135   msaitoh 	{ PCI_EXTCAP_VC2,	"Virtual Channel",
   4199  1.135   msaitoh 	  NULL },
   4200  1.135   msaitoh 	{ PCI_EXTCAP_RCRB,	"RCRB Header",
   4201  1.135   msaitoh 	  NULL },
   4202  1.135   msaitoh 	{ PCI_EXTCAP_VENDOR,	"Vendor Unique",
   4203  1.135   msaitoh 	  NULL },
   4204  1.135   msaitoh 	{ PCI_EXTCAP_CAC,	"Configuration Access Correction",
   4205  1.135   msaitoh 	  NULL },
   4206  1.135   msaitoh 	{ PCI_EXTCAP_ACS,	"Access Control Services",
   4207  1.135   msaitoh 	  pci_conf_print_acs_cap },
   4208  1.135   msaitoh 	{ PCI_EXTCAP_ARI,	"Alternative Routing-ID Interpretation",
   4209  1.135   msaitoh 	  pci_conf_print_ari_cap },
   4210  1.135   msaitoh 	{ PCI_EXTCAP_ATS,	"Address Translation Services",
   4211  1.135   msaitoh 	  pci_conf_print_ats_cap },
   4212  1.135   msaitoh 	{ PCI_EXTCAP_SRIOV,	"Single Root IO Virtualization",
   4213  1.135   msaitoh 	  pci_conf_print_sriov_cap },
   4214  1.135   msaitoh 	{ PCI_EXTCAP_MRIOV,	"Multiple Root IO Virtualization",
   4215  1.135   msaitoh 	  NULL },
   4216  1.138   msaitoh 	{ PCI_EXTCAP_MCAST,	"Multicast",
   4217  1.138   msaitoh 	  pci_conf_print_multicast_cap },
   4218  1.135   msaitoh 	{ PCI_EXTCAP_PAGE_REQ,	"Page Request",
   4219  1.135   msaitoh 	  pci_conf_print_page_req_cap },
   4220  1.135   msaitoh 	{ PCI_EXTCAP_AMD,	"Reserved for AMD",
   4221  1.135   msaitoh 	  NULL },
   4222  1.153   msaitoh 	{ PCI_EXTCAP_RESIZBAR,	"Resizable BAR",
   4223  1.153   msaitoh 	  pci_conf_print_resizbar_cap },
   4224  1.135   msaitoh 	{ PCI_EXTCAP_DPA,	"Dynamic Power Allocation",
   4225  1.149   msaitoh 	  pci_conf_print_dpa_cap },
   4226  1.135   msaitoh 	{ PCI_EXTCAP_TPH_REQ,	"TPH Requester",
   4227  1.135   msaitoh 	  pci_conf_print_tph_req_cap },
   4228  1.135   msaitoh 	{ PCI_EXTCAP_LTR,	"Latency Tolerance Reporting",
   4229  1.135   msaitoh 	  pci_conf_print_ltr_cap },
   4230  1.135   msaitoh 	{ PCI_EXTCAP_SEC_PCIE,	"Secondary PCI Express",
   4231  1.135   msaitoh 	  pci_conf_print_sec_pcie_cap },
   4232  1.135   msaitoh 	{ PCI_EXTCAP_PMUX,	"Protocol Multiplexing",
   4233  1.135   msaitoh 	  NULL },
   4234  1.135   msaitoh 	{ PCI_EXTCAP_PASID,	"Process Address Space ID",
   4235  1.135   msaitoh 	  pci_conf_print_pasid_cap },
   4236  1.190   msaitoh 	{ PCI_EXTCAP_LNR,	"LN Requester",
   4237  1.135   msaitoh 	  pci_conf_print_lnr_cap },
   4238  1.135   msaitoh 	{ PCI_EXTCAP_DPC,	"Downstream Port Containment",
   4239  1.176   msaitoh 	  pci_conf_print_dpc_cap },
   4240  1.135   msaitoh 	{ PCI_EXTCAP_L1PM,	"L1 PM Substates",
   4241  1.135   msaitoh 	  pci_conf_print_l1pm_cap },
   4242  1.135   msaitoh 	{ PCI_EXTCAP_PTM,	"Precision Time Management",
   4243  1.147   msaitoh 	  pci_conf_print_ptm_cap },
   4244  1.135   msaitoh 	{ PCI_EXTCAP_MPCIE,	"M-PCIe",
   4245  1.135   msaitoh 	  NULL },
   4246  1.135   msaitoh 	{ PCI_EXTCAP_FRSQ,	"Function Reading Status Queueing",
   4247  1.135   msaitoh 	  NULL },
   4248  1.135   msaitoh 	{ PCI_EXTCAP_RTR,	"Readiness Time Reporting",
   4249  1.135   msaitoh 	  NULL },
   4250  1.135   msaitoh 	{ PCI_EXTCAP_DESIGVNDSP, "Designated Vendor-Specific",
   4251  1.135   msaitoh 	  NULL },
   4252  1.153   msaitoh 	{ PCI_EXTCAP_VF_RESIZBAR, "VF Resizable BARs",
   4253  1.151   msaitoh 	  NULL },
   4254  1.214   msaitoh 	{ 0x25, "unknown", NULL },
   4255  1.214   msaitoh 	{ 0x26, "unknown", NULL },
   4256  1.214   msaitoh 	{ 0x27, "unknown", NULL },
   4257  1.177   msaitoh 	{ PCI_EXTCAP_HIERARCHYID, "Hierarchy ID",
   4258  1.177   msaitoh 	  NULL },
   4259  1.191   msaitoh 	{ PCI_EXTCAP_NPEM,	"Native PCIe Enclosure Management",
   4260  1.191   msaitoh 	  NULL },
   4261  1.135   msaitoh };
   4262  1.135   msaitoh 
   4263  1.135   msaitoh static int
   4264  1.199   msaitoh pci_conf_find_extcap(const pcireg_t *regs, unsigned int capid, int *offsetp)
   4265  1.135   msaitoh {
   4266  1.135   msaitoh 	int off;
   4267  1.135   msaitoh 	pcireg_t rval;
   4268  1.135   msaitoh 
   4269  1.135   msaitoh 	for (off = PCI_EXTCAPLIST_BASE;
   4270  1.135   msaitoh 	     off != 0;
   4271  1.135   msaitoh 	     off = PCI_EXTCAPLIST_NEXT(rval)) {
   4272  1.135   msaitoh 		rval = regs[o2i(off)];
   4273  1.135   msaitoh 		if (capid == PCI_EXTCAPLIST_CAP(rval)) {
   4274  1.135   msaitoh 			if (offsetp != NULL)
   4275  1.135   msaitoh 				*offsetp = off;
   4276  1.135   msaitoh 			return 1;
   4277   1.33    kleink 		}
   4278   1.33    kleink 	}
   4279  1.135   msaitoh 	return 0;
   4280  1.135   msaitoh }
   4281  1.135   msaitoh 
   4282  1.135   msaitoh static void
   4283  1.135   msaitoh pci_conf_print_extcaplist(
   4284  1.135   msaitoh #ifdef _KERNEL
   4285  1.135   msaitoh     pci_chipset_tag_t pc, pcitag_t tag,
   4286  1.135   msaitoh #endif
   4287  1.199   msaitoh     const pcireg_t *regs)
   4288  1.135   msaitoh {
   4289  1.135   msaitoh 	int off;
   4290  1.135   msaitoh 	pcireg_t foundcap;
   4291  1.135   msaitoh 	pcireg_t rval;
   4292  1.135   msaitoh 	bool foundtable[__arraycount(pci_extcaptab)];
   4293  1.135   msaitoh 	unsigned int i;
   4294  1.135   msaitoh 
   4295  1.135   msaitoh 	/* Check Extended capability structure */
   4296  1.135   msaitoh 	off = PCI_EXTCAPLIST_BASE;
   4297  1.135   msaitoh 	rval = regs[o2i(off)];
   4298  1.135   msaitoh 	if (rval == 0xffffffff || rval == 0)
   4299  1.135   msaitoh 		return;
   4300  1.135   msaitoh 
   4301  1.135   msaitoh 	/* Clear table */
   4302  1.135   msaitoh 	for (i = 0; i < __arraycount(pci_extcaptab); i++)
   4303  1.135   msaitoh 		foundtable[i] = false;
   4304  1.135   msaitoh 
   4305  1.135   msaitoh 	/* Print extended capability register's offset and the type first */
   4306  1.135   msaitoh 	for (;;) {
   4307  1.135   msaitoh 		printf("  Extended Capability Register at 0x%02x\n", off);
   4308  1.135   msaitoh 
   4309  1.135   msaitoh 		foundcap = PCI_EXTCAPLIST_CAP(rval);
   4310  1.135   msaitoh 		printf("    type: 0x%04x (", foundcap);
   4311  1.135   msaitoh 		if (foundcap < __arraycount(pci_extcaptab)) {
   4312  1.135   msaitoh 			printf("%s)\n", pci_extcaptab[foundcap].name);
   4313  1.135   msaitoh 			/* Mark as found */
   4314  1.135   msaitoh 			foundtable[foundcap] = true;
   4315  1.135   msaitoh 		} else
   4316  1.135   msaitoh 			printf("unknown)\n");
   4317  1.135   msaitoh 		printf("    version: %d\n", PCI_EXTCAPLIST_VERSION(rval));
   4318  1.135   msaitoh 
   4319  1.135   msaitoh 		off = PCI_EXTCAPLIST_NEXT(rval);
   4320  1.135   msaitoh 		if (off == 0)
   4321  1.135   msaitoh 			break;
   4322  1.150   msaitoh 		else if (off <= PCI_CONF_SIZE) {
   4323  1.150   msaitoh 			printf("    next pointer: 0x%03x (incorrect)\n", off);
   4324  1.150   msaitoh 			return;
   4325  1.150   msaitoh 		}
   4326  1.135   msaitoh 		rval = regs[o2i(off)];
   4327  1.135   msaitoh 	}
   4328  1.135   msaitoh 
   4329  1.135   msaitoh 	/*
   4330  1.135   msaitoh 	 * And then, print the detail of each capability registers
   4331  1.135   msaitoh 	 * in capability value's order.
   4332  1.135   msaitoh 	 */
   4333  1.135   msaitoh 	for (i = 0; i < __arraycount(pci_extcaptab); i++) {
   4334  1.135   msaitoh 		if (foundtable[i] == false)
   4335  1.135   msaitoh 			continue;
   4336  1.135   msaitoh 
   4337  1.135   msaitoh 		/*
   4338  1.135   msaitoh 		 * The type was found. Search capability list again and
   4339  1.135   msaitoh 		 * print all capabilities that the capabiliy type is
   4340  1.135   msaitoh 		 * the same.
   4341  1.135   msaitoh 		 */
   4342  1.199   msaitoh 		if (pci_conf_find_extcap(regs, i, &off) == 0)
   4343  1.135   msaitoh 			continue;
   4344  1.135   msaitoh 		rval = regs[o2i(off)];
   4345  1.135   msaitoh 		if ((PCI_EXTCAPLIST_VERSION(rval) <= 0)
   4346  1.135   msaitoh 		    || (pci_extcaptab[i].printfunc == NULL))
   4347  1.135   msaitoh 			continue;
   4348  1.135   msaitoh 
   4349  1.199   msaitoh 		pci_extcaptab[i].printfunc(regs, off);
   4350  1.135   msaitoh 
   4351  1.135   msaitoh 	}
   4352   1.26       cgd }
   4353   1.26       cgd 
   4354   1.79    dyoung /* Print the Secondary Status Register. */
   4355   1.79    dyoung static void
   4356   1.79    dyoung pci_conf_print_ssr(pcireg_t rval)
   4357   1.79    dyoung {
   4358   1.79    dyoung 	pcireg_t devsel;
   4359   1.79    dyoung 
   4360   1.79    dyoung 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
   4361  1.112   msaitoh 	onoff("66 MHz capable", rval, __BIT(5));
   4362  1.112   msaitoh 	onoff("User Definable Features (UDF) support", rval, __BIT(6));
   4363  1.112   msaitoh 	onoff("Fast back-to-back capable", rval, __BIT(7));
   4364  1.112   msaitoh 	onoff("Data parity error detected", rval, __BIT(8));
   4365   1.79    dyoung 
   4366   1.79    dyoung 	printf("      DEVSEL timing: ");
   4367   1.79    dyoung 	devsel = __SHIFTOUT(rval, __BITS(10, 9));
   4368   1.79    dyoung 	switch (devsel) {
   4369   1.79    dyoung 	case 0:
   4370   1.79    dyoung 		printf("fast");
   4371   1.79    dyoung 		break;
   4372   1.79    dyoung 	case 1:
   4373   1.79    dyoung 		printf("medium");
   4374   1.79    dyoung 		break;
   4375   1.79    dyoung 	case 2:
   4376   1.79    dyoung 		printf("slow");
   4377   1.79    dyoung 		break;
   4378   1.79    dyoung 	default:
   4379   1.79    dyoung 		printf("unknown/reserved");	/* XXX */
   4380   1.79    dyoung 		break;
   4381   1.79    dyoung 	}
   4382   1.79    dyoung 	printf(" (0x%x)\n", devsel);
   4383   1.79    dyoung 
   4384  1.112   msaitoh 	onoff("Signalled target abort", rval, __BIT(11));
   4385  1.112   msaitoh 	onoff("Received target abort", rval, __BIT(12));
   4386  1.112   msaitoh 	onoff("Received master abort", rval, __BIT(13));
   4387  1.112   msaitoh 	onoff("Received system error", rval, __BIT(14));
   4388  1.112   msaitoh 	onoff("Detected parity error", rval, __BIT(15));
   4389   1.79    dyoung }
   4390   1.79    dyoung 
   4391   1.27       cgd static void
   4392  1.115   msaitoh pci_conf_print_type0(
   4393  1.115   msaitoh #ifdef _KERNEL
   4394  1.115   msaitoh     pci_chipset_tag_t pc, pcitag_t tag,
   4395  1.115   msaitoh #endif
   4396  1.167   msaitoh     const pcireg_t *regs)
   4397  1.115   msaitoh {
   4398  1.115   msaitoh 	int off, width;
   4399  1.115   msaitoh 	pcireg_t rval;
   4400  1.191   msaitoh 	const char *str;
   4401  1.115   msaitoh 
   4402  1.115   msaitoh 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
   4403  1.115   msaitoh #ifdef _KERNEL
   4404  1.167   msaitoh 		width = pci_conf_print_bar(pc, tag, regs, off, NULL);
   4405  1.115   msaitoh #else
   4406  1.115   msaitoh 		width = pci_conf_print_bar(regs, off, NULL);
   4407  1.115   msaitoh #endif
   4408  1.115   msaitoh 	}
   4409  1.115   msaitoh 
   4410  1.170   msaitoh 	printf("    Cardbus CIS Pointer: 0x%08x\n",
   4411  1.170   msaitoh 	    regs[o2i(PCI_CARDBUS_CIS_REG)]);
   4412  1.115   msaitoh 
   4413  1.115   msaitoh 	rval = regs[o2i(PCI_SUBSYS_ID_REG)];
   4414  1.115   msaitoh 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   4415  1.115   msaitoh 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   4416  1.115   msaitoh 
   4417  1.191   msaitoh 	rval = regs[o2i(PCI_MAPREG_ROM)];
   4418  1.191   msaitoh 	printf("    Expansion ROM Base Address Register: 0x%08x\n", rval);
   4419  1.191   msaitoh 	printf("      base: 0x%08x\n", (uint32_t)PCI_MAPREG_ROM_ADDR(rval));
   4420  1.191   msaitoh 	onoff("Expansion ROM Enable", rval, PCI_MAPREG_ROM_ENABLE);
   4421  1.191   msaitoh 	printf("      Validation Status: ");
   4422  1.191   msaitoh 	switch (__SHIFTOUT(rval, PCI_MAPREG_ROM_VALID_STAT)) {
   4423  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_NOTSUPP:
   4424  1.191   msaitoh 		str = "Validation not supported";
   4425  1.191   msaitoh 		break;
   4426  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_INPROG:
   4427  1.191   msaitoh 		str = "Validation in Progress";
   4428  1.191   msaitoh 		break;
   4429  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_VPASS:
   4430  1.191   msaitoh 		str = "Validation Pass. "
   4431  1.191   msaitoh 		    "Valid contents, trust test was not performed";
   4432  1.191   msaitoh 		break;
   4433  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_VPASSTRUST:
   4434  1.191   msaitoh 		str = "Validation Pass. Valid and trusted contents";
   4435  1.191   msaitoh 		break;
   4436  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_VFAIL:
   4437  1.191   msaitoh 		str = "Validation Fail. Invalid contents";
   4438  1.191   msaitoh 		break;
   4439  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_VFAILUNTRUST:
   4440  1.191   msaitoh 		str = "Validation Fail. Valid but untrusted contents";
   4441  1.191   msaitoh 		break;
   4442  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_WPASS:
   4443  1.191   msaitoh 		str = "Warning Pass. Validation passed with warning. "
   4444  1.191   msaitoh 		    "Valid contents, trust test was not performed";
   4445  1.191   msaitoh 		break;
   4446  1.191   msaitoh 	case PCI_MAPREG_ROM_VSTAT_WPASSTRUST:
   4447  1.191   msaitoh 		str = "Warning Pass. Validation passed with warning. "
   4448  1.191   msaitoh 		    "Valid and trusted contents";
   4449  1.191   msaitoh 		break;
   4450  1.191   msaitoh 	}
   4451  1.191   msaitoh 	printf("%s\n", str);
   4452  1.191   msaitoh 	printf("      Validation Details: 0x%x\n",
   4453  1.191   msaitoh 	    (uint32_t)__SHIFTOUT(rval, PCI_MAPREG_ROM_VALID_DETAIL));
   4454  1.115   msaitoh 
   4455  1.115   msaitoh 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   4456  1.115   msaitoh 		printf("    Capability list pointer: 0x%02x\n",
   4457  1.115   msaitoh 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
   4458  1.115   msaitoh 	else
   4459  1.115   msaitoh 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
   4460  1.115   msaitoh 
   4461  1.115   msaitoh 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
   4462  1.115   msaitoh 
   4463  1.115   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   4464  1.170   msaitoh 	printf("    Maximum Latency: 0x%02x\n", PCI_MAX_LAT(rval));
   4465  1.170   msaitoh 	printf("    Minimum Grant: 0x%02x\n", PCI_MIN_GNT(rval));
   4466  1.115   msaitoh 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
   4467  1.115   msaitoh 	switch (PCI_INTERRUPT_PIN(rval)) {
   4468  1.115   msaitoh 	case PCI_INTERRUPT_PIN_NONE:
   4469  1.115   msaitoh 		printf("(none)");
   4470  1.115   msaitoh 		break;
   4471  1.115   msaitoh 	case PCI_INTERRUPT_PIN_A:
   4472  1.115   msaitoh 		printf("(pin A)");
   4473  1.115   msaitoh 		break;
   4474  1.115   msaitoh 	case PCI_INTERRUPT_PIN_B:
   4475  1.115   msaitoh 		printf("(pin B)");
   4476  1.115   msaitoh 		break;
   4477  1.115   msaitoh 	case PCI_INTERRUPT_PIN_C:
   4478  1.115   msaitoh 		printf("(pin C)");
   4479  1.115   msaitoh 		break;
   4480  1.115   msaitoh 	case PCI_INTERRUPT_PIN_D:
   4481  1.115   msaitoh 		printf("(pin D)");
   4482  1.115   msaitoh 		break;
   4483  1.115   msaitoh 	default:
   4484  1.115   msaitoh 		printf("(? ? ?)");
   4485  1.115   msaitoh 		break;
   4486  1.115   msaitoh 	}
   4487  1.115   msaitoh 	printf("\n");
   4488  1.115   msaitoh 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
   4489  1.115   msaitoh }
   4490  1.115   msaitoh 
   4491  1.115   msaitoh static void
   4492   1.45   thorpej pci_conf_print_type1(
   4493   1.45   thorpej #ifdef _KERNEL
   4494   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   4495   1.45   thorpej #endif
   4496  1.167   msaitoh     const pcireg_t *regs)
   4497   1.27       cgd {
   4498   1.37   nathanw 	int off, width;
   4499  1.197   msaitoh 	pcireg_t rval, csreg;
   4500  1.110   msaitoh 	uint32_t base, limit;
   4501  1.110   msaitoh 	uint32_t base_h, limit_h;
   4502  1.110   msaitoh 	uint64_t pbase, plimit;
   4503  1.110   msaitoh 	int use_upper;
   4504   1.27       cgd 
   4505   1.27       cgd 	/*
   4506   1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
   4507   1.27       cgd 	 * Bridge chip documentation, and may not be correct with
   4508   1.27       cgd 	 * respect to various standards. (XXX)
   4509   1.27       cgd 	 */
   4510   1.27       cgd 
   4511   1.45   thorpej 	for (off = 0x10; off < 0x18; off += width) {
   4512   1.45   thorpej #ifdef _KERNEL
   4513  1.167   msaitoh 		width = pci_conf_print_bar(pc, tag, regs, off, NULL);
   4514   1.45   thorpej #else
   4515   1.45   thorpej 		width = pci_conf_print_bar(regs, off, NULL);
   4516   1.45   thorpej #endif
   4517   1.45   thorpej 	}
   4518   1.27       cgd 
   4519  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   4520   1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
   4521  1.212   msaitoh 	    PCI_BRIDGE_BUS_NUM_PRIMARY(rval));
   4522   1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
   4523  1.212   msaitoh 	    PCI_BRIDGE_BUS_NUM_SECONDARY(rval));
   4524   1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   4525  1.212   msaitoh 	    PCI_BRIDGE_BUS_NUM_SUBORDINATE(rval));
   4526   1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
   4527  1.212   msaitoh 	    PCI_BRIDGE_BUS_SEC_LATTIMER_VAL(rval));
   4528   1.27       cgd 
   4529  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_STATIO_REG)];
   4530  1.109   msaitoh 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   4531   1.27       cgd 
   4532  1.110   msaitoh 	/* I/O region */
   4533   1.27       cgd 	printf("    I/O region:\n");
   4534  1.109   msaitoh 	printf("      base register:  0x%02x\n", (rval >> 0) & 0xff);
   4535  1.109   msaitoh 	printf("      limit register: 0x%02x\n", (rval >> 8) & 0xff);
   4536  1.110   msaitoh 	if (PCI_BRIDGE_IO_32BITS(rval))
   4537  1.110   msaitoh 		use_upper = 1;
   4538  1.110   msaitoh 	else
   4539  1.110   msaitoh 		use_upper = 0;
   4540  1.112   msaitoh 	onoff("32bit I/O", rval, use_upper);
   4541  1.212   msaitoh 	base = PCI_BRIDGE_STATIO_IOBASE_ADDR(rval);
   4542  1.212   msaitoh 	limit = PCI_BRIDGE_STATIO_IOLIMIT_ADDR(rval);
   4543  1.110   msaitoh 
   4544  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)];
   4545  1.212   msaitoh 	base_h = __SHIFTOUT(rval, PCI_BRIDGE_IOHIGH_BASE);
   4546  1.212   msaitoh 	limit_h = __SHIFTOUT(rval, PCI_BRIDGE_IOHIGH_LIMIT);
   4547  1.110   msaitoh 	printf("      base upper 16 bits register:  0x%04x\n", base_h);
   4548  1.110   msaitoh 	printf("      limit upper 16 bits register: 0x%04x\n", limit_h);
   4549  1.110   msaitoh 
   4550  1.110   msaitoh 	if (use_upper == 1) {
   4551  1.110   msaitoh 		base |= base_h << 16;
   4552  1.110   msaitoh 		limit |= limit_h << 16;
   4553  1.110   msaitoh 	}
   4554  1.110   msaitoh 	if (base < limit) {
   4555  1.110   msaitoh 		if (use_upper == 1)
   4556  1.196   msaitoh 			printf("      range: 0x%08x-0x%08x\n", base, limit);
   4557  1.110   msaitoh 		else
   4558  1.196   msaitoh 			printf("      range: 0x%04x-0x%04x\n", base, limit);
   4559  1.121   msaitoh 	} else
   4560  1.121   msaitoh 		printf("      range:  not set\n");
   4561   1.27       cgd 
   4562  1.110   msaitoh 	/* Non-prefetchable memory region */
   4563  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)];
   4564   1.27       cgd 	printf("    Memory region:\n");
   4565  1.212   msaitoh 	printf("      base register:  0x%04hx\n",
   4566  1.212   msaitoh 	    (uint16_t)__SHIFTOUT(rval, PCI_BRIDGE_MEMORY_BASE));
   4567  1.212   msaitoh 	printf("      limit register: 0x%04hx\n",
   4568  1.212   msaitoh 	    (uint16_t)__SHIFTOUT(rval, PCI_BRIDGE_MEMORY_LIMIT));
   4569  1.212   msaitoh 	base = PCI_BRIDGE_MEMORY_BASE_ADDR(rval);
   4570  1.212   msaitoh 	limit = PCI_BRIDGE_MEMORY_LIMIT_ADDR(rval);
   4571  1.110   msaitoh 	if (base < limit)
   4572  1.196   msaitoh 		printf("      range: 0x%08x-0x%08x\n", base, limit);
   4573  1.121   msaitoh 	else
   4574  1.196   msaitoh 		printf("      range: not set\n");
   4575   1.27       cgd 
   4576  1.110   msaitoh 	/* Prefetchable memory region */
   4577  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)];
   4578   1.27       cgd 	printf("    Prefetchable memory region:\n");
   4579   1.27       cgd 	printf("      base register:  0x%04x\n",
   4580  1.109   msaitoh 	    (rval >> 0) & 0xffff);
   4581   1.27       cgd 	printf("      limit register: 0x%04x\n",
   4582  1.109   msaitoh 	    (rval >> 16) & 0xffff);
   4583  1.212   msaitoh 	base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASEUP32_REG)];
   4584  1.212   msaitoh 	limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMITUP32_REG)];
   4585  1.109   msaitoh 	printf("      base upper 32 bits register:  0x%08x\n",
   4586  1.110   msaitoh 	    base_h);
   4587  1.109   msaitoh 	printf("      limit upper 32 bits register: 0x%08x\n",
   4588  1.110   msaitoh 	    limit_h);
   4589  1.110   msaitoh 	if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval))
   4590  1.110   msaitoh 		use_upper = 1;
   4591  1.110   msaitoh 	else
   4592  1.110   msaitoh 		use_upper = 0;
   4593  1.112   msaitoh 	onoff("64bit memory address", rval, use_upper);
   4594  1.212   msaitoh 	pbase = PCI_BRIDGE_PREFETCHMEM_BASE_ADDR(rval);
   4595  1.212   msaitoh 	plimit = PCI_BRIDGE_PREFETCHMEM_LIMIT_ADDR(rval);
   4596  1.110   msaitoh 	if (use_upper == 1) {
   4597  1.110   msaitoh 		pbase |= (uint64_t)base_h << 32;
   4598  1.110   msaitoh 		plimit |= (uint64_t)limit_h << 32;
   4599  1.110   msaitoh 	}
   4600  1.110   msaitoh 	if (pbase < plimit) {
   4601  1.110   msaitoh 		if (use_upper == 1)
   4602  1.196   msaitoh 			printf("      range: 0x%016" PRIx64 "-0x%016" PRIx64
   4603  1.115   msaitoh 			    "\n", pbase, plimit);
   4604  1.110   msaitoh 		else
   4605  1.196   msaitoh 			printf("      range: 0x%08x-0x%08x\n",
   4606  1.110   msaitoh 			    (uint32_t)pbase, (uint32_t)plimit);
   4607  1.121   msaitoh 	} else
   4608  1.196   msaitoh 		printf("      range: not set\n");
   4609   1.27       cgd 
   4610  1.197   msaitoh 	csreg = regs[o2i(PCI_COMMAND_STATUS_REG)];
   4611  1.197   msaitoh 	if (csreg & PCI_STATUS_CAPLIST_SUPPORT)
   4612   1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   4613   1.53  drochner 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
   4614   1.53  drochner 	else
   4615   1.53  drochner 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
   4616   1.53  drochner 
   4617  1.212   msaitoh 	printf("    Expansion ROM Base Address: 0x%08x\n",
   4618  1.212   msaitoh 	    regs[o2i(PCI_BRIDGE_EXPROMADDR_REG)]);
   4619   1.27       cgd 
   4620  1.109   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   4621   1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   4622  1.109   msaitoh 	    (rval >> 0) & 0xff);
   4623   1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   4624  1.109   msaitoh 	    (rval >> 8) & 0xff);
   4625  1.109   msaitoh 	switch ((rval >> 8) & 0xff) {
   4626   1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   4627   1.27       cgd 		printf("(none)");
   4628   1.27       cgd 		break;
   4629   1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   4630   1.27       cgd 		printf("(pin A)");
   4631   1.27       cgd 		break;
   4632   1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   4633   1.27       cgd 		printf("(pin B)");
   4634   1.27       cgd 		break;
   4635   1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   4636   1.27       cgd 		printf("(pin C)");
   4637   1.27       cgd 		break;
   4638   1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   4639   1.27       cgd 		printf("(pin D)");
   4640   1.27       cgd 		break;
   4641   1.27       cgd 	default:
   4642   1.36       mrg 		printf("(? ? ?)");
   4643   1.27       cgd 		break;
   4644   1.27       cgd 	}
   4645   1.27       cgd 	printf("\n");
   4646  1.212   msaitoh 	rval = regs[o2i(PCI_BRIDGE_CONTROL_REG)];
   4647  1.212   msaitoh 	printf("    Bridge control register: 0x%04hx\n",
   4648  1.212   msaitoh 	    (uint16_t)__SHIFTOUT(rval, PCI_BRIDGE_CONTROL));
   4649  1.159   msaitoh 	onoff("Parity error response", rval, PCI_BRIDGE_CONTROL_PERE);
   4650  1.159   msaitoh 	onoff("Secondary SERR forwarding", rval, PCI_BRIDGE_CONTROL_SERR);
   4651  1.159   msaitoh 	onoff("ISA enable", rval, PCI_BRIDGE_CONTROL_ISA);
   4652  1.159   msaitoh 	onoff("VGA enable", rval, PCI_BRIDGE_CONTROL_VGA);
   4653  1.197   msaitoh 	/*
   4654  1.197   msaitoh 	 * VGA 16bit decode bit has meaning if the VGA enable bit or the
   4655  1.197   msaitoh 	 * VGA Palette Snoop Enable bit is set.
   4656  1.197   msaitoh 	 */
   4657  1.197   msaitoh 	if (((rval & PCI_BRIDGE_CONTROL_VGA) != 0)
   4658  1.197   msaitoh 	    || ((csreg & PCI_COMMAND_PALETTE_ENABLE) != 0))
   4659  1.197   msaitoh 		onoff("VGA 16bit enable", rval, PCI_BRIDGE_CONTROL_VGA16);
   4660  1.159   msaitoh 	onoff("Master abort reporting", rval, PCI_BRIDGE_CONTROL_MABRT);
   4661  1.159   msaitoh 	onoff("Secondary bus reset", rval, PCI_BRIDGE_CONTROL_SECBR);
   4662  1.212   msaitoh 	onoff("Fast back-to-back enable", rval, PCI_BRIDGE_CONTROL_SECFASTB2B);
   4663  1.212   msaitoh 	onoff("Primary Discard Timer", rval,
   4664  1.212   msaitoh 	    PCI_BRIDGE_CONTROL_PRI_DISC_TIMER);
   4665  1.212   msaitoh 	onoff("Secondary Discard Timer",
   4666  1.212   msaitoh 	    rval, PCI_BRIDGE_CONTROL_SEC_DISC_TIMER);
   4667  1.212   msaitoh 	onoff("Discard Timer Status", rval,
   4668  1.212   msaitoh 	    PCI_BRIDGE_CONTROL_DISC_TIMER_STAT);
   4669  1.212   msaitoh 	onoff("Discard Timer SERR# Enable", rval,
   4670  1.212   msaitoh 	    PCI_BRIDGE_CONTROL_DISC_TIMER_SERR);
   4671   1.27       cgd }
   4672   1.27       cgd 
   4673   1.27       cgd static void
   4674   1.45   thorpej pci_conf_print_type2(
   4675   1.45   thorpej #ifdef _KERNEL
   4676   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   4677   1.45   thorpej #endif
   4678  1.167   msaitoh     const pcireg_t *regs)
   4679   1.27       cgd {
   4680   1.27       cgd 	pcireg_t rval;
   4681   1.27       cgd 
   4682   1.27       cgd 	/*
   4683   1.27       cgd 	 * XXX these need to be printed in more detail, need to be
   4684   1.27       cgd 	 * XXX checked against specs/docs, etc.
   4685   1.27       cgd 	 *
   4686   1.79    dyoung 	 * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
   4687   1.27       cgd 	 * controller chip documentation, and may not be correct with
   4688   1.27       cgd 	 * respect to various standards. (XXX)
   4689   1.27       cgd 	 */
   4690   1.27       cgd 
   4691   1.45   thorpej #ifdef _KERNEL
   4692   1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x10,
   4693  1.167   msaitoh 	    "CardBus socket/ExCA registers");
   4694   1.45   thorpej #else
   4695   1.45   thorpej 	pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
   4696   1.45   thorpej #endif
   4697   1.27       cgd 
   4698  1.109   msaitoh 	/* Capability list pointer and secondary status register */
   4699  1.109   msaitoh 	rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)];
   4700   1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   4701   1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   4702  1.109   msaitoh 		    PCI_CAPLIST_PTR(rval));
   4703   1.53  drochner 	else
   4704  1.135   msaitoh 		printf("    Reserved @ 0x14: 0x%04x\n",
   4705  1.135   msaitoh 		       (pcireg_t)__SHIFTOUT(rval, __BITS(15, 0)));
   4706  1.109   msaitoh 	pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16)));
   4707   1.27       cgd 
   4708  1.109   msaitoh 	rval = regs[o2i(PCI_BRIDGE_BUS_REG)];
   4709   1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
   4710  1.109   msaitoh 	    (rval >> 0) & 0xff);
   4711   1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
   4712  1.109   msaitoh 	    (rval >> 8) & 0xff);
   4713   1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   4714  1.109   msaitoh 	    (rval >> 16) & 0xff);
   4715   1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
   4716  1.109   msaitoh 	    (rval >> 24) & 0xff);
   4717   1.27       cgd 
   4718   1.27       cgd 	/* XXX Print more prettily */
   4719   1.27       cgd 	printf("    CardBus memory region 0:\n");
   4720   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
   4721   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
   4722   1.27       cgd 	printf("    CardBus memory region 1:\n");
   4723   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
   4724   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
   4725   1.27       cgd 	printf("    CardBus I/O region 0:\n");
   4726   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
   4727   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
   4728   1.27       cgd 	printf("    CardBus I/O region 1:\n");
   4729   1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
   4730   1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
   4731   1.27       cgd 
   4732  1.109   msaitoh 	rval = regs[o2i(PCI_INTERRUPT_REG)];
   4733   1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   4734  1.109   msaitoh 	    (rval >> 0) & 0xff);
   4735   1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   4736  1.109   msaitoh 	    (rval >> 8) & 0xff);
   4737  1.109   msaitoh 	switch ((rval >> 8) & 0xff) {
   4738   1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   4739   1.27       cgd 		printf("(none)");
   4740   1.27       cgd 		break;
   4741   1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   4742   1.27       cgd 		printf("(pin A)");
   4743   1.27       cgd 		break;
   4744   1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   4745   1.27       cgd 		printf("(pin B)");
   4746   1.27       cgd 		break;
   4747   1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   4748   1.27       cgd 		printf("(pin C)");
   4749   1.27       cgd 		break;
   4750   1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   4751   1.27       cgd 		printf("(pin D)");
   4752   1.27       cgd 		break;
   4753   1.27       cgd 	default:
   4754   1.36       mrg 		printf("(? ? ?)");
   4755   1.27       cgd 		break;
   4756   1.27       cgd 	}
   4757   1.27       cgd 	printf("\n");
   4758  1.170   msaitoh 	rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> 16) & 0xffff;
   4759   1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
   4760  1.112   msaitoh 	onoff("Parity error response", rval, __BIT(0));
   4761  1.112   msaitoh 	onoff("SERR# enable", rval, __BIT(1));
   4762  1.112   msaitoh 	onoff("ISA enable", rval, __BIT(2));
   4763  1.112   msaitoh 	onoff("VGA enable", rval, __BIT(3));
   4764  1.112   msaitoh 	onoff("Master abort mode", rval, __BIT(5));
   4765  1.112   msaitoh 	onoff("Secondary (CardBus) bus reset", rval, __BIT(6));
   4766  1.115   msaitoh 	onoff("Functional interrupts routed by ExCA registers", rval,
   4767  1.115   msaitoh 	    __BIT(7));
   4768  1.112   msaitoh 	onoff("Memory window 0 prefetchable", rval, __BIT(8));
   4769  1.112   msaitoh 	onoff("Memory window 1 prefetchable", rval, __BIT(9));
   4770  1.112   msaitoh 	onoff("Write posting enable", rval, __BIT(10));
   4771   1.28       cgd 
   4772   1.28       cgd 	rval = regs[o2i(0x40)];
   4773   1.28       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   4774   1.28       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   4775   1.28       cgd 
   4776   1.45   thorpej #ifdef _KERNEL
   4777  1.167   msaitoh 	pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers");
   4778   1.45   thorpej #else
   4779   1.45   thorpej 	pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
   4780   1.45   thorpej #endif
   4781   1.27       cgd }
   4782   1.27       cgd 
   4783   1.26       cgd void
   4784   1.45   thorpej pci_conf_print(
   4785   1.45   thorpej #ifdef _KERNEL
   4786   1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   4787   1.45   thorpej     void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
   4788   1.45   thorpej #else
   4789   1.45   thorpej     int pcifd, u_int bus, u_int dev, u_int func
   4790   1.45   thorpej #endif
   4791   1.45   thorpej     )
   4792   1.26       cgd {
   4793  1.135   msaitoh 	pcireg_t regs[o2i(PCI_EXTCONF_SIZE)];
   4794   1.52  drochner 	int off, capoff, endoff, hdrtype;
   4795  1.125      matt 	const char *type_name;
   4796   1.45   thorpej #ifdef _KERNEL
   4797  1.167   msaitoh 	void (*type_printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
   4798   1.45   thorpej #else
   4799  1.125      matt 	void (*type_printfn)(const pcireg_t *);
   4800   1.45   thorpej #endif
   4801   1.26       cgd 
   4802   1.26       cgd 	printf("PCI configuration registers:\n");
   4803   1.26       cgd 
   4804  1.135   msaitoh 	for (off = 0; off < PCI_EXTCONF_SIZE; off += 4) {
   4805   1.45   thorpej #ifdef _KERNEL
   4806   1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
   4807   1.45   thorpej #else
   4808   1.45   thorpej 		if (pcibus_conf_read(pcifd, bus, dev, func, off,
   4809   1.45   thorpej 		    &regs[o2i(off)]) == -1)
   4810   1.45   thorpej 			regs[o2i(off)] = 0;
   4811   1.45   thorpej #endif
   4812   1.45   thorpej 	}
   4813   1.26       cgd 
   4814   1.26       cgd 	/* common header */
   4815   1.26       cgd 	printf("  Common header:\n");
   4816   1.28       cgd 	pci_conf_print_regs(regs, 0, 16);
   4817   1.28       cgd 
   4818   1.26       cgd 	printf("\n");
   4819   1.45   thorpej #ifdef _KERNEL
   4820   1.26       cgd 	pci_conf_print_common(pc, tag, regs);
   4821   1.45   thorpej #else
   4822   1.45   thorpej 	pci_conf_print_common(regs);
   4823   1.45   thorpej #endif
   4824   1.26       cgd 	printf("\n");
   4825   1.26       cgd 
   4826   1.26       cgd 	/* type-dependent header */
   4827   1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
   4828   1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
   4829   1.26       cgd 	case 0:
   4830   1.27       cgd 		/* Standard device header */
   4831  1.125      matt 		type_name = "\"normal\" device";
   4832  1.125      matt 		type_printfn = &pci_conf_print_type0;
   4833   1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   4834   1.28       cgd 		endoff = 64;
   4835   1.27       cgd 		break;
   4836   1.27       cgd 	case 1:
   4837   1.27       cgd 		/* PCI-PCI bridge header */
   4838  1.125      matt 		type_name = "PCI-PCI bridge";
   4839  1.125      matt 		type_printfn = &pci_conf_print_type1;
   4840   1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   4841   1.28       cgd 		endoff = 64;
   4842   1.26       cgd 		break;
   4843   1.27       cgd 	case 2:
   4844   1.27       cgd 		/* PCI-CardBus bridge header */
   4845  1.125      matt 		type_name = "PCI-CardBus bridge";
   4846  1.125      matt 		type_printfn = &pci_conf_print_type2;
   4847   1.52  drochner 		capoff = PCI_CARDBUS_CAPLISTPTR_REG;
   4848   1.28       cgd 		endoff = 72;
   4849   1.27       cgd 		break;
   4850   1.26       cgd 	default:
   4851  1.125      matt 		type_name = NULL;
   4852  1.125      matt 		type_printfn = 0;
   4853   1.52  drochner 		capoff = -1;
   4854   1.28       cgd 		endoff = 64;
   4855   1.28       cgd 		break;
   4856   1.26       cgd 	}
   4857   1.27       cgd 	printf("  Type %d ", hdrtype);
   4858  1.125      matt 	if (type_name != NULL)
   4859  1.125      matt 		printf("(%s) ", type_name);
   4860   1.27       cgd 	printf("header:\n");
   4861   1.28       cgd 	pci_conf_print_regs(regs, 16, endoff);
   4862   1.27       cgd 	printf("\n");
   4863  1.125      matt 	if (type_printfn) {
   4864   1.45   thorpej #ifdef _KERNEL
   4865  1.167   msaitoh 		(*type_printfn)(pc, tag, regs);
   4866   1.45   thorpej #else
   4867  1.125      matt 		(*type_printfn)(regs);
   4868   1.45   thorpej #endif
   4869   1.45   thorpej 	} else
   4870   1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
   4871   1.26       cgd 		    hdrtype);
   4872   1.26       cgd 	printf("\n");
   4873   1.51  drochner 
   4874   1.55  jdolecek 	/* capability list, if present */
   4875   1.52  drochner 	if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   4876   1.52  drochner 		&& (capoff > 0)) {
   4877   1.51  drochner #ifdef _KERNEL
   4878   1.52  drochner 		pci_conf_print_caplist(pc, tag, regs, capoff);
   4879   1.51  drochner #else
   4880   1.52  drochner 		pci_conf_print_caplist(regs, capoff);
   4881   1.51  drochner #endif
   4882   1.51  drochner 		printf("\n");
   4883   1.51  drochner 	}
   4884   1.26       cgd 
   4885   1.26       cgd 	/* device-dependent header */
   4886   1.26       cgd 	printf("  Device-dependent header:\n");
   4887  1.135   msaitoh 	pci_conf_print_regs(regs, endoff, PCI_CONF_SIZE);
   4888  1.206   msaitoh #ifdef _KERNEL
   4889   1.26       cgd 	printf("\n");
   4890   1.26       cgd 	if (printfn)
   4891   1.26       cgd 		(*printfn)(pc, tag, regs);
   4892   1.26       cgd 	else
   4893   1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
   4894   1.45   thorpej #endif /* _KERNEL */
   4895  1.135   msaitoh 
   4896  1.135   msaitoh 	if (regs[o2i(PCI_EXTCAPLIST_BASE)] == 0xffffffff ||
   4897  1.135   msaitoh 	    regs[o2i(PCI_EXTCAPLIST_BASE)] == 0)
   4898  1.135   msaitoh 		return;
   4899  1.135   msaitoh 
   4900  1.206   msaitoh 	printf("\n");
   4901  1.135   msaitoh #ifdef _KERNEL
   4902  1.199   msaitoh 	pci_conf_print_extcaplist(pc, tag, regs);
   4903  1.135   msaitoh #else
   4904  1.199   msaitoh 	pci_conf_print_extcaplist(regs);
   4905  1.135   msaitoh #endif
   4906  1.135   msaitoh 	printf("\n");
   4907  1.135   msaitoh 
   4908  1.135   msaitoh 	/* Extended Configuration Space, if present */
   4909  1.135   msaitoh 	printf("  Extended Configuration Space:\n");
   4910  1.135   msaitoh 	pci_conf_print_regs(regs, PCI_EXTCAPLIST_BASE, PCI_EXTCONF_SIZE);
   4911    1.1   mycroft }
   4912