Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.27
      1  1.27       cgd /*	$NetBSD: pci_subr.c,v 1.27 1998/05/28 02:26:00 cgd Exp $	*/
      2   1.3       cgd 
      3   1.1   mycroft /*
      4  1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5  1.26       cgd  * Copyright (c) 1995, 1996, 1998
      6  1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7   1.1   mycroft  * Copyright (c) 1994 Charles Hannum.  All rights reserved.
      8   1.1   mycroft  *
      9   1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10   1.1   mycroft  * modification, are permitted provided that the following conditions
     11   1.1   mycroft  * are met:
     12   1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13   1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14   1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16   1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17   1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18   1.1   mycroft  *    must display the following acknowledgement:
     19   1.1   mycroft  *	This product includes software developed by Charles Hannum.
     20   1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21   1.1   mycroft  *    derived from this software without specific prior written permission.
     22   1.1   mycroft  *
     23   1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24   1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25   1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26   1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27   1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28   1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29   1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30   1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31   1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32   1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33   1.1   mycroft  */
     34   1.1   mycroft 
     35   1.1   mycroft /*
     36  1.10       cgd  * PCI autoconfiguration support functions.
     37   1.1   mycroft  */
     38  1.21     enami 
     39  1.21     enami #include "opt_pciverbose.h"
     40   1.1   mycroft 
     41   1.1   mycroft #include <sys/param.h>
     42  1.10       cgd #include <sys/systm.h>
     43   1.1   mycroft #include <sys/device.h>
     44   1.1   mycroft 
     45  1.24   thorpej #include <machine/intr.h>
     46  1.24   thorpej 
     47  1.10       cgd #include <dev/pci/pcireg.h>
     48   1.7       cgd #include <dev/pci/pcivar.h>
     49  1.10       cgd #ifdef PCIVERBOSE
     50  1.10       cgd #include <dev/pci/pcidevs.h>
     51  1.10       cgd #endif
     52  1.10       cgd 
     53  1.26       cgd static void pci_conf_print_common __P((pci_chipset_tag_t, pcitag_t,
     54  1.26       cgd     const pcireg_t *regs));
     55  1.27       cgd static void pci_conf_print_bar __P((pci_chipset_tag_t, pcitag_t,
     56  1.27       cgd     const pcireg_t *regs, int));
     57  1.27       cgd static void pci_conf_print_type0 __P((pci_chipset_tag_t, pcitag_t,
     58  1.27       cgd     const pcireg_t *regs));
     59  1.26       cgd static void pci_conf_print_type1 __P((pci_chipset_tag_t, pcitag_t,
     60  1.26       cgd     const pcireg_t *regs));
     61  1.27       cgd static void pci_conf_print_type2 __P((pci_chipset_tag_t, pcitag_t,
     62  1.27       cgd     const pcireg_t *regs));
     63  1.26       cgd 
     64  1.10       cgd /*
     65  1.10       cgd  * Descriptions of known PCI classes and subclasses.
     66  1.10       cgd  *
     67  1.10       cgd  * Subclasses are described in the same way as classes, but have a
     68  1.10       cgd  * NULL subclass pointer.
     69  1.10       cgd  */
     70  1.10       cgd struct pci_class {
     71  1.10       cgd 	char		*name;
     72  1.10       cgd 	int		val;		/* as wide as pci_{,sub}class_t */
     73  1.10       cgd 	struct pci_class *subclasses;
     74  1.10       cgd };
     75  1.10       cgd 
     76  1.10       cgd struct pci_class pci_subclass_prehistoric[] = {
     77  1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,		},
     78  1.10       cgd 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,		},
     79  1.10       cgd 	{ 0 }
     80  1.10       cgd };
     81  1.10       cgd 
     82  1.10       cgd struct pci_class pci_subclass_mass_storage[] = {
     83  1.10       cgd 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,		},
     84  1.10       cgd 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,		},
     85  1.10       cgd 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY,	},
     86  1.10       cgd 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,		},
     87  1.20       cgd 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,		},
     88  1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,		},
     89  1.10       cgd 	{ 0 },
     90  1.10       cgd };
     91  1.10       cgd 
     92  1.10       cgd struct pci_class pci_subclass_network[] = {
     93  1.10       cgd 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,		},
     94  1.10       cgd 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,		},
     95  1.10       cgd 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,		},
     96  1.20       cgd 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,		},
     97  1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,		},
     98  1.10       cgd 	{ 0 },
     99  1.10       cgd };
    100  1.10       cgd 
    101  1.10       cgd struct pci_class pci_subclass_display[] = {
    102  1.10       cgd 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,		},
    103  1.10       cgd 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,		},
    104  1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,		},
    105  1.10       cgd 	{ 0 },
    106  1.10       cgd };
    107  1.10       cgd 
    108  1.10       cgd struct pci_class pci_subclass_multimedia[] = {
    109  1.10       cgd 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,		},
    110  1.10       cgd 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,		},
    111  1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,		},
    112  1.10       cgd 	{ 0 },
    113  1.10       cgd };
    114  1.10       cgd 
    115  1.10       cgd struct pci_class pci_subclass_memory[] = {
    116  1.10       cgd 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,		},
    117  1.10       cgd 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,		},
    118  1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,		},
    119  1.10       cgd 	{ 0 },
    120  1.10       cgd };
    121  1.10       cgd 
    122  1.10       cgd struct pci_class pci_subclass_bridge[] = {
    123  1.10       cgd 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,		},
    124  1.10       cgd 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,		},
    125  1.10       cgd 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,		},
    126  1.10       cgd 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,			},
    127  1.10       cgd 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,		},
    128  1.10       cgd 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,		},
    129  1.20       cgd 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,		},
    130  1.20       cgd 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,		},
    131  1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,		},
    132  1.10       cgd 	{ 0 },
    133  1.10       cgd };
    134  1.10       cgd 
    135  1.20       cgd struct pci_class pci_subclass_communications[] = {
    136  1.20       cgd 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,	},
    137  1.20       cgd 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,	},
    138  1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	},
    139  1.20       cgd 	{ 0 },
    140  1.20       cgd };
    141  1.20       cgd 
    142  1.20       cgd struct pci_class pci_subclass_system[] = {
    143  1.20       cgd 	{ "8259 PIC",		PCI_SUBCLASS_SYSTEM_PIC,		},
    144  1.20       cgd 	{ "8237 DMA",		PCI_SUBCLASS_SYSTEM_DMA,		},
    145  1.20       cgd 	{ "8254 timer",		PCI_SUBCLASS_SYSTEM_TIMER,		},
    146  1.20       cgd 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,		},
    147  1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,		},
    148  1.20       cgd 	{ 0 },
    149  1.20       cgd };
    150  1.20       cgd 
    151  1.20       cgd struct pci_class pci_subclass_input[] = {
    152  1.20       cgd 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,		},
    153  1.20       cgd 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,		},
    154  1.20       cgd 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,		},
    155  1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,		},
    156  1.20       cgd 	{ 0 },
    157  1.20       cgd };
    158  1.20       cgd 
    159  1.20       cgd struct pci_class pci_subclass_dock[] = {
    160  1.20       cgd 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,		},
    161  1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,			},
    162  1.20       cgd 	{ 0 },
    163  1.20       cgd };
    164  1.20       cgd 
    165  1.20       cgd struct pci_class pci_subclass_processor[] = {
    166  1.20       cgd 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,		},
    167  1.20       cgd 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,		},
    168  1.20       cgd 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM,		},
    169  1.20       cgd 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,		},
    170  1.20       cgd 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC,		},
    171  1.20       cgd 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,		},
    172  1.20       cgd 	{ 0 },
    173  1.20       cgd };
    174  1.20       cgd 
    175  1.20       cgd struct pci_class pci_subclass_serialbus[] = {
    176  1.20       cgd 	{ "Firewire",		PCI_SUBCLASS_SERIALBUS_FIREWIRE,	},
    177  1.20       cgd 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,		},
    178  1.20       cgd 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,		},
    179  1.20       cgd 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,		},
    180  1.20       cgd 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,		},
    181  1.20       cgd 	{ 0 },
    182  1.20       cgd };
    183  1.20       cgd 
    184  1.10       cgd struct pci_class pci_class[] = {
    185  1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    186  1.10       cgd 	    pci_subclass_prehistoric,				},
    187  1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    188  1.10       cgd 	    pci_subclass_mass_storage,				},
    189  1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    190  1.10       cgd 	    pci_subclass_network,				},
    191  1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    192  1.11       cgd 	    pci_subclass_display,				},
    193  1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    194  1.10       cgd 	    pci_subclass_multimedia,				},
    195  1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    196  1.10       cgd 	    pci_subclass_memory,				},
    197  1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    198  1.10       cgd 	    pci_subclass_bridge,				},
    199  1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    200  1.20       cgd 	    pci_subclass_communications,			},
    201  1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    202  1.20       cgd 	    pci_subclass_system,				},
    203  1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    204  1.20       cgd 	    pci_subclass_input,					},
    205  1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    206  1.20       cgd 	    pci_subclass_dock,					},
    207  1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    208  1.20       cgd 	    pci_subclass_processor,				},
    209  1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    210  1.20       cgd 	    pci_subclass_serialbus,				},
    211  1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    212  1.10       cgd 	    0,							},
    213  1.10       cgd 	{ 0 },
    214  1.10       cgd };
    215  1.10       cgd 
    216  1.10       cgd #ifdef PCIVERBOSE
    217  1.10       cgd /*
    218  1.10       cgd  * Descriptions of of known vendors and devices ("products").
    219  1.10       cgd  */
    220  1.10       cgd struct pci_knowndev {
    221  1.10       cgd 	pci_vendor_id_t		vendor;
    222  1.10       cgd 	pci_product_id_t	product;
    223  1.10       cgd 	int			flags;
    224  1.10       cgd 	char			*vendorname, *productname;
    225  1.10       cgd };
    226  1.13       cgd #define	PCI_KNOWNDEV_NOPROD	0x01		/* match on vendor only */
    227  1.10       cgd 
    228  1.10       cgd #include <dev/pci/pcidevs_data.h>
    229  1.10       cgd #endif /* PCIVERBOSE */
    230  1.10       cgd 
    231  1.10       cgd void
    232  1.13       cgd pci_devinfo(id_reg, class_reg, showclass, cp)
    233  1.10       cgd 	pcireg_t id_reg, class_reg;
    234  1.13       cgd 	int showclass;
    235  1.10       cgd 	char *cp;
    236  1.10       cgd {
    237  1.10       cgd 	pci_vendor_id_t vendor;
    238  1.10       cgd 	pci_product_id_t product;
    239  1.10       cgd 	pci_class_t class;
    240  1.10       cgd 	pci_subclass_t subclass;
    241  1.10       cgd 	pci_interface_t interface;
    242  1.10       cgd 	pci_revision_t revision;
    243  1.10       cgd 	char *vendor_namep, *product_namep;
    244  1.10       cgd 	struct pci_class *classp, *subclassp;
    245  1.10       cgd #ifdef PCIVERBOSE
    246  1.10       cgd 	struct pci_knowndev *kdp;
    247  1.16       cgd 	const char *unmatched = "unknown ";
    248  1.15       cgd #else
    249  1.16       cgd 	const char *unmatched = "";
    250  1.10       cgd #endif
    251  1.10       cgd 
    252  1.10       cgd 	vendor = PCI_VENDOR(id_reg);
    253  1.10       cgd 	product = PCI_PRODUCT(id_reg);
    254  1.10       cgd 
    255  1.10       cgd 	class = PCI_CLASS(class_reg);
    256  1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    257  1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    258  1.10       cgd 	revision = PCI_REVISION(class_reg);
    259  1.10       cgd 
    260  1.10       cgd #ifdef PCIVERBOSE
    261  1.10       cgd 	kdp = pci_knowndevs;
    262  1.10       cgd         while (kdp->vendorname != NULL) {	/* all have vendor name */
    263  1.10       cgd                 if (kdp->vendor == vendor && (kdp->product == product ||
    264  1.10       cgd 		    (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0))
    265  1.10       cgd                         break;
    266  1.10       cgd 		kdp++;
    267  1.10       cgd 	}
    268  1.13       cgd         if (kdp->vendorname == NULL)
    269  1.10       cgd 		vendor_namep = product_namep = NULL;
    270  1.13       cgd 	else {
    271  1.10       cgd 		vendor_namep = kdp->vendorname;
    272  1.10       cgd 		product_namep = (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0 ?
    273  1.10       cgd 		    kdp->productname : NULL;
    274  1.10       cgd         }
    275  1.10       cgd #else /* PCIVERBOSE */
    276  1.10       cgd 	vendor_namep = product_namep = NULL;
    277  1.10       cgd #endif /* PCIVERBOSE */
    278  1.10       cgd 
    279  1.10       cgd 	classp = pci_class;
    280  1.10       cgd 	while (classp->name != NULL) {
    281  1.10       cgd 		if (class == classp->val)
    282  1.10       cgd 			break;
    283  1.10       cgd 		classp++;
    284  1.10       cgd 	}
    285  1.10       cgd 
    286  1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    287  1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    288  1.10       cgd 		if (subclass == subclassp->val)
    289  1.10       cgd 			break;
    290  1.10       cgd 		subclassp++;
    291  1.10       cgd 	}
    292  1.10       cgd 
    293  1.10       cgd 	if (vendor_namep == NULL)
    294  1.19  christos 		cp += sprintf(cp, "%svendor 0x%04x product 0x%04x",
    295  1.15       cgd 		    unmatched, vendor, product);
    296  1.10       cgd 	else if (product_namep != NULL)
    297  1.19  christos 		cp += sprintf(cp, "%s %s", vendor_namep, product_namep);
    298  1.10       cgd 	else
    299  1.20       cgd 		cp += sprintf(cp, "%s product 0x%04x",
    300  1.10       cgd 		    vendor_namep, product);
    301  1.13       cgd 	if (showclass) {
    302  1.19  christos 		cp += sprintf(cp, " (");
    303  1.13       cgd 		if (classp->name == NULL)
    304  1.20       cgd 			cp += sprintf(cp, "class 0x%02x, subclass 0x%02x",
    305  1.13       cgd 			    class, subclass);
    306  1.13       cgd 		else {
    307  1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    308  1.20       cgd 				cp += sprintf(cp,
    309  1.20       cgd 				    "%s subclass 0x%02x",
    310  1.20       cgd 				    classp->name, subclass);
    311  1.13       cgd 			else
    312  1.20       cgd 				cp += sprintf(cp, "%s %s",
    313  1.20       cgd 				    subclassp->name, classp->name);
    314  1.13       cgd 		}
    315  1.20       cgd 		if (interface != 0)
    316  1.20       cgd 			cp += sprintf(cp, ", interface 0x%02x", interface);
    317  1.20       cgd 		if (revision != 0)
    318  1.20       cgd 			cp += sprintf(cp, ", revision 0x%02x", revision);
    319  1.20       cgd 		cp += sprintf(cp, ")");
    320  1.13       cgd 	}
    321  1.22   thorpej }
    322  1.22   thorpej 
    323  1.22   thorpej /*
    324  1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    325  1.22   thorpej  * in a device attach routine like this:
    326  1.22   thorpej  *
    327  1.22   thorpej  *	#ifdef MYDEV_DEBUG
    328  1.22   thorpej  *		printf("%s: ", sc->sc_dev.dv_xname);
    329  1.22   thorpej  *		pci_conf_print(pa->pa_pc, pa->pa_tag);
    330  1.22   thorpej  *	#endif
    331  1.22   thorpej  */
    332  1.26       cgd 
    333  1.26       cgd #define	i2o(i)	((i) * 4)
    334  1.26       cgd #define	o2i(o)	((o) / 4)
    335  1.27       cgd #define	onoff(str, bit)							\
    336  1.27       cgd 	printf("      %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
    337  1.26       cgd 
    338  1.26       cgd static void
    339  1.26       cgd pci_conf_print_common(pc, tag, regs)
    340  1.22   thorpej 	pci_chipset_tag_t pc;
    341  1.22   thorpej 	pcitag_t tag;
    342  1.26       cgd 	const pcireg_t *regs;
    343  1.22   thorpej {
    344  1.22   thorpej #ifdef PCIVERBOSE
    345  1.22   thorpej 	struct pci_knowndev *kdp;
    346  1.22   thorpej #endif
    347  1.22   thorpej 	struct pci_class *classp, *subclassp;
    348  1.26       cgd 	pcireg_t rval;
    349  1.22   thorpej 
    350  1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    351  1.22   thorpej #ifndef PCIVERBOSE
    352  1.26       cgd 	printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    353  1.26       cgd 	printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    354  1.22   thorpej #else
    355  1.22   thorpej 	for (kdp = pci_knowndevs; kdp->vendorname != NULL; kdp++) {
    356  1.22   thorpej 		if (kdp->vendor == PCI_VENDOR(rval) &&
    357  1.22   thorpej 		    (kdp->product == PCI_PRODUCT(rval) ||
    358  1.22   thorpej 		    (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0)) {
    359  1.22   thorpej 			break;
    360  1.22   thorpej 		}
    361  1.22   thorpej 	}
    362  1.22   thorpej 	if (kdp->vendorname != NULL)
    363  1.26       cgd 		printf("    Vendor Name: %s (0x%04x)\n", kdp->vendorname,
    364  1.26       cgd 		    PCI_VENDOR(rval));
    365  1.22   thorpej 	else
    366  1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    367  1.22   thorpej 	if (kdp->productname != NULL && (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0)
    368  1.26       cgd 		printf("    Device Name: %s (0x%04x)\n", kdp->productname,
    369  1.26       cgd 		    PCI_PRODUCT(rval));
    370  1.22   thorpej 	else
    371  1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    372  1.22   thorpej #endif /* PCIVERBOSE */
    373  1.22   thorpej 
    374  1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    375  1.23  drochner 
    376  1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    377  1.26       cgd 	onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
    378  1.26       cgd 	onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
    379  1.26       cgd 	onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
    380  1.26       cgd 	onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
    381  1.26       cgd 	onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
    382  1.26       cgd 	onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
    383  1.26       cgd 	onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
    384  1.26       cgd 	onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
    385  1.26       cgd 	onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
    386  1.26       cgd 	onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
    387  1.26       cgd 
    388  1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    389  1.26       cgd 	onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
    390  1.26       cgd 	onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
    391  1.26       cgd 	onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
    392  1.26       cgd 	onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
    393  1.22   thorpej 
    394  1.26       cgd 	printf("      DEVSEL timing: ");
    395  1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    396  1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    397  1.22   thorpej 		printf("fast");
    398  1.22   thorpej 		break;
    399  1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    400  1.22   thorpej 		printf("medium");
    401  1.22   thorpej 		break;
    402  1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    403  1.22   thorpej 		printf("slow");
    404  1.22   thorpej 		break;
    405  1.26       cgd 	default:
    406  1.26       cgd 		printf("unknown/reserved");	/* XXX */
    407  1.26       cgd 		break;
    408  1.22   thorpej 	}
    409  1.26       cgd 	printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
    410  1.22   thorpej 
    411  1.26       cgd 	onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
    412  1.26       cgd 	onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
    413  1.26       cgd 	onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
    414  1.26       cgd 	onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
    415  1.26       cgd 	onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
    416  1.22   thorpej 
    417  1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    418  1.22   thorpej 	for (classp = pci_class; classp->name != NULL; classp++) {
    419  1.22   thorpej 		if (PCI_CLASS(rval) == classp->val)
    420  1.22   thorpej 			break;
    421  1.22   thorpej 	}
    422  1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    423  1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    424  1.22   thorpej 		if (PCI_SUBCLASS(rval) == subclassp->val)
    425  1.22   thorpej 			break;
    426  1.22   thorpej 		subclassp++;
    427  1.22   thorpej 	}
    428  1.22   thorpej 	if (classp->name != NULL) {
    429  1.26       cgd 		printf("    Class Name: %s (0x%02x)\n", classp->name,
    430  1.26       cgd 		    PCI_CLASS(rval));
    431  1.22   thorpej 		if (subclassp != NULL && subclassp->name != NULL)
    432  1.26       cgd 			printf("    Subclass Name: %s (0x%02x)\n",
    433  1.26       cgd 			    subclassp->name, PCI_SUBCLASS(rval));
    434  1.22   thorpej 		else
    435  1.26       cgd 			printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    436  1.22   thorpej 	} else {
    437  1.26       cgd 		printf("    Class ID: 0x%02x\n", PCI_CLASS(rval));
    438  1.26       cgd 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    439  1.22   thorpej 	}
    440  1.26       cgd 	printf("    Interface: 0x%02x\n", PCI_INTERFACE(rval));
    441  1.26       cgd 	printf("    Revision ID: 0x%02x\n", PCI_REVISION(rval));
    442  1.22   thorpej 
    443  1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    444  1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    445  1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    446  1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    447  1.26       cgd 	    PCI_HDRTYPE(rval));
    448  1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    449  1.26       cgd 	printf("    Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
    450  1.26       cgd }
    451  1.22   thorpej 
    452  1.26       cgd static void
    453  1.27       cgd pci_conf_print_bar(pc, tag, regs, reg)
    454  1.26       cgd 	pci_chipset_tag_t pc;
    455  1.26       cgd 	pcitag_t tag;
    456  1.26       cgd 	const pcireg_t *regs;
    457  1.27       cgd 	int reg;
    458  1.26       cgd {
    459  1.27       cgd 	int s;
    460  1.26       cgd 	pcireg_t mask, rval;
    461  1.22   thorpej 
    462  1.27       cgd 	/*
    463  1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    464  1.27       cgd 	 *
    465  1.27       cgd 	 * 1) The builtin software should have already mapped the
    466  1.27       cgd 	 * device in a reasonable way.
    467  1.27       cgd 	 *
    468  1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    469  1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    470  1.27       cgd 	 * we write all 1s and see what we get back.
    471  1.27       cgd 	 */
    472  1.27       cgd 	rval = regs[o2i(reg)];
    473  1.27       cgd 	if (rval != 0) {
    474  1.24   thorpej 		/*
    475  1.27       cgd 		 * The following sequence seems to make some devices
    476  1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    477  1.27       cgd 		 * have their space mapped) very unhappy, to
    478  1.27       cgd 		 * the point of crashing the system.
    479  1.24   thorpej 		 *
    480  1.27       cgd 		 * Therefore, if the mapping register is zero to
    481  1.27       cgd 		 * start out with, don't bother trying.
    482  1.24   thorpej 		 */
    483  1.27       cgd 		s = splhigh();
    484  1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    485  1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    486  1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    487  1.27       cgd 		splx(s);
    488  1.27       cgd 	} else
    489  1.27       cgd 		mask = 0;
    490  1.27       cgd 
    491  1.27       cgd 	printf("    Base address register at 0x%02x: ", reg);
    492  1.27       cgd 	if (rval == 0) {
    493  1.27       cgd 		printf("not implemented(?)\n");
    494  1.27       cgd 	} else if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    495  1.27       cgd 		const char *type, *cache;
    496  1.27       cgd 
    497  1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    498  1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    499  1.27       cgd 			type = "32-bit";
    500  1.27       cgd 			break;
    501  1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    502  1.27       cgd 			type = "32-bit-1M";
    503  1.27       cgd 			break;
    504  1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    505  1.27       cgd 			type = "64-bit";
    506  1.27       cgd 			break;
    507  1.27       cgd 		default:
    508  1.27       cgd 			type = "unknown (XXX)";
    509  1.27       cgd 			break;
    510  1.22   thorpej 		}
    511  1.27       cgd 		if (PCI_MAPREG_MEM_CACHEABLE(rval))
    512  1.27       cgd 			cache = "";
    513  1.27       cgd 		else
    514  1.27       cgd 			cache = "non";
    515  1.27       cgd 		printf("%s %scacheable memory\n", type, cache);
    516  1.27       cgd 		printf("      base address: 0x%08x, size: 0x%08x\n",
    517  1.27       cgd 		    PCI_MAPREG_MEM_ADDR(rval),
    518  1.27       cgd 		    PCI_MAPREG_MEM_SIZE(mask));
    519  1.27       cgd 	} else {
    520  1.27       cgd 		printf("i/o\n");
    521  1.27       cgd 		printf("      base address: 0x%08x, size: 0x%08x\n",
    522  1.27       cgd 		    PCI_MAPREG_IO_ADDR(rval),
    523  1.27       cgd 		    PCI_MAPREG_IO_SIZE(mask));
    524  1.22   thorpej 	}
    525  1.27       cgd }
    526  1.27       cgd static void
    527  1.27       cgd pci_conf_print_type0(pc, tag, regs)
    528  1.27       cgd 	pci_chipset_tag_t pc;
    529  1.27       cgd 	pcitag_t tag;
    530  1.27       cgd 	const pcireg_t *regs;
    531  1.27       cgd {
    532  1.27       cgd 	int off;
    533  1.27       cgd 	pcireg_t rval;
    534  1.27       cgd 
    535  1.27       cgd 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += 4)
    536  1.27       cgd 		pci_conf_print_bar(pc, tag, regs, off);
    537  1.22   thorpej 
    538  1.26       cgd 	printf("    Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
    539  1.22   thorpej 
    540  1.26       cgd 	rval = regs[o2i(0x2c)];
    541  1.26       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    542  1.26       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
    543  1.26       cgd 
    544  1.26       cgd 	/* XXX */
    545  1.26       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
    546  1.26       cgd 	printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    547  1.26       cgd 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
    548  1.26       cgd 
    549  1.26       cgd 	rval = regs[o2i(PCI_INTERRUPT_REG)];
    550  1.26       cgd 	printf("    Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
    551  1.26       cgd 	printf("    Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
    552  1.27       cgd 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
    553  1.22   thorpej 	switch (PCI_INTERRUPT_PIN(rval)) {
    554  1.22   thorpej 	case PCI_INTERRUPT_PIN_NONE:
    555  1.27       cgd 		printf("(none)");
    556  1.22   thorpej 		break;
    557  1.22   thorpej 	case PCI_INTERRUPT_PIN_A:
    558  1.27       cgd 		printf("(pin A)");
    559  1.22   thorpej 		break;
    560  1.22   thorpej 	case PCI_INTERRUPT_PIN_B:
    561  1.27       cgd 		printf("(pin B)");
    562  1.22   thorpej 		break;
    563  1.22   thorpej 	case PCI_INTERRUPT_PIN_C:
    564  1.27       cgd 		printf("(pin C)");
    565  1.22   thorpej 		break;
    566  1.22   thorpej 	case PCI_INTERRUPT_PIN_D:
    567  1.27       cgd 		printf("(pin D)");
    568  1.27       cgd 		break;
    569  1.27       cgd 	default:
    570  1.27       cgd 		printf("(???)");
    571  1.22   thorpej 		break;
    572  1.22   thorpej 	}
    573  1.22   thorpej 	printf("\n");
    574  1.26       cgd 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
    575  1.26       cgd }
    576  1.26       cgd 
    577  1.27       cgd static void
    578  1.27       cgd pci_conf_print_type1(pc, tag, regs)
    579  1.27       cgd 	pci_chipset_tag_t pc;
    580  1.27       cgd 	pcitag_t tag;
    581  1.27       cgd 	const pcireg_t *regs;
    582  1.27       cgd {
    583  1.27       cgd 	int off;
    584  1.27       cgd 	pcireg_t rval;
    585  1.27       cgd 
    586  1.27       cgd 	/*
    587  1.27       cgd 	 * XXX these need to be printed in more detail, need to be
    588  1.27       cgd 	 * XXX checked against specs/docs, etc.
    589  1.27       cgd 	 *
    590  1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
    591  1.27       cgd 	 * Bridge chip documentation, and may not be correct with
    592  1.27       cgd 	 * respect to various standards. (XXX)
    593  1.27       cgd 	 */
    594  1.27       cgd 
    595  1.27       cgd 	for (off = 0x10; off < 0x18; off += 4)
    596  1.27       cgd 		pci_conf_print_bar(pc, tag, regs, off);
    597  1.27       cgd 
    598  1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
    599  1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
    600  1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
    601  1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
    602  1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
    603  1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
    604  1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
    605  1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
    606  1.27       cgd 
    607  1.27       cgd 	rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
    608  1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
    609  1.27       cgd 	onoff("66 MHz capable", 0x0020);
    610  1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
    611  1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    612  1.27       cgd 	onoff("Data parity error detected", 0x0100);
    613  1.27       cgd 
    614  1.27       cgd 	printf("      DEVSEL timing: ");
    615  1.27       cgd 	switch (rval & 0x0600) {
    616  1.27       cgd 	case 0x0000:
    617  1.27       cgd 		printf("fast");
    618  1.27       cgd 		break;
    619  1.27       cgd 	case 0x0200:
    620  1.27       cgd 		printf("medium");
    621  1.27       cgd 		break;
    622  1.27       cgd 	case 0x0400:
    623  1.27       cgd 		printf("slow");
    624  1.27       cgd 		break;
    625  1.27       cgd 	default:
    626  1.27       cgd 		printf("unknown/reserved");	/* XXX */
    627  1.27       cgd 		break;
    628  1.27       cgd 	}
    629  1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
    630  1.27       cgd 
    631  1.27       cgd 	onoff("Signaled Target Abort", 0x0800);
    632  1.27       cgd 	onoff("Received Target Abort", 0x1000);
    633  1.27       cgd 	onoff("Received Master Abort", 0x2000);
    634  1.27       cgd 	onoff("System Error", 0x4000);
    635  1.27       cgd 	onoff("Parity Error", 0x8000);
    636  1.27       cgd 
    637  1.27       cgd 	/* XXX Print more prettily */
    638  1.27       cgd 	printf("    I/O region:\n");
    639  1.27       cgd 	printf("      base register:  0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
    640  1.27       cgd 	printf("      limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
    641  1.27       cgd 	printf("      base upper 16 bits register:  0x%04x\n",
    642  1.27       cgd 	    (regs[o2i(0x30)] >> 0) & 0xffff);
    643  1.27       cgd 	printf("      limit upper 16 bits register: 0x%04x\n",
    644  1.27       cgd 	    (regs[o2i(0x30)] >> 16) & 0xffff);
    645  1.27       cgd 
    646  1.27       cgd 	/* XXX Print more prettily */
    647  1.27       cgd 	printf("    Memory region:\n");
    648  1.27       cgd 	printf("      base register:  0x%04x\n",
    649  1.27       cgd 	    (regs[o2i(0x20)] >> 0) & 0xffff);
    650  1.27       cgd 	printf("      limit register: 0x%04x\n",
    651  1.27       cgd 	    (regs[o2i(0x20)] >> 16) & 0xffff);
    652  1.27       cgd 
    653  1.27       cgd 	/* XXX Print more prettily */
    654  1.27       cgd 	printf("    Prefetchable memory region:\n");
    655  1.27       cgd 	printf("      base register:  0x%04x\n",
    656  1.27       cgd 	    (regs[o2i(0x24)] >> 0) & 0xffff);
    657  1.27       cgd 	printf("      limit register: 0x%04x\n",
    658  1.27       cgd 	    (regs[o2i(0x24)] >> 16) & 0xffff);
    659  1.27       cgd 	printf("      base upper 32 bits register:  0x%08x\n", regs[o2i(0x28)]);
    660  1.27       cgd 	printf("      limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
    661  1.27       cgd 
    662  1.27       cgd 	printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    663  1.27       cgd 	/* XXX */
    664  1.27       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
    665  1.27       cgd 
    666  1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
    667  1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
    668  1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
    669  1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
    670  1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
    671  1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
    672  1.27       cgd 		printf("(none)");
    673  1.27       cgd 		break;
    674  1.27       cgd 	case PCI_INTERRUPT_PIN_A:
    675  1.27       cgd 		printf("(pin A)");
    676  1.27       cgd 		break;
    677  1.27       cgd 	case PCI_INTERRUPT_PIN_B:
    678  1.27       cgd 		printf("(pin B)");
    679  1.27       cgd 		break;
    680  1.27       cgd 	case PCI_INTERRUPT_PIN_C:
    681  1.27       cgd 		printf("(pin C)");
    682  1.27       cgd 		break;
    683  1.27       cgd 	case PCI_INTERRUPT_PIN_D:
    684  1.27       cgd 		printf("(pin D)");
    685  1.27       cgd 		break;
    686  1.27       cgd 	default:
    687  1.27       cgd 		printf("(???)");
    688  1.27       cgd 		break;
    689  1.27       cgd 	}
    690  1.27       cgd 	printf("\n");
    691  1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
    692  1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval); /* XXX bits */
    693  1.27       cgd 	onoff("Parity error response", 0x0001);
    694  1.27       cgd 	onoff("Secondary SERR forwarding", 0x0002);
    695  1.27       cgd 	onoff("ISA enable", 0x0004);
    696  1.27       cgd 	onoff("VGA enable", 0x0008);
    697  1.27       cgd 	onoff("Master abort reporting", 0x0020);
    698  1.27       cgd 	onoff("Secondary bus reset", 0x0040);
    699  1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    700  1.27       cgd }
    701  1.27       cgd 
    702  1.27       cgd static void
    703  1.27       cgd pci_conf_print_type2(pc, tag, regs)
    704  1.27       cgd 	pci_chipset_tag_t pc;
    705  1.27       cgd 	pcitag_t tag;
    706  1.27       cgd 	const pcireg_t *regs;
    707  1.27       cgd {
    708  1.27       cgd 	int off;
    709  1.27       cgd 	pcireg_t rval;
    710  1.27       cgd 
    711  1.27       cgd 	/*
    712  1.27       cgd 	 * XXX these need to be printed in more detail, need to be
    713  1.27       cgd 	 * XXX checked against specs/docs, etc.
    714  1.27       cgd 	 *
    715  1.27       cgd 	 * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
    716  1.27       cgd 	 * controller chip documentation, and may not be correct with
    717  1.27       cgd 	 * respect to various standards. (XXX)
    718  1.27       cgd 	 */
    719  1.27       cgd 
    720  1.27       cgd 	for (off = 0x10; off < 0x14; off += 4)
    721  1.27       cgd 		pci_conf_print_bar(pc, tag, regs, off);
    722  1.27       cgd 
    723  1.27       cgd 	printf("    Reserved @ 0x14: 0x%04x\n",
    724  1.27       cgd 	    (regs[o2i(0x14)] >> 0) & 0xffff);
    725  1.27       cgd 	rval = (regs[o2i(0x14)] >> 16) & 0xffff;
    726  1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval);
    727  1.27       cgd 	onoff("66 MHz capable", 0x0020);
    728  1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
    729  1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    730  1.27       cgd 	onoff("Data parity error detection", 0x0100);
    731  1.27       cgd 
    732  1.27       cgd 	printf("      DEVSEL timing: ");
    733  1.27       cgd 	switch (rval & 0x0600) {
    734  1.27       cgd 	case 0x0000:
    735  1.27       cgd 		printf("fast");
    736  1.27       cgd 		break;
    737  1.27       cgd 	case 0x0200:
    738  1.27       cgd 		printf("medium");
    739  1.27       cgd 		break;
    740  1.27       cgd 	case 0x0400:
    741  1.27       cgd 		printf("slow");
    742  1.27       cgd 		break;
    743  1.27       cgd 	default:
    744  1.27       cgd 		printf("unknown/reserved");	/* XXX */
    745  1.27       cgd 		break;
    746  1.27       cgd 	}
    747  1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
    748  1.27       cgd 	onoff("PCI target aborts terminate CardBus bus master transactions",
    749  1.27       cgd 	    0x0800);
    750  1.27       cgd 	onoff("CardBus target aborts terminate PCI bus master transactions",
    751  1.27       cgd 	    0x1000);
    752  1.27       cgd 	onoff("Bus initiator aborts terminate initiator transactions",
    753  1.27       cgd 	    0x2000);
    754  1.27       cgd 	onoff("System error", 0x4000);
    755  1.27       cgd 	onoff("Parity error", 0x8000);
    756  1.27       cgd 
    757  1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
    758  1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
    759  1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
    760  1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
    761  1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
    762  1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
    763  1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
    764  1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
    765  1.27       cgd 
    766  1.27       cgd 	/* XXX Print more prettily */
    767  1.27       cgd 	printf("    CardBus memory region 0:\n");
    768  1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
    769  1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
    770  1.27       cgd 	printf("    CardBus memory region 1:\n");
    771  1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
    772  1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
    773  1.27       cgd 	printf("    CardBus I/O region 0:\n");
    774  1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
    775  1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
    776  1.27       cgd 	printf("    CardBus I/O region 1:\n");
    777  1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
    778  1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
    779  1.27       cgd 
    780  1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
    781  1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
    782  1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
    783  1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
    784  1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
    785  1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
    786  1.27       cgd 		printf("(none)");
    787  1.27       cgd 		break;
    788  1.27       cgd 	case PCI_INTERRUPT_PIN_A:
    789  1.27       cgd 		printf("(pin A)");
    790  1.27       cgd 		break;
    791  1.27       cgd 	case PCI_INTERRUPT_PIN_B:
    792  1.27       cgd 		printf("(pin B)");
    793  1.27       cgd 		break;
    794  1.27       cgd 	case PCI_INTERRUPT_PIN_C:
    795  1.27       cgd 		printf("(pin C)");
    796  1.27       cgd 		break;
    797  1.27       cgd 	case PCI_INTERRUPT_PIN_D:
    798  1.27       cgd 		printf("(pin D)");
    799  1.27       cgd 		break;
    800  1.27       cgd 	default:
    801  1.27       cgd 		printf("(???)");
    802  1.27       cgd 		break;
    803  1.27       cgd 	}
    804  1.27       cgd 	printf("\n");
    805  1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
    806  1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
    807  1.27       cgd 	onoff("Parity error response", 0x0001);
    808  1.27       cgd 	onoff("CardBus SERR forwarding", 0x0002);
    809  1.27       cgd 	onoff("ISA enable", 0x0004);
    810  1.27       cgd 	onoff("VGA enable", 0x0008);
    811  1.27       cgd 	onoff("CardBus master abort reporting", 0x0020);
    812  1.27       cgd 	onoff("CardBus reset", 0x0040);
    813  1.27       cgd 	onoff("Functional interrupts routed by ExCA registers", 0x0080);
    814  1.27       cgd 	onoff("Memory window 0 prefetchable", 0x0100);
    815  1.27       cgd 	onoff("Memory window 1 prefetchable", 0x0200);
    816  1.27       cgd 	onoff("Write posting enable", 0x0400);
    817  1.27       cgd }
    818  1.27       cgd 
    819  1.26       cgd void
    820  1.26       cgd pci_conf_print(pc, tag, printfn)
    821  1.26       cgd 	pci_chipset_tag_t pc;
    822  1.26       cgd 	pcitag_t tag;
    823  1.26       cgd 	void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
    824  1.26       cgd {
    825  1.26       cgd 	pcireg_t regs[o2i(256)];
    826  1.26       cgd 	int off, hdrtype;
    827  1.27       cgd 	const char *typename;
    828  1.26       cgd 	void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
    829  1.26       cgd 
    830  1.26       cgd 	printf("PCI configuration registers:\n");
    831  1.26       cgd 
    832  1.26       cgd 	for (off = 0; off < 256; off += 4)
    833  1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
    834  1.26       cgd 
    835  1.26       cgd #define print16regs(offset)						\
    836  1.26       cgd 	printf("    0x%02x: 0x%08x 0x%08x 0x%08x 0x%08x\n", (offset),	\
    837  1.26       cgd 	    regs[o2i((offset))], regs[o2i((offset) + 4)],		\
    838  1.26       cgd 	    regs[o2i((offset) + 8)], regs[o2i((offset) + 12)]);
    839  1.26       cgd 
    840  1.26       cgd 	/* common header */
    841  1.26       cgd 	printf("  Common header:\n");
    842  1.26       cgd 	for (off = 0; off < 16; off += 16)
    843  1.26       cgd 		print16regs(off);
    844  1.26       cgd 	printf("\n");
    845  1.26       cgd 	pci_conf_print_common(pc, tag, regs);
    846  1.26       cgd 	printf("\n");
    847  1.26       cgd 
    848  1.26       cgd 	/* type-dependent header */
    849  1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
    850  1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
    851  1.26       cgd 	case 0:
    852  1.27       cgd 		/* Standard device header */
    853  1.27       cgd 		typename = "\"normal\" device";
    854  1.27       cgd 		typeprintfn = &pci_conf_print_type0;
    855  1.27       cgd 		break;
    856  1.27       cgd 	case 1:
    857  1.27       cgd 		/* PCI-PCI bridge header */
    858  1.27       cgd 		typename = "PCI-PCI bridge";
    859  1.26       cgd 		typeprintfn = &pci_conf_print_type1;
    860  1.26       cgd 		break;
    861  1.27       cgd 	case 2:
    862  1.27       cgd 		/* PCI-CardBus bridge header */
    863  1.27       cgd 		typename = "PCI-CardBus bridge";
    864  1.27       cgd 		typeprintfn = &pci_conf_print_type2;
    865  1.27       cgd 		break;
    866  1.26       cgd 	default:
    867  1.27       cgd 		typename = NULL;
    868  1.26       cgd 		typeprintfn = 0;
    869  1.26       cgd 	}
    870  1.27       cgd 	printf("  Type %d ", hdrtype);
    871  1.27       cgd 	if (typename != NULL)
    872  1.27       cgd 		printf("(%s) ", typename);
    873  1.27       cgd 	printf("header:\n");
    874  1.27       cgd 	for (off = 16; off < 64; off += 16)
    875  1.27       cgd 		print16regs(off);
    876  1.27       cgd 	printf("\n");
    877  1.26       cgd 	if (typeprintfn)
    878  1.26       cgd 		(*typeprintfn)(pc, tag, regs);
    879  1.26       cgd 	else
    880  1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
    881  1.26       cgd 		    hdrtype);
    882  1.26       cgd 	printf("\n");
    883  1.26       cgd 
    884  1.26       cgd 	/* device-dependent header */
    885  1.26       cgd 	printf("  Device-dependent header:\n");
    886  1.26       cgd 	for (off = 64; off < 256; off += 16)
    887  1.26       cgd 		print16regs(off);
    888  1.26       cgd 	printf("\n");
    889  1.26       cgd 	if (printfn)
    890  1.26       cgd 		(*printfn)(pc, tag, regs);
    891  1.26       cgd 	else
    892  1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
    893  1.26       cgd 	printf("\n");
    894   1.1   mycroft }
    895