pci_subr.c revision 1.31 1 1.31 drochner /* $NetBSD: pci_subr.c,v 1.31 1998/12/21 20:56:06 drochner Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.26 cgd * Copyright (c) 1995, 1996, 1998
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.1 mycroft */
38 1.21 enami
39 1.21 enami #include "opt_pciverbose.h"
40 1.1 mycroft
41 1.1 mycroft #include <sys/param.h>
42 1.10 cgd #include <sys/systm.h>
43 1.1 mycroft #include <sys/device.h>
44 1.1 mycroft
45 1.24 thorpej #include <machine/intr.h>
46 1.24 thorpej
47 1.10 cgd #include <dev/pci/pcireg.h>
48 1.7 cgd #include <dev/pci/pcivar.h>
49 1.10 cgd #ifdef PCIVERBOSE
50 1.10 cgd #include <dev/pci/pcidevs.h>
51 1.10 cgd #endif
52 1.10 cgd
53 1.26 cgd static void pci_conf_print_common __P((pci_chipset_tag_t, pcitag_t,
54 1.26 cgd const pcireg_t *regs));
55 1.27 cgd static void pci_conf_print_bar __P((pci_chipset_tag_t, pcitag_t,
56 1.28 cgd const pcireg_t *regs, int, const char *));
57 1.28 cgd static void pci_conf_print_regs __P((const pcireg_t *regs, int first,
58 1.28 cgd int pastlast));
59 1.27 cgd static void pci_conf_print_type0 __P((pci_chipset_tag_t, pcitag_t,
60 1.27 cgd const pcireg_t *regs));
61 1.26 cgd static void pci_conf_print_type1 __P((pci_chipset_tag_t, pcitag_t,
62 1.26 cgd const pcireg_t *regs));
63 1.27 cgd static void pci_conf_print_type2 __P((pci_chipset_tag_t, pcitag_t,
64 1.27 cgd const pcireg_t *regs));
65 1.26 cgd
66 1.10 cgd /*
67 1.10 cgd * Descriptions of known PCI classes and subclasses.
68 1.10 cgd *
69 1.10 cgd * Subclasses are described in the same way as classes, but have a
70 1.10 cgd * NULL subclass pointer.
71 1.10 cgd */
72 1.10 cgd struct pci_class {
73 1.10 cgd char *name;
74 1.10 cgd int val; /* as wide as pci_{,sub}class_t */
75 1.10 cgd struct pci_class *subclasses;
76 1.10 cgd };
77 1.10 cgd
78 1.10 cgd struct pci_class pci_subclass_prehistoric[] = {
79 1.10 cgd { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, },
80 1.10 cgd { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, },
81 1.10 cgd { 0 }
82 1.10 cgd };
83 1.10 cgd
84 1.10 cgd struct pci_class pci_subclass_mass_storage[] = {
85 1.10 cgd { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, },
86 1.10 cgd { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, },
87 1.10 cgd { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, },
88 1.10 cgd { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, },
89 1.20 cgd { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, },
90 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, },
91 1.10 cgd { 0 },
92 1.10 cgd };
93 1.10 cgd
94 1.10 cgd struct pci_class pci_subclass_network[] = {
95 1.10 cgd { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, },
96 1.10 cgd { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, },
97 1.10 cgd { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, },
98 1.20 cgd { "ATM", PCI_SUBCLASS_NETWORK_ATM, },
99 1.10 cgd { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, },
100 1.10 cgd { 0 },
101 1.10 cgd };
102 1.10 cgd
103 1.10 cgd struct pci_class pci_subclass_display[] = {
104 1.10 cgd { "VGA", PCI_SUBCLASS_DISPLAY_VGA, },
105 1.10 cgd { "XGA", PCI_SUBCLASS_DISPLAY_XGA, },
106 1.10 cgd { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, },
107 1.10 cgd { 0 },
108 1.10 cgd };
109 1.10 cgd
110 1.10 cgd struct pci_class pci_subclass_multimedia[] = {
111 1.10 cgd { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, },
112 1.10 cgd { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, },
113 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, },
114 1.10 cgd { 0 },
115 1.10 cgd };
116 1.10 cgd
117 1.10 cgd struct pci_class pci_subclass_memory[] = {
118 1.10 cgd { "RAM", PCI_SUBCLASS_MEMORY_RAM, },
119 1.10 cgd { "flash", PCI_SUBCLASS_MEMORY_FLASH, },
120 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, },
121 1.10 cgd { 0 },
122 1.10 cgd };
123 1.10 cgd
124 1.10 cgd struct pci_class pci_subclass_bridge[] = {
125 1.10 cgd { "host", PCI_SUBCLASS_BRIDGE_HOST, },
126 1.10 cgd { "ISA", PCI_SUBCLASS_BRIDGE_ISA, },
127 1.10 cgd { "EISA", PCI_SUBCLASS_BRIDGE_EISA, },
128 1.10 cgd { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, },
129 1.10 cgd { "PCI", PCI_SUBCLASS_BRIDGE_PCI, },
130 1.10 cgd { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, },
131 1.20 cgd { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, },
132 1.20 cgd { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, },
133 1.10 cgd { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, },
134 1.10 cgd { 0 },
135 1.10 cgd };
136 1.10 cgd
137 1.20 cgd struct pci_class pci_subclass_communications[] = {
138 1.20 cgd { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL, },
139 1.20 cgd { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL, },
140 1.20 cgd { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, },
141 1.20 cgd { 0 },
142 1.20 cgd };
143 1.20 cgd
144 1.20 cgd struct pci_class pci_subclass_system[] = {
145 1.20 cgd { "8259 PIC", PCI_SUBCLASS_SYSTEM_PIC, },
146 1.20 cgd { "8237 DMA", PCI_SUBCLASS_SYSTEM_DMA, },
147 1.20 cgd { "8254 timer", PCI_SUBCLASS_SYSTEM_TIMER, },
148 1.20 cgd { "RTC", PCI_SUBCLASS_SYSTEM_RTC, },
149 1.20 cgd { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, },
150 1.20 cgd { 0 },
151 1.20 cgd };
152 1.20 cgd
153 1.20 cgd struct pci_class pci_subclass_input[] = {
154 1.20 cgd { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, },
155 1.20 cgd { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, },
156 1.20 cgd { "mouse", PCI_SUBCLASS_INPUT_MOUSE, },
157 1.20 cgd { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, },
158 1.20 cgd { 0 },
159 1.20 cgd };
160 1.20 cgd
161 1.20 cgd struct pci_class pci_subclass_dock[] = {
162 1.20 cgd { "generic", PCI_SUBCLASS_DOCK_GENERIC, },
163 1.20 cgd { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, },
164 1.20 cgd { 0 },
165 1.20 cgd };
166 1.20 cgd
167 1.20 cgd struct pci_class pci_subclass_processor[] = {
168 1.20 cgd { "386", PCI_SUBCLASS_PROCESSOR_386, },
169 1.20 cgd { "486", PCI_SUBCLASS_PROCESSOR_486, },
170 1.20 cgd { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, },
171 1.20 cgd { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, },
172 1.20 cgd { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, },
173 1.20 cgd { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, },
174 1.20 cgd { 0 },
175 1.20 cgd };
176 1.20 cgd
177 1.20 cgd struct pci_class pci_subclass_serialbus[] = {
178 1.20 cgd { "Firewire", PCI_SUBCLASS_SERIALBUS_FIREWIRE, },
179 1.20 cgd { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, },
180 1.20 cgd { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, },
181 1.20 cgd { "USB", PCI_SUBCLASS_SERIALBUS_USB, },
182 1.20 cgd { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, },
183 1.20 cgd { 0 },
184 1.20 cgd };
185 1.20 cgd
186 1.10 cgd struct pci_class pci_class[] = {
187 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
188 1.10 cgd pci_subclass_prehistoric, },
189 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
190 1.10 cgd pci_subclass_mass_storage, },
191 1.10 cgd { "network", PCI_CLASS_NETWORK,
192 1.10 cgd pci_subclass_network, },
193 1.10 cgd { "display", PCI_CLASS_DISPLAY,
194 1.11 cgd pci_subclass_display, },
195 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
196 1.10 cgd pci_subclass_multimedia, },
197 1.10 cgd { "memory", PCI_CLASS_MEMORY,
198 1.10 cgd pci_subclass_memory, },
199 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
200 1.10 cgd pci_subclass_bridge, },
201 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
202 1.20 cgd pci_subclass_communications, },
203 1.20 cgd { "system", PCI_CLASS_SYSTEM,
204 1.20 cgd pci_subclass_system, },
205 1.20 cgd { "input", PCI_CLASS_INPUT,
206 1.20 cgd pci_subclass_input, },
207 1.20 cgd { "dock", PCI_CLASS_DOCK,
208 1.20 cgd pci_subclass_dock, },
209 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
210 1.20 cgd pci_subclass_processor, },
211 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
212 1.20 cgd pci_subclass_serialbus, },
213 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
214 1.10 cgd 0, },
215 1.10 cgd { 0 },
216 1.10 cgd };
217 1.10 cgd
218 1.10 cgd #ifdef PCIVERBOSE
219 1.10 cgd /*
220 1.10 cgd * Descriptions of of known vendors and devices ("products").
221 1.10 cgd */
222 1.10 cgd struct pci_knowndev {
223 1.10 cgd pci_vendor_id_t vendor;
224 1.10 cgd pci_product_id_t product;
225 1.10 cgd int flags;
226 1.10 cgd char *vendorname, *productname;
227 1.10 cgd };
228 1.13 cgd #define PCI_KNOWNDEV_NOPROD 0x01 /* match on vendor only */
229 1.10 cgd
230 1.10 cgd #include <dev/pci/pcidevs_data.h>
231 1.10 cgd #endif /* PCIVERBOSE */
232 1.29 augustss
233 1.29 augustss char *
234 1.29 augustss pci_findvendor(id_reg)
235 1.29 augustss pcireg_t id_reg;
236 1.29 augustss {
237 1.29 augustss #ifdef PCIVERBOSE
238 1.29 augustss pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
239 1.29 augustss struct pci_knowndev *kdp;
240 1.29 augustss
241 1.29 augustss kdp = pci_knowndevs;
242 1.29 augustss while (kdp->vendorname != NULL) { /* all have vendor name */
243 1.29 augustss if (kdp->vendor == vendor)
244 1.29 augustss break;
245 1.29 augustss kdp++;
246 1.29 augustss }
247 1.29 augustss return (kdp->vendorname);
248 1.29 augustss #else
249 1.29 augustss return (NULL);
250 1.29 augustss #endif
251 1.29 augustss }
252 1.10 cgd
253 1.10 cgd void
254 1.13 cgd pci_devinfo(id_reg, class_reg, showclass, cp)
255 1.10 cgd pcireg_t id_reg, class_reg;
256 1.13 cgd int showclass;
257 1.10 cgd char *cp;
258 1.10 cgd {
259 1.10 cgd pci_vendor_id_t vendor;
260 1.10 cgd pci_product_id_t product;
261 1.10 cgd pci_class_t class;
262 1.10 cgd pci_subclass_t subclass;
263 1.10 cgd pci_interface_t interface;
264 1.10 cgd pci_revision_t revision;
265 1.10 cgd char *vendor_namep, *product_namep;
266 1.10 cgd struct pci_class *classp, *subclassp;
267 1.10 cgd #ifdef PCIVERBOSE
268 1.10 cgd struct pci_knowndev *kdp;
269 1.16 cgd const char *unmatched = "unknown ";
270 1.15 cgd #else
271 1.16 cgd const char *unmatched = "";
272 1.10 cgd #endif
273 1.10 cgd
274 1.10 cgd vendor = PCI_VENDOR(id_reg);
275 1.10 cgd product = PCI_PRODUCT(id_reg);
276 1.10 cgd
277 1.10 cgd class = PCI_CLASS(class_reg);
278 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
279 1.10 cgd interface = PCI_INTERFACE(class_reg);
280 1.10 cgd revision = PCI_REVISION(class_reg);
281 1.10 cgd
282 1.10 cgd #ifdef PCIVERBOSE
283 1.10 cgd kdp = pci_knowndevs;
284 1.10 cgd while (kdp->vendorname != NULL) { /* all have vendor name */
285 1.10 cgd if (kdp->vendor == vendor && (kdp->product == product ||
286 1.10 cgd (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0))
287 1.10 cgd break;
288 1.10 cgd kdp++;
289 1.10 cgd }
290 1.13 cgd if (kdp->vendorname == NULL)
291 1.10 cgd vendor_namep = product_namep = NULL;
292 1.13 cgd else {
293 1.10 cgd vendor_namep = kdp->vendorname;
294 1.10 cgd product_namep = (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0 ?
295 1.10 cgd kdp->productname : NULL;
296 1.10 cgd }
297 1.10 cgd #else /* PCIVERBOSE */
298 1.10 cgd vendor_namep = product_namep = NULL;
299 1.10 cgd #endif /* PCIVERBOSE */
300 1.10 cgd
301 1.10 cgd classp = pci_class;
302 1.10 cgd while (classp->name != NULL) {
303 1.10 cgd if (class == classp->val)
304 1.10 cgd break;
305 1.10 cgd classp++;
306 1.10 cgd }
307 1.10 cgd
308 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
309 1.10 cgd while (subclassp && subclassp->name != NULL) {
310 1.10 cgd if (subclass == subclassp->val)
311 1.10 cgd break;
312 1.10 cgd subclassp++;
313 1.10 cgd }
314 1.10 cgd
315 1.10 cgd if (vendor_namep == NULL)
316 1.19 christos cp += sprintf(cp, "%svendor 0x%04x product 0x%04x",
317 1.15 cgd unmatched, vendor, product);
318 1.10 cgd else if (product_namep != NULL)
319 1.19 christos cp += sprintf(cp, "%s %s", vendor_namep, product_namep);
320 1.10 cgd else
321 1.20 cgd cp += sprintf(cp, "%s product 0x%04x",
322 1.10 cgd vendor_namep, product);
323 1.13 cgd if (showclass) {
324 1.19 christos cp += sprintf(cp, " (");
325 1.13 cgd if (classp->name == NULL)
326 1.20 cgd cp += sprintf(cp, "class 0x%02x, subclass 0x%02x",
327 1.13 cgd class, subclass);
328 1.13 cgd else {
329 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
330 1.20 cgd cp += sprintf(cp,
331 1.20 cgd "%s subclass 0x%02x",
332 1.20 cgd classp->name, subclass);
333 1.13 cgd else
334 1.20 cgd cp += sprintf(cp, "%s %s",
335 1.20 cgd subclassp->name, classp->name);
336 1.13 cgd }
337 1.20 cgd if (interface != 0)
338 1.20 cgd cp += sprintf(cp, ", interface 0x%02x", interface);
339 1.20 cgd if (revision != 0)
340 1.20 cgd cp += sprintf(cp, ", revision 0x%02x", revision);
341 1.20 cgd cp += sprintf(cp, ")");
342 1.13 cgd }
343 1.22 thorpej }
344 1.22 thorpej
345 1.22 thorpej /*
346 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
347 1.22 thorpej * in a device attach routine like this:
348 1.22 thorpej *
349 1.22 thorpej * #ifdef MYDEV_DEBUG
350 1.22 thorpej * printf("%s: ", sc->sc_dev.dv_xname);
351 1.22 thorpej * pci_conf_print(pa->pa_pc, pa->pa_tag);
352 1.22 thorpej * #endif
353 1.22 thorpej */
354 1.26 cgd
355 1.26 cgd #define i2o(i) ((i) * 4)
356 1.26 cgd #define o2i(o) ((o) / 4)
357 1.27 cgd #define onoff(str, bit) \
358 1.27 cgd printf(" %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
359 1.26 cgd
360 1.26 cgd static void
361 1.26 cgd pci_conf_print_common(pc, tag, regs)
362 1.22 thorpej pci_chipset_tag_t pc;
363 1.22 thorpej pcitag_t tag;
364 1.26 cgd const pcireg_t *regs;
365 1.22 thorpej {
366 1.22 thorpej #ifdef PCIVERBOSE
367 1.22 thorpej struct pci_knowndev *kdp;
368 1.22 thorpej #endif
369 1.22 thorpej struct pci_class *classp, *subclassp;
370 1.26 cgd pcireg_t rval;
371 1.22 thorpej
372 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
373 1.22 thorpej #ifndef PCIVERBOSE
374 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
375 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
376 1.22 thorpej #else
377 1.22 thorpej for (kdp = pci_knowndevs; kdp->vendorname != NULL; kdp++) {
378 1.22 thorpej if (kdp->vendor == PCI_VENDOR(rval) &&
379 1.22 thorpej (kdp->product == PCI_PRODUCT(rval) ||
380 1.22 thorpej (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0)) {
381 1.22 thorpej break;
382 1.22 thorpej }
383 1.22 thorpej }
384 1.22 thorpej if (kdp->vendorname != NULL)
385 1.26 cgd printf(" Vendor Name: %s (0x%04x)\n", kdp->vendorname,
386 1.26 cgd PCI_VENDOR(rval));
387 1.22 thorpej else
388 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
389 1.22 thorpej if (kdp->productname != NULL && (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0)
390 1.26 cgd printf(" Device Name: %s (0x%04x)\n", kdp->productname,
391 1.26 cgd PCI_PRODUCT(rval));
392 1.22 thorpej else
393 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
394 1.22 thorpej #endif /* PCIVERBOSE */
395 1.22 thorpej
396 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
397 1.23 drochner
398 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
399 1.26 cgd onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
400 1.26 cgd onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
401 1.26 cgd onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
402 1.26 cgd onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
403 1.26 cgd onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
404 1.26 cgd onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
405 1.26 cgd onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
406 1.26 cgd onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
407 1.26 cgd onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
408 1.26 cgd onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
409 1.26 cgd
410 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
411 1.26 cgd onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
412 1.26 cgd onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
413 1.26 cgd onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
414 1.26 cgd onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
415 1.22 thorpej
416 1.26 cgd printf(" DEVSEL timing: ");
417 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
418 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
419 1.22 thorpej printf("fast");
420 1.22 thorpej break;
421 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
422 1.22 thorpej printf("medium");
423 1.22 thorpej break;
424 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
425 1.22 thorpej printf("slow");
426 1.22 thorpej break;
427 1.26 cgd default:
428 1.26 cgd printf("unknown/reserved"); /* XXX */
429 1.26 cgd break;
430 1.22 thorpej }
431 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
432 1.22 thorpej
433 1.26 cgd onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
434 1.26 cgd onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
435 1.26 cgd onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
436 1.26 cgd onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
437 1.26 cgd onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
438 1.22 thorpej
439 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
440 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
441 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
442 1.22 thorpej break;
443 1.22 thorpej }
444 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
445 1.22 thorpej while (subclassp && subclassp->name != NULL) {
446 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
447 1.22 thorpej break;
448 1.22 thorpej subclassp++;
449 1.22 thorpej }
450 1.22 thorpej if (classp->name != NULL) {
451 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
452 1.26 cgd PCI_CLASS(rval));
453 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
454 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
455 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
456 1.22 thorpej else
457 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
458 1.22 thorpej } else {
459 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
460 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
461 1.22 thorpej }
462 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
463 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
464 1.22 thorpej
465 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
466 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
467 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
468 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
469 1.26 cgd PCI_HDRTYPE(rval));
470 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
471 1.26 cgd printf(" Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
472 1.26 cgd }
473 1.22 thorpej
474 1.26 cgd static void
475 1.28 cgd pci_conf_print_bar(pc, tag, regs, reg, name)
476 1.26 cgd pci_chipset_tag_t pc;
477 1.26 cgd pcitag_t tag;
478 1.26 cgd const pcireg_t *regs;
479 1.27 cgd int reg;
480 1.28 cgd const char *name;
481 1.26 cgd {
482 1.27 cgd int s;
483 1.26 cgd pcireg_t mask, rval;
484 1.22 thorpej
485 1.27 cgd /*
486 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
487 1.27 cgd *
488 1.27 cgd * 1) The builtin software should have already mapped the
489 1.27 cgd * device in a reasonable way.
490 1.27 cgd *
491 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
492 1.27 cgd * the bottom n bits of the address to 0. As recommended,
493 1.27 cgd * we write all 1s and see what we get back.
494 1.27 cgd */
495 1.27 cgd rval = regs[o2i(reg)];
496 1.27 cgd if (rval != 0) {
497 1.24 thorpej /*
498 1.27 cgd * The following sequence seems to make some devices
499 1.27 cgd * (e.g. host bus bridges, which don't normally
500 1.27 cgd * have their space mapped) very unhappy, to
501 1.27 cgd * the point of crashing the system.
502 1.24 thorpej *
503 1.27 cgd * Therefore, if the mapping register is zero to
504 1.27 cgd * start out with, don't bother trying.
505 1.24 thorpej */
506 1.27 cgd s = splhigh();
507 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
508 1.27 cgd mask = pci_conf_read(pc, tag, reg);
509 1.27 cgd pci_conf_write(pc, tag, reg, rval);
510 1.27 cgd splx(s);
511 1.27 cgd } else
512 1.27 cgd mask = 0;
513 1.27 cgd
514 1.28 cgd printf(" Base address register at 0x%02x", reg);
515 1.28 cgd if (name)
516 1.28 cgd printf(" (%s)", name);
517 1.28 cgd printf("\n ");
518 1.27 cgd if (rval == 0) {
519 1.27 cgd printf("not implemented(?)\n");
520 1.28 cgd return;
521 1.28 cgd }
522 1.28 cgd printf("type: ");
523 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
524 1.27 cgd const char *type, *cache;
525 1.27 cgd
526 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
527 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
528 1.27 cgd type = "32-bit";
529 1.27 cgd break;
530 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
531 1.27 cgd type = "32-bit-1M";
532 1.27 cgd break;
533 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
534 1.27 cgd type = "64-bit";
535 1.27 cgd break;
536 1.27 cgd default:
537 1.27 cgd type = "unknown (XXX)";
538 1.27 cgd break;
539 1.22 thorpej }
540 1.27 cgd if (PCI_MAPREG_MEM_CACHEABLE(rval))
541 1.27 cgd cache = "";
542 1.27 cgd else
543 1.27 cgd cache = "non";
544 1.27 cgd printf("%s %scacheable memory\n", type, cache);
545 1.28 cgd printf(" base: 0x%08x, size: 0x%08x\n",
546 1.27 cgd PCI_MAPREG_MEM_ADDR(rval),
547 1.27 cgd PCI_MAPREG_MEM_SIZE(mask));
548 1.27 cgd } else {
549 1.27 cgd printf("i/o\n");
550 1.28 cgd printf(" base: 0x%08x, size: 0x%08x\n",
551 1.27 cgd PCI_MAPREG_IO_ADDR(rval),
552 1.27 cgd PCI_MAPREG_IO_SIZE(mask));
553 1.22 thorpej }
554 1.27 cgd }
555 1.28 cgd
556 1.28 cgd static void
557 1.28 cgd pci_conf_print_regs(regs, first, pastlast)
558 1.28 cgd const pcireg_t *regs;
559 1.28 cgd int first, pastlast;
560 1.28 cgd {
561 1.28 cgd int off, needaddr, neednl;
562 1.28 cgd
563 1.28 cgd needaddr = 1;
564 1.28 cgd neednl = 0;
565 1.28 cgd for (off = first; off < pastlast; off += 4) {
566 1.28 cgd if ((off % 16) == 0 || needaddr) {
567 1.28 cgd printf(" 0x%02x:", off);
568 1.28 cgd needaddr = 0;
569 1.28 cgd }
570 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
571 1.28 cgd neednl = 1;
572 1.28 cgd if ((off % 16) == 12) {
573 1.28 cgd printf("\n");
574 1.28 cgd neednl = 0;
575 1.28 cgd }
576 1.28 cgd }
577 1.28 cgd if (neednl)
578 1.28 cgd printf("\n");
579 1.28 cgd }
580 1.28 cgd
581 1.27 cgd static void
582 1.27 cgd pci_conf_print_type0(pc, tag, regs)
583 1.27 cgd pci_chipset_tag_t pc;
584 1.27 cgd pcitag_t tag;
585 1.27 cgd const pcireg_t *regs;
586 1.27 cgd {
587 1.27 cgd int off;
588 1.27 cgd pcireg_t rval;
589 1.27 cgd
590 1.27 cgd for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += 4)
591 1.28 cgd pci_conf_print_bar(pc, tag, regs, off, NULL);
592 1.22 thorpej
593 1.26 cgd printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
594 1.22 thorpej
595 1.31 drochner rval = regs[o2i(PCI_SUBSYS_ID_REG)];
596 1.26 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
597 1.26 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
598 1.26 cgd
599 1.26 cgd /* XXX */
600 1.26 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
601 1.26 cgd printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
602 1.26 cgd printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
603 1.26 cgd
604 1.26 cgd rval = regs[o2i(PCI_INTERRUPT_REG)];
605 1.26 cgd printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
606 1.26 cgd printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
607 1.27 cgd printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
608 1.22 thorpej switch (PCI_INTERRUPT_PIN(rval)) {
609 1.22 thorpej case PCI_INTERRUPT_PIN_NONE:
610 1.27 cgd printf("(none)");
611 1.22 thorpej break;
612 1.22 thorpej case PCI_INTERRUPT_PIN_A:
613 1.27 cgd printf("(pin A)");
614 1.22 thorpej break;
615 1.22 thorpej case PCI_INTERRUPT_PIN_B:
616 1.27 cgd printf("(pin B)");
617 1.22 thorpej break;
618 1.22 thorpej case PCI_INTERRUPT_PIN_C:
619 1.27 cgd printf("(pin C)");
620 1.22 thorpej break;
621 1.22 thorpej case PCI_INTERRUPT_PIN_D:
622 1.27 cgd printf("(pin D)");
623 1.27 cgd break;
624 1.27 cgd default:
625 1.27 cgd printf("(???)");
626 1.22 thorpej break;
627 1.22 thorpej }
628 1.22 thorpej printf("\n");
629 1.26 cgd printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
630 1.26 cgd }
631 1.26 cgd
632 1.27 cgd static void
633 1.27 cgd pci_conf_print_type1(pc, tag, regs)
634 1.27 cgd pci_chipset_tag_t pc;
635 1.27 cgd pcitag_t tag;
636 1.27 cgd const pcireg_t *regs;
637 1.27 cgd {
638 1.27 cgd int off;
639 1.27 cgd pcireg_t rval;
640 1.27 cgd
641 1.27 cgd /*
642 1.27 cgd * XXX these need to be printed in more detail, need to be
643 1.27 cgd * XXX checked against specs/docs, etc.
644 1.27 cgd *
645 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
646 1.27 cgd * Bridge chip documentation, and may not be correct with
647 1.27 cgd * respect to various standards. (XXX)
648 1.27 cgd */
649 1.27 cgd
650 1.27 cgd for (off = 0x10; off < 0x18; off += 4)
651 1.28 cgd pci_conf_print_bar(pc, tag, regs, off, NULL);
652 1.27 cgd
653 1.27 cgd printf(" Primary bus number: 0x%02x\n",
654 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
655 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
656 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
657 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
658 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
659 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
660 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
661 1.27 cgd
662 1.27 cgd rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
663 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
664 1.27 cgd onoff("66 MHz capable", 0x0020);
665 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
666 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
667 1.27 cgd onoff("Data parity error detected", 0x0100);
668 1.27 cgd
669 1.27 cgd printf(" DEVSEL timing: ");
670 1.27 cgd switch (rval & 0x0600) {
671 1.27 cgd case 0x0000:
672 1.27 cgd printf("fast");
673 1.27 cgd break;
674 1.27 cgd case 0x0200:
675 1.27 cgd printf("medium");
676 1.27 cgd break;
677 1.27 cgd case 0x0400:
678 1.27 cgd printf("slow");
679 1.27 cgd break;
680 1.27 cgd default:
681 1.27 cgd printf("unknown/reserved"); /* XXX */
682 1.27 cgd break;
683 1.27 cgd }
684 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
685 1.27 cgd
686 1.27 cgd onoff("Signaled Target Abort", 0x0800);
687 1.27 cgd onoff("Received Target Abort", 0x1000);
688 1.27 cgd onoff("Received Master Abort", 0x2000);
689 1.27 cgd onoff("System Error", 0x4000);
690 1.27 cgd onoff("Parity Error", 0x8000);
691 1.27 cgd
692 1.27 cgd /* XXX Print more prettily */
693 1.27 cgd printf(" I/O region:\n");
694 1.27 cgd printf(" base register: 0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
695 1.27 cgd printf(" limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
696 1.27 cgd printf(" base upper 16 bits register: 0x%04x\n",
697 1.27 cgd (regs[o2i(0x30)] >> 0) & 0xffff);
698 1.27 cgd printf(" limit upper 16 bits register: 0x%04x\n",
699 1.27 cgd (regs[o2i(0x30)] >> 16) & 0xffff);
700 1.27 cgd
701 1.27 cgd /* XXX Print more prettily */
702 1.27 cgd printf(" Memory region:\n");
703 1.27 cgd printf(" base register: 0x%04x\n",
704 1.27 cgd (regs[o2i(0x20)] >> 0) & 0xffff);
705 1.27 cgd printf(" limit register: 0x%04x\n",
706 1.27 cgd (regs[o2i(0x20)] >> 16) & 0xffff);
707 1.27 cgd
708 1.27 cgd /* XXX Print more prettily */
709 1.27 cgd printf(" Prefetchable memory region:\n");
710 1.27 cgd printf(" base register: 0x%04x\n",
711 1.27 cgd (regs[o2i(0x24)] >> 0) & 0xffff);
712 1.27 cgd printf(" limit register: 0x%04x\n",
713 1.27 cgd (regs[o2i(0x24)] >> 16) & 0xffff);
714 1.27 cgd printf(" base upper 32 bits register: 0x%08x\n", regs[o2i(0x28)]);
715 1.27 cgd printf(" limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
716 1.27 cgd
717 1.27 cgd printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
718 1.27 cgd /* XXX */
719 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
720 1.27 cgd
721 1.27 cgd printf(" Interrupt line: 0x%02x\n",
722 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
723 1.27 cgd printf(" Interrupt pin: 0x%02x ",
724 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
725 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
726 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
727 1.27 cgd printf("(none)");
728 1.27 cgd break;
729 1.27 cgd case PCI_INTERRUPT_PIN_A:
730 1.27 cgd printf("(pin A)");
731 1.27 cgd break;
732 1.27 cgd case PCI_INTERRUPT_PIN_B:
733 1.27 cgd printf("(pin B)");
734 1.27 cgd break;
735 1.27 cgd case PCI_INTERRUPT_PIN_C:
736 1.27 cgd printf("(pin C)");
737 1.27 cgd break;
738 1.27 cgd case PCI_INTERRUPT_PIN_D:
739 1.27 cgd printf("(pin D)");
740 1.27 cgd break;
741 1.27 cgd default:
742 1.27 cgd printf("(???)");
743 1.27 cgd break;
744 1.27 cgd }
745 1.27 cgd printf("\n");
746 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
747 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
748 1.27 cgd onoff("Parity error response", 0x0001);
749 1.27 cgd onoff("Secondary SERR forwarding", 0x0002);
750 1.27 cgd onoff("ISA enable", 0x0004);
751 1.27 cgd onoff("VGA enable", 0x0008);
752 1.27 cgd onoff("Master abort reporting", 0x0020);
753 1.27 cgd onoff("Secondary bus reset", 0x0040);
754 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
755 1.27 cgd }
756 1.27 cgd
757 1.27 cgd static void
758 1.27 cgd pci_conf_print_type2(pc, tag, regs)
759 1.27 cgd pci_chipset_tag_t pc;
760 1.27 cgd pcitag_t tag;
761 1.27 cgd const pcireg_t *regs;
762 1.27 cgd {
763 1.27 cgd pcireg_t rval;
764 1.27 cgd
765 1.27 cgd /*
766 1.27 cgd * XXX these need to be printed in more detail, need to be
767 1.27 cgd * XXX checked against specs/docs, etc.
768 1.27 cgd *
769 1.27 cgd * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
770 1.27 cgd * controller chip documentation, and may not be correct with
771 1.27 cgd * respect to various standards. (XXX)
772 1.27 cgd */
773 1.27 cgd
774 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
775 1.28 cgd "CardBus socket/ExCA registers");
776 1.27 cgd
777 1.27 cgd printf(" Reserved @ 0x14: 0x%04x\n",
778 1.27 cgd (regs[o2i(0x14)] >> 0) & 0xffff);
779 1.27 cgd rval = (regs[o2i(0x14)] >> 16) & 0xffff;
780 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval);
781 1.27 cgd onoff("66 MHz capable", 0x0020);
782 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
783 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
784 1.27 cgd onoff("Data parity error detection", 0x0100);
785 1.27 cgd
786 1.27 cgd printf(" DEVSEL timing: ");
787 1.27 cgd switch (rval & 0x0600) {
788 1.27 cgd case 0x0000:
789 1.27 cgd printf("fast");
790 1.27 cgd break;
791 1.27 cgd case 0x0200:
792 1.27 cgd printf("medium");
793 1.27 cgd break;
794 1.27 cgd case 0x0400:
795 1.27 cgd printf("slow");
796 1.27 cgd break;
797 1.27 cgd default:
798 1.27 cgd printf("unknown/reserved"); /* XXX */
799 1.27 cgd break;
800 1.27 cgd }
801 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
802 1.27 cgd onoff("PCI target aborts terminate CardBus bus master transactions",
803 1.27 cgd 0x0800);
804 1.27 cgd onoff("CardBus target aborts terminate PCI bus master transactions",
805 1.27 cgd 0x1000);
806 1.27 cgd onoff("Bus initiator aborts terminate initiator transactions",
807 1.27 cgd 0x2000);
808 1.27 cgd onoff("System error", 0x4000);
809 1.27 cgd onoff("Parity error", 0x8000);
810 1.27 cgd
811 1.27 cgd printf(" PCI bus number: 0x%02x\n",
812 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
813 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
814 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
815 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
816 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
817 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
818 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
819 1.27 cgd
820 1.27 cgd /* XXX Print more prettily */
821 1.27 cgd printf(" CardBus memory region 0:\n");
822 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
823 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
824 1.27 cgd printf(" CardBus memory region 1:\n");
825 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
826 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
827 1.27 cgd printf(" CardBus I/O region 0:\n");
828 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
829 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
830 1.27 cgd printf(" CardBus I/O region 1:\n");
831 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
832 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
833 1.27 cgd
834 1.27 cgd printf(" Interrupt line: 0x%02x\n",
835 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
836 1.27 cgd printf(" Interrupt pin: 0x%02x ",
837 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
838 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
839 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
840 1.27 cgd printf("(none)");
841 1.27 cgd break;
842 1.27 cgd case PCI_INTERRUPT_PIN_A:
843 1.27 cgd printf("(pin A)");
844 1.27 cgd break;
845 1.27 cgd case PCI_INTERRUPT_PIN_B:
846 1.27 cgd printf("(pin B)");
847 1.27 cgd break;
848 1.27 cgd case PCI_INTERRUPT_PIN_C:
849 1.27 cgd printf("(pin C)");
850 1.27 cgd break;
851 1.27 cgd case PCI_INTERRUPT_PIN_D:
852 1.27 cgd printf("(pin D)");
853 1.27 cgd break;
854 1.27 cgd default:
855 1.27 cgd printf("(???)");
856 1.27 cgd break;
857 1.27 cgd }
858 1.27 cgd printf("\n");
859 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
860 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
861 1.27 cgd onoff("Parity error response", 0x0001);
862 1.27 cgd onoff("CardBus SERR forwarding", 0x0002);
863 1.27 cgd onoff("ISA enable", 0x0004);
864 1.27 cgd onoff("VGA enable", 0x0008);
865 1.27 cgd onoff("CardBus master abort reporting", 0x0020);
866 1.27 cgd onoff("CardBus reset", 0x0040);
867 1.27 cgd onoff("Functional interrupts routed by ExCA registers", 0x0080);
868 1.27 cgd onoff("Memory window 0 prefetchable", 0x0100);
869 1.27 cgd onoff("Memory window 1 prefetchable", 0x0200);
870 1.27 cgd onoff("Write posting enable", 0x0400);
871 1.28 cgd
872 1.28 cgd rval = regs[o2i(0x40)];
873 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
874 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
875 1.28 cgd
876 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers");
877 1.27 cgd }
878 1.27 cgd
879 1.26 cgd void
880 1.26 cgd pci_conf_print(pc, tag, printfn)
881 1.26 cgd pci_chipset_tag_t pc;
882 1.26 cgd pcitag_t tag;
883 1.26 cgd void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
884 1.26 cgd {
885 1.26 cgd pcireg_t regs[o2i(256)];
886 1.28 cgd int off, endoff, hdrtype;
887 1.27 cgd const char *typename;
888 1.26 cgd void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
889 1.26 cgd
890 1.26 cgd printf("PCI configuration registers:\n");
891 1.26 cgd
892 1.26 cgd for (off = 0; off < 256; off += 4)
893 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
894 1.26 cgd
895 1.26 cgd /* common header */
896 1.26 cgd printf(" Common header:\n");
897 1.28 cgd pci_conf_print_regs(regs, 0, 16);
898 1.28 cgd
899 1.26 cgd printf("\n");
900 1.26 cgd pci_conf_print_common(pc, tag, regs);
901 1.26 cgd printf("\n");
902 1.26 cgd
903 1.26 cgd /* type-dependent header */
904 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
905 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
906 1.26 cgd case 0:
907 1.27 cgd /* Standard device header */
908 1.27 cgd typename = "\"normal\" device";
909 1.27 cgd typeprintfn = &pci_conf_print_type0;
910 1.28 cgd endoff = 64;
911 1.27 cgd break;
912 1.27 cgd case 1:
913 1.27 cgd /* PCI-PCI bridge header */
914 1.27 cgd typename = "PCI-PCI bridge";
915 1.26 cgd typeprintfn = &pci_conf_print_type1;
916 1.28 cgd endoff = 64;
917 1.26 cgd break;
918 1.27 cgd case 2:
919 1.27 cgd /* PCI-CardBus bridge header */
920 1.27 cgd typename = "PCI-CardBus bridge";
921 1.27 cgd typeprintfn = &pci_conf_print_type2;
922 1.28 cgd endoff = 72;
923 1.27 cgd break;
924 1.26 cgd default:
925 1.27 cgd typename = NULL;
926 1.26 cgd typeprintfn = 0;
927 1.28 cgd endoff = 64;
928 1.28 cgd break;
929 1.26 cgd }
930 1.27 cgd printf(" Type %d ", hdrtype);
931 1.27 cgd if (typename != NULL)
932 1.27 cgd printf("(%s) ", typename);
933 1.27 cgd printf("header:\n");
934 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
935 1.27 cgd printf("\n");
936 1.26 cgd if (typeprintfn)
937 1.26 cgd (*typeprintfn)(pc, tag, regs);
938 1.26 cgd else
939 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
940 1.26 cgd hdrtype);
941 1.26 cgd printf("\n");
942 1.26 cgd
943 1.26 cgd /* device-dependent header */
944 1.26 cgd printf(" Device-dependent header:\n");
945 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
946 1.26 cgd printf("\n");
947 1.26 cgd if (printfn)
948 1.26 cgd (*printfn)(pc, tag, regs);
949 1.26 cgd else
950 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
951 1.26 cgd printf("\n");
952 1.1 mycroft }
953