Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.32.2.1
      1  1.32.2.1    bouyer /*	$NetBSD: pci_subr.c,v 1.32.2.1 2000/11/20 11:42:30 bouyer Exp $	*/
      2       1.3       cgd 
      3       1.1   mycroft /*
      4      1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5  1.32.2.1    bouyer  * Copyright (c) 1995, 1996, 1998, 2000
      6      1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7      1.30   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      8       1.1   mycroft  *
      9       1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10       1.1   mycroft  * modification, are permitted provided that the following conditions
     11       1.1   mycroft  * are met:
     12       1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13       1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14       1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16       1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17       1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18       1.1   mycroft  *    must display the following acknowledgement:
     19      1.30   mycroft  *	This product includes software developed by Charles M. Hannum.
     20       1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21       1.1   mycroft  *    derived from this software without specific prior written permission.
     22       1.1   mycroft  *
     23       1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24       1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25       1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26       1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27       1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28       1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29       1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30       1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31       1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32       1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1   mycroft  */
     34       1.1   mycroft 
     35       1.1   mycroft /*
     36      1.10       cgd  * PCI autoconfiguration support functions.
     37       1.1   mycroft  */
     38      1.21     enami 
     39  1.32.2.1    bouyer #include "opt_pci.h"
     40       1.1   mycroft 
     41       1.1   mycroft #include <sys/param.h>
     42      1.10       cgd #include <sys/systm.h>
     43       1.1   mycroft #include <sys/device.h>
     44       1.1   mycroft 
     45      1.24   thorpej #include <machine/intr.h>
     46      1.24   thorpej 
     47      1.10       cgd #include <dev/pci/pcireg.h>
     48       1.7       cgd #include <dev/pci/pcivar.h>
     49      1.10       cgd #ifdef PCIVERBOSE
     50      1.10       cgd #include <dev/pci/pcidevs.h>
     51      1.10       cgd #endif
     52      1.10       cgd 
     53      1.26       cgd static void pci_conf_print_common __P((pci_chipset_tag_t, pcitag_t,
     54      1.26       cgd     const pcireg_t *regs));
     55  1.32.2.1    bouyer static int pci_conf_print_bar __P((pci_chipset_tag_t, pcitag_t,
     56  1.32.2.1    bouyer     const pcireg_t *regs, int, const char *, int));
     57      1.28       cgd static void pci_conf_print_regs __P((const pcireg_t *regs, int first,
     58      1.28       cgd     int pastlast));
     59      1.27       cgd static void pci_conf_print_type0 __P((pci_chipset_tag_t, pcitag_t,
     60  1.32.2.1    bouyer     const pcireg_t *regs, int sizebars));
     61      1.26       cgd static void pci_conf_print_type1 __P((pci_chipset_tag_t, pcitag_t,
     62  1.32.2.1    bouyer     const pcireg_t *regs, int sizebars));
     63      1.27       cgd static void pci_conf_print_type2 __P((pci_chipset_tag_t, pcitag_t,
     64  1.32.2.1    bouyer     const pcireg_t *regs, int sizebars));
     65      1.26       cgd 
     66      1.10       cgd /*
     67      1.10       cgd  * Descriptions of known PCI classes and subclasses.
     68      1.10       cgd  *
     69      1.10       cgd  * Subclasses are described in the same way as classes, but have a
     70      1.10       cgd  * NULL subclass pointer.
     71      1.10       cgd  */
     72      1.10       cgd struct pci_class {
     73      1.10       cgd 	char		*name;
     74      1.10       cgd 	int		val;		/* as wide as pci_{,sub}class_t */
     75      1.10       cgd 	struct pci_class *subclasses;
     76      1.10       cgd };
     77      1.10       cgd 
     78      1.10       cgd struct pci_class pci_subclass_prehistoric[] = {
     79      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,		},
     80      1.10       cgd 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,		},
     81      1.10       cgd 	{ 0 }
     82      1.10       cgd };
     83      1.10       cgd 
     84      1.10       cgd struct pci_class pci_subclass_mass_storage[] = {
     85      1.10       cgd 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,		},
     86      1.10       cgd 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,		},
     87      1.10       cgd 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY,	},
     88      1.10       cgd 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,		},
     89      1.20       cgd 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,		},
     90  1.32.2.1    bouyer 	{ "ATA",		PCI_SUBCLASS_MASS_STORAGE_ATA,		},
     91      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,		},
     92      1.10       cgd 	{ 0 },
     93      1.10       cgd };
     94      1.10       cgd 
     95      1.10       cgd struct pci_class pci_subclass_network[] = {
     96      1.10       cgd 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,		},
     97      1.10       cgd 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,		},
     98      1.10       cgd 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,		},
     99      1.20       cgd 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,		},
    100      1.32       cgd 	{ "ISDN",		PCI_SUBCLASS_NETWORK_ISDN,		},
    101  1.32.2.1    bouyer 	{ "WorldFip",		PCI_SUBCLASS_NETWORK_WORLDFIP,		},
    102  1.32.2.1    bouyer 	{ "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP,	},
    103      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,		},
    104      1.10       cgd 	{ 0 },
    105      1.10       cgd };
    106      1.10       cgd 
    107      1.10       cgd struct pci_class pci_subclass_display[] = {
    108      1.10       cgd 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,		},
    109      1.10       cgd 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,		},
    110      1.32       cgd 	{ "3D",			PCI_SUBCLASS_DISPLAY_3D,		},
    111      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,		},
    112      1.10       cgd 	{ 0 },
    113      1.10       cgd };
    114      1.10       cgd 
    115      1.10       cgd struct pci_class pci_subclass_multimedia[] = {
    116      1.10       cgd 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,		},
    117      1.10       cgd 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,		},
    118      1.32       cgd 	{ "telephony",		PCI_SUBCLASS_MULTIMEDIA_TELEPHONY,	},
    119      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,		},
    120      1.10       cgd 	{ 0 },
    121      1.10       cgd };
    122      1.10       cgd 
    123      1.10       cgd struct pci_class pci_subclass_memory[] = {
    124      1.10       cgd 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,		},
    125      1.10       cgd 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,		},
    126      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,		},
    127      1.10       cgd 	{ 0 },
    128      1.10       cgd };
    129      1.10       cgd 
    130      1.10       cgd struct pci_class pci_subclass_bridge[] = {
    131      1.10       cgd 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,		},
    132      1.10       cgd 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,		},
    133      1.10       cgd 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,		},
    134      1.10       cgd 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,			},
    135      1.10       cgd 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,		},
    136      1.10       cgd 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,		},
    137      1.20       cgd 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,		},
    138      1.20       cgd 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,		},
    139      1.32       cgd 	{ "RACEway",		PCI_SUBCLASS_BRIDGE_RACEWAY,		},
    140  1.32.2.1    bouyer 	{ "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,		},
    141  1.32.2.1    bouyer 	{ "InfiniBand",		PCI_SUBCLASS_BRIDGE_INFINIBAND,		},
    142      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,		},
    143      1.10       cgd 	{ 0 },
    144      1.10       cgd };
    145      1.10       cgd 
    146      1.20       cgd struct pci_class pci_subclass_communications[] = {
    147      1.20       cgd 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,	},
    148      1.20       cgd 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,	},
    149      1.32       cgd 	{ "multi-port serial",	PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL,	},
    150      1.32       cgd 	{ "modem",		PCI_SUBCLASS_COMMUNICATIONS_MODEM,	},
    151      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	},
    152      1.20       cgd 	{ 0 },
    153      1.20       cgd };
    154      1.20       cgd 
    155      1.20       cgd struct pci_class pci_subclass_system[] = {
    156      1.20       cgd 	{ "8259 PIC",		PCI_SUBCLASS_SYSTEM_PIC,		},
    157      1.20       cgd 	{ "8237 DMA",		PCI_SUBCLASS_SYSTEM_DMA,		},
    158      1.20       cgd 	{ "8254 timer",		PCI_SUBCLASS_SYSTEM_TIMER,		},
    159      1.20       cgd 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,		},
    160      1.32       cgd 	{ "PCI Hot-Plug",	PCI_SUBCLASS_SYSTEM_RTC,		},
    161      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,		},
    162      1.20       cgd 	{ 0 },
    163      1.20       cgd };
    164      1.20       cgd 
    165      1.20       cgd struct pci_class pci_subclass_input[] = {
    166      1.20       cgd 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,		},
    167      1.20       cgd 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,		},
    168      1.20       cgd 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,		},
    169      1.32       cgd 	{ "scanner",		PCI_SUBCLASS_INPUT_SCANNER,		},
    170      1.32       cgd 	{ "game port",		PCI_SUBCLASS_INPUT_GAMEPORT,		},
    171      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,		},
    172      1.20       cgd 	{ 0 },
    173      1.20       cgd };
    174      1.20       cgd 
    175      1.20       cgd struct pci_class pci_subclass_dock[] = {
    176      1.20       cgd 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,		},
    177      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,			},
    178      1.20       cgd 	{ 0 },
    179      1.20       cgd };
    180      1.20       cgd 
    181      1.20       cgd struct pci_class pci_subclass_processor[] = {
    182      1.20       cgd 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,		},
    183      1.20       cgd 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,		},
    184      1.20       cgd 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM,		},
    185      1.20       cgd 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,		},
    186      1.20       cgd 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC,		},
    187      1.32       cgd 	{ "MIPS",		PCI_SUBCLASS_PROCESSOR_MIPS,		},
    188      1.20       cgd 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,		},
    189      1.20       cgd 	{ 0 },
    190      1.20       cgd };
    191      1.20       cgd 
    192      1.20       cgd struct pci_class pci_subclass_serialbus[] = {
    193      1.20       cgd 	{ "Firewire",		PCI_SUBCLASS_SERIALBUS_FIREWIRE,	},
    194      1.20       cgd 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,		},
    195      1.20       cgd 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,		},
    196      1.20       cgd 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,		},
    197      1.32       cgd 	/* XXX Fiber Channel/_FIBRECHANNEL */
    198      1.20       cgd 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,		},
    199      1.32       cgd 	{ "SMBus",		PCI_SUBCLASS_SERIALBUS_SMBUS,		},
    200  1.32.2.1    bouyer 	{ "InfiniBand",		PCI_SUBCLASS_SERIALBUS_INFINIBAND,	},
    201  1.32.2.1    bouyer 	{ "IPMI",		PCI_SUBCLASS_SERIALBUS_IPMI,		},
    202  1.32.2.1    bouyer 	{ "SERCOS",		PCI_SUBCLASS_SERIALBUS_SERCOS,		},
    203  1.32.2.1    bouyer 	{ "CANbus",		PCI_SUBCLASS_SERIALBUS_CANBUS,		},
    204      1.32       cgd 	{ 0 },
    205      1.32       cgd };
    206      1.32       cgd 
    207      1.32       cgd struct pci_class pci_subclass_wireless[] = {
    208      1.32       cgd 	{ "iRDA",		PCI_SUBCLASS_WIRELESS_IRDA,		},
    209      1.32       cgd 	{ "Consumer IR",	PCI_SUBCLASS_WIRELESS_CONSUMERIR,	},
    210      1.32       cgd 	{ "RF",			PCI_SUBCLASS_WIRELESS_RF,		},
    211      1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_WIRELESS_MISC,		},
    212      1.32       cgd 	{ 0 },
    213      1.32       cgd };
    214      1.32       cgd 
    215      1.32       cgd struct pci_class pci_subclass_i2o[] = {
    216  1.32.2.1    bouyer 	{ "standard",		PCI_SUBCLASS_I2O_STANDARD,		},
    217      1.32       cgd 	{ 0 },
    218      1.32       cgd };
    219      1.32       cgd 
    220      1.32       cgd struct pci_class pci_subclass_satcom[] = {
    221      1.32       cgd 	{ "TV",			PCI_SUBCLASS_SATCOM_TV,			},
    222      1.32       cgd 	{ "audio",		PCI_SUBCLASS_SATCOM_AUDIO,		},
    223      1.32       cgd 	{ "voice",		PCI_SUBCLASS_SATCOM_VOICE,		},
    224      1.32       cgd 	{ "data",		PCI_SUBCLASS_SATCOM_DATA,		},
    225      1.32       cgd 	{ 0 },
    226      1.32       cgd };
    227      1.32       cgd 
    228      1.32       cgd struct pci_class pci_subclass_crypto[] = {
    229      1.32       cgd 	{ "network/computing",	PCI_SUBCLASS_CRYPTO_NETCOMP,		},
    230      1.32       cgd 	{ "entertainment",	PCI_SUBCLASS_CRYPTO_ENTERTAINMENT,	},
    231      1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_CRYPTO_MISC,		},
    232      1.32       cgd 	{ 0 },
    233      1.32       cgd };
    234      1.32       cgd 
    235      1.32       cgd struct pci_class pci_subclass_dasp[] = {
    236      1.32       cgd 	{ "DPIO",		PCI_SUBCLASS_DASP_DPIO,			},
    237  1.32.2.1    bouyer 	{ "Time and Frequency",	PCI_SUBCLASS_DASP_TIMEFREQ,		},
    238      1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DASP_MISC,			},
    239      1.20       cgd 	{ 0 },
    240      1.20       cgd };
    241      1.20       cgd 
    242      1.10       cgd struct pci_class pci_class[] = {
    243      1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    244      1.10       cgd 	    pci_subclass_prehistoric,				},
    245      1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    246      1.10       cgd 	    pci_subclass_mass_storage,				},
    247      1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    248      1.10       cgd 	    pci_subclass_network,				},
    249      1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    250      1.11       cgd 	    pci_subclass_display,				},
    251      1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    252      1.10       cgd 	    pci_subclass_multimedia,				},
    253      1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    254      1.10       cgd 	    pci_subclass_memory,				},
    255      1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    256      1.10       cgd 	    pci_subclass_bridge,				},
    257      1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    258      1.20       cgd 	    pci_subclass_communications,			},
    259      1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    260      1.20       cgd 	    pci_subclass_system,				},
    261      1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    262      1.20       cgd 	    pci_subclass_input,					},
    263      1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    264      1.20       cgd 	    pci_subclass_dock,					},
    265      1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    266      1.20       cgd 	    pci_subclass_processor,				},
    267      1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    268      1.20       cgd 	    pci_subclass_serialbus,				},
    269      1.32       cgd 	{ "wireless",		PCI_CLASS_WIRELESS,
    270      1.32       cgd 	    pci_subclass_wireless,				},
    271      1.32       cgd 	{ "I2O",		PCI_CLASS_I2O,
    272      1.32       cgd 	    pci_subclass_i2o,					},
    273      1.32       cgd 	{ "satellite comm",	PCI_CLASS_SATCOM,
    274      1.32       cgd 	    pci_subclass_satcom,				},
    275      1.32       cgd 	{ "crypto",		PCI_CLASS_CRYPTO,
    276      1.32       cgd 	    pci_subclass_crypto,				},
    277      1.32       cgd 	{ "DASP",		PCI_CLASS_DASP,
    278      1.32       cgd 	    pci_subclass_dasp,					},
    279      1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    280      1.10       cgd 	    0,							},
    281      1.10       cgd 	{ 0 },
    282      1.10       cgd };
    283      1.10       cgd 
    284      1.10       cgd #ifdef PCIVERBOSE
    285      1.10       cgd /*
    286      1.10       cgd  * Descriptions of of known vendors and devices ("products").
    287      1.10       cgd  */
    288      1.10       cgd struct pci_knowndev {
    289      1.10       cgd 	pci_vendor_id_t		vendor;
    290      1.10       cgd 	pci_product_id_t	product;
    291      1.10       cgd 	int			flags;
    292      1.10       cgd 	char			*vendorname, *productname;
    293      1.10       cgd };
    294      1.13       cgd #define	PCI_KNOWNDEV_NOPROD	0x01		/* match on vendor only */
    295      1.10       cgd 
    296      1.10       cgd #include <dev/pci/pcidevs_data.h>
    297      1.10       cgd #endif /* PCIVERBOSE */
    298      1.29  augustss 
    299      1.29  augustss char *
    300      1.29  augustss pci_findvendor(id_reg)
    301      1.29  augustss 	pcireg_t id_reg;
    302      1.29  augustss {
    303      1.29  augustss #ifdef PCIVERBOSE
    304      1.29  augustss 	pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
    305      1.29  augustss 	struct pci_knowndev *kdp;
    306      1.29  augustss 
    307      1.29  augustss 	kdp = pci_knowndevs;
    308      1.29  augustss         while (kdp->vendorname != NULL) {	/* all have vendor name */
    309      1.29  augustss                 if (kdp->vendor == vendor)
    310      1.29  augustss                         break;
    311      1.29  augustss 		kdp++;
    312      1.29  augustss 	}
    313      1.29  augustss         return (kdp->vendorname);
    314      1.29  augustss #else
    315      1.29  augustss 	return (NULL);
    316      1.29  augustss #endif
    317      1.29  augustss }
    318      1.10       cgd 
    319      1.10       cgd void
    320      1.13       cgd pci_devinfo(id_reg, class_reg, showclass, cp)
    321      1.10       cgd 	pcireg_t id_reg, class_reg;
    322      1.13       cgd 	int showclass;
    323      1.10       cgd 	char *cp;
    324      1.10       cgd {
    325      1.10       cgd 	pci_vendor_id_t vendor;
    326      1.10       cgd 	pci_product_id_t product;
    327      1.10       cgd 	pci_class_t class;
    328      1.10       cgd 	pci_subclass_t subclass;
    329      1.10       cgd 	pci_interface_t interface;
    330      1.10       cgd 	pci_revision_t revision;
    331      1.10       cgd 	char *vendor_namep, *product_namep;
    332      1.10       cgd 	struct pci_class *classp, *subclassp;
    333      1.10       cgd #ifdef PCIVERBOSE
    334      1.10       cgd 	struct pci_knowndev *kdp;
    335      1.16       cgd 	const char *unmatched = "unknown ";
    336      1.15       cgd #else
    337      1.16       cgd 	const char *unmatched = "";
    338      1.10       cgd #endif
    339      1.10       cgd 
    340      1.10       cgd 	vendor = PCI_VENDOR(id_reg);
    341      1.10       cgd 	product = PCI_PRODUCT(id_reg);
    342      1.10       cgd 
    343      1.10       cgd 	class = PCI_CLASS(class_reg);
    344      1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    345      1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    346      1.10       cgd 	revision = PCI_REVISION(class_reg);
    347      1.10       cgd 
    348      1.10       cgd #ifdef PCIVERBOSE
    349      1.10       cgd 	kdp = pci_knowndevs;
    350      1.10       cgd         while (kdp->vendorname != NULL) {	/* all have vendor name */
    351      1.10       cgd                 if (kdp->vendor == vendor && (kdp->product == product ||
    352      1.10       cgd 		    (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0))
    353      1.10       cgd                         break;
    354      1.10       cgd 		kdp++;
    355      1.10       cgd 	}
    356      1.13       cgd         if (kdp->vendorname == NULL)
    357      1.10       cgd 		vendor_namep = product_namep = NULL;
    358      1.13       cgd 	else {
    359      1.10       cgd 		vendor_namep = kdp->vendorname;
    360      1.10       cgd 		product_namep = (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0 ?
    361      1.10       cgd 		    kdp->productname : NULL;
    362      1.10       cgd         }
    363      1.10       cgd #else /* PCIVERBOSE */
    364      1.10       cgd 	vendor_namep = product_namep = NULL;
    365      1.10       cgd #endif /* PCIVERBOSE */
    366      1.10       cgd 
    367      1.10       cgd 	classp = pci_class;
    368      1.10       cgd 	while (classp->name != NULL) {
    369      1.10       cgd 		if (class == classp->val)
    370      1.10       cgd 			break;
    371      1.10       cgd 		classp++;
    372      1.10       cgd 	}
    373      1.10       cgd 
    374      1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    375      1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    376      1.10       cgd 		if (subclass == subclassp->val)
    377      1.10       cgd 			break;
    378      1.10       cgd 		subclassp++;
    379      1.10       cgd 	}
    380      1.10       cgd 
    381      1.10       cgd 	if (vendor_namep == NULL)
    382      1.19  christos 		cp += sprintf(cp, "%svendor 0x%04x product 0x%04x",
    383      1.15       cgd 		    unmatched, vendor, product);
    384      1.10       cgd 	else if (product_namep != NULL)
    385      1.19  christos 		cp += sprintf(cp, "%s %s", vendor_namep, product_namep);
    386      1.10       cgd 	else
    387      1.20       cgd 		cp += sprintf(cp, "%s product 0x%04x",
    388      1.10       cgd 		    vendor_namep, product);
    389      1.13       cgd 	if (showclass) {
    390      1.19  christos 		cp += sprintf(cp, " (");
    391      1.13       cgd 		if (classp->name == NULL)
    392      1.20       cgd 			cp += sprintf(cp, "class 0x%02x, subclass 0x%02x",
    393      1.13       cgd 			    class, subclass);
    394      1.13       cgd 		else {
    395      1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    396      1.20       cgd 				cp += sprintf(cp,
    397      1.20       cgd 				    "%s subclass 0x%02x",
    398      1.20       cgd 				    classp->name, subclass);
    399      1.13       cgd 			else
    400      1.20       cgd 				cp += sprintf(cp, "%s %s",
    401      1.20       cgd 				    subclassp->name, classp->name);
    402      1.13       cgd 		}
    403      1.20       cgd 		if (interface != 0)
    404      1.20       cgd 			cp += sprintf(cp, ", interface 0x%02x", interface);
    405      1.20       cgd 		if (revision != 0)
    406      1.20       cgd 			cp += sprintf(cp, ", revision 0x%02x", revision);
    407      1.20       cgd 		cp += sprintf(cp, ")");
    408      1.13       cgd 	}
    409      1.22   thorpej }
    410      1.22   thorpej 
    411      1.22   thorpej /*
    412      1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    413      1.22   thorpej  * in a device attach routine like this:
    414      1.22   thorpej  *
    415      1.22   thorpej  *	#ifdef MYDEV_DEBUG
    416      1.22   thorpej  *		printf("%s: ", sc->sc_dev.dv_xname);
    417      1.22   thorpej  *		pci_conf_print(pa->pa_pc, pa->pa_tag);
    418      1.22   thorpej  *	#endif
    419      1.22   thorpej  */
    420      1.26       cgd 
    421      1.26       cgd #define	i2o(i)	((i) * 4)
    422      1.26       cgd #define	o2i(o)	((o) / 4)
    423      1.27       cgd #define	onoff(str, bit)							\
    424      1.27       cgd 	printf("      %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
    425      1.26       cgd 
    426      1.26       cgd static void
    427      1.26       cgd pci_conf_print_common(pc, tag, regs)
    428      1.22   thorpej 	pci_chipset_tag_t pc;
    429      1.22   thorpej 	pcitag_t tag;
    430      1.26       cgd 	const pcireg_t *regs;
    431      1.22   thorpej {
    432      1.22   thorpej #ifdef PCIVERBOSE
    433      1.22   thorpej 	struct pci_knowndev *kdp;
    434      1.22   thorpej #endif
    435      1.22   thorpej 	struct pci_class *classp, *subclassp;
    436      1.26       cgd 	pcireg_t rval;
    437      1.22   thorpej 
    438      1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    439      1.22   thorpej #ifndef PCIVERBOSE
    440      1.26       cgd 	printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    441      1.26       cgd 	printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    442      1.22   thorpej #else
    443      1.22   thorpej 	for (kdp = pci_knowndevs; kdp->vendorname != NULL; kdp++) {
    444      1.22   thorpej 		if (kdp->vendor == PCI_VENDOR(rval) &&
    445      1.22   thorpej 		    (kdp->product == PCI_PRODUCT(rval) ||
    446      1.22   thorpej 		    (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0)) {
    447      1.22   thorpej 			break;
    448      1.22   thorpej 		}
    449      1.22   thorpej 	}
    450      1.22   thorpej 	if (kdp->vendorname != NULL)
    451      1.26       cgd 		printf("    Vendor Name: %s (0x%04x)\n", kdp->vendorname,
    452      1.26       cgd 		    PCI_VENDOR(rval));
    453      1.22   thorpej 	else
    454      1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    455      1.22   thorpej 	if (kdp->productname != NULL && (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0)
    456      1.26       cgd 		printf("    Device Name: %s (0x%04x)\n", kdp->productname,
    457      1.26       cgd 		    PCI_PRODUCT(rval));
    458      1.22   thorpej 	else
    459      1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    460      1.22   thorpej #endif /* PCIVERBOSE */
    461      1.22   thorpej 
    462      1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    463      1.23  drochner 
    464      1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    465      1.26       cgd 	onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
    466      1.26       cgd 	onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
    467      1.26       cgd 	onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
    468      1.26       cgd 	onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
    469      1.26       cgd 	onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
    470      1.26       cgd 	onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
    471      1.26       cgd 	onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
    472      1.26       cgd 	onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
    473      1.26       cgd 	onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
    474      1.26       cgd 	onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
    475      1.26       cgd 
    476      1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    477  1.32.2.1    bouyer 	onoff("Capability List support", PCI_STATUS_CAPLIST_SUPPORT);
    478      1.26       cgd 	onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
    479      1.26       cgd 	onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
    480      1.26       cgd 	onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
    481      1.26       cgd 	onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
    482      1.22   thorpej 
    483      1.26       cgd 	printf("      DEVSEL timing: ");
    484      1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    485      1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    486      1.22   thorpej 		printf("fast");
    487      1.22   thorpej 		break;
    488      1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    489      1.22   thorpej 		printf("medium");
    490      1.22   thorpej 		break;
    491      1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    492      1.22   thorpej 		printf("slow");
    493      1.22   thorpej 		break;
    494      1.26       cgd 	default:
    495      1.26       cgd 		printf("unknown/reserved");	/* XXX */
    496      1.26       cgd 		break;
    497      1.22   thorpej 	}
    498      1.26       cgd 	printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
    499      1.22   thorpej 
    500      1.26       cgd 	onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
    501      1.26       cgd 	onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
    502      1.26       cgd 	onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
    503      1.26       cgd 	onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
    504      1.26       cgd 	onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
    505      1.22   thorpej 
    506      1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    507      1.22   thorpej 	for (classp = pci_class; classp->name != NULL; classp++) {
    508      1.22   thorpej 		if (PCI_CLASS(rval) == classp->val)
    509      1.22   thorpej 			break;
    510      1.22   thorpej 	}
    511      1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    512      1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    513      1.22   thorpej 		if (PCI_SUBCLASS(rval) == subclassp->val)
    514      1.22   thorpej 			break;
    515      1.22   thorpej 		subclassp++;
    516      1.22   thorpej 	}
    517      1.22   thorpej 	if (classp->name != NULL) {
    518      1.26       cgd 		printf("    Class Name: %s (0x%02x)\n", classp->name,
    519      1.26       cgd 		    PCI_CLASS(rval));
    520      1.22   thorpej 		if (subclassp != NULL && subclassp->name != NULL)
    521      1.26       cgd 			printf("    Subclass Name: %s (0x%02x)\n",
    522      1.26       cgd 			    subclassp->name, PCI_SUBCLASS(rval));
    523      1.22   thorpej 		else
    524      1.26       cgd 			printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    525      1.22   thorpej 	} else {
    526      1.26       cgd 		printf("    Class ID: 0x%02x\n", PCI_CLASS(rval));
    527      1.26       cgd 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    528      1.22   thorpej 	}
    529      1.26       cgd 	printf("    Interface: 0x%02x\n", PCI_INTERFACE(rval));
    530      1.26       cgd 	printf("    Revision ID: 0x%02x\n", PCI_REVISION(rval));
    531      1.22   thorpej 
    532      1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    533      1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    534      1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    535      1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    536      1.26       cgd 	    PCI_HDRTYPE(rval));
    537      1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    538      1.26       cgd 	printf("    Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
    539      1.26       cgd }
    540      1.22   thorpej 
    541  1.32.2.1    bouyer static int
    542  1.32.2.1    bouyer pci_conf_print_bar(pc, tag, regs, reg, name, sizebar)
    543      1.26       cgd 	pci_chipset_tag_t pc;
    544      1.26       cgd 	pcitag_t tag;
    545      1.26       cgd 	const pcireg_t *regs;
    546      1.27       cgd 	int reg;
    547      1.28       cgd 	const char *name;
    548  1.32.2.1    bouyer 	int sizebar;
    549      1.26       cgd {
    550  1.32.2.1    bouyer 	int s, width;
    551      1.26       cgd 	pcireg_t mask, rval;
    552  1.32.2.1    bouyer 	pcireg_t mask64h, rval64h;
    553  1.32.2.1    bouyer 
    554  1.32.2.1    bouyer 	width = 4;
    555      1.22   thorpej 
    556      1.27       cgd 	/*
    557      1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    558      1.27       cgd 	 *
    559      1.27       cgd 	 * 1) The builtin software should have already mapped the
    560      1.27       cgd 	 * device in a reasonable way.
    561      1.27       cgd 	 *
    562      1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    563      1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    564      1.27       cgd 	 * we write all 1s and see what we get back.
    565      1.27       cgd 	 */
    566      1.27       cgd 	rval = regs[o2i(reg)];
    567  1.32.2.1    bouyer 	/* XXX don't size unknown memory type? */
    568  1.32.2.1    bouyer 	if (rval != 0 && sizebar) {
    569      1.24   thorpej 		/*
    570      1.27       cgd 		 * The following sequence seems to make some devices
    571      1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    572      1.27       cgd 		 * have their space mapped) very unhappy, to
    573      1.27       cgd 		 * the point of crashing the system.
    574      1.24   thorpej 		 *
    575      1.27       cgd 		 * Therefore, if the mapping register is zero to
    576      1.27       cgd 		 * start out with, don't bother trying.
    577      1.24   thorpej 		 */
    578      1.27       cgd 		s = splhigh();
    579      1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    580      1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    581      1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    582  1.32.2.1    bouyer 		if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    583  1.32.2.1    bouyer 		    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    584  1.32.2.1    bouyer 			rval64h = regs[o2i(reg + 4)];
    585  1.32.2.1    bouyer 			pci_conf_write(pc, tag, reg + 4, 0xffffffff);
    586  1.32.2.1    bouyer 			mask64h = pci_conf_read(pc, tag, reg + 4);
    587  1.32.2.1    bouyer 			pci_conf_write(pc, tag, reg + 4, rval64h);
    588  1.32.2.1    bouyer 			width = 8;
    589  1.32.2.1    bouyer 		}
    590      1.27       cgd 		splx(s);
    591      1.27       cgd 	} else
    592      1.27       cgd 		mask = 0;
    593      1.27       cgd 
    594      1.28       cgd 	printf("    Base address register at 0x%02x", reg);
    595      1.28       cgd 	if (name)
    596      1.28       cgd 		printf(" (%s)", name);
    597      1.28       cgd 	printf("\n      ");
    598      1.27       cgd 	if (rval == 0) {
    599      1.27       cgd 		printf("not implemented(?)\n");
    600  1.32.2.1    bouyer 		return width;
    601  1.32.2.1    bouyer 	}
    602      1.28       cgd 	printf("type: ");
    603      1.28       cgd 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    604  1.32.2.1    bouyer 		const char *type, *prefetch;
    605      1.27       cgd 
    606      1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    607      1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    608      1.27       cgd 			type = "32-bit";
    609      1.27       cgd 			break;
    610      1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    611      1.27       cgd 			type = "32-bit-1M";
    612      1.27       cgd 			break;
    613      1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    614      1.27       cgd 			type = "64-bit";
    615      1.27       cgd 			break;
    616      1.27       cgd 		default:
    617      1.27       cgd 			type = "unknown (XXX)";
    618      1.27       cgd 			break;
    619      1.22   thorpej 		}
    620  1.32.2.1    bouyer 		if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
    621  1.32.2.1    bouyer 			prefetch = "";
    622      1.27       cgd 		else
    623  1.32.2.1    bouyer 			prefetch = "non";
    624  1.32.2.1    bouyer 		printf("%s %sprefetchable memory\n", type, prefetch);
    625  1.32.2.1    bouyer 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    626  1.32.2.1    bouyer 		case PCI_MAPREG_MEM_TYPE_64BIT:
    627  1.32.2.1    bouyer 			printf("      base: 0x%016llx, ",
    628  1.32.2.1    bouyer 			    PCI_MAPREG_MEM64_ADDR(
    629  1.32.2.1    bouyer 				((((long long) rval64h) << 32) | rval)));
    630  1.32.2.1    bouyer 			if (sizebar)
    631  1.32.2.1    bouyer 				printf("size: 0x%016llx",
    632  1.32.2.1    bouyer 				    PCI_MAPREG_MEM64_SIZE(
    633  1.32.2.1    bouyer 				      ((((long long) mask64h) << 32) | mask)));
    634  1.32.2.1    bouyer 			else
    635  1.32.2.1    bouyer 				printf("not sized");
    636  1.32.2.1    bouyer 			printf("\n");
    637  1.32.2.1    bouyer 			break;
    638  1.32.2.1    bouyer 		case PCI_MAPREG_MEM_TYPE_32BIT:
    639  1.32.2.1    bouyer 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    640  1.32.2.1    bouyer 		default:
    641  1.32.2.1    bouyer 			printf("      base: 0x%08x, ",
    642  1.32.2.1    bouyer 			    PCI_MAPREG_MEM_ADDR(rval));
    643  1.32.2.1    bouyer 			if (sizebar)
    644  1.32.2.1    bouyer 				printf("size: 0x%08x",
    645  1.32.2.1    bouyer 				    PCI_MAPREG_MEM_SIZE(mask));
    646  1.32.2.1    bouyer 			else
    647  1.32.2.1    bouyer 				printf("not sized");
    648  1.32.2.1    bouyer 			printf("\n");
    649  1.32.2.1    bouyer 			break;
    650  1.32.2.1    bouyer 		}
    651      1.27       cgd 	} else {
    652  1.32.2.1    bouyer 		if (sizebar)
    653  1.32.2.1    bouyer 			printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
    654      1.27       cgd 		printf("i/o\n");
    655  1.32.2.1    bouyer 		printf("      base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
    656  1.32.2.1    bouyer 		if (sizebar)
    657  1.32.2.1    bouyer 			printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
    658  1.32.2.1    bouyer 		else
    659  1.32.2.1    bouyer 			printf("not sized");
    660  1.32.2.1    bouyer 		printf("\n");
    661      1.22   thorpej 	}
    662  1.32.2.1    bouyer 
    663  1.32.2.1    bouyer 	return width;
    664      1.27       cgd }
    665      1.28       cgd 
    666      1.28       cgd static void
    667      1.28       cgd pci_conf_print_regs(regs, first, pastlast)
    668      1.28       cgd 	const pcireg_t *regs;
    669      1.28       cgd 	int first, pastlast;
    670      1.28       cgd {
    671      1.28       cgd 	int off, needaddr, neednl;
    672      1.28       cgd 
    673      1.28       cgd 	needaddr = 1;
    674      1.28       cgd 	neednl = 0;
    675      1.28       cgd 	for (off = first; off < pastlast; off += 4) {
    676      1.28       cgd 		if ((off % 16) == 0 || needaddr) {
    677      1.28       cgd 			printf("    0x%02x:", off);
    678      1.28       cgd 			needaddr = 0;
    679      1.28       cgd 		}
    680      1.28       cgd 		printf(" 0x%08x", regs[o2i(off)]);
    681      1.28       cgd 		neednl = 1;
    682      1.28       cgd 		if ((off % 16) == 12) {
    683      1.28       cgd 			printf("\n");
    684      1.28       cgd 			neednl = 0;
    685      1.28       cgd 		}
    686      1.28       cgd 	}
    687      1.28       cgd 	if (neednl)
    688      1.28       cgd 		printf("\n");
    689      1.28       cgd }
    690      1.28       cgd 
    691      1.27       cgd static void
    692  1.32.2.1    bouyer pci_conf_print_type0(pc, tag, regs, sizebars)
    693      1.27       cgd 	pci_chipset_tag_t pc;
    694      1.27       cgd 	pcitag_t tag;
    695      1.27       cgd 	const pcireg_t *regs;
    696  1.32.2.1    bouyer 	int sizebars;
    697      1.27       cgd {
    698  1.32.2.1    bouyer 	int off, width;
    699      1.27       cgd 	pcireg_t rval;
    700      1.27       cgd 
    701  1.32.2.1    bouyer 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width)
    702  1.32.2.1    bouyer 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
    703      1.22   thorpej 
    704      1.26       cgd 	printf("    Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
    705      1.22   thorpej 
    706      1.31  drochner 	rval = regs[o2i(PCI_SUBSYS_ID_REG)];
    707      1.26       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    708      1.26       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
    709      1.26       cgd 
    710      1.26       cgd 	/* XXX */
    711      1.26       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
    712  1.32.2.1    bouyer 
    713  1.32.2.1    bouyer 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
    714  1.32.2.1    bouyer 		printf("    Capability list pointer: 0x%02x\n",
    715  1.32.2.1    bouyer 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
    716  1.32.2.1    bouyer 	else
    717  1.32.2.1    bouyer 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    718  1.32.2.1    bouyer 
    719      1.26       cgd 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
    720      1.26       cgd 
    721      1.26       cgd 	rval = regs[o2i(PCI_INTERRUPT_REG)];
    722      1.26       cgd 	printf("    Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
    723      1.26       cgd 	printf("    Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
    724      1.27       cgd 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
    725      1.22   thorpej 	switch (PCI_INTERRUPT_PIN(rval)) {
    726      1.22   thorpej 	case PCI_INTERRUPT_PIN_NONE:
    727      1.27       cgd 		printf("(none)");
    728      1.22   thorpej 		break;
    729      1.22   thorpej 	case PCI_INTERRUPT_PIN_A:
    730      1.27       cgd 		printf("(pin A)");
    731      1.22   thorpej 		break;
    732      1.22   thorpej 	case PCI_INTERRUPT_PIN_B:
    733      1.27       cgd 		printf("(pin B)");
    734      1.22   thorpej 		break;
    735      1.22   thorpej 	case PCI_INTERRUPT_PIN_C:
    736      1.27       cgd 		printf("(pin C)");
    737      1.22   thorpej 		break;
    738      1.22   thorpej 	case PCI_INTERRUPT_PIN_D:
    739      1.27       cgd 		printf("(pin D)");
    740      1.27       cgd 		break;
    741      1.27       cgd 	default:
    742  1.32.2.1    bouyer 		printf("(? ? ?)");
    743      1.22   thorpej 		break;
    744      1.22   thorpej 	}
    745      1.22   thorpej 	printf("\n");
    746      1.26       cgd 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
    747  1.32.2.1    bouyer 
    748  1.32.2.1    bouyer 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT) {
    749  1.32.2.1    bouyer 		for (off = PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]);
    750  1.32.2.1    bouyer 		     off != 0;
    751  1.32.2.1    bouyer 		     off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
    752  1.32.2.1    bouyer 			rval = regs[o2i(off)];
    753  1.32.2.1    bouyer 			printf("    Capability register at 0x%02x\n", off);
    754  1.32.2.1    bouyer 
    755  1.32.2.1    bouyer 			printf("      type: 0x%02x (", PCI_CAPLIST_CAP(rval));
    756  1.32.2.1    bouyer 			switch (PCI_CAPLIST_CAP(rval)) {
    757  1.32.2.1    bouyer 			case PCI_CAP_RESERVED0:
    758  1.32.2.1    bouyer 				printf("reserved");
    759  1.32.2.1    bouyer 				break;
    760  1.32.2.1    bouyer 			case PCI_CAP_PWRMGMT:
    761  1.32.2.1    bouyer 				printf("Power Management, rev. %d.0",
    762  1.32.2.1    bouyer 				    (rval >> 0) & 0x07); /* XXX not clear */
    763  1.32.2.1    bouyer 				break;
    764  1.32.2.1    bouyer 			case PCI_CAP_AGP:
    765  1.32.2.1    bouyer 				printf("AGP, rev. %d.%d",
    766  1.32.2.1    bouyer 				    (rval >> 24) & 0x0f,
    767  1.32.2.1    bouyer 				    (rval >> 20) & 0x0f);
    768  1.32.2.1    bouyer 				break;
    769  1.32.2.1    bouyer 			case PCI_CAP_VPD:
    770  1.32.2.1    bouyer 				printf("VPD");
    771  1.32.2.1    bouyer 				break;
    772  1.32.2.1    bouyer 			case PCI_CAP_SLOTID:
    773  1.32.2.1    bouyer 				printf("SlotID");
    774  1.32.2.1    bouyer 				break;
    775  1.32.2.1    bouyer 			case PCI_CAP_MBI:
    776  1.32.2.1    bouyer 				printf("MBI");
    777  1.32.2.1    bouyer 				break;
    778  1.32.2.1    bouyer 			case PCI_CAP_CPCI_HOTSWAP:
    779  1.32.2.1    bouyer 				printf("CompactPCI Hot-swapping");
    780  1.32.2.1    bouyer 				break;
    781  1.32.2.1    bouyer 			case PCI_CAP_PCIX:
    782  1.32.2.1    bouyer 				printf("PCI-X");
    783  1.32.2.1    bouyer 				break;
    784  1.32.2.1    bouyer 			case PCI_CAP_LDT:
    785  1.32.2.1    bouyer 				printf("LDT");
    786  1.32.2.1    bouyer 				break;
    787  1.32.2.1    bouyer 			case PCI_CAP_VENDSPEC:
    788  1.32.2.1    bouyer 				printf("Vendor-specific");
    789  1.32.2.1    bouyer 				break;
    790  1.32.2.1    bouyer 			case PCI_CAP_DEBUGPORT:
    791  1.32.2.1    bouyer 				printf("Debug Port");
    792  1.32.2.1    bouyer 				break;
    793  1.32.2.1    bouyer 			case PCI_CAP_CPCI_RSRCCTL:
    794  1.32.2.1    bouyer 				printf("CompactPCI Resource Control");
    795  1.32.2.1    bouyer 				break;
    796  1.32.2.1    bouyer 			case PCI_CAP_HOTPLUG:
    797  1.32.2.1    bouyer 				printf("Hot-Plug");
    798  1.32.2.1    bouyer 				break;
    799  1.32.2.1    bouyer 			default:
    800  1.32.2.1    bouyer 				printf("unknown");
    801  1.32.2.1    bouyer 			}
    802  1.32.2.1    bouyer 			printf(")\n");
    803  1.32.2.1    bouyer 		}
    804  1.32.2.1    bouyer 	}
    805      1.26       cgd }
    806      1.26       cgd 
    807      1.27       cgd static void
    808  1.32.2.1    bouyer pci_conf_print_type1(pc, tag, regs, sizebars)
    809      1.27       cgd 	pci_chipset_tag_t pc;
    810      1.27       cgd 	pcitag_t tag;
    811      1.27       cgd 	const pcireg_t *regs;
    812  1.32.2.1    bouyer 	int sizebars;
    813      1.27       cgd {
    814  1.32.2.1    bouyer 	int off, width;
    815      1.27       cgd 	pcireg_t rval;
    816      1.27       cgd 
    817      1.27       cgd 	/*
    818      1.27       cgd 	 * XXX these need to be printed in more detail, need to be
    819      1.27       cgd 	 * XXX checked against specs/docs, etc.
    820      1.27       cgd 	 *
    821      1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
    822      1.27       cgd 	 * Bridge chip documentation, and may not be correct with
    823      1.27       cgd 	 * respect to various standards. (XXX)
    824      1.27       cgd 	 */
    825      1.27       cgd 
    826  1.32.2.1    bouyer 	for (off = 0x10; off < 0x18; off += width)
    827  1.32.2.1    bouyer 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
    828      1.27       cgd 
    829      1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
    830      1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
    831      1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
    832      1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
    833      1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
    834      1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
    835      1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
    836      1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
    837      1.27       cgd 
    838      1.27       cgd 	rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
    839      1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
    840      1.27       cgd 	onoff("66 MHz capable", 0x0020);
    841      1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
    842      1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    843      1.27       cgd 	onoff("Data parity error detected", 0x0100);
    844      1.27       cgd 
    845      1.27       cgd 	printf("      DEVSEL timing: ");
    846      1.27       cgd 	switch (rval & 0x0600) {
    847      1.27       cgd 	case 0x0000:
    848      1.27       cgd 		printf("fast");
    849      1.27       cgd 		break;
    850      1.27       cgd 	case 0x0200:
    851      1.27       cgd 		printf("medium");
    852      1.27       cgd 		break;
    853      1.27       cgd 	case 0x0400:
    854      1.27       cgd 		printf("slow");
    855      1.27       cgd 		break;
    856      1.27       cgd 	default:
    857      1.27       cgd 		printf("unknown/reserved");	/* XXX */
    858      1.27       cgd 		break;
    859      1.27       cgd 	}
    860      1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
    861      1.27       cgd 
    862      1.27       cgd 	onoff("Signaled Target Abort", 0x0800);
    863      1.27       cgd 	onoff("Received Target Abort", 0x1000);
    864      1.27       cgd 	onoff("Received Master Abort", 0x2000);
    865      1.27       cgd 	onoff("System Error", 0x4000);
    866      1.27       cgd 	onoff("Parity Error", 0x8000);
    867      1.27       cgd 
    868      1.27       cgd 	/* XXX Print more prettily */
    869      1.27       cgd 	printf("    I/O region:\n");
    870      1.27       cgd 	printf("      base register:  0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
    871      1.27       cgd 	printf("      limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
    872      1.27       cgd 	printf("      base upper 16 bits register:  0x%04x\n",
    873      1.27       cgd 	    (regs[o2i(0x30)] >> 0) & 0xffff);
    874      1.27       cgd 	printf("      limit upper 16 bits register: 0x%04x\n",
    875      1.27       cgd 	    (regs[o2i(0x30)] >> 16) & 0xffff);
    876      1.27       cgd 
    877      1.27       cgd 	/* XXX Print more prettily */
    878      1.27       cgd 	printf("    Memory region:\n");
    879      1.27       cgd 	printf("      base register:  0x%04x\n",
    880      1.27       cgd 	    (regs[o2i(0x20)] >> 0) & 0xffff);
    881      1.27       cgd 	printf("      limit register: 0x%04x\n",
    882      1.27       cgd 	    (regs[o2i(0x20)] >> 16) & 0xffff);
    883      1.27       cgd 
    884      1.27       cgd 	/* XXX Print more prettily */
    885      1.27       cgd 	printf("    Prefetchable memory region:\n");
    886      1.27       cgd 	printf("      base register:  0x%04x\n",
    887      1.27       cgd 	    (regs[o2i(0x24)] >> 0) & 0xffff);
    888      1.27       cgd 	printf("      limit register: 0x%04x\n",
    889      1.27       cgd 	    (regs[o2i(0x24)] >> 16) & 0xffff);
    890      1.27       cgd 	printf("      base upper 32 bits register:  0x%08x\n", regs[o2i(0x28)]);
    891      1.27       cgd 	printf("      limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
    892      1.27       cgd 
    893      1.27       cgd 	printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    894      1.27       cgd 	/* XXX */
    895      1.27       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
    896      1.27       cgd 
    897      1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
    898      1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
    899      1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
    900      1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
    901      1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
    902      1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
    903      1.27       cgd 		printf("(none)");
    904      1.27       cgd 		break;
    905      1.27       cgd 	case PCI_INTERRUPT_PIN_A:
    906      1.27       cgd 		printf("(pin A)");
    907      1.27       cgd 		break;
    908      1.27       cgd 	case PCI_INTERRUPT_PIN_B:
    909      1.27       cgd 		printf("(pin B)");
    910      1.27       cgd 		break;
    911      1.27       cgd 	case PCI_INTERRUPT_PIN_C:
    912      1.27       cgd 		printf("(pin C)");
    913      1.27       cgd 		break;
    914      1.27       cgd 	case PCI_INTERRUPT_PIN_D:
    915      1.27       cgd 		printf("(pin D)");
    916      1.27       cgd 		break;
    917      1.27       cgd 	default:
    918  1.32.2.1    bouyer 		printf("(? ? ?)");
    919      1.27       cgd 		break;
    920      1.27       cgd 	}
    921      1.27       cgd 	printf("\n");
    922      1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
    923      1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval); /* XXX bits */
    924      1.27       cgd 	onoff("Parity error response", 0x0001);
    925      1.27       cgd 	onoff("Secondary SERR forwarding", 0x0002);
    926      1.27       cgd 	onoff("ISA enable", 0x0004);
    927      1.27       cgd 	onoff("VGA enable", 0x0008);
    928      1.27       cgd 	onoff("Master abort reporting", 0x0020);
    929      1.27       cgd 	onoff("Secondary bus reset", 0x0040);
    930      1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    931      1.27       cgd }
    932      1.27       cgd 
    933      1.27       cgd static void
    934  1.32.2.1    bouyer pci_conf_print_type2(pc, tag, regs, sizebars)
    935      1.27       cgd 	pci_chipset_tag_t pc;
    936      1.27       cgd 	pcitag_t tag;
    937      1.27       cgd 	const pcireg_t *regs;
    938  1.32.2.1    bouyer 	int sizebars;
    939      1.27       cgd {
    940      1.27       cgd 	pcireg_t rval;
    941      1.27       cgd 
    942      1.27       cgd 	/*
    943      1.27       cgd 	 * XXX these need to be printed in more detail, need to be
    944      1.27       cgd 	 * XXX checked against specs/docs, etc.
    945      1.27       cgd 	 *
    946      1.27       cgd 	 * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
    947      1.27       cgd 	 * controller chip documentation, and may not be correct with
    948      1.27       cgd 	 * respect to various standards. (XXX)
    949      1.27       cgd 	 */
    950      1.27       cgd 
    951      1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x10,
    952  1.32.2.1    bouyer 	    "CardBus socket/ExCA registers", sizebars);
    953      1.27       cgd 
    954      1.27       cgd 	printf("    Reserved @ 0x14: 0x%04x\n",
    955      1.27       cgd 	    (regs[o2i(0x14)] >> 0) & 0xffff);
    956      1.27       cgd 	rval = (regs[o2i(0x14)] >> 16) & 0xffff;
    957      1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval);
    958      1.27       cgd 	onoff("66 MHz capable", 0x0020);
    959      1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
    960      1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    961      1.27       cgd 	onoff("Data parity error detection", 0x0100);
    962      1.27       cgd 
    963      1.27       cgd 	printf("      DEVSEL timing: ");
    964      1.27       cgd 	switch (rval & 0x0600) {
    965      1.27       cgd 	case 0x0000:
    966      1.27       cgd 		printf("fast");
    967      1.27       cgd 		break;
    968      1.27       cgd 	case 0x0200:
    969      1.27       cgd 		printf("medium");
    970      1.27       cgd 		break;
    971      1.27       cgd 	case 0x0400:
    972      1.27       cgd 		printf("slow");
    973      1.27       cgd 		break;
    974      1.27       cgd 	default:
    975      1.27       cgd 		printf("unknown/reserved");	/* XXX */
    976      1.27       cgd 		break;
    977      1.27       cgd 	}
    978      1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
    979      1.27       cgd 	onoff("PCI target aborts terminate CardBus bus master transactions",
    980      1.27       cgd 	    0x0800);
    981      1.27       cgd 	onoff("CardBus target aborts terminate PCI bus master transactions",
    982      1.27       cgd 	    0x1000);
    983      1.27       cgd 	onoff("Bus initiator aborts terminate initiator transactions",
    984      1.27       cgd 	    0x2000);
    985      1.27       cgd 	onoff("System error", 0x4000);
    986      1.27       cgd 	onoff("Parity error", 0x8000);
    987      1.27       cgd 
    988      1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
    989      1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
    990      1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
    991      1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
    992      1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
    993      1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
    994      1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
    995      1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
    996      1.27       cgd 
    997      1.27       cgd 	/* XXX Print more prettily */
    998      1.27       cgd 	printf("    CardBus memory region 0:\n");
    999      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
   1000      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
   1001      1.27       cgd 	printf("    CardBus memory region 1:\n");
   1002      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
   1003      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
   1004      1.27       cgd 	printf("    CardBus I/O region 0:\n");
   1005      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
   1006      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
   1007      1.27       cgd 	printf("    CardBus I/O region 1:\n");
   1008      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
   1009      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
   1010      1.27       cgd 
   1011      1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   1012      1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
   1013      1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   1014      1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
   1015      1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
   1016      1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   1017      1.27       cgd 		printf("(none)");
   1018      1.27       cgd 		break;
   1019      1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   1020      1.27       cgd 		printf("(pin A)");
   1021      1.27       cgd 		break;
   1022      1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   1023      1.27       cgd 		printf("(pin B)");
   1024      1.27       cgd 		break;
   1025      1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   1026      1.27       cgd 		printf("(pin C)");
   1027      1.27       cgd 		break;
   1028      1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   1029      1.27       cgd 		printf("(pin D)");
   1030      1.27       cgd 		break;
   1031      1.27       cgd 	default:
   1032  1.32.2.1    bouyer 		printf("(? ? ?)");
   1033      1.27       cgd 		break;
   1034      1.27       cgd 	}
   1035      1.27       cgd 	printf("\n");
   1036      1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
   1037      1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
   1038      1.27       cgd 	onoff("Parity error response", 0x0001);
   1039      1.27       cgd 	onoff("CardBus SERR forwarding", 0x0002);
   1040      1.27       cgd 	onoff("ISA enable", 0x0004);
   1041      1.27       cgd 	onoff("VGA enable", 0x0008);
   1042      1.27       cgd 	onoff("CardBus master abort reporting", 0x0020);
   1043      1.27       cgd 	onoff("CardBus reset", 0x0040);
   1044      1.27       cgd 	onoff("Functional interrupts routed by ExCA registers", 0x0080);
   1045      1.27       cgd 	onoff("Memory window 0 prefetchable", 0x0100);
   1046      1.27       cgd 	onoff("Memory window 1 prefetchable", 0x0200);
   1047      1.27       cgd 	onoff("Write posting enable", 0x0400);
   1048      1.28       cgd 
   1049      1.28       cgd 	rval = regs[o2i(0x40)];
   1050      1.28       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   1051      1.28       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   1052      1.28       cgd 
   1053  1.32.2.1    bouyer 	pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
   1054  1.32.2.1    bouyer 	    sizebars);
   1055      1.27       cgd }
   1056      1.27       cgd 
   1057      1.26       cgd void
   1058      1.26       cgd pci_conf_print(pc, tag, printfn)
   1059      1.26       cgd 	pci_chipset_tag_t pc;
   1060      1.26       cgd 	pcitag_t tag;
   1061      1.26       cgd 	void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
   1062      1.26       cgd {
   1063      1.26       cgd 	pcireg_t regs[o2i(256)];
   1064      1.28       cgd 	int off, endoff, hdrtype;
   1065      1.27       cgd 	const char *typename;
   1066  1.32.2.1    bouyer 	void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
   1067  1.32.2.1    bouyer 	int sizebars;
   1068      1.26       cgd 
   1069      1.26       cgd 	printf("PCI configuration registers:\n");
   1070      1.26       cgd 
   1071      1.26       cgd 	for (off = 0; off < 256; off += 4)
   1072      1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
   1073      1.26       cgd 
   1074  1.32.2.1    bouyer 	sizebars = 1;
   1075  1.32.2.1    bouyer 	if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
   1076  1.32.2.1    bouyer 	    PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
   1077  1.32.2.1    bouyer 		sizebars = 0;
   1078  1.32.2.1    bouyer 
   1079      1.26       cgd 	/* common header */
   1080      1.26       cgd 	printf("  Common header:\n");
   1081      1.28       cgd 	pci_conf_print_regs(regs, 0, 16);
   1082      1.28       cgd 
   1083      1.26       cgd 	printf("\n");
   1084      1.26       cgd 	pci_conf_print_common(pc, tag, regs);
   1085      1.26       cgd 	printf("\n");
   1086      1.26       cgd 
   1087      1.26       cgd 	/* type-dependent header */
   1088      1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
   1089      1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
   1090      1.26       cgd 	case 0:
   1091      1.27       cgd 		/* Standard device header */
   1092      1.27       cgd 		typename = "\"normal\" device";
   1093      1.27       cgd 		typeprintfn = &pci_conf_print_type0;
   1094      1.28       cgd 		endoff = 64;
   1095      1.27       cgd 		break;
   1096      1.27       cgd 	case 1:
   1097      1.27       cgd 		/* PCI-PCI bridge header */
   1098      1.27       cgd 		typename = "PCI-PCI bridge";
   1099      1.26       cgd 		typeprintfn = &pci_conf_print_type1;
   1100      1.28       cgd 		endoff = 64;
   1101      1.26       cgd 		break;
   1102      1.27       cgd 	case 2:
   1103      1.27       cgd 		/* PCI-CardBus bridge header */
   1104      1.27       cgd 		typename = "PCI-CardBus bridge";
   1105      1.27       cgd 		typeprintfn = &pci_conf_print_type2;
   1106      1.28       cgd 		endoff = 72;
   1107      1.27       cgd 		break;
   1108      1.26       cgd 	default:
   1109      1.27       cgd 		typename = NULL;
   1110      1.26       cgd 		typeprintfn = 0;
   1111      1.28       cgd 		endoff = 64;
   1112      1.28       cgd 		break;
   1113      1.26       cgd 	}
   1114      1.27       cgd 	printf("  Type %d ", hdrtype);
   1115      1.27       cgd 	if (typename != NULL)
   1116      1.27       cgd 		printf("(%s) ", typename);
   1117      1.27       cgd 	printf("header:\n");
   1118      1.28       cgd 	pci_conf_print_regs(regs, 16, endoff);
   1119      1.27       cgd 	printf("\n");
   1120      1.26       cgd 	if (typeprintfn)
   1121  1.32.2.1    bouyer 		(*typeprintfn)(pc, tag, regs, sizebars);
   1122      1.26       cgd 	else
   1123      1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
   1124      1.26       cgd 		    hdrtype);
   1125      1.26       cgd 	printf("\n");
   1126      1.26       cgd 
   1127      1.26       cgd 	/* device-dependent header */
   1128      1.26       cgd 	printf("  Device-dependent header:\n");
   1129      1.28       cgd 	pci_conf_print_regs(regs, endoff, 256);
   1130      1.26       cgd 	printf("\n");
   1131      1.26       cgd 	if (printfn)
   1132      1.26       cgd 		(*printfn)(pc, tag, regs);
   1133      1.26       cgd 	else
   1134      1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
   1135      1.26       cgd 	printf("\n");
   1136       1.1   mycroft }
   1137