Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.32.8.1
      1  1.32.8.1  wrstuden /*	$NetBSD: pci_subr.c,v 1.32.8.1 1999/12/27 18:35:21 wrstuden Exp $	*/
      2       1.3       cgd 
      3       1.1   mycroft /*
      4      1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5      1.26       cgd  * Copyright (c) 1995, 1996, 1998
      6      1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7      1.30   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      8       1.1   mycroft  *
      9       1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10       1.1   mycroft  * modification, are permitted provided that the following conditions
     11       1.1   mycroft  * are met:
     12       1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13       1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14       1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16       1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17       1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18       1.1   mycroft  *    must display the following acknowledgement:
     19      1.30   mycroft  *	This product includes software developed by Charles M. Hannum.
     20       1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21       1.1   mycroft  *    derived from this software without specific prior written permission.
     22       1.1   mycroft  *
     23       1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24       1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25       1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26       1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27       1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28       1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29       1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30       1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31       1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32       1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1   mycroft  */
     34       1.1   mycroft 
     35       1.1   mycroft /*
     36      1.10       cgd  * PCI autoconfiguration support functions.
     37       1.1   mycroft  */
     38      1.21     enami 
     39      1.21     enami #include "opt_pciverbose.h"
     40       1.1   mycroft 
     41       1.1   mycroft #include <sys/param.h>
     42      1.10       cgd #include <sys/systm.h>
     43       1.1   mycroft #include <sys/device.h>
     44       1.1   mycroft 
     45      1.24   thorpej #include <machine/intr.h>
     46      1.24   thorpej 
     47      1.10       cgd #include <dev/pci/pcireg.h>
     48       1.7       cgd #include <dev/pci/pcivar.h>
     49      1.10       cgd #ifdef PCIVERBOSE
     50      1.10       cgd #include <dev/pci/pcidevs.h>
     51      1.10       cgd #endif
     52      1.10       cgd 
     53      1.26       cgd static void pci_conf_print_common __P((pci_chipset_tag_t, pcitag_t,
     54      1.26       cgd     const pcireg_t *regs));
     55      1.27       cgd static void pci_conf_print_bar __P((pci_chipset_tag_t, pcitag_t,
     56      1.28       cgd     const pcireg_t *regs, int, const char *));
     57      1.28       cgd static void pci_conf_print_regs __P((const pcireg_t *regs, int first,
     58      1.28       cgd     int pastlast));
     59      1.27       cgd static void pci_conf_print_type0 __P((pci_chipset_tag_t, pcitag_t,
     60      1.27       cgd     const pcireg_t *regs));
     61      1.26       cgd static void pci_conf_print_type1 __P((pci_chipset_tag_t, pcitag_t,
     62      1.26       cgd     const pcireg_t *regs));
     63      1.27       cgd static void pci_conf_print_type2 __P((pci_chipset_tag_t, pcitag_t,
     64      1.27       cgd     const pcireg_t *regs));
     65      1.26       cgd 
     66      1.10       cgd /*
     67      1.10       cgd  * Descriptions of known PCI classes and subclasses.
     68      1.10       cgd  *
     69      1.10       cgd  * Subclasses are described in the same way as classes, but have a
     70      1.10       cgd  * NULL subclass pointer.
     71      1.10       cgd  */
     72      1.10       cgd struct pci_class {
     73      1.10       cgd 	char		*name;
     74      1.10       cgd 	int		val;		/* as wide as pci_{,sub}class_t */
     75      1.10       cgd 	struct pci_class *subclasses;
     76      1.10       cgd };
     77      1.10       cgd 
     78      1.10       cgd struct pci_class pci_subclass_prehistoric[] = {
     79      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,		},
     80      1.10       cgd 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,		},
     81      1.10       cgd 	{ 0 }
     82      1.10       cgd };
     83      1.10       cgd 
     84      1.10       cgd struct pci_class pci_subclass_mass_storage[] = {
     85      1.10       cgd 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,		},
     86      1.10       cgd 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,		},
     87      1.10       cgd 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY,	},
     88      1.10       cgd 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,		},
     89      1.20       cgd 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,		},
     90      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,		},
     91      1.10       cgd 	{ 0 },
     92      1.10       cgd };
     93      1.10       cgd 
     94      1.10       cgd struct pci_class pci_subclass_network[] = {
     95      1.10       cgd 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,		},
     96      1.10       cgd 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,		},
     97      1.10       cgd 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,		},
     98      1.20       cgd 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,		},
     99      1.32       cgd 	{ "ISDN",		PCI_SUBCLASS_NETWORK_ISDN,		},
    100      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,		},
    101      1.10       cgd 	{ 0 },
    102      1.10       cgd };
    103      1.10       cgd 
    104      1.10       cgd struct pci_class pci_subclass_display[] = {
    105      1.10       cgd 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,		},
    106      1.10       cgd 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,		},
    107      1.32       cgd 	{ "3D",			PCI_SUBCLASS_DISPLAY_3D,		},
    108      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,		},
    109      1.10       cgd 	{ 0 },
    110      1.10       cgd };
    111      1.10       cgd 
    112      1.10       cgd struct pci_class pci_subclass_multimedia[] = {
    113      1.10       cgd 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,		},
    114      1.10       cgd 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,		},
    115      1.32       cgd 	{ "telephony",		PCI_SUBCLASS_MULTIMEDIA_TELEPHONY,	},
    116      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,		},
    117      1.10       cgd 	{ 0 },
    118      1.10       cgd };
    119      1.10       cgd 
    120      1.10       cgd struct pci_class pci_subclass_memory[] = {
    121      1.10       cgd 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,		},
    122      1.10       cgd 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,		},
    123      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,		},
    124      1.10       cgd 	{ 0 },
    125      1.10       cgd };
    126      1.10       cgd 
    127      1.10       cgd struct pci_class pci_subclass_bridge[] = {
    128      1.10       cgd 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,		},
    129      1.10       cgd 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,		},
    130      1.10       cgd 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,		},
    131      1.10       cgd 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,			},
    132      1.10       cgd 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,		},
    133      1.10       cgd 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,		},
    134      1.20       cgd 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,		},
    135      1.20       cgd 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,		},
    136      1.32       cgd 	{ "RACEway",		PCI_SUBCLASS_BRIDGE_RACEWAY,		},
    137      1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,		},
    138      1.10       cgd 	{ 0 },
    139      1.10       cgd };
    140      1.10       cgd 
    141      1.20       cgd struct pci_class pci_subclass_communications[] = {
    142      1.20       cgd 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,	},
    143      1.20       cgd 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,	},
    144      1.32       cgd 	{ "multi-port serial",	PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL,	},
    145      1.32       cgd 	{ "modem",		PCI_SUBCLASS_COMMUNICATIONS_MODEM,	},
    146      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	},
    147      1.20       cgd 	{ 0 },
    148      1.20       cgd };
    149      1.20       cgd 
    150      1.20       cgd struct pci_class pci_subclass_system[] = {
    151      1.20       cgd 	{ "8259 PIC",		PCI_SUBCLASS_SYSTEM_PIC,		},
    152      1.20       cgd 	{ "8237 DMA",		PCI_SUBCLASS_SYSTEM_DMA,		},
    153      1.20       cgd 	{ "8254 timer",		PCI_SUBCLASS_SYSTEM_TIMER,		},
    154      1.20       cgd 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,		},
    155      1.32       cgd 	{ "PCI Hot-Plug",	PCI_SUBCLASS_SYSTEM_RTC,		},
    156      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,		},
    157      1.20       cgd 	{ 0 },
    158      1.20       cgd };
    159      1.20       cgd 
    160      1.20       cgd struct pci_class pci_subclass_input[] = {
    161      1.20       cgd 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,		},
    162      1.20       cgd 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,		},
    163      1.20       cgd 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,		},
    164      1.32       cgd 	{ "scanner",		PCI_SUBCLASS_INPUT_SCANNER,		},
    165      1.32       cgd 	{ "game port",		PCI_SUBCLASS_INPUT_GAMEPORT,		},
    166      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,		},
    167      1.20       cgd 	{ 0 },
    168      1.20       cgd };
    169      1.20       cgd 
    170      1.20       cgd struct pci_class pci_subclass_dock[] = {
    171      1.20       cgd 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,		},
    172      1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,			},
    173      1.20       cgd 	{ 0 },
    174      1.20       cgd };
    175      1.20       cgd 
    176      1.20       cgd struct pci_class pci_subclass_processor[] = {
    177      1.20       cgd 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,		},
    178      1.20       cgd 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,		},
    179      1.20       cgd 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM,		},
    180      1.20       cgd 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,		},
    181      1.20       cgd 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC,		},
    182      1.32       cgd 	{ "MIPS",		PCI_SUBCLASS_PROCESSOR_MIPS,		},
    183      1.20       cgd 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,		},
    184      1.20       cgd 	{ 0 },
    185      1.20       cgd };
    186      1.20       cgd 
    187      1.20       cgd struct pci_class pci_subclass_serialbus[] = {
    188      1.20       cgd 	{ "Firewire",		PCI_SUBCLASS_SERIALBUS_FIREWIRE,	},
    189      1.20       cgd 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,		},
    190      1.20       cgd 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,		},
    191      1.20       cgd 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,		},
    192      1.32       cgd 	/* XXX Fiber Channel/_FIBRECHANNEL */
    193      1.20       cgd 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,		},
    194      1.32       cgd 	{ "SMBus",		PCI_SUBCLASS_SERIALBUS_SMBUS,		},
    195      1.32       cgd 	{ 0 },
    196      1.32       cgd };
    197      1.32       cgd 
    198      1.32       cgd struct pci_class pci_subclass_wireless[] = {
    199      1.32       cgd 	{ "iRDA",		PCI_SUBCLASS_WIRELESS_IRDA,		},
    200      1.32       cgd 	{ "Consumer IR",	PCI_SUBCLASS_WIRELESS_CONSUMERIR,	},
    201      1.32       cgd 	{ "RF",			PCI_SUBCLASS_WIRELESS_RF,		},
    202      1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_WIRELESS_MISC,		},
    203      1.32       cgd 	{ 0 },
    204      1.32       cgd };
    205      1.32       cgd 
    206      1.32       cgd struct pci_class pci_subclass_i2o[] = {
    207      1.32       cgd 	{ "1.0",		PCI_SUBCLASS_I2O_10,			},
    208      1.32       cgd 	{ 0 },
    209      1.32       cgd };
    210      1.32       cgd 
    211      1.32       cgd struct pci_class pci_subclass_satcom[] = {
    212      1.32       cgd 	{ "TV",			PCI_SUBCLASS_SATCOM_TV,			},
    213      1.32       cgd 	{ "audio",		PCI_SUBCLASS_SATCOM_AUDIO,		},
    214      1.32       cgd 	{ "voice",		PCI_SUBCLASS_SATCOM_VOICE,		},
    215      1.32       cgd 	{ "data",		PCI_SUBCLASS_SATCOM_DATA,		},
    216      1.32       cgd 	{ 0 },
    217      1.32       cgd };
    218      1.32       cgd 
    219      1.32       cgd struct pci_class pci_subclass_crypto[] = {
    220      1.32       cgd 	{ "network/computing",	PCI_SUBCLASS_CRYPTO_NETCOMP,		},
    221      1.32       cgd 	{ "entertainment",	PCI_SUBCLASS_CRYPTO_ENTERTAINMENT,	},
    222      1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_CRYPTO_MISC,		},
    223      1.32       cgd 	{ 0 },
    224      1.32       cgd };
    225      1.32       cgd 
    226      1.32       cgd struct pci_class pci_subclass_dasp[] = {
    227      1.32       cgd 	{ "DPIO",		PCI_SUBCLASS_DASP_DPIO,			},
    228      1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DASP_MISC,			},
    229      1.20       cgd 	{ 0 },
    230      1.20       cgd };
    231      1.20       cgd 
    232      1.10       cgd struct pci_class pci_class[] = {
    233      1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    234      1.10       cgd 	    pci_subclass_prehistoric,				},
    235      1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    236      1.10       cgd 	    pci_subclass_mass_storage,				},
    237      1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    238      1.10       cgd 	    pci_subclass_network,				},
    239      1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    240      1.11       cgd 	    pci_subclass_display,				},
    241      1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    242      1.10       cgd 	    pci_subclass_multimedia,				},
    243      1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    244      1.10       cgd 	    pci_subclass_memory,				},
    245      1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    246      1.10       cgd 	    pci_subclass_bridge,				},
    247      1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    248      1.20       cgd 	    pci_subclass_communications,			},
    249      1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    250      1.20       cgd 	    pci_subclass_system,				},
    251      1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    252      1.20       cgd 	    pci_subclass_input,					},
    253      1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    254      1.20       cgd 	    pci_subclass_dock,					},
    255      1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    256      1.20       cgd 	    pci_subclass_processor,				},
    257      1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    258      1.20       cgd 	    pci_subclass_serialbus,				},
    259      1.32       cgd 	{ "wireless",		PCI_CLASS_WIRELESS,
    260      1.32       cgd 	    pci_subclass_wireless,				},
    261      1.32       cgd 	{ "I2O",		PCI_CLASS_I2O,
    262      1.32       cgd 	    pci_subclass_i2o,					},
    263      1.32       cgd 	{ "satellite comm",	PCI_CLASS_SATCOM,
    264      1.32       cgd 	    pci_subclass_satcom,				},
    265      1.32       cgd 	{ "crypto",		PCI_CLASS_CRYPTO,
    266      1.32       cgd 	    pci_subclass_crypto,				},
    267      1.32       cgd 	{ "DASP",		PCI_CLASS_DASP,
    268      1.32       cgd 	    pci_subclass_dasp,					},
    269      1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    270      1.10       cgd 	    0,							},
    271      1.10       cgd 	{ 0 },
    272      1.10       cgd };
    273      1.10       cgd 
    274      1.10       cgd #ifdef PCIVERBOSE
    275      1.10       cgd /*
    276      1.10       cgd  * Descriptions of of known vendors and devices ("products").
    277      1.10       cgd  */
    278      1.10       cgd struct pci_knowndev {
    279      1.10       cgd 	pci_vendor_id_t		vendor;
    280      1.10       cgd 	pci_product_id_t	product;
    281      1.10       cgd 	int			flags;
    282      1.10       cgd 	char			*vendorname, *productname;
    283      1.10       cgd };
    284      1.13       cgd #define	PCI_KNOWNDEV_NOPROD	0x01		/* match on vendor only */
    285      1.10       cgd 
    286      1.10       cgd #include <dev/pci/pcidevs_data.h>
    287      1.10       cgd #endif /* PCIVERBOSE */
    288      1.29  augustss 
    289      1.29  augustss char *
    290      1.29  augustss pci_findvendor(id_reg)
    291      1.29  augustss 	pcireg_t id_reg;
    292      1.29  augustss {
    293      1.29  augustss #ifdef PCIVERBOSE
    294      1.29  augustss 	pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
    295      1.29  augustss 	struct pci_knowndev *kdp;
    296      1.29  augustss 
    297      1.29  augustss 	kdp = pci_knowndevs;
    298      1.29  augustss         while (kdp->vendorname != NULL) {	/* all have vendor name */
    299      1.29  augustss                 if (kdp->vendor == vendor)
    300      1.29  augustss                         break;
    301      1.29  augustss 		kdp++;
    302      1.29  augustss 	}
    303      1.29  augustss         return (kdp->vendorname);
    304      1.29  augustss #else
    305      1.29  augustss 	return (NULL);
    306      1.29  augustss #endif
    307      1.29  augustss }
    308      1.10       cgd 
    309      1.10       cgd void
    310      1.13       cgd pci_devinfo(id_reg, class_reg, showclass, cp)
    311      1.10       cgd 	pcireg_t id_reg, class_reg;
    312      1.13       cgd 	int showclass;
    313      1.10       cgd 	char *cp;
    314      1.10       cgd {
    315      1.10       cgd 	pci_vendor_id_t vendor;
    316      1.10       cgd 	pci_product_id_t product;
    317      1.10       cgd 	pci_class_t class;
    318      1.10       cgd 	pci_subclass_t subclass;
    319      1.10       cgd 	pci_interface_t interface;
    320      1.10       cgd 	pci_revision_t revision;
    321      1.10       cgd 	char *vendor_namep, *product_namep;
    322      1.10       cgd 	struct pci_class *classp, *subclassp;
    323      1.10       cgd #ifdef PCIVERBOSE
    324      1.10       cgd 	struct pci_knowndev *kdp;
    325      1.16       cgd 	const char *unmatched = "unknown ";
    326      1.15       cgd #else
    327      1.16       cgd 	const char *unmatched = "";
    328      1.10       cgd #endif
    329      1.10       cgd 
    330      1.10       cgd 	vendor = PCI_VENDOR(id_reg);
    331      1.10       cgd 	product = PCI_PRODUCT(id_reg);
    332      1.10       cgd 
    333      1.10       cgd 	class = PCI_CLASS(class_reg);
    334      1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    335      1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    336      1.10       cgd 	revision = PCI_REVISION(class_reg);
    337      1.10       cgd 
    338      1.10       cgd #ifdef PCIVERBOSE
    339      1.10       cgd 	kdp = pci_knowndevs;
    340      1.10       cgd         while (kdp->vendorname != NULL) {	/* all have vendor name */
    341      1.10       cgd                 if (kdp->vendor == vendor && (kdp->product == product ||
    342      1.10       cgd 		    (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0))
    343      1.10       cgd                         break;
    344      1.10       cgd 		kdp++;
    345      1.10       cgd 	}
    346      1.13       cgd         if (kdp->vendorname == NULL)
    347      1.10       cgd 		vendor_namep = product_namep = NULL;
    348      1.13       cgd 	else {
    349      1.10       cgd 		vendor_namep = kdp->vendorname;
    350      1.10       cgd 		product_namep = (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0 ?
    351      1.10       cgd 		    kdp->productname : NULL;
    352      1.10       cgd         }
    353      1.10       cgd #else /* PCIVERBOSE */
    354      1.10       cgd 	vendor_namep = product_namep = NULL;
    355      1.10       cgd #endif /* PCIVERBOSE */
    356      1.10       cgd 
    357      1.10       cgd 	classp = pci_class;
    358      1.10       cgd 	while (classp->name != NULL) {
    359      1.10       cgd 		if (class == classp->val)
    360      1.10       cgd 			break;
    361      1.10       cgd 		classp++;
    362      1.10       cgd 	}
    363      1.10       cgd 
    364      1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    365      1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    366      1.10       cgd 		if (subclass == subclassp->val)
    367      1.10       cgd 			break;
    368      1.10       cgd 		subclassp++;
    369      1.10       cgd 	}
    370      1.10       cgd 
    371      1.10       cgd 	if (vendor_namep == NULL)
    372      1.19  christos 		cp += sprintf(cp, "%svendor 0x%04x product 0x%04x",
    373      1.15       cgd 		    unmatched, vendor, product);
    374      1.10       cgd 	else if (product_namep != NULL)
    375      1.19  christos 		cp += sprintf(cp, "%s %s", vendor_namep, product_namep);
    376      1.10       cgd 	else
    377      1.20       cgd 		cp += sprintf(cp, "%s product 0x%04x",
    378      1.10       cgd 		    vendor_namep, product);
    379      1.13       cgd 	if (showclass) {
    380      1.19  christos 		cp += sprintf(cp, " (");
    381      1.13       cgd 		if (classp->name == NULL)
    382      1.20       cgd 			cp += sprintf(cp, "class 0x%02x, subclass 0x%02x",
    383      1.13       cgd 			    class, subclass);
    384      1.13       cgd 		else {
    385      1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    386      1.20       cgd 				cp += sprintf(cp,
    387      1.20       cgd 				    "%s subclass 0x%02x",
    388      1.20       cgd 				    classp->name, subclass);
    389      1.13       cgd 			else
    390      1.20       cgd 				cp += sprintf(cp, "%s %s",
    391      1.20       cgd 				    subclassp->name, classp->name);
    392      1.13       cgd 		}
    393      1.20       cgd 		if (interface != 0)
    394      1.20       cgd 			cp += sprintf(cp, ", interface 0x%02x", interface);
    395      1.20       cgd 		if (revision != 0)
    396      1.20       cgd 			cp += sprintf(cp, ", revision 0x%02x", revision);
    397      1.20       cgd 		cp += sprintf(cp, ")");
    398      1.13       cgd 	}
    399      1.22   thorpej }
    400      1.22   thorpej 
    401      1.22   thorpej /*
    402      1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    403      1.22   thorpej  * in a device attach routine like this:
    404      1.22   thorpej  *
    405      1.22   thorpej  *	#ifdef MYDEV_DEBUG
    406      1.22   thorpej  *		printf("%s: ", sc->sc_dev.dv_xname);
    407      1.22   thorpej  *		pci_conf_print(pa->pa_pc, pa->pa_tag);
    408      1.22   thorpej  *	#endif
    409      1.22   thorpej  */
    410      1.26       cgd 
    411      1.26       cgd #define	i2o(i)	((i) * 4)
    412      1.26       cgd #define	o2i(o)	((o) / 4)
    413      1.27       cgd #define	onoff(str, bit)							\
    414      1.27       cgd 	printf("      %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
    415      1.26       cgd 
    416      1.26       cgd static void
    417      1.26       cgd pci_conf_print_common(pc, tag, regs)
    418      1.22   thorpej 	pci_chipset_tag_t pc;
    419      1.22   thorpej 	pcitag_t tag;
    420      1.26       cgd 	const pcireg_t *regs;
    421      1.22   thorpej {
    422      1.22   thorpej #ifdef PCIVERBOSE
    423      1.22   thorpej 	struct pci_knowndev *kdp;
    424      1.22   thorpej #endif
    425      1.22   thorpej 	struct pci_class *classp, *subclassp;
    426      1.26       cgd 	pcireg_t rval;
    427      1.22   thorpej 
    428      1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    429      1.22   thorpej #ifndef PCIVERBOSE
    430      1.26       cgd 	printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    431      1.26       cgd 	printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    432      1.22   thorpej #else
    433      1.22   thorpej 	for (kdp = pci_knowndevs; kdp->vendorname != NULL; kdp++) {
    434      1.22   thorpej 		if (kdp->vendor == PCI_VENDOR(rval) &&
    435      1.22   thorpej 		    (kdp->product == PCI_PRODUCT(rval) ||
    436      1.22   thorpej 		    (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0)) {
    437      1.22   thorpej 			break;
    438      1.22   thorpej 		}
    439      1.22   thorpej 	}
    440      1.22   thorpej 	if (kdp->vendorname != NULL)
    441      1.26       cgd 		printf("    Vendor Name: %s (0x%04x)\n", kdp->vendorname,
    442      1.26       cgd 		    PCI_VENDOR(rval));
    443      1.22   thorpej 	else
    444      1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    445      1.22   thorpej 	if (kdp->productname != NULL && (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0)
    446      1.26       cgd 		printf("    Device Name: %s (0x%04x)\n", kdp->productname,
    447      1.26       cgd 		    PCI_PRODUCT(rval));
    448      1.22   thorpej 	else
    449      1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    450      1.22   thorpej #endif /* PCIVERBOSE */
    451      1.22   thorpej 
    452      1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    453      1.23  drochner 
    454      1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    455      1.26       cgd 	onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
    456      1.26       cgd 	onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
    457      1.26       cgd 	onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
    458      1.26       cgd 	onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
    459      1.26       cgd 	onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
    460      1.26       cgd 	onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
    461      1.26       cgd 	onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
    462      1.26       cgd 	onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
    463      1.26       cgd 	onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
    464      1.26       cgd 	onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
    465      1.26       cgd 
    466      1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    467  1.32.8.1  wrstuden 	onoff("Capability List support", PCI_STATUS_CAPLIST_SUPPORT);
    468      1.26       cgd 	onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
    469      1.26       cgd 	onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
    470      1.26       cgd 	onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
    471      1.26       cgd 	onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
    472      1.22   thorpej 
    473      1.26       cgd 	printf("      DEVSEL timing: ");
    474      1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    475      1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    476      1.22   thorpej 		printf("fast");
    477      1.22   thorpej 		break;
    478      1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    479      1.22   thorpej 		printf("medium");
    480      1.22   thorpej 		break;
    481      1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    482      1.22   thorpej 		printf("slow");
    483      1.22   thorpej 		break;
    484      1.26       cgd 	default:
    485      1.26       cgd 		printf("unknown/reserved");	/* XXX */
    486      1.26       cgd 		break;
    487      1.22   thorpej 	}
    488      1.26       cgd 	printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
    489      1.22   thorpej 
    490      1.26       cgd 	onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
    491      1.26       cgd 	onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
    492      1.26       cgd 	onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
    493      1.26       cgd 	onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
    494      1.26       cgd 	onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
    495      1.22   thorpej 
    496      1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    497      1.22   thorpej 	for (classp = pci_class; classp->name != NULL; classp++) {
    498      1.22   thorpej 		if (PCI_CLASS(rval) == classp->val)
    499      1.22   thorpej 			break;
    500      1.22   thorpej 	}
    501      1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    502      1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    503      1.22   thorpej 		if (PCI_SUBCLASS(rval) == subclassp->val)
    504      1.22   thorpej 			break;
    505      1.22   thorpej 		subclassp++;
    506      1.22   thorpej 	}
    507      1.22   thorpej 	if (classp->name != NULL) {
    508      1.26       cgd 		printf("    Class Name: %s (0x%02x)\n", classp->name,
    509      1.26       cgd 		    PCI_CLASS(rval));
    510      1.22   thorpej 		if (subclassp != NULL && subclassp->name != NULL)
    511      1.26       cgd 			printf("    Subclass Name: %s (0x%02x)\n",
    512      1.26       cgd 			    subclassp->name, PCI_SUBCLASS(rval));
    513      1.22   thorpej 		else
    514      1.26       cgd 			printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    515      1.22   thorpej 	} else {
    516      1.26       cgd 		printf("    Class ID: 0x%02x\n", PCI_CLASS(rval));
    517      1.26       cgd 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    518      1.22   thorpej 	}
    519      1.26       cgd 	printf("    Interface: 0x%02x\n", PCI_INTERFACE(rval));
    520      1.26       cgd 	printf("    Revision ID: 0x%02x\n", PCI_REVISION(rval));
    521      1.22   thorpej 
    522      1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    523      1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    524      1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    525      1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    526      1.26       cgd 	    PCI_HDRTYPE(rval));
    527      1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    528      1.26       cgd 	printf("    Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
    529      1.26       cgd }
    530      1.22   thorpej 
    531      1.26       cgd static void
    532      1.28       cgd pci_conf_print_bar(pc, tag, regs, reg, name)
    533      1.26       cgd 	pci_chipset_tag_t pc;
    534      1.26       cgd 	pcitag_t tag;
    535      1.26       cgd 	const pcireg_t *regs;
    536      1.27       cgd 	int reg;
    537      1.28       cgd 	const char *name;
    538      1.26       cgd {
    539      1.27       cgd 	int s;
    540      1.26       cgd 	pcireg_t mask, rval;
    541      1.22   thorpej 
    542      1.27       cgd 	/*
    543      1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    544      1.27       cgd 	 *
    545      1.27       cgd 	 * 1) The builtin software should have already mapped the
    546      1.27       cgd 	 * device in a reasonable way.
    547      1.27       cgd 	 *
    548      1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    549      1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    550      1.27       cgd 	 * we write all 1s and see what we get back.
    551      1.27       cgd 	 */
    552      1.27       cgd 	rval = regs[o2i(reg)];
    553      1.27       cgd 	if (rval != 0) {
    554      1.24   thorpej 		/*
    555      1.27       cgd 		 * The following sequence seems to make some devices
    556      1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    557      1.27       cgd 		 * have their space mapped) very unhappy, to
    558      1.27       cgd 		 * the point of crashing the system.
    559      1.24   thorpej 		 *
    560      1.27       cgd 		 * Therefore, if the mapping register is zero to
    561      1.27       cgd 		 * start out with, don't bother trying.
    562      1.24   thorpej 		 */
    563      1.27       cgd 		s = splhigh();
    564      1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    565      1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    566      1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    567      1.27       cgd 		splx(s);
    568      1.27       cgd 	} else
    569      1.27       cgd 		mask = 0;
    570      1.27       cgd 
    571      1.28       cgd 	printf("    Base address register at 0x%02x", reg);
    572      1.28       cgd 	if (name)
    573      1.28       cgd 		printf(" (%s)", name);
    574      1.28       cgd 	printf("\n      ");
    575      1.27       cgd 	if (rval == 0) {
    576      1.27       cgd 		printf("not implemented(?)\n");
    577      1.28       cgd 		return;
    578      1.28       cgd 	}
    579      1.28       cgd 	printf("type: ");
    580      1.28       cgd 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    581      1.27       cgd 		const char *type, *cache;
    582      1.27       cgd 
    583      1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    584      1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    585      1.27       cgd 			type = "32-bit";
    586      1.27       cgd 			break;
    587      1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    588      1.27       cgd 			type = "32-bit-1M";
    589      1.27       cgd 			break;
    590      1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    591      1.27       cgd 			type = "64-bit";
    592      1.27       cgd 			break;
    593      1.27       cgd 		default:
    594      1.27       cgd 			type = "unknown (XXX)";
    595      1.27       cgd 			break;
    596      1.22   thorpej 		}
    597      1.27       cgd 		if (PCI_MAPREG_MEM_CACHEABLE(rval))
    598      1.27       cgd 			cache = "";
    599      1.27       cgd 		else
    600      1.27       cgd 			cache = "non";
    601      1.27       cgd 		printf("%s %scacheable memory\n", type, cache);
    602      1.28       cgd 		printf("      base: 0x%08x, size: 0x%08x\n",
    603      1.27       cgd 		    PCI_MAPREG_MEM_ADDR(rval),
    604      1.27       cgd 		    PCI_MAPREG_MEM_SIZE(mask));
    605      1.27       cgd 	} else {
    606      1.27       cgd 		printf("i/o\n");
    607      1.28       cgd 		printf("      base: 0x%08x, size: 0x%08x\n",
    608      1.27       cgd 		    PCI_MAPREG_IO_ADDR(rval),
    609      1.27       cgd 		    PCI_MAPREG_IO_SIZE(mask));
    610      1.22   thorpej 	}
    611      1.27       cgd }
    612      1.28       cgd 
    613      1.28       cgd static void
    614      1.28       cgd pci_conf_print_regs(regs, first, pastlast)
    615      1.28       cgd 	const pcireg_t *regs;
    616      1.28       cgd 	int first, pastlast;
    617      1.28       cgd {
    618      1.28       cgd 	int off, needaddr, neednl;
    619      1.28       cgd 
    620      1.28       cgd 	needaddr = 1;
    621      1.28       cgd 	neednl = 0;
    622      1.28       cgd 	for (off = first; off < pastlast; off += 4) {
    623      1.28       cgd 		if ((off % 16) == 0 || needaddr) {
    624      1.28       cgd 			printf("    0x%02x:", off);
    625      1.28       cgd 			needaddr = 0;
    626      1.28       cgd 		}
    627      1.28       cgd 		printf(" 0x%08x", regs[o2i(off)]);
    628      1.28       cgd 		neednl = 1;
    629      1.28       cgd 		if ((off % 16) == 12) {
    630      1.28       cgd 			printf("\n");
    631      1.28       cgd 			neednl = 0;
    632      1.28       cgd 		}
    633      1.28       cgd 	}
    634      1.28       cgd 	if (neednl)
    635      1.28       cgd 		printf("\n");
    636      1.28       cgd }
    637      1.28       cgd 
    638      1.27       cgd static void
    639      1.27       cgd pci_conf_print_type0(pc, tag, regs)
    640      1.27       cgd 	pci_chipset_tag_t pc;
    641      1.27       cgd 	pcitag_t tag;
    642      1.27       cgd 	const pcireg_t *regs;
    643      1.27       cgd {
    644      1.27       cgd 	int off;
    645      1.27       cgd 	pcireg_t rval;
    646      1.27       cgd 
    647      1.27       cgd 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += 4)
    648      1.28       cgd 		pci_conf_print_bar(pc, tag, regs, off, NULL);
    649      1.22   thorpej 
    650      1.26       cgd 	printf("    Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
    651      1.22   thorpej 
    652      1.31  drochner 	rval = regs[o2i(PCI_SUBSYS_ID_REG)];
    653      1.26       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    654      1.26       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
    655      1.26       cgd 
    656      1.26       cgd 	/* XXX */
    657      1.26       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
    658  1.32.8.1  wrstuden 
    659  1.32.8.1  wrstuden 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
    660  1.32.8.1  wrstuden 		printf("    Capability list pointer: 0x%02x\n",
    661  1.32.8.1  wrstuden 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
    662  1.32.8.1  wrstuden 	else
    663  1.32.8.1  wrstuden 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    664  1.32.8.1  wrstuden 
    665      1.26       cgd 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
    666      1.26       cgd 
    667      1.26       cgd 	rval = regs[o2i(PCI_INTERRUPT_REG)];
    668      1.26       cgd 	printf("    Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
    669      1.26       cgd 	printf("    Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
    670      1.27       cgd 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
    671      1.22   thorpej 	switch (PCI_INTERRUPT_PIN(rval)) {
    672      1.22   thorpej 	case PCI_INTERRUPT_PIN_NONE:
    673      1.27       cgd 		printf("(none)");
    674      1.22   thorpej 		break;
    675      1.22   thorpej 	case PCI_INTERRUPT_PIN_A:
    676      1.27       cgd 		printf("(pin A)");
    677      1.22   thorpej 		break;
    678      1.22   thorpej 	case PCI_INTERRUPT_PIN_B:
    679      1.27       cgd 		printf("(pin B)");
    680      1.22   thorpej 		break;
    681      1.22   thorpej 	case PCI_INTERRUPT_PIN_C:
    682      1.27       cgd 		printf("(pin C)");
    683      1.22   thorpej 		break;
    684      1.22   thorpej 	case PCI_INTERRUPT_PIN_D:
    685      1.27       cgd 		printf("(pin D)");
    686      1.27       cgd 		break;
    687      1.27       cgd 	default:
    688      1.27       cgd 		printf("(???)");
    689      1.22   thorpej 		break;
    690      1.22   thorpej 	}
    691      1.22   thorpej 	printf("\n");
    692      1.26       cgd 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
    693  1.32.8.1  wrstuden 
    694  1.32.8.1  wrstuden 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT) {
    695  1.32.8.1  wrstuden 		for (off = PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]);
    696  1.32.8.1  wrstuden 		     off != 0;
    697  1.32.8.1  wrstuden 		     off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
    698  1.32.8.1  wrstuden 			rval = regs[o2i(off)];
    699  1.32.8.1  wrstuden 			printf("    Capability register at 0x%02x\n", off);
    700  1.32.8.1  wrstuden 
    701  1.32.8.1  wrstuden 			printf("      type: 0x%02x (", PCI_CAPLIST_CAP(rval));
    702  1.32.8.1  wrstuden 			switch (PCI_CAPLIST_CAP(rval)) {
    703  1.32.8.1  wrstuden 			case PCI_CAP_PWRMGMT:
    704  1.32.8.1  wrstuden 				printf("Power Management, rev. %d.0",
    705  1.32.8.1  wrstuden 				    (rval >> 0) & 0x07); /* XXX not clear */
    706  1.32.8.1  wrstuden 				break;
    707  1.32.8.1  wrstuden 			case PCI_CAP_AGP:
    708  1.32.8.1  wrstuden 				printf("AGP, rev. %d.%d",
    709  1.32.8.1  wrstuden 				    (rval >> 24) & 0x0f,
    710  1.32.8.1  wrstuden 				    (rval >> 20) & 0x0f);
    711  1.32.8.1  wrstuden 				break;
    712  1.32.8.1  wrstuden 			case PCI_CAP_VPD:
    713  1.32.8.1  wrstuden 				printf("VPD");
    714  1.32.8.1  wrstuden 				break;
    715  1.32.8.1  wrstuden 			case PCI_CAP_SLOTID:
    716  1.32.8.1  wrstuden 				printf("SlotID");
    717  1.32.8.1  wrstuden 				break;
    718  1.32.8.1  wrstuden 			case PCI_CAP_MBI:
    719  1.32.8.1  wrstuden 				printf("MBI");
    720  1.32.8.1  wrstuden 				break;
    721  1.32.8.1  wrstuden 			case PCI_CAP_HOTSWAP:
    722  1.32.8.1  wrstuden 				printf("Hot-swapping");
    723  1.32.8.1  wrstuden 				break;
    724  1.32.8.1  wrstuden 			default:
    725  1.32.8.1  wrstuden 				printf("unknown/reserved");
    726  1.32.8.1  wrstuden 			}
    727  1.32.8.1  wrstuden 			printf(")\n");
    728  1.32.8.1  wrstuden 		}
    729  1.32.8.1  wrstuden 	}
    730      1.26       cgd }
    731      1.26       cgd 
    732      1.27       cgd static void
    733      1.27       cgd pci_conf_print_type1(pc, tag, regs)
    734      1.27       cgd 	pci_chipset_tag_t pc;
    735      1.27       cgd 	pcitag_t tag;
    736      1.27       cgd 	const pcireg_t *regs;
    737      1.27       cgd {
    738      1.27       cgd 	int off;
    739      1.27       cgd 	pcireg_t rval;
    740      1.27       cgd 
    741      1.27       cgd 	/*
    742      1.27       cgd 	 * XXX these need to be printed in more detail, need to be
    743      1.27       cgd 	 * XXX checked against specs/docs, etc.
    744      1.27       cgd 	 *
    745      1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
    746      1.27       cgd 	 * Bridge chip documentation, and may not be correct with
    747      1.27       cgd 	 * respect to various standards. (XXX)
    748      1.27       cgd 	 */
    749      1.27       cgd 
    750      1.27       cgd 	for (off = 0x10; off < 0x18; off += 4)
    751      1.28       cgd 		pci_conf_print_bar(pc, tag, regs, off, NULL);
    752      1.27       cgd 
    753      1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
    754      1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
    755      1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
    756      1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
    757      1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
    758      1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
    759      1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
    760      1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
    761      1.27       cgd 
    762      1.27       cgd 	rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
    763      1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
    764      1.27       cgd 	onoff("66 MHz capable", 0x0020);
    765      1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
    766      1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    767      1.27       cgd 	onoff("Data parity error detected", 0x0100);
    768      1.27       cgd 
    769      1.27       cgd 	printf("      DEVSEL timing: ");
    770      1.27       cgd 	switch (rval & 0x0600) {
    771      1.27       cgd 	case 0x0000:
    772      1.27       cgd 		printf("fast");
    773      1.27       cgd 		break;
    774      1.27       cgd 	case 0x0200:
    775      1.27       cgd 		printf("medium");
    776      1.27       cgd 		break;
    777      1.27       cgd 	case 0x0400:
    778      1.27       cgd 		printf("slow");
    779      1.27       cgd 		break;
    780      1.27       cgd 	default:
    781      1.27       cgd 		printf("unknown/reserved");	/* XXX */
    782      1.27       cgd 		break;
    783      1.27       cgd 	}
    784      1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
    785      1.27       cgd 
    786      1.27       cgd 	onoff("Signaled Target Abort", 0x0800);
    787      1.27       cgd 	onoff("Received Target Abort", 0x1000);
    788      1.27       cgd 	onoff("Received Master Abort", 0x2000);
    789      1.27       cgd 	onoff("System Error", 0x4000);
    790      1.27       cgd 	onoff("Parity Error", 0x8000);
    791      1.27       cgd 
    792      1.27       cgd 	/* XXX Print more prettily */
    793      1.27       cgd 	printf("    I/O region:\n");
    794      1.27       cgd 	printf("      base register:  0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
    795      1.27       cgd 	printf("      limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
    796      1.27       cgd 	printf("      base upper 16 bits register:  0x%04x\n",
    797      1.27       cgd 	    (regs[o2i(0x30)] >> 0) & 0xffff);
    798      1.27       cgd 	printf("      limit upper 16 bits register: 0x%04x\n",
    799      1.27       cgd 	    (regs[o2i(0x30)] >> 16) & 0xffff);
    800      1.27       cgd 
    801      1.27       cgd 	/* XXX Print more prettily */
    802      1.27       cgd 	printf("    Memory region:\n");
    803      1.27       cgd 	printf("      base register:  0x%04x\n",
    804      1.27       cgd 	    (regs[o2i(0x20)] >> 0) & 0xffff);
    805      1.27       cgd 	printf("      limit register: 0x%04x\n",
    806      1.27       cgd 	    (regs[o2i(0x20)] >> 16) & 0xffff);
    807      1.27       cgd 
    808      1.27       cgd 	/* XXX Print more prettily */
    809      1.27       cgd 	printf("    Prefetchable memory region:\n");
    810      1.27       cgd 	printf("      base register:  0x%04x\n",
    811      1.27       cgd 	    (regs[o2i(0x24)] >> 0) & 0xffff);
    812      1.27       cgd 	printf("      limit register: 0x%04x\n",
    813      1.27       cgd 	    (regs[o2i(0x24)] >> 16) & 0xffff);
    814      1.27       cgd 	printf("      base upper 32 bits register:  0x%08x\n", regs[o2i(0x28)]);
    815      1.27       cgd 	printf("      limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
    816      1.27       cgd 
    817      1.27       cgd 	printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    818      1.27       cgd 	/* XXX */
    819      1.27       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
    820      1.27       cgd 
    821      1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
    822      1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
    823      1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
    824      1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
    825      1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
    826      1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
    827      1.27       cgd 		printf("(none)");
    828      1.27       cgd 		break;
    829      1.27       cgd 	case PCI_INTERRUPT_PIN_A:
    830      1.27       cgd 		printf("(pin A)");
    831      1.27       cgd 		break;
    832      1.27       cgd 	case PCI_INTERRUPT_PIN_B:
    833      1.27       cgd 		printf("(pin B)");
    834      1.27       cgd 		break;
    835      1.27       cgd 	case PCI_INTERRUPT_PIN_C:
    836      1.27       cgd 		printf("(pin C)");
    837      1.27       cgd 		break;
    838      1.27       cgd 	case PCI_INTERRUPT_PIN_D:
    839      1.27       cgd 		printf("(pin D)");
    840      1.27       cgd 		break;
    841      1.27       cgd 	default:
    842      1.27       cgd 		printf("(???)");
    843      1.27       cgd 		break;
    844      1.27       cgd 	}
    845      1.27       cgd 	printf("\n");
    846      1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
    847      1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval); /* XXX bits */
    848      1.27       cgd 	onoff("Parity error response", 0x0001);
    849      1.27       cgd 	onoff("Secondary SERR forwarding", 0x0002);
    850      1.27       cgd 	onoff("ISA enable", 0x0004);
    851      1.27       cgd 	onoff("VGA enable", 0x0008);
    852      1.27       cgd 	onoff("Master abort reporting", 0x0020);
    853      1.27       cgd 	onoff("Secondary bus reset", 0x0040);
    854      1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    855      1.27       cgd }
    856      1.27       cgd 
    857      1.27       cgd static void
    858      1.27       cgd pci_conf_print_type2(pc, tag, regs)
    859      1.27       cgd 	pci_chipset_tag_t pc;
    860      1.27       cgd 	pcitag_t tag;
    861      1.27       cgd 	const pcireg_t *regs;
    862      1.27       cgd {
    863      1.27       cgd 	pcireg_t rval;
    864      1.27       cgd 
    865      1.27       cgd 	/*
    866      1.27       cgd 	 * XXX these need to be printed in more detail, need to be
    867      1.27       cgd 	 * XXX checked against specs/docs, etc.
    868      1.27       cgd 	 *
    869      1.27       cgd 	 * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
    870      1.27       cgd 	 * controller chip documentation, and may not be correct with
    871      1.27       cgd 	 * respect to various standards. (XXX)
    872      1.27       cgd 	 */
    873      1.27       cgd 
    874      1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x10,
    875      1.28       cgd 	    "CardBus socket/ExCA registers");
    876      1.27       cgd 
    877      1.27       cgd 	printf("    Reserved @ 0x14: 0x%04x\n",
    878      1.27       cgd 	    (regs[o2i(0x14)] >> 0) & 0xffff);
    879      1.27       cgd 	rval = (regs[o2i(0x14)] >> 16) & 0xffff;
    880      1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval);
    881      1.27       cgd 	onoff("66 MHz capable", 0x0020);
    882      1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
    883      1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    884      1.27       cgd 	onoff("Data parity error detection", 0x0100);
    885      1.27       cgd 
    886      1.27       cgd 	printf("      DEVSEL timing: ");
    887      1.27       cgd 	switch (rval & 0x0600) {
    888      1.27       cgd 	case 0x0000:
    889      1.27       cgd 		printf("fast");
    890      1.27       cgd 		break;
    891      1.27       cgd 	case 0x0200:
    892      1.27       cgd 		printf("medium");
    893      1.27       cgd 		break;
    894      1.27       cgd 	case 0x0400:
    895      1.27       cgd 		printf("slow");
    896      1.27       cgd 		break;
    897      1.27       cgd 	default:
    898      1.27       cgd 		printf("unknown/reserved");	/* XXX */
    899      1.27       cgd 		break;
    900      1.27       cgd 	}
    901      1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
    902      1.27       cgd 	onoff("PCI target aborts terminate CardBus bus master transactions",
    903      1.27       cgd 	    0x0800);
    904      1.27       cgd 	onoff("CardBus target aborts terminate PCI bus master transactions",
    905      1.27       cgd 	    0x1000);
    906      1.27       cgd 	onoff("Bus initiator aborts terminate initiator transactions",
    907      1.27       cgd 	    0x2000);
    908      1.27       cgd 	onoff("System error", 0x4000);
    909      1.27       cgd 	onoff("Parity error", 0x8000);
    910      1.27       cgd 
    911      1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
    912      1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
    913      1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
    914      1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
    915      1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
    916      1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
    917      1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
    918      1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
    919      1.27       cgd 
    920      1.27       cgd 	/* XXX Print more prettily */
    921      1.27       cgd 	printf("    CardBus memory region 0:\n");
    922      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
    923      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
    924      1.27       cgd 	printf("    CardBus memory region 1:\n");
    925      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
    926      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
    927      1.27       cgd 	printf("    CardBus I/O region 0:\n");
    928      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
    929      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
    930      1.27       cgd 	printf("    CardBus I/O region 1:\n");
    931      1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
    932      1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
    933      1.27       cgd 
    934      1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
    935      1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
    936      1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
    937      1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
    938      1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
    939      1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
    940      1.27       cgd 		printf("(none)");
    941      1.27       cgd 		break;
    942      1.27       cgd 	case PCI_INTERRUPT_PIN_A:
    943      1.27       cgd 		printf("(pin A)");
    944      1.27       cgd 		break;
    945      1.27       cgd 	case PCI_INTERRUPT_PIN_B:
    946      1.27       cgd 		printf("(pin B)");
    947      1.27       cgd 		break;
    948      1.27       cgd 	case PCI_INTERRUPT_PIN_C:
    949      1.27       cgd 		printf("(pin C)");
    950      1.27       cgd 		break;
    951      1.27       cgd 	case PCI_INTERRUPT_PIN_D:
    952      1.27       cgd 		printf("(pin D)");
    953      1.27       cgd 		break;
    954      1.27       cgd 	default:
    955      1.27       cgd 		printf("(???)");
    956      1.27       cgd 		break;
    957      1.27       cgd 	}
    958      1.27       cgd 	printf("\n");
    959      1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
    960      1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
    961      1.27       cgd 	onoff("Parity error response", 0x0001);
    962      1.27       cgd 	onoff("CardBus SERR forwarding", 0x0002);
    963      1.27       cgd 	onoff("ISA enable", 0x0004);
    964      1.27       cgd 	onoff("VGA enable", 0x0008);
    965      1.27       cgd 	onoff("CardBus master abort reporting", 0x0020);
    966      1.27       cgd 	onoff("CardBus reset", 0x0040);
    967      1.27       cgd 	onoff("Functional interrupts routed by ExCA registers", 0x0080);
    968      1.27       cgd 	onoff("Memory window 0 prefetchable", 0x0100);
    969      1.27       cgd 	onoff("Memory window 1 prefetchable", 0x0200);
    970      1.27       cgd 	onoff("Write posting enable", 0x0400);
    971      1.28       cgd 
    972      1.28       cgd 	rval = regs[o2i(0x40)];
    973      1.28       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    974      1.28       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
    975      1.28       cgd 
    976      1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers");
    977      1.27       cgd }
    978      1.27       cgd 
    979      1.26       cgd void
    980      1.26       cgd pci_conf_print(pc, tag, printfn)
    981      1.26       cgd 	pci_chipset_tag_t pc;
    982      1.26       cgd 	pcitag_t tag;
    983      1.26       cgd 	void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
    984      1.26       cgd {
    985      1.26       cgd 	pcireg_t regs[o2i(256)];
    986      1.28       cgd 	int off, endoff, hdrtype;
    987      1.27       cgd 	const char *typename;
    988      1.26       cgd 	void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *);
    989      1.26       cgd 
    990      1.26       cgd 	printf("PCI configuration registers:\n");
    991      1.26       cgd 
    992      1.26       cgd 	for (off = 0; off < 256; off += 4)
    993      1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
    994      1.26       cgd 
    995      1.26       cgd 	/* common header */
    996      1.26       cgd 	printf("  Common header:\n");
    997      1.28       cgd 	pci_conf_print_regs(regs, 0, 16);
    998      1.28       cgd 
    999      1.26       cgd 	printf("\n");
   1000      1.26       cgd 	pci_conf_print_common(pc, tag, regs);
   1001      1.26       cgd 	printf("\n");
   1002      1.26       cgd 
   1003      1.26       cgd 	/* type-dependent header */
   1004      1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
   1005      1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
   1006      1.26       cgd 	case 0:
   1007      1.27       cgd 		/* Standard device header */
   1008      1.27       cgd 		typename = "\"normal\" device";
   1009      1.27       cgd 		typeprintfn = &pci_conf_print_type0;
   1010      1.28       cgd 		endoff = 64;
   1011      1.27       cgd 		break;
   1012      1.27       cgd 	case 1:
   1013      1.27       cgd 		/* PCI-PCI bridge header */
   1014      1.27       cgd 		typename = "PCI-PCI bridge";
   1015      1.26       cgd 		typeprintfn = &pci_conf_print_type1;
   1016      1.28       cgd 		endoff = 64;
   1017      1.26       cgd 		break;
   1018      1.27       cgd 	case 2:
   1019      1.27       cgd 		/* PCI-CardBus bridge header */
   1020      1.27       cgd 		typename = "PCI-CardBus bridge";
   1021      1.27       cgd 		typeprintfn = &pci_conf_print_type2;
   1022      1.28       cgd 		endoff = 72;
   1023      1.27       cgd 		break;
   1024      1.26       cgd 	default:
   1025      1.27       cgd 		typename = NULL;
   1026      1.26       cgd 		typeprintfn = 0;
   1027      1.28       cgd 		endoff = 64;
   1028      1.28       cgd 		break;
   1029      1.26       cgd 	}
   1030      1.27       cgd 	printf("  Type %d ", hdrtype);
   1031      1.27       cgd 	if (typename != NULL)
   1032      1.27       cgd 		printf("(%s) ", typename);
   1033      1.27       cgd 	printf("header:\n");
   1034      1.28       cgd 	pci_conf_print_regs(regs, 16, endoff);
   1035      1.27       cgd 	printf("\n");
   1036      1.26       cgd 	if (typeprintfn)
   1037      1.26       cgd 		(*typeprintfn)(pc, tag, regs);
   1038      1.26       cgd 	else
   1039      1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
   1040      1.26       cgd 		    hdrtype);
   1041      1.26       cgd 	printf("\n");
   1042      1.26       cgd 
   1043      1.26       cgd 	/* device-dependent header */
   1044      1.26       cgd 	printf("  Device-dependent header:\n");
   1045      1.28       cgd 	pci_conf_print_regs(regs, endoff, 256);
   1046      1.26       cgd 	printf("\n");
   1047      1.26       cgd 	if (printfn)
   1048      1.26       cgd 		(*printfn)(pc, tag, regs);
   1049      1.26       cgd 	else
   1050      1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
   1051      1.26       cgd 	printf("\n");
   1052       1.1   mycroft }
   1053