pci_subr.c revision 1.45 1 1.45 thorpej /* $NetBSD: pci_subr.c,v 1.45 2001/09/13 21:42:57 thorpej Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.21 enami
42 1.45 thorpej #ifdef _KERNEL_OPT
43 1.35 cgd #include "opt_pci.h"
44 1.45 thorpej #endif
45 1.1 mycroft
46 1.1 mycroft #include <sys/param.h>
47 1.10 cgd #include <sys/systm.h>
48 1.1 mycroft
49 1.45 thorpej #ifdef _KERNEL
50 1.24 thorpej #include <machine/intr.h>
51 1.45 thorpej #else
52 1.45 thorpej #include <pci.h>
53 1.45 thorpej #endif
54 1.24 thorpej
55 1.10 cgd #include <dev/pci/pcireg.h>
56 1.45 thorpej #ifdef _KERNEL
57 1.7 cgd #include <dev/pci/pcivar.h>
58 1.45 thorpej #endif
59 1.10 cgd #ifdef PCIVERBOSE
60 1.10 cgd #include <dev/pci/pcidevs.h>
61 1.10 cgd #endif
62 1.10 cgd
63 1.10 cgd /*
64 1.10 cgd * Descriptions of known PCI classes and subclasses.
65 1.10 cgd *
66 1.10 cgd * Subclasses are described in the same way as classes, but have a
67 1.10 cgd * NULL subclass pointer.
68 1.10 cgd */
69 1.10 cgd struct pci_class {
70 1.44 thorpej const char *name;
71 1.10 cgd int val; /* as wide as pci_{,sub}class_t */
72 1.42 jdolecek const struct pci_class *subclasses;
73 1.10 cgd };
74 1.10 cgd
75 1.42 jdolecek const struct pci_class pci_subclass_prehistoric[] = {
76 1.10 cgd { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, },
77 1.10 cgd { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, },
78 1.10 cgd { 0 }
79 1.10 cgd };
80 1.10 cgd
81 1.42 jdolecek const struct pci_class pci_subclass_mass_storage[] = {
82 1.10 cgd { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, },
83 1.10 cgd { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, },
84 1.10 cgd { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, },
85 1.10 cgd { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, },
86 1.20 cgd { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, },
87 1.40 cgd { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA, },
88 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, },
89 1.10 cgd { 0 },
90 1.10 cgd };
91 1.10 cgd
92 1.42 jdolecek const struct pci_class pci_subclass_network[] = {
93 1.10 cgd { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, },
94 1.10 cgd { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, },
95 1.10 cgd { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, },
96 1.20 cgd { "ATM", PCI_SUBCLASS_NETWORK_ATM, },
97 1.32 cgd { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, },
98 1.40 cgd { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, },
99 1.40 cgd { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, },
100 1.10 cgd { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, },
101 1.10 cgd { 0 },
102 1.10 cgd };
103 1.10 cgd
104 1.42 jdolecek const struct pci_class pci_subclass_display[] = {
105 1.10 cgd { "VGA", PCI_SUBCLASS_DISPLAY_VGA, },
106 1.10 cgd { "XGA", PCI_SUBCLASS_DISPLAY_XGA, },
107 1.32 cgd { "3D", PCI_SUBCLASS_DISPLAY_3D, },
108 1.10 cgd { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, },
109 1.10 cgd { 0 },
110 1.10 cgd };
111 1.10 cgd
112 1.42 jdolecek const struct pci_class pci_subclass_multimedia[] = {
113 1.10 cgd { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, },
114 1.10 cgd { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, },
115 1.32 cgd { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, },
116 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, },
117 1.10 cgd { 0 },
118 1.10 cgd };
119 1.10 cgd
120 1.42 jdolecek const struct pci_class pci_subclass_memory[] = {
121 1.10 cgd { "RAM", PCI_SUBCLASS_MEMORY_RAM, },
122 1.10 cgd { "flash", PCI_SUBCLASS_MEMORY_FLASH, },
123 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, },
124 1.10 cgd { 0 },
125 1.10 cgd };
126 1.10 cgd
127 1.42 jdolecek const struct pci_class pci_subclass_bridge[] = {
128 1.10 cgd { "host", PCI_SUBCLASS_BRIDGE_HOST, },
129 1.10 cgd { "ISA", PCI_SUBCLASS_BRIDGE_ISA, },
130 1.10 cgd { "EISA", PCI_SUBCLASS_BRIDGE_EISA, },
131 1.10 cgd { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, },
132 1.10 cgd { "PCI", PCI_SUBCLASS_BRIDGE_PCI, },
133 1.10 cgd { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, },
134 1.20 cgd { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, },
135 1.20 cgd { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, },
136 1.32 cgd { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, },
137 1.40 cgd { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI, },
138 1.40 cgd { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, },
139 1.10 cgd { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, },
140 1.10 cgd { 0 },
141 1.10 cgd };
142 1.10 cgd
143 1.42 jdolecek const struct pci_class pci_subclass_communications[] = {
144 1.20 cgd { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL, },
145 1.20 cgd { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL, },
146 1.32 cgd { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, },
147 1.32 cgd { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM, },
148 1.20 cgd { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, },
149 1.20 cgd { 0 },
150 1.20 cgd };
151 1.20 cgd
152 1.42 jdolecek const struct pci_class pci_subclass_system[] = {
153 1.20 cgd { "8259 PIC", PCI_SUBCLASS_SYSTEM_PIC, },
154 1.20 cgd { "8237 DMA", PCI_SUBCLASS_SYSTEM_DMA, },
155 1.20 cgd { "8254 timer", PCI_SUBCLASS_SYSTEM_TIMER, },
156 1.20 cgd { "RTC", PCI_SUBCLASS_SYSTEM_RTC, },
157 1.32 cgd { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_RTC, },
158 1.20 cgd { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, },
159 1.20 cgd { 0 },
160 1.20 cgd };
161 1.20 cgd
162 1.42 jdolecek const struct pci_class pci_subclass_input[] = {
163 1.20 cgd { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, },
164 1.20 cgd { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, },
165 1.20 cgd { "mouse", PCI_SUBCLASS_INPUT_MOUSE, },
166 1.32 cgd { "scanner", PCI_SUBCLASS_INPUT_SCANNER, },
167 1.32 cgd { "game port", PCI_SUBCLASS_INPUT_GAMEPORT, },
168 1.20 cgd { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, },
169 1.20 cgd { 0 },
170 1.20 cgd };
171 1.20 cgd
172 1.42 jdolecek const struct pci_class pci_subclass_dock[] = {
173 1.20 cgd { "generic", PCI_SUBCLASS_DOCK_GENERIC, },
174 1.20 cgd { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, },
175 1.20 cgd { 0 },
176 1.20 cgd };
177 1.20 cgd
178 1.42 jdolecek const struct pci_class pci_subclass_processor[] = {
179 1.20 cgd { "386", PCI_SUBCLASS_PROCESSOR_386, },
180 1.20 cgd { "486", PCI_SUBCLASS_PROCESSOR_486, },
181 1.20 cgd { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, },
182 1.20 cgd { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, },
183 1.20 cgd { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, },
184 1.32 cgd { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, },
185 1.20 cgd { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, },
186 1.20 cgd { 0 },
187 1.20 cgd };
188 1.20 cgd
189 1.42 jdolecek const struct pci_class pci_subclass_serialbus[] = {
190 1.20 cgd { "Firewire", PCI_SUBCLASS_SERIALBUS_FIREWIRE, },
191 1.20 cgd { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, },
192 1.20 cgd { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, },
193 1.20 cgd { "USB", PCI_SUBCLASS_SERIALBUS_USB, },
194 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
195 1.20 cgd { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, },
196 1.32 cgd { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, },
197 1.40 cgd { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, },
198 1.40 cgd { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI, },
199 1.40 cgd { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, },
200 1.40 cgd { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, },
201 1.32 cgd { 0 },
202 1.32 cgd };
203 1.32 cgd
204 1.42 jdolecek const struct pci_class pci_subclass_wireless[] = {
205 1.41 soren { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, },
206 1.32 cgd { "Consumer IR", PCI_SUBCLASS_WIRELESS_CONSUMERIR, },
207 1.32 cgd { "RF", PCI_SUBCLASS_WIRELESS_RF, },
208 1.32 cgd { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, },
209 1.32 cgd { 0 },
210 1.32 cgd };
211 1.32 cgd
212 1.42 jdolecek const struct pci_class pci_subclass_i2o[] = {
213 1.40 cgd { "standard", PCI_SUBCLASS_I2O_STANDARD, },
214 1.32 cgd { 0 },
215 1.32 cgd };
216 1.32 cgd
217 1.42 jdolecek const struct pci_class pci_subclass_satcom[] = {
218 1.32 cgd { "TV", PCI_SUBCLASS_SATCOM_TV, },
219 1.32 cgd { "audio", PCI_SUBCLASS_SATCOM_AUDIO, },
220 1.32 cgd { "voice", PCI_SUBCLASS_SATCOM_VOICE, },
221 1.32 cgd { "data", PCI_SUBCLASS_SATCOM_DATA, },
222 1.32 cgd { 0 },
223 1.32 cgd };
224 1.32 cgd
225 1.42 jdolecek const struct pci_class pci_subclass_crypto[] = {
226 1.32 cgd { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, },
227 1.32 cgd { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, },
228 1.32 cgd { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, },
229 1.32 cgd { 0 },
230 1.32 cgd };
231 1.32 cgd
232 1.42 jdolecek const struct pci_class pci_subclass_dasp[] = {
233 1.32 cgd { "DPIO", PCI_SUBCLASS_DASP_DPIO, },
234 1.40 cgd { "Time and Frequency", PCI_SUBCLASS_DASP_TIMEFREQ, },
235 1.32 cgd { "miscellaneous", PCI_SUBCLASS_DASP_MISC, },
236 1.20 cgd { 0 },
237 1.20 cgd };
238 1.20 cgd
239 1.42 jdolecek const struct pci_class pci_class[] = {
240 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
241 1.10 cgd pci_subclass_prehistoric, },
242 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
243 1.10 cgd pci_subclass_mass_storage, },
244 1.10 cgd { "network", PCI_CLASS_NETWORK,
245 1.10 cgd pci_subclass_network, },
246 1.10 cgd { "display", PCI_CLASS_DISPLAY,
247 1.11 cgd pci_subclass_display, },
248 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
249 1.10 cgd pci_subclass_multimedia, },
250 1.10 cgd { "memory", PCI_CLASS_MEMORY,
251 1.10 cgd pci_subclass_memory, },
252 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
253 1.10 cgd pci_subclass_bridge, },
254 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
255 1.20 cgd pci_subclass_communications, },
256 1.20 cgd { "system", PCI_CLASS_SYSTEM,
257 1.20 cgd pci_subclass_system, },
258 1.20 cgd { "input", PCI_CLASS_INPUT,
259 1.20 cgd pci_subclass_input, },
260 1.20 cgd { "dock", PCI_CLASS_DOCK,
261 1.20 cgd pci_subclass_dock, },
262 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
263 1.20 cgd pci_subclass_processor, },
264 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
265 1.20 cgd pci_subclass_serialbus, },
266 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
267 1.32 cgd pci_subclass_wireless, },
268 1.32 cgd { "I2O", PCI_CLASS_I2O,
269 1.32 cgd pci_subclass_i2o, },
270 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
271 1.32 cgd pci_subclass_satcom, },
272 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
273 1.32 cgd pci_subclass_crypto, },
274 1.32 cgd { "DASP", PCI_CLASS_DASP,
275 1.32 cgd pci_subclass_dasp, },
276 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
277 1.10 cgd 0, },
278 1.10 cgd { 0 },
279 1.10 cgd };
280 1.10 cgd
281 1.10 cgd #ifdef PCIVERBOSE
282 1.10 cgd /*
283 1.10 cgd * Descriptions of of known vendors and devices ("products").
284 1.10 cgd */
285 1.10 cgd struct pci_knowndev {
286 1.10 cgd pci_vendor_id_t vendor;
287 1.10 cgd pci_product_id_t product;
288 1.10 cgd int flags;
289 1.10 cgd char *vendorname, *productname;
290 1.10 cgd };
291 1.13 cgd #define PCI_KNOWNDEV_NOPROD 0x01 /* match on vendor only */
292 1.10 cgd
293 1.10 cgd #include <dev/pci/pcidevs_data.h>
294 1.10 cgd #endif /* PCIVERBOSE */
295 1.29 augustss
296 1.29 augustss char *
297 1.44 thorpej pci_findvendor(pcireg_t id_reg)
298 1.29 augustss {
299 1.29 augustss #ifdef PCIVERBOSE
300 1.29 augustss pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
301 1.42 jdolecek const struct pci_knowndev *kdp;
302 1.29 augustss
303 1.29 augustss kdp = pci_knowndevs;
304 1.29 augustss while (kdp->vendorname != NULL) { /* all have vendor name */
305 1.29 augustss if (kdp->vendor == vendor)
306 1.29 augustss break;
307 1.29 augustss kdp++;
308 1.29 augustss }
309 1.29 augustss return (kdp->vendorname);
310 1.29 augustss #else
311 1.29 augustss return (NULL);
312 1.29 augustss #endif
313 1.29 augustss }
314 1.10 cgd
315 1.10 cgd void
316 1.44 thorpej pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp)
317 1.10 cgd {
318 1.10 cgd pci_vendor_id_t vendor;
319 1.10 cgd pci_product_id_t product;
320 1.10 cgd pci_class_t class;
321 1.10 cgd pci_subclass_t subclass;
322 1.10 cgd pci_interface_t interface;
323 1.10 cgd pci_revision_t revision;
324 1.10 cgd char *vendor_namep, *product_namep;
325 1.42 jdolecek const struct pci_class *classp, *subclassp;
326 1.10 cgd #ifdef PCIVERBOSE
327 1.42 jdolecek const struct pci_knowndev *kdp;
328 1.16 cgd const char *unmatched = "unknown ";
329 1.15 cgd #else
330 1.16 cgd const char *unmatched = "";
331 1.10 cgd #endif
332 1.10 cgd
333 1.10 cgd vendor = PCI_VENDOR(id_reg);
334 1.10 cgd product = PCI_PRODUCT(id_reg);
335 1.10 cgd
336 1.10 cgd class = PCI_CLASS(class_reg);
337 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
338 1.10 cgd interface = PCI_INTERFACE(class_reg);
339 1.10 cgd revision = PCI_REVISION(class_reg);
340 1.10 cgd
341 1.10 cgd #ifdef PCIVERBOSE
342 1.10 cgd kdp = pci_knowndevs;
343 1.10 cgd while (kdp->vendorname != NULL) { /* all have vendor name */
344 1.10 cgd if (kdp->vendor == vendor && (kdp->product == product ||
345 1.10 cgd (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0))
346 1.10 cgd break;
347 1.10 cgd kdp++;
348 1.10 cgd }
349 1.13 cgd if (kdp->vendorname == NULL)
350 1.10 cgd vendor_namep = product_namep = NULL;
351 1.13 cgd else {
352 1.10 cgd vendor_namep = kdp->vendorname;
353 1.10 cgd product_namep = (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0 ?
354 1.10 cgd kdp->productname : NULL;
355 1.10 cgd }
356 1.10 cgd #else /* PCIVERBOSE */
357 1.10 cgd vendor_namep = product_namep = NULL;
358 1.10 cgd #endif /* PCIVERBOSE */
359 1.10 cgd
360 1.10 cgd classp = pci_class;
361 1.10 cgd while (classp->name != NULL) {
362 1.10 cgd if (class == classp->val)
363 1.10 cgd break;
364 1.10 cgd classp++;
365 1.10 cgd }
366 1.10 cgd
367 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
368 1.10 cgd while (subclassp && subclassp->name != NULL) {
369 1.10 cgd if (subclass == subclassp->val)
370 1.10 cgd break;
371 1.10 cgd subclassp++;
372 1.10 cgd }
373 1.10 cgd
374 1.10 cgd if (vendor_namep == NULL)
375 1.19 christos cp += sprintf(cp, "%svendor 0x%04x product 0x%04x",
376 1.15 cgd unmatched, vendor, product);
377 1.10 cgd else if (product_namep != NULL)
378 1.19 christos cp += sprintf(cp, "%s %s", vendor_namep, product_namep);
379 1.10 cgd else
380 1.20 cgd cp += sprintf(cp, "%s product 0x%04x",
381 1.10 cgd vendor_namep, product);
382 1.13 cgd if (showclass) {
383 1.19 christos cp += sprintf(cp, " (");
384 1.13 cgd if (classp->name == NULL)
385 1.20 cgd cp += sprintf(cp, "class 0x%02x, subclass 0x%02x",
386 1.13 cgd class, subclass);
387 1.13 cgd else {
388 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
389 1.20 cgd cp += sprintf(cp,
390 1.20 cgd "%s subclass 0x%02x",
391 1.20 cgd classp->name, subclass);
392 1.13 cgd else
393 1.20 cgd cp += sprintf(cp, "%s %s",
394 1.20 cgd subclassp->name, classp->name);
395 1.13 cgd }
396 1.20 cgd if (interface != 0)
397 1.20 cgd cp += sprintf(cp, ", interface 0x%02x", interface);
398 1.20 cgd if (revision != 0)
399 1.20 cgd cp += sprintf(cp, ", revision 0x%02x", revision);
400 1.20 cgd cp += sprintf(cp, ")");
401 1.13 cgd }
402 1.22 thorpej }
403 1.22 thorpej
404 1.22 thorpej /*
405 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
406 1.22 thorpej * in a device attach routine like this:
407 1.22 thorpej *
408 1.22 thorpej * #ifdef MYDEV_DEBUG
409 1.22 thorpej * printf("%s: ", sc->sc_dev.dv_xname);
410 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
411 1.22 thorpej * #endif
412 1.22 thorpej */
413 1.26 cgd
414 1.26 cgd #define i2o(i) ((i) * 4)
415 1.26 cgd #define o2i(o) ((o) / 4)
416 1.27 cgd #define onoff(str, bit) \
417 1.27 cgd printf(" %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
418 1.26 cgd
419 1.26 cgd static void
420 1.45 thorpej pci_conf_print_common(
421 1.45 thorpej #ifdef _KERNEL
422 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
423 1.45 thorpej #endif
424 1.45 thorpej const pcireg_t *regs)
425 1.22 thorpej {
426 1.22 thorpej #ifdef PCIVERBOSE
427 1.42 jdolecek const struct pci_knowndev *kdp;
428 1.22 thorpej #endif
429 1.42 jdolecek const struct pci_class *classp, *subclassp;
430 1.26 cgd pcireg_t rval;
431 1.22 thorpej
432 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
433 1.22 thorpej #ifndef PCIVERBOSE
434 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
435 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
436 1.22 thorpej #else
437 1.22 thorpej for (kdp = pci_knowndevs; kdp->vendorname != NULL; kdp++) {
438 1.22 thorpej if (kdp->vendor == PCI_VENDOR(rval) &&
439 1.22 thorpej (kdp->product == PCI_PRODUCT(rval) ||
440 1.22 thorpej (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0)) {
441 1.22 thorpej break;
442 1.22 thorpej }
443 1.22 thorpej }
444 1.22 thorpej if (kdp->vendorname != NULL)
445 1.26 cgd printf(" Vendor Name: %s (0x%04x)\n", kdp->vendorname,
446 1.26 cgd PCI_VENDOR(rval));
447 1.22 thorpej else
448 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
449 1.22 thorpej if (kdp->productname != NULL && (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0)
450 1.26 cgd printf(" Device Name: %s (0x%04x)\n", kdp->productname,
451 1.26 cgd PCI_PRODUCT(rval));
452 1.22 thorpej else
453 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
454 1.22 thorpej #endif /* PCIVERBOSE */
455 1.22 thorpej
456 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
457 1.23 drochner
458 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
459 1.26 cgd onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
460 1.26 cgd onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
461 1.26 cgd onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
462 1.26 cgd onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
463 1.26 cgd onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
464 1.26 cgd onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
465 1.26 cgd onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
466 1.26 cgd onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
467 1.26 cgd onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
468 1.26 cgd onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
469 1.26 cgd
470 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
471 1.33 kleink onoff("Capability List support", PCI_STATUS_CAPLIST_SUPPORT);
472 1.26 cgd onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
473 1.26 cgd onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
474 1.26 cgd onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
475 1.26 cgd onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
476 1.22 thorpej
477 1.26 cgd printf(" DEVSEL timing: ");
478 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
479 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
480 1.22 thorpej printf("fast");
481 1.22 thorpej break;
482 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
483 1.22 thorpej printf("medium");
484 1.22 thorpej break;
485 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
486 1.22 thorpej printf("slow");
487 1.22 thorpej break;
488 1.26 cgd default:
489 1.26 cgd printf("unknown/reserved"); /* XXX */
490 1.26 cgd break;
491 1.22 thorpej }
492 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
493 1.22 thorpej
494 1.26 cgd onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
495 1.26 cgd onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
496 1.26 cgd onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
497 1.26 cgd onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
498 1.26 cgd onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
499 1.22 thorpej
500 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
501 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
502 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
503 1.22 thorpej break;
504 1.22 thorpej }
505 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
506 1.22 thorpej while (subclassp && subclassp->name != NULL) {
507 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
508 1.22 thorpej break;
509 1.22 thorpej subclassp++;
510 1.22 thorpej }
511 1.22 thorpej if (classp->name != NULL) {
512 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
513 1.26 cgd PCI_CLASS(rval));
514 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
515 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
516 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
517 1.22 thorpej else
518 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
519 1.22 thorpej } else {
520 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
521 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
522 1.22 thorpej }
523 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
524 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
525 1.22 thorpej
526 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
527 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
528 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
529 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
530 1.26 cgd PCI_HDRTYPE(rval));
531 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
532 1.26 cgd printf(" Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
533 1.26 cgd }
534 1.22 thorpej
535 1.37 nathanw static int
536 1.45 thorpej pci_conf_print_bar(
537 1.45 thorpej #ifdef _KERNEL
538 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
539 1.45 thorpej #endif
540 1.45 thorpej const pcireg_t *regs, int reg, const char *name
541 1.45 thorpej #ifdef _KERNEL
542 1.45 thorpej , int sizebar
543 1.45 thorpej #endif
544 1.45 thorpej )
545 1.26 cgd {
546 1.45 thorpej int width;
547 1.45 thorpej pcireg_t rval, rval64h;
548 1.45 thorpej #ifdef _KERNEL
549 1.45 thorpej int s;
550 1.45 thorpej pcireg_t mask, mask64h;
551 1.45 thorpej #endif
552 1.45 thorpej
553 1.37 nathanw width = 4;
554 1.22 thorpej
555 1.27 cgd /*
556 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
557 1.27 cgd *
558 1.27 cgd * 1) The builtin software should have already mapped the
559 1.27 cgd * device in a reasonable way.
560 1.27 cgd *
561 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
562 1.27 cgd * the bottom n bits of the address to 0. As recommended,
563 1.27 cgd * we write all 1s and see what we get back.
564 1.27 cgd */
565 1.45 thorpej
566 1.27 cgd rval = regs[o2i(reg)];
567 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
568 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
569 1.45 thorpej rval64h = regs[o2i(reg + 4)];
570 1.45 thorpej width = 8;
571 1.45 thorpej } else
572 1.45 thorpej rval64h = 0;
573 1.45 thorpej
574 1.45 thorpej #ifdef _KERNEL
575 1.38 cgd /* XXX don't size unknown memory type? */
576 1.38 cgd if (rval != 0 && sizebar) {
577 1.24 thorpej /*
578 1.27 cgd * The following sequence seems to make some devices
579 1.27 cgd * (e.g. host bus bridges, which don't normally
580 1.27 cgd * have their space mapped) very unhappy, to
581 1.27 cgd * the point of crashing the system.
582 1.24 thorpej *
583 1.27 cgd * Therefore, if the mapping register is zero to
584 1.27 cgd * start out with, don't bother trying.
585 1.24 thorpej */
586 1.27 cgd s = splhigh();
587 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
588 1.27 cgd mask = pci_conf_read(pc, tag, reg);
589 1.27 cgd pci_conf_write(pc, tag, reg, rval);
590 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
591 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
592 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
593 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
594 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
595 1.37 nathanw }
596 1.27 cgd splx(s);
597 1.27 cgd } else
598 1.27 cgd mask = 0;
599 1.45 thorpej #endif /* _KERNEL */
600 1.27 cgd
601 1.28 cgd printf(" Base address register at 0x%02x", reg);
602 1.28 cgd if (name)
603 1.28 cgd printf(" (%s)", name);
604 1.28 cgd printf("\n ");
605 1.27 cgd if (rval == 0) {
606 1.27 cgd printf("not implemented(?)\n");
607 1.37 nathanw return width;
608 1.37 nathanw }
609 1.28 cgd printf("type: ");
610 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
611 1.34 drochner const char *type, *prefetch;
612 1.27 cgd
613 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
614 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
615 1.27 cgd type = "32-bit";
616 1.27 cgd break;
617 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
618 1.27 cgd type = "32-bit-1M";
619 1.27 cgd break;
620 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
621 1.27 cgd type = "64-bit";
622 1.27 cgd break;
623 1.27 cgd default:
624 1.27 cgd type = "unknown (XXX)";
625 1.27 cgd break;
626 1.22 thorpej }
627 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
628 1.34 drochner prefetch = "";
629 1.27 cgd else
630 1.34 drochner prefetch = "non";
631 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
632 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
633 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
634 1.38 cgd printf(" base: 0x%016llx, ",
635 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
636 1.38 cgd ((((long long) rval64h) << 32) | rval)));
637 1.45 thorpej #ifdef _KERNEL
638 1.38 cgd if (sizebar)
639 1.38 cgd printf("size: 0x%016llx",
640 1.38 cgd PCI_MAPREG_MEM64_SIZE(
641 1.38 cgd ((((long long) mask64h) << 32) | mask)));
642 1.38 cgd else
643 1.45 thorpej #endif /* _KERNEL */
644 1.38 cgd printf("not sized");
645 1.38 cgd printf("\n");
646 1.37 nathanw break;
647 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
648 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
649 1.37 nathanw default:
650 1.38 cgd printf(" base: 0x%08x, ",
651 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
652 1.45 thorpej #ifdef _KERNEL
653 1.38 cgd if (sizebar)
654 1.38 cgd printf("size: 0x%08x",
655 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
656 1.38 cgd else
657 1.45 thorpej #endif /* _KERNEL */
658 1.38 cgd printf("not sized");
659 1.38 cgd printf("\n");
660 1.37 nathanw break;
661 1.37 nathanw }
662 1.27 cgd } else {
663 1.45 thorpej #ifdef _KERNEL
664 1.38 cgd if (sizebar)
665 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
666 1.45 thorpej #endif /* _KERNEL */
667 1.27 cgd printf("i/o\n");
668 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
669 1.45 thorpej #ifdef _KERNEL
670 1.38 cgd if (sizebar)
671 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
672 1.38 cgd else
673 1.45 thorpej #endif /* _KERNEL */
674 1.38 cgd printf("not sized");
675 1.38 cgd printf("\n");
676 1.22 thorpej }
677 1.37 nathanw
678 1.37 nathanw return width;
679 1.27 cgd }
680 1.28 cgd
681 1.28 cgd static void
682 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
683 1.28 cgd {
684 1.28 cgd int off, needaddr, neednl;
685 1.28 cgd
686 1.28 cgd needaddr = 1;
687 1.28 cgd neednl = 0;
688 1.28 cgd for (off = first; off < pastlast; off += 4) {
689 1.28 cgd if ((off % 16) == 0 || needaddr) {
690 1.28 cgd printf(" 0x%02x:", off);
691 1.28 cgd needaddr = 0;
692 1.28 cgd }
693 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
694 1.28 cgd neednl = 1;
695 1.28 cgd if ((off % 16) == 12) {
696 1.28 cgd printf("\n");
697 1.28 cgd neednl = 0;
698 1.28 cgd }
699 1.28 cgd }
700 1.28 cgd if (neednl)
701 1.28 cgd printf("\n");
702 1.28 cgd }
703 1.28 cgd
704 1.27 cgd static void
705 1.45 thorpej pci_conf_print_type0(
706 1.45 thorpej #ifdef _KERNEL
707 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
708 1.45 thorpej #endif
709 1.45 thorpej const pcireg_t *regs
710 1.45 thorpej #ifdef _KERNEL
711 1.45 thorpej , int sizebars
712 1.45 thorpej #endif
713 1.45 thorpej )
714 1.27 cgd {
715 1.37 nathanw int off, width;
716 1.27 cgd pcireg_t rval;
717 1.27 cgd
718 1.45 thorpej for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
719 1.45 thorpej #ifdef _KERNEL
720 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
721 1.45 thorpej #else
722 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
723 1.45 thorpej #endif
724 1.45 thorpej }
725 1.22 thorpej
726 1.26 cgd printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
727 1.22 thorpej
728 1.31 drochner rval = regs[o2i(PCI_SUBSYS_ID_REG)];
729 1.26 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
730 1.26 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
731 1.26 cgd
732 1.26 cgd /* XXX */
733 1.26 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
734 1.33 kleink
735 1.33 kleink if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
736 1.33 kleink printf(" Capability list pointer: 0x%02x\n",
737 1.33 kleink PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
738 1.33 kleink else
739 1.33 kleink printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
740 1.33 kleink
741 1.26 cgd printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
742 1.26 cgd
743 1.26 cgd rval = regs[o2i(PCI_INTERRUPT_REG)];
744 1.26 cgd printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
745 1.26 cgd printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
746 1.27 cgd printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
747 1.22 thorpej switch (PCI_INTERRUPT_PIN(rval)) {
748 1.22 thorpej case PCI_INTERRUPT_PIN_NONE:
749 1.27 cgd printf("(none)");
750 1.22 thorpej break;
751 1.22 thorpej case PCI_INTERRUPT_PIN_A:
752 1.27 cgd printf("(pin A)");
753 1.22 thorpej break;
754 1.22 thorpej case PCI_INTERRUPT_PIN_B:
755 1.27 cgd printf("(pin B)");
756 1.22 thorpej break;
757 1.22 thorpej case PCI_INTERRUPT_PIN_C:
758 1.27 cgd printf("(pin C)");
759 1.22 thorpej break;
760 1.22 thorpej case PCI_INTERRUPT_PIN_D:
761 1.27 cgd printf("(pin D)");
762 1.27 cgd break;
763 1.27 cgd default:
764 1.36 mrg printf("(? ? ?)");
765 1.22 thorpej break;
766 1.22 thorpej }
767 1.22 thorpej printf("\n");
768 1.26 cgd printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
769 1.33 kleink
770 1.33 kleink if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT) {
771 1.33 kleink for (off = PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]);
772 1.33 kleink off != 0;
773 1.33 kleink off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
774 1.33 kleink rval = regs[o2i(off)];
775 1.33 kleink printf(" Capability register at 0x%02x\n", off);
776 1.33 kleink
777 1.33 kleink printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
778 1.33 kleink switch (PCI_CAPLIST_CAP(rval)) {
779 1.40 cgd case PCI_CAP_RESERVED0:
780 1.40 cgd printf("reserved");
781 1.40 cgd break;
782 1.33 kleink case PCI_CAP_PWRMGMT:
783 1.33 kleink printf("Power Management, rev. %d.0",
784 1.33 kleink (rval >> 0) & 0x07); /* XXX not clear */
785 1.33 kleink break;
786 1.33 kleink case PCI_CAP_AGP:
787 1.33 kleink printf("AGP, rev. %d.%d",
788 1.33 kleink (rval >> 24) & 0x0f,
789 1.33 kleink (rval >> 20) & 0x0f);
790 1.33 kleink break;
791 1.33 kleink case PCI_CAP_VPD:
792 1.33 kleink printf("VPD");
793 1.33 kleink break;
794 1.33 kleink case PCI_CAP_SLOTID:
795 1.33 kleink printf("SlotID");
796 1.33 kleink break;
797 1.33 kleink case PCI_CAP_MBI:
798 1.33 kleink printf("MBI");
799 1.33 kleink break;
800 1.40 cgd case PCI_CAP_CPCI_HOTSWAP:
801 1.40 cgd printf("CompactPCI Hot-swapping");
802 1.40 cgd break;
803 1.40 cgd case PCI_CAP_PCIX:
804 1.40 cgd printf("PCI-X");
805 1.40 cgd break;
806 1.40 cgd case PCI_CAP_LDT:
807 1.40 cgd printf("LDT");
808 1.40 cgd break;
809 1.40 cgd case PCI_CAP_VENDSPEC:
810 1.40 cgd printf("Vendor-specific");
811 1.40 cgd break;
812 1.40 cgd case PCI_CAP_DEBUGPORT:
813 1.40 cgd printf("Debug Port");
814 1.40 cgd break;
815 1.40 cgd case PCI_CAP_CPCI_RSRCCTL:
816 1.40 cgd printf("CompactPCI Resource Control");
817 1.40 cgd break;
818 1.40 cgd case PCI_CAP_HOTPLUG:
819 1.40 cgd printf("Hot-Plug");
820 1.33 kleink break;
821 1.33 kleink default:
822 1.40 cgd printf("unknown");
823 1.33 kleink }
824 1.33 kleink printf(")\n");
825 1.33 kleink }
826 1.33 kleink }
827 1.26 cgd }
828 1.26 cgd
829 1.27 cgd static void
830 1.45 thorpej pci_conf_print_type1(
831 1.45 thorpej #ifdef _KERNEL
832 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
833 1.45 thorpej #endif
834 1.45 thorpej const pcireg_t *regs
835 1.45 thorpej #ifdef _KERNEL
836 1.45 thorpej , int sizebars
837 1.45 thorpej #endif
838 1.45 thorpej )
839 1.27 cgd {
840 1.37 nathanw int off, width;
841 1.27 cgd pcireg_t rval;
842 1.27 cgd
843 1.27 cgd /*
844 1.27 cgd * XXX these need to be printed in more detail, need to be
845 1.27 cgd * XXX checked against specs/docs, etc.
846 1.27 cgd *
847 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
848 1.27 cgd * Bridge chip documentation, and may not be correct with
849 1.27 cgd * respect to various standards. (XXX)
850 1.27 cgd */
851 1.27 cgd
852 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
853 1.45 thorpej #ifdef _KERNEL
854 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
855 1.45 thorpej #else
856 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
857 1.45 thorpej #endif
858 1.45 thorpej }
859 1.27 cgd
860 1.27 cgd printf(" Primary bus number: 0x%02x\n",
861 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
862 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
863 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
864 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
865 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
866 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
867 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
868 1.27 cgd
869 1.27 cgd rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
870 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
871 1.27 cgd onoff("66 MHz capable", 0x0020);
872 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
873 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
874 1.27 cgd onoff("Data parity error detected", 0x0100);
875 1.27 cgd
876 1.27 cgd printf(" DEVSEL timing: ");
877 1.27 cgd switch (rval & 0x0600) {
878 1.27 cgd case 0x0000:
879 1.27 cgd printf("fast");
880 1.27 cgd break;
881 1.27 cgd case 0x0200:
882 1.27 cgd printf("medium");
883 1.27 cgd break;
884 1.27 cgd case 0x0400:
885 1.27 cgd printf("slow");
886 1.27 cgd break;
887 1.27 cgd default:
888 1.27 cgd printf("unknown/reserved"); /* XXX */
889 1.27 cgd break;
890 1.27 cgd }
891 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
892 1.27 cgd
893 1.27 cgd onoff("Signaled Target Abort", 0x0800);
894 1.27 cgd onoff("Received Target Abort", 0x1000);
895 1.27 cgd onoff("Received Master Abort", 0x2000);
896 1.27 cgd onoff("System Error", 0x4000);
897 1.27 cgd onoff("Parity Error", 0x8000);
898 1.27 cgd
899 1.27 cgd /* XXX Print more prettily */
900 1.27 cgd printf(" I/O region:\n");
901 1.27 cgd printf(" base register: 0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
902 1.27 cgd printf(" limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
903 1.27 cgd printf(" base upper 16 bits register: 0x%04x\n",
904 1.27 cgd (regs[o2i(0x30)] >> 0) & 0xffff);
905 1.27 cgd printf(" limit upper 16 bits register: 0x%04x\n",
906 1.27 cgd (regs[o2i(0x30)] >> 16) & 0xffff);
907 1.27 cgd
908 1.27 cgd /* XXX Print more prettily */
909 1.27 cgd printf(" Memory region:\n");
910 1.27 cgd printf(" base register: 0x%04x\n",
911 1.27 cgd (regs[o2i(0x20)] >> 0) & 0xffff);
912 1.27 cgd printf(" limit register: 0x%04x\n",
913 1.27 cgd (regs[o2i(0x20)] >> 16) & 0xffff);
914 1.27 cgd
915 1.27 cgd /* XXX Print more prettily */
916 1.27 cgd printf(" Prefetchable memory region:\n");
917 1.27 cgd printf(" base register: 0x%04x\n",
918 1.27 cgd (regs[o2i(0x24)] >> 0) & 0xffff);
919 1.27 cgd printf(" limit register: 0x%04x\n",
920 1.27 cgd (regs[o2i(0x24)] >> 16) & 0xffff);
921 1.27 cgd printf(" base upper 32 bits register: 0x%08x\n", regs[o2i(0x28)]);
922 1.27 cgd printf(" limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
923 1.27 cgd
924 1.27 cgd printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
925 1.27 cgd /* XXX */
926 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
927 1.27 cgd
928 1.27 cgd printf(" Interrupt line: 0x%02x\n",
929 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
930 1.27 cgd printf(" Interrupt pin: 0x%02x ",
931 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
932 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
933 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
934 1.27 cgd printf("(none)");
935 1.27 cgd break;
936 1.27 cgd case PCI_INTERRUPT_PIN_A:
937 1.27 cgd printf("(pin A)");
938 1.27 cgd break;
939 1.27 cgd case PCI_INTERRUPT_PIN_B:
940 1.27 cgd printf("(pin B)");
941 1.27 cgd break;
942 1.27 cgd case PCI_INTERRUPT_PIN_C:
943 1.27 cgd printf("(pin C)");
944 1.27 cgd break;
945 1.27 cgd case PCI_INTERRUPT_PIN_D:
946 1.27 cgd printf("(pin D)");
947 1.27 cgd break;
948 1.27 cgd default:
949 1.36 mrg printf("(? ? ?)");
950 1.27 cgd break;
951 1.27 cgd }
952 1.27 cgd printf("\n");
953 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
954 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
955 1.27 cgd onoff("Parity error response", 0x0001);
956 1.27 cgd onoff("Secondary SERR forwarding", 0x0002);
957 1.27 cgd onoff("ISA enable", 0x0004);
958 1.27 cgd onoff("VGA enable", 0x0008);
959 1.27 cgd onoff("Master abort reporting", 0x0020);
960 1.27 cgd onoff("Secondary bus reset", 0x0040);
961 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
962 1.27 cgd }
963 1.27 cgd
964 1.27 cgd static void
965 1.45 thorpej pci_conf_print_type2(
966 1.45 thorpej #ifdef _KERNEL
967 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
968 1.45 thorpej #endif
969 1.45 thorpej const pcireg_t *regs
970 1.45 thorpej #ifdef _KERNEL
971 1.45 thorpej , int sizebars
972 1.45 thorpej #endif
973 1.45 thorpej )
974 1.27 cgd {
975 1.27 cgd pcireg_t rval;
976 1.27 cgd
977 1.27 cgd /*
978 1.27 cgd * XXX these need to be printed in more detail, need to be
979 1.27 cgd * XXX checked against specs/docs, etc.
980 1.27 cgd *
981 1.27 cgd * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
982 1.27 cgd * controller chip documentation, and may not be correct with
983 1.27 cgd * respect to various standards. (XXX)
984 1.27 cgd */
985 1.27 cgd
986 1.45 thorpej #ifdef _KERNEL
987 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
988 1.38 cgd "CardBus socket/ExCA registers", sizebars);
989 1.45 thorpej #else
990 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
991 1.45 thorpej #endif
992 1.27 cgd
993 1.27 cgd printf(" Reserved @ 0x14: 0x%04x\n",
994 1.27 cgd (regs[o2i(0x14)] >> 0) & 0xffff);
995 1.27 cgd rval = (regs[o2i(0x14)] >> 16) & 0xffff;
996 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval);
997 1.27 cgd onoff("66 MHz capable", 0x0020);
998 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
999 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
1000 1.27 cgd onoff("Data parity error detection", 0x0100);
1001 1.27 cgd
1002 1.27 cgd printf(" DEVSEL timing: ");
1003 1.27 cgd switch (rval & 0x0600) {
1004 1.27 cgd case 0x0000:
1005 1.27 cgd printf("fast");
1006 1.27 cgd break;
1007 1.27 cgd case 0x0200:
1008 1.27 cgd printf("medium");
1009 1.27 cgd break;
1010 1.27 cgd case 0x0400:
1011 1.27 cgd printf("slow");
1012 1.27 cgd break;
1013 1.27 cgd default:
1014 1.27 cgd printf("unknown/reserved"); /* XXX */
1015 1.27 cgd break;
1016 1.27 cgd }
1017 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
1018 1.27 cgd onoff("PCI target aborts terminate CardBus bus master transactions",
1019 1.27 cgd 0x0800);
1020 1.27 cgd onoff("CardBus target aborts terminate PCI bus master transactions",
1021 1.27 cgd 0x1000);
1022 1.27 cgd onoff("Bus initiator aborts terminate initiator transactions",
1023 1.27 cgd 0x2000);
1024 1.27 cgd onoff("System error", 0x4000);
1025 1.27 cgd onoff("Parity error", 0x8000);
1026 1.27 cgd
1027 1.27 cgd printf(" PCI bus number: 0x%02x\n",
1028 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
1029 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
1030 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
1031 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1032 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
1033 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
1034 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
1035 1.27 cgd
1036 1.27 cgd /* XXX Print more prettily */
1037 1.27 cgd printf(" CardBus memory region 0:\n");
1038 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
1039 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
1040 1.27 cgd printf(" CardBus memory region 1:\n");
1041 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
1042 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
1043 1.27 cgd printf(" CardBus I/O region 0:\n");
1044 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
1045 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
1046 1.27 cgd printf(" CardBus I/O region 1:\n");
1047 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
1048 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
1049 1.27 cgd
1050 1.27 cgd printf(" Interrupt line: 0x%02x\n",
1051 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
1052 1.27 cgd printf(" Interrupt pin: 0x%02x ",
1053 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
1054 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
1055 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
1056 1.27 cgd printf("(none)");
1057 1.27 cgd break;
1058 1.27 cgd case PCI_INTERRUPT_PIN_A:
1059 1.27 cgd printf("(pin A)");
1060 1.27 cgd break;
1061 1.27 cgd case PCI_INTERRUPT_PIN_B:
1062 1.27 cgd printf("(pin B)");
1063 1.27 cgd break;
1064 1.27 cgd case PCI_INTERRUPT_PIN_C:
1065 1.27 cgd printf("(pin C)");
1066 1.27 cgd break;
1067 1.27 cgd case PCI_INTERRUPT_PIN_D:
1068 1.27 cgd printf("(pin D)");
1069 1.27 cgd break;
1070 1.27 cgd default:
1071 1.36 mrg printf("(? ? ?)");
1072 1.27 cgd break;
1073 1.27 cgd }
1074 1.27 cgd printf("\n");
1075 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
1076 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
1077 1.27 cgd onoff("Parity error response", 0x0001);
1078 1.27 cgd onoff("CardBus SERR forwarding", 0x0002);
1079 1.27 cgd onoff("ISA enable", 0x0004);
1080 1.27 cgd onoff("VGA enable", 0x0008);
1081 1.27 cgd onoff("CardBus master abort reporting", 0x0020);
1082 1.27 cgd onoff("CardBus reset", 0x0040);
1083 1.27 cgd onoff("Functional interrupts routed by ExCA registers", 0x0080);
1084 1.27 cgd onoff("Memory window 0 prefetchable", 0x0100);
1085 1.27 cgd onoff("Memory window 1 prefetchable", 0x0200);
1086 1.27 cgd onoff("Write posting enable", 0x0400);
1087 1.28 cgd
1088 1.28 cgd rval = regs[o2i(0x40)];
1089 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
1090 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
1091 1.28 cgd
1092 1.45 thorpej #ifdef _KERNEL
1093 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
1094 1.38 cgd sizebars);
1095 1.45 thorpej #else
1096 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
1097 1.45 thorpej #endif
1098 1.27 cgd }
1099 1.27 cgd
1100 1.26 cgd void
1101 1.45 thorpej pci_conf_print(
1102 1.45 thorpej #ifdef _KERNEL
1103 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1104 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
1105 1.45 thorpej #else
1106 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
1107 1.45 thorpej #endif
1108 1.45 thorpej )
1109 1.26 cgd {
1110 1.26 cgd pcireg_t regs[o2i(256)];
1111 1.28 cgd int off, endoff, hdrtype;
1112 1.27 cgd const char *typename;
1113 1.45 thorpej #ifdef _KERNEL
1114 1.38 cgd void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
1115 1.38 cgd int sizebars;
1116 1.45 thorpej #else
1117 1.45 thorpej void (*typeprintfn)(const pcireg_t *);
1118 1.45 thorpej #endif
1119 1.26 cgd
1120 1.26 cgd printf("PCI configuration registers:\n");
1121 1.26 cgd
1122 1.45 thorpej for (off = 0; off < 256; off += 4) {
1123 1.45 thorpej #ifdef _KERNEL
1124 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
1125 1.45 thorpej #else
1126 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
1127 1.45 thorpej ®s[o2i(off)]) == -1)
1128 1.45 thorpej regs[o2i(off)] = 0;
1129 1.45 thorpej #endif
1130 1.45 thorpej }
1131 1.26 cgd
1132 1.45 thorpej #ifdef _KERNEL
1133 1.38 cgd sizebars = 1;
1134 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
1135 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
1136 1.38 cgd sizebars = 0;
1137 1.45 thorpej #endif
1138 1.38 cgd
1139 1.26 cgd /* common header */
1140 1.26 cgd printf(" Common header:\n");
1141 1.28 cgd pci_conf_print_regs(regs, 0, 16);
1142 1.28 cgd
1143 1.26 cgd printf("\n");
1144 1.45 thorpej #ifdef _KERNEL
1145 1.26 cgd pci_conf_print_common(pc, tag, regs);
1146 1.45 thorpej #else
1147 1.45 thorpej pci_conf_print_common(regs);
1148 1.45 thorpej #endif
1149 1.26 cgd printf("\n");
1150 1.26 cgd
1151 1.26 cgd /* type-dependent header */
1152 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
1153 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
1154 1.26 cgd case 0:
1155 1.27 cgd /* Standard device header */
1156 1.27 cgd typename = "\"normal\" device";
1157 1.27 cgd typeprintfn = &pci_conf_print_type0;
1158 1.28 cgd endoff = 64;
1159 1.27 cgd break;
1160 1.27 cgd case 1:
1161 1.27 cgd /* PCI-PCI bridge header */
1162 1.27 cgd typename = "PCI-PCI bridge";
1163 1.26 cgd typeprintfn = &pci_conf_print_type1;
1164 1.28 cgd endoff = 64;
1165 1.26 cgd break;
1166 1.27 cgd case 2:
1167 1.27 cgd /* PCI-CardBus bridge header */
1168 1.27 cgd typename = "PCI-CardBus bridge";
1169 1.27 cgd typeprintfn = &pci_conf_print_type2;
1170 1.28 cgd endoff = 72;
1171 1.27 cgd break;
1172 1.26 cgd default:
1173 1.27 cgd typename = NULL;
1174 1.26 cgd typeprintfn = 0;
1175 1.28 cgd endoff = 64;
1176 1.28 cgd break;
1177 1.26 cgd }
1178 1.27 cgd printf(" Type %d ", hdrtype);
1179 1.27 cgd if (typename != NULL)
1180 1.27 cgd printf("(%s) ", typename);
1181 1.27 cgd printf("header:\n");
1182 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
1183 1.27 cgd printf("\n");
1184 1.45 thorpej if (typeprintfn) {
1185 1.45 thorpej #ifdef _KERNEL
1186 1.38 cgd (*typeprintfn)(pc, tag, regs, sizebars);
1187 1.45 thorpej #else
1188 1.45 thorpej (*typeprintfn)(regs);
1189 1.45 thorpej #endif
1190 1.45 thorpej } else
1191 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
1192 1.26 cgd hdrtype);
1193 1.26 cgd printf("\n");
1194 1.26 cgd
1195 1.45 thorpej #ifdef _KERNEL
1196 1.26 cgd /* device-dependent header */
1197 1.26 cgd printf(" Device-dependent header:\n");
1198 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
1199 1.26 cgd printf("\n");
1200 1.26 cgd if (printfn)
1201 1.26 cgd (*printfn)(pc, tag, regs);
1202 1.26 cgd else
1203 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
1204 1.26 cgd printf("\n");
1205 1.45 thorpej #endif /* _KERNEL */
1206 1.1 mycroft }
1207