pci_subr.c revision 1.58 1 1.58 itojun /* $NetBSD: pci_subr.c,v 1.58 2004/04/23 21:13:07 itojun Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.47 lukem
42 1.47 lukem #include <sys/cdefs.h>
43 1.58 itojun __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.58 2004/04/23 21:13:07 itojun Exp $");
44 1.21 enami
45 1.45 thorpej #ifdef _KERNEL_OPT
46 1.35 cgd #include "opt_pci.h"
47 1.45 thorpej #endif
48 1.1 mycroft
49 1.1 mycroft #include <sys/param.h>
50 1.10 cgd #include <sys/systm.h>
51 1.1 mycroft
52 1.45 thorpej #ifdef _KERNEL
53 1.24 thorpej #include <machine/intr.h>
54 1.45 thorpej #else
55 1.45 thorpej #include <pci.h>
56 1.46 enami #include <stdio.h>
57 1.45 thorpej #endif
58 1.24 thorpej
59 1.10 cgd #include <dev/pci/pcireg.h>
60 1.45 thorpej #ifdef _KERNEL
61 1.7 cgd #include <dev/pci/pcivar.h>
62 1.45 thorpej #endif
63 1.10 cgd #ifdef PCIVERBOSE
64 1.10 cgd #include <dev/pci/pcidevs.h>
65 1.10 cgd #endif
66 1.10 cgd
67 1.10 cgd /*
68 1.10 cgd * Descriptions of known PCI classes and subclasses.
69 1.10 cgd *
70 1.10 cgd * Subclasses are described in the same way as classes, but have a
71 1.10 cgd * NULL subclass pointer.
72 1.10 cgd */
73 1.10 cgd struct pci_class {
74 1.44 thorpej const char *name;
75 1.10 cgd int val; /* as wide as pci_{,sub}class_t */
76 1.42 jdolecek const struct pci_class *subclasses;
77 1.10 cgd };
78 1.10 cgd
79 1.42 jdolecek const struct pci_class pci_subclass_prehistoric[] = {
80 1.10 cgd { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, },
81 1.10 cgd { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, },
82 1.10 cgd { 0 }
83 1.10 cgd };
84 1.10 cgd
85 1.42 jdolecek const struct pci_class pci_subclass_mass_storage[] = {
86 1.10 cgd { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, },
87 1.10 cgd { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, },
88 1.10 cgd { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, },
89 1.10 cgd { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, },
90 1.20 cgd { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, },
91 1.40 cgd { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA, },
92 1.51 drochner { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA, },
93 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, },
94 1.10 cgd { 0 },
95 1.10 cgd };
96 1.10 cgd
97 1.42 jdolecek const struct pci_class pci_subclass_network[] = {
98 1.10 cgd { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, },
99 1.10 cgd { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, },
100 1.10 cgd { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, },
101 1.20 cgd { "ATM", PCI_SUBCLASS_NETWORK_ATM, },
102 1.32 cgd { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, },
103 1.40 cgd { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, },
104 1.40 cgd { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, },
105 1.10 cgd { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, },
106 1.10 cgd { 0 },
107 1.10 cgd };
108 1.10 cgd
109 1.42 jdolecek const struct pci_class pci_subclass_display[] = {
110 1.10 cgd { "VGA", PCI_SUBCLASS_DISPLAY_VGA, },
111 1.10 cgd { "XGA", PCI_SUBCLASS_DISPLAY_XGA, },
112 1.32 cgd { "3D", PCI_SUBCLASS_DISPLAY_3D, },
113 1.10 cgd { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, },
114 1.10 cgd { 0 },
115 1.10 cgd };
116 1.10 cgd
117 1.42 jdolecek const struct pci_class pci_subclass_multimedia[] = {
118 1.10 cgd { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, },
119 1.10 cgd { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, },
120 1.32 cgd { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, },
121 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, },
122 1.10 cgd { 0 },
123 1.10 cgd };
124 1.10 cgd
125 1.42 jdolecek const struct pci_class pci_subclass_memory[] = {
126 1.10 cgd { "RAM", PCI_SUBCLASS_MEMORY_RAM, },
127 1.10 cgd { "flash", PCI_SUBCLASS_MEMORY_FLASH, },
128 1.10 cgd { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, },
129 1.10 cgd { 0 },
130 1.10 cgd };
131 1.10 cgd
132 1.42 jdolecek const struct pci_class pci_subclass_bridge[] = {
133 1.10 cgd { "host", PCI_SUBCLASS_BRIDGE_HOST, },
134 1.10 cgd { "ISA", PCI_SUBCLASS_BRIDGE_ISA, },
135 1.10 cgd { "EISA", PCI_SUBCLASS_BRIDGE_EISA, },
136 1.10 cgd { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, },
137 1.10 cgd { "PCI", PCI_SUBCLASS_BRIDGE_PCI, },
138 1.10 cgd { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, },
139 1.20 cgd { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, },
140 1.20 cgd { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, },
141 1.32 cgd { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, },
142 1.40 cgd { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI, },
143 1.40 cgd { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, },
144 1.10 cgd { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, },
145 1.10 cgd { 0 },
146 1.10 cgd };
147 1.10 cgd
148 1.42 jdolecek const struct pci_class pci_subclass_communications[] = {
149 1.20 cgd { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL, },
150 1.20 cgd { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL, },
151 1.32 cgd { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, },
152 1.32 cgd { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM, },
153 1.48 drochner { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, },
154 1.48 drochner { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, },
155 1.20 cgd { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, },
156 1.20 cgd { 0 },
157 1.20 cgd };
158 1.20 cgd
159 1.42 jdolecek const struct pci_class pci_subclass_system[] = {
160 1.50 sommerfe { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, },
161 1.20 cgd { "8237 DMA", PCI_SUBCLASS_SYSTEM_DMA, },
162 1.20 cgd { "8254 timer", PCI_SUBCLASS_SYSTEM_TIMER, },
163 1.20 cgd { "RTC", PCI_SUBCLASS_SYSTEM_RTC, },
164 1.32 cgd { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_RTC, },
165 1.20 cgd { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, },
166 1.20 cgd { 0 },
167 1.20 cgd };
168 1.20 cgd
169 1.42 jdolecek const struct pci_class pci_subclass_input[] = {
170 1.20 cgd { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, },
171 1.20 cgd { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, },
172 1.20 cgd { "mouse", PCI_SUBCLASS_INPUT_MOUSE, },
173 1.32 cgd { "scanner", PCI_SUBCLASS_INPUT_SCANNER, },
174 1.32 cgd { "game port", PCI_SUBCLASS_INPUT_GAMEPORT, },
175 1.20 cgd { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, },
176 1.20 cgd { 0 },
177 1.20 cgd };
178 1.20 cgd
179 1.42 jdolecek const struct pci_class pci_subclass_dock[] = {
180 1.20 cgd { "generic", PCI_SUBCLASS_DOCK_GENERIC, },
181 1.20 cgd { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, },
182 1.20 cgd { 0 },
183 1.20 cgd };
184 1.20 cgd
185 1.42 jdolecek const struct pci_class pci_subclass_processor[] = {
186 1.20 cgd { "386", PCI_SUBCLASS_PROCESSOR_386, },
187 1.20 cgd { "486", PCI_SUBCLASS_PROCESSOR_486, },
188 1.20 cgd { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, },
189 1.20 cgd { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, },
190 1.20 cgd { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, },
191 1.32 cgd { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, },
192 1.20 cgd { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, },
193 1.20 cgd { 0 },
194 1.20 cgd };
195 1.20 cgd
196 1.42 jdolecek const struct pci_class pci_subclass_serialbus[] = {
197 1.20 cgd { "Firewire", PCI_SUBCLASS_SERIALBUS_FIREWIRE, },
198 1.20 cgd { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, },
199 1.20 cgd { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, },
200 1.20 cgd { "USB", PCI_SUBCLASS_SERIALBUS_USB, },
201 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
202 1.20 cgd { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, },
203 1.32 cgd { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, },
204 1.40 cgd { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, },
205 1.40 cgd { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI, },
206 1.40 cgd { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, },
207 1.40 cgd { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, },
208 1.32 cgd { 0 },
209 1.32 cgd };
210 1.32 cgd
211 1.42 jdolecek const struct pci_class pci_subclass_wireless[] = {
212 1.41 soren { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, },
213 1.32 cgd { "Consumer IR", PCI_SUBCLASS_WIRELESS_CONSUMERIR, },
214 1.32 cgd { "RF", PCI_SUBCLASS_WIRELESS_RF, },
215 1.48 drochner { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, },
216 1.48 drochner { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, },
217 1.51 drochner { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, },
218 1.51 drochner { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, },
219 1.32 cgd { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, },
220 1.32 cgd { 0 },
221 1.32 cgd };
222 1.32 cgd
223 1.42 jdolecek const struct pci_class pci_subclass_i2o[] = {
224 1.40 cgd { "standard", PCI_SUBCLASS_I2O_STANDARD, },
225 1.32 cgd { 0 },
226 1.32 cgd };
227 1.32 cgd
228 1.42 jdolecek const struct pci_class pci_subclass_satcom[] = {
229 1.32 cgd { "TV", PCI_SUBCLASS_SATCOM_TV, },
230 1.32 cgd { "audio", PCI_SUBCLASS_SATCOM_AUDIO, },
231 1.32 cgd { "voice", PCI_SUBCLASS_SATCOM_VOICE, },
232 1.32 cgd { "data", PCI_SUBCLASS_SATCOM_DATA, },
233 1.32 cgd { 0 },
234 1.32 cgd };
235 1.32 cgd
236 1.42 jdolecek const struct pci_class pci_subclass_crypto[] = {
237 1.32 cgd { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, },
238 1.32 cgd { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, },
239 1.32 cgd { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, },
240 1.32 cgd { 0 },
241 1.32 cgd };
242 1.32 cgd
243 1.42 jdolecek const struct pci_class pci_subclass_dasp[] = {
244 1.32 cgd { "DPIO", PCI_SUBCLASS_DASP_DPIO, },
245 1.40 cgd { "Time and Frequency", PCI_SUBCLASS_DASP_TIMEFREQ, },
246 1.48 drochner { "synchronization", PCI_SUBCLASS_DASP_SYNC, },
247 1.48 drochner { "management", PCI_SUBCLASS_DASP_MGMT, },
248 1.32 cgd { "miscellaneous", PCI_SUBCLASS_DASP_MISC, },
249 1.20 cgd { 0 },
250 1.20 cgd };
251 1.20 cgd
252 1.42 jdolecek const struct pci_class pci_class[] = {
253 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
254 1.10 cgd pci_subclass_prehistoric, },
255 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
256 1.10 cgd pci_subclass_mass_storage, },
257 1.10 cgd { "network", PCI_CLASS_NETWORK,
258 1.10 cgd pci_subclass_network, },
259 1.10 cgd { "display", PCI_CLASS_DISPLAY,
260 1.11 cgd pci_subclass_display, },
261 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
262 1.10 cgd pci_subclass_multimedia, },
263 1.10 cgd { "memory", PCI_CLASS_MEMORY,
264 1.10 cgd pci_subclass_memory, },
265 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
266 1.10 cgd pci_subclass_bridge, },
267 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
268 1.20 cgd pci_subclass_communications, },
269 1.20 cgd { "system", PCI_CLASS_SYSTEM,
270 1.20 cgd pci_subclass_system, },
271 1.20 cgd { "input", PCI_CLASS_INPUT,
272 1.20 cgd pci_subclass_input, },
273 1.20 cgd { "dock", PCI_CLASS_DOCK,
274 1.20 cgd pci_subclass_dock, },
275 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
276 1.20 cgd pci_subclass_processor, },
277 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
278 1.20 cgd pci_subclass_serialbus, },
279 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
280 1.32 cgd pci_subclass_wireless, },
281 1.32 cgd { "I2O", PCI_CLASS_I2O,
282 1.32 cgd pci_subclass_i2o, },
283 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
284 1.32 cgd pci_subclass_satcom, },
285 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
286 1.32 cgd pci_subclass_crypto, },
287 1.32 cgd { "DASP", PCI_CLASS_DASP,
288 1.32 cgd pci_subclass_dasp, },
289 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
290 1.10 cgd 0, },
291 1.10 cgd { 0 },
292 1.10 cgd };
293 1.10 cgd
294 1.10 cgd #ifdef PCIVERBOSE
295 1.10 cgd /*
296 1.10 cgd * Descriptions of of known vendors and devices ("products").
297 1.10 cgd */
298 1.10 cgd struct pci_knowndev {
299 1.10 cgd pci_vendor_id_t vendor;
300 1.10 cgd pci_product_id_t product;
301 1.10 cgd int flags;
302 1.10 cgd char *vendorname, *productname;
303 1.10 cgd };
304 1.13 cgd #define PCI_KNOWNDEV_NOPROD 0x01 /* match on vendor only */
305 1.10 cgd
306 1.10 cgd #include <dev/pci/pcidevs_data.h>
307 1.10 cgd #endif /* PCIVERBOSE */
308 1.29 augustss
309 1.29 augustss char *
310 1.44 thorpej pci_findvendor(pcireg_t id_reg)
311 1.29 augustss {
312 1.29 augustss #ifdef PCIVERBOSE
313 1.29 augustss pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
314 1.42 jdolecek const struct pci_knowndev *kdp;
315 1.29 augustss
316 1.29 augustss kdp = pci_knowndevs;
317 1.29 augustss while (kdp->vendorname != NULL) { /* all have vendor name */
318 1.29 augustss if (kdp->vendor == vendor)
319 1.29 augustss break;
320 1.29 augustss kdp++;
321 1.29 augustss }
322 1.29 augustss return (kdp->vendorname);
323 1.29 augustss #else
324 1.29 augustss return (NULL);
325 1.29 augustss #endif
326 1.29 augustss }
327 1.10 cgd
328 1.10 cgd void
329 1.58 itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
330 1.58 itojun size_t l)
331 1.10 cgd {
332 1.10 cgd pci_vendor_id_t vendor;
333 1.10 cgd pci_product_id_t product;
334 1.10 cgd pci_class_t class;
335 1.10 cgd pci_subclass_t subclass;
336 1.10 cgd pci_interface_t interface;
337 1.10 cgd pci_revision_t revision;
338 1.10 cgd char *vendor_namep, *product_namep;
339 1.42 jdolecek const struct pci_class *classp, *subclassp;
340 1.10 cgd #ifdef PCIVERBOSE
341 1.42 jdolecek const struct pci_knowndev *kdp;
342 1.16 cgd const char *unmatched = "unknown ";
343 1.15 cgd #else
344 1.16 cgd const char *unmatched = "";
345 1.10 cgd #endif
346 1.58 itojun char *ep;
347 1.58 itojun
348 1.58 itojun ep = cp + l;
349 1.10 cgd
350 1.10 cgd vendor = PCI_VENDOR(id_reg);
351 1.10 cgd product = PCI_PRODUCT(id_reg);
352 1.10 cgd
353 1.10 cgd class = PCI_CLASS(class_reg);
354 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
355 1.10 cgd interface = PCI_INTERFACE(class_reg);
356 1.10 cgd revision = PCI_REVISION(class_reg);
357 1.10 cgd
358 1.10 cgd #ifdef PCIVERBOSE
359 1.10 cgd kdp = pci_knowndevs;
360 1.10 cgd while (kdp->vendorname != NULL) { /* all have vendor name */
361 1.10 cgd if (kdp->vendor == vendor && (kdp->product == product ||
362 1.10 cgd (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0))
363 1.10 cgd break;
364 1.10 cgd kdp++;
365 1.10 cgd }
366 1.13 cgd if (kdp->vendorname == NULL)
367 1.10 cgd vendor_namep = product_namep = NULL;
368 1.13 cgd else {
369 1.10 cgd vendor_namep = kdp->vendorname;
370 1.10 cgd product_namep = (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0 ?
371 1.10 cgd kdp->productname : NULL;
372 1.10 cgd }
373 1.10 cgd #else /* PCIVERBOSE */
374 1.10 cgd vendor_namep = product_namep = NULL;
375 1.10 cgd #endif /* PCIVERBOSE */
376 1.10 cgd
377 1.10 cgd classp = pci_class;
378 1.10 cgd while (classp->name != NULL) {
379 1.10 cgd if (class == classp->val)
380 1.10 cgd break;
381 1.10 cgd classp++;
382 1.10 cgd }
383 1.10 cgd
384 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
385 1.10 cgd while (subclassp && subclassp->name != NULL) {
386 1.10 cgd if (subclass == subclassp->val)
387 1.10 cgd break;
388 1.10 cgd subclassp++;
389 1.10 cgd }
390 1.10 cgd
391 1.10 cgd if (vendor_namep == NULL)
392 1.58 itojun cp += snprintf(cp, ep - cp, "%svendor 0x%04x product 0x%04x",
393 1.15 cgd unmatched, vendor, product);
394 1.10 cgd else if (product_namep != NULL)
395 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s", vendor_namep,
396 1.58 itojun product_namep);
397 1.10 cgd else
398 1.58 itojun cp += snprintf(cp, ep - cp, "%s product 0x%04x",
399 1.10 cgd vendor_namep, product);
400 1.13 cgd if (showclass) {
401 1.58 itojun cp += snprintf(cp, ep - cp, " (");
402 1.13 cgd if (classp->name == NULL)
403 1.58 itojun cp += snprintf(cp, ep - cp,
404 1.58 itojun "class 0x%02x, subclass 0x%02x", class, subclass);
405 1.13 cgd else {
406 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
407 1.58 itojun cp += snprintf(cp, ep - cp,
408 1.20 cgd "%s subclass 0x%02x",
409 1.20 cgd classp->name, subclass);
410 1.13 cgd else
411 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s",
412 1.20 cgd subclassp->name, classp->name);
413 1.13 cgd }
414 1.20 cgd if (interface != 0)
415 1.58 itojun cp += snprintf(cp, ep - cp, ", interface 0x%02x",
416 1.58 itojun interface);
417 1.20 cgd if (revision != 0)
418 1.58 itojun cp += snprintf(cp, ep - cp, ", revision 0x%02x",
419 1.58 itojun revision);
420 1.58 itojun cp += snprintf(cp, ep - cp, ")");
421 1.13 cgd }
422 1.22 thorpej }
423 1.22 thorpej
424 1.22 thorpej /*
425 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
426 1.22 thorpej * in a device attach routine like this:
427 1.22 thorpej *
428 1.22 thorpej * #ifdef MYDEV_DEBUG
429 1.22 thorpej * printf("%s: ", sc->sc_dev.dv_xname);
430 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
431 1.22 thorpej * #endif
432 1.22 thorpej */
433 1.26 cgd
434 1.26 cgd #define i2o(i) ((i) * 4)
435 1.26 cgd #define o2i(o) ((o) / 4)
436 1.27 cgd #define onoff(str, bit) \
437 1.27 cgd printf(" %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
438 1.26 cgd
439 1.26 cgd static void
440 1.45 thorpej pci_conf_print_common(
441 1.45 thorpej #ifdef _KERNEL
442 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
443 1.45 thorpej #endif
444 1.45 thorpej const pcireg_t *regs)
445 1.22 thorpej {
446 1.22 thorpej #ifdef PCIVERBOSE
447 1.42 jdolecek const struct pci_knowndev *kdp;
448 1.22 thorpej #endif
449 1.42 jdolecek const struct pci_class *classp, *subclassp;
450 1.26 cgd pcireg_t rval;
451 1.22 thorpej
452 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
453 1.22 thorpej #ifndef PCIVERBOSE
454 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
455 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
456 1.22 thorpej #else
457 1.22 thorpej for (kdp = pci_knowndevs; kdp->vendorname != NULL; kdp++) {
458 1.22 thorpej if (kdp->vendor == PCI_VENDOR(rval) &&
459 1.22 thorpej (kdp->product == PCI_PRODUCT(rval) ||
460 1.22 thorpej (kdp->flags & PCI_KNOWNDEV_NOPROD) != 0)) {
461 1.22 thorpej break;
462 1.22 thorpej }
463 1.22 thorpej }
464 1.22 thorpej if (kdp->vendorname != NULL)
465 1.26 cgd printf(" Vendor Name: %s (0x%04x)\n", kdp->vendorname,
466 1.26 cgd PCI_VENDOR(rval));
467 1.22 thorpej else
468 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
469 1.22 thorpej if (kdp->productname != NULL && (kdp->flags & PCI_KNOWNDEV_NOPROD) == 0)
470 1.26 cgd printf(" Device Name: %s (0x%04x)\n", kdp->productname,
471 1.26 cgd PCI_PRODUCT(rval));
472 1.22 thorpej else
473 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
474 1.22 thorpej #endif /* PCIVERBOSE */
475 1.22 thorpej
476 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
477 1.23 drochner
478 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
479 1.26 cgd onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
480 1.26 cgd onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
481 1.26 cgd onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
482 1.26 cgd onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
483 1.26 cgd onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
484 1.26 cgd onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
485 1.26 cgd onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
486 1.26 cgd onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
487 1.26 cgd onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
488 1.26 cgd onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
489 1.26 cgd
490 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
491 1.33 kleink onoff("Capability List support", PCI_STATUS_CAPLIST_SUPPORT);
492 1.26 cgd onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
493 1.26 cgd onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
494 1.26 cgd onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
495 1.26 cgd onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
496 1.22 thorpej
497 1.26 cgd printf(" DEVSEL timing: ");
498 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
499 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
500 1.22 thorpej printf("fast");
501 1.22 thorpej break;
502 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
503 1.22 thorpej printf("medium");
504 1.22 thorpej break;
505 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
506 1.22 thorpej printf("slow");
507 1.22 thorpej break;
508 1.26 cgd default:
509 1.26 cgd printf("unknown/reserved"); /* XXX */
510 1.26 cgd break;
511 1.22 thorpej }
512 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
513 1.22 thorpej
514 1.26 cgd onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
515 1.26 cgd onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
516 1.26 cgd onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
517 1.26 cgd onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
518 1.26 cgd onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
519 1.22 thorpej
520 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
521 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
522 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
523 1.22 thorpej break;
524 1.22 thorpej }
525 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
526 1.22 thorpej while (subclassp && subclassp->name != NULL) {
527 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
528 1.22 thorpej break;
529 1.22 thorpej subclassp++;
530 1.22 thorpej }
531 1.22 thorpej if (classp->name != NULL) {
532 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
533 1.26 cgd PCI_CLASS(rval));
534 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
535 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
536 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
537 1.22 thorpej else
538 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
539 1.22 thorpej } else {
540 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
541 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
542 1.22 thorpej }
543 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
544 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
545 1.22 thorpej
546 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
547 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
548 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
549 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
550 1.26 cgd PCI_HDRTYPE(rval));
551 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
552 1.26 cgd printf(" Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
553 1.26 cgd }
554 1.22 thorpej
555 1.37 nathanw static int
556 1.45 thorpej pci_conf_print_bar(
557 1.45 thorpej #ifdef _KERNEL
558 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
559 1.45 thorpej #endif
560 1.45 thorpej const pcireg_t *regs, int reg, const char *name
561 1.45 thorpej #ifdef _KERNEL
562 1.45 thorpej , int sizebar
563 1.45 thorpej #endif
564 1.45 thorpej )
565 1.26 cgd {
566 1.45 thorpej int width;
567 1.45 thorpej pcireg_t rval, rval64h;
568 1.45 thorpej #ifdef _KERNEL
569 1.45 thorpej int s;
570 1.45 thorpej pcireg_t mask, mask64h;
571 1.45 thorpej #endif
572 1.45 thorpej
573 1.37 nathanw width = 4;
574 1.22 thorpej
575 1.27 cgd /*
576 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
577 1.27 cgd *
578 1.27 cgd * 1) The builtin software should have already mapped the
579 1.27 cgd * device in a reasonable way.
580 1.27 cgd *
581 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
582 1.27 cgd * the bottom n bits of the address to 0. As recommended,
583 1.27 cgd * we write all 1s and see what we get back.
584 1.27 cgd */
585 1.45 thorpej
586 1.27 cgd rval = regs[o2i(reg)];
587 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
588 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
589 1.45 thorpej rval64h = regs[o2i(reg + 4)];
590 1.45 thorpej width = 8;
591 1.45 thorpej } else
592 1.45 thorpej rval64h = 0;
593 1.45 thorpej
594 1.45 thorpej #ifdef _KERNEL
595 1.38 cgd /* XXX don't size unknown memory type? */
596 1.38 cgd if (rval != 0 && sizebar) {
597 1.24 thorpej /*
598 1.27 cgd * The following sequence seems to make some devices
599 1.27 cgd * (e.g. host bus bridges, which don't normally
600 1.27 cgd * have their space mapped) very unhappy, to
601 1.27 cgd * the point of crashing the system.
602 1.24 thorpej *
603 1.27 cgd * Therefore, if the mapping register is zero to
604 1.27 cgd * start out with, don't bother trying.
605 1.24 thorpej */
606 1.27 cgd s = splhigh();
607 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
608 1.27 cgd mask = pci_conf_read(pc, tag, reg);
609 1.27 cgd pci_conf_write(pc, tag, reg, rval);
610 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
611 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
612 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
613 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
614 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
615 1.54 scw } else
616 1.54 scw mask64h = 0;
617 1.27 cgd splx(s);
618 1.27 cgd } else
619 1.54 scw mask = mask64h = 0;
620 1.45 thorpej #endif /* _KERNEL */
621 1.27 cgd
622 1.28 cgd printf(" Base address register at 0x%02x", reg);
623 1.28 cgd if (name)
624 1.28 cgd printf(" (%s)", name);
625 1.28 cgd printf("\n ");
626 1.27 cgd if (rval == 0) {
627 1.27 cgd printf("not implemented(?)\n");
628 1.37 nathanw return width;
629 1.37 nathanw }
630 1.28 cgd printf("type: ");
631 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
632 1.34 drochner const char *type, *prefetch;
633 1.27 cgd
634 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
635 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
636 1.27 cgd type = "32-bit";
637 1.27 cgd break;
638 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
639 1.27 cgd type = "32-bit-1M";
640 1.27 cgd break;
641 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
642 1.27 cgd type = "64-bit";
643 1.27 cgd break;
644 1.27 cgd default:
645 1.27 cgd type = "unknown (XXX)";
646 1.27 cgd break;
647 1.22 thorpej }
648 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
649 1.34 drochner prefetch = "";
650 1.27 cgd else
651 1.34 drochner prefetch = "non";
652 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
653 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
654 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
655 1.38 cgd printf(" base: 0x%016llx, ",
656 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
657 1.38 cgd ((((long long) rval64h) << 32) | rval)));
658 1.45 thorpej #ifdef _KERNEL
659 1.38 cgd if (sizebar)
660 1.38 cgd printf("size: 0x%016llx",
661 1.38 cgd PCI_MAPREG_MEM64_SIZE(
662 1.38 cgd ((((long long) mask64h) << 32) | mask)));
663 1.38 cgd else
664 1.45 thorpej #endif /* _KERNEL */
665 1.38 cgd printf("not sized");
666 1.38 cgd printf("\n");
667 1.37 nathanw break;
668 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
669 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
670 1.37 nathanw default:
671 1.38 cgd printf(" base: 0x%08x, ",
672 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
673 1.45 thorpej #ifdef _KERNEL
674 1.38 cgd if (sizebar)
675 1.38 cgd printf("size: 0x%08x",
676 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
677 1.38 cgd else
678 1.45 thorpej #endif /* _KERNEL */
679 1.38 cgd printf("not sized");
680 1.38 cgd printf("\n");
681 1.37 nathanw break;
682 1.37 nathanw }
683 1.27 cgd } else {
684 1.45 thorpej #ifdef _KERNEL
685 1.38 cgd if (sizebar)
686 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
687 1.45 thorpej #endif /* _KERNEL */
688 1.27 cgd printf("i/o\n");
689 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
690 1.45 thorpej #ifdef _KERNEL
691 1.38 cgd if (sizebar)
692 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
693 1.38 cgd else
694 1.45 thorpej #endif /* _KERNEL */
695 1.38 cgd printf("not sized");
696 1.38 cgd printf("\n");
697 1.22 thorpej }
698 1.37 nathanw
699 1.37 nathanw return width;
700 1.27 cgd }
701 1.28 cgd
702 1.28 cgd static void
703 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
704 1.28 cgd {
705 1.28 cgd int off, needaddr, neednl;
706 1.28 cgd
707 1.28 cgd needaddr = 1;
708 1.28 cgd neednl = 0;
709 1.28 cgd for (off = first; off < pastlast; off += 4) {
710 1.28 cgd if ((off % 16) == 0 || needaddr) {
711 1.28 cgd printf(" 0x%02x:", off);
712 1.28 cgd needaddr = 0;
713 1.28 cgd }
714 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
715 1.28 cgd neednl = 1;
716 1.28 cgd if ((off % 16) == 12) {
717 1.28 cgd printf("\n");
718 1.28 cgd neednl = 0;
719 1.28 cgd }
720 1.28 cgd }
721 1.28 cgd if (neednl)
722 1.28 cgd printf("\n");
723 1.28 cgd }
724 1.28 cgd
725 1.27 cgd static void
726 1.45 thorpej pci_conf_print_type0(
727 1.45 thorpej #ifdef _KERNEL
728 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
729 1.45 thorpej #endif
730 1.45 thorpej const pcireg_t *regs
731 1.45 thorpej #ifdef _KERNEL
732 1.45 thorpej , int sizebars
733 1.45 thorpej #endif
734 1.45 thorpej )
735 1.27 cgd {
736 1.37 nathanw int off, width;
737 1.27 cgd pcireg_t rval;
738 1.27 cgd
739 1.45 thorpej for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
740 1.45 thorpej #ifdef _KERNEL
741 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
742 1.45 thorpej #else
743 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
744 1.45 thorpej #endif
745 1.45 thorpej }
746 1.22 thorpej
747 1.26 cgd printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
748 1.22 thorpej
749 1.31 drochner rval = regs[o2i(PCI_SUBSYS_ID_REG)];
750 1.26 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
751 1.26 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
752 1.26 cgd
753 1.26 cgd /* XXX */
754 1.26 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
755 1.33 kleink
756 1.33 kleink if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
757 1.33 kleink printf(" Capability list pointer: 0x%02x\n",
758 1.33 kleink PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
759 1.33 kleink else
760 1.33 kleink printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
761 1.33 kleink
762 1.26 cgd printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
763 1.26 cgd
764 1.26 cgd rval = regs[o2i(PCI_INTERRUPT_REG)];
765 1.26 cgd printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
766 1.26 cgd printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
767 1.27 cgd printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
768 1.22 thorpej switch (PCI_INTERRUPT_PIN(rval)) {
769 1.22 thorpej case PCI_INTERRUPT_PIN_NONE:
770 1.27 cgd printf("(none)");
771 1.22 thorpej break;
772 1.22 thorpej case PCI_INTERRUPT_PIN_A:
773 1.27 cgd printf("(pin A)");
774 1.22 thorpej break;
775 1.22 thorpej case PCI_INTERRUPT_PIN_B:
776 1.27 cgd printf("(pin B)");
777 1.22 thorpej break;
778 1.22 thorpej case PCI_INTERRUPT_PIN_C:
779 1.27 cgd printf("(pin C)");
780 1.22 thorpej break;
781 1.22 thorpej case PCI_INTERRUPT_PIN_D:
782 1.27 cgd printf("(pin D)");
783 1.27 cgd break;
784 1.27 cgd default:
785 1.36 mrg printf("(? ? ?)");
786 1.22 thorpej break;
787 1.22 thorpej }
788 1.22 thorpej printf("\n");
789 1.26 cgd printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
790 1.51 drochner }
791 1.51 drochner
792 1.51 drochner static void
793 1.51 drochner pci_conf_print_caplist(
794 1.51 drochner #ifdef _KERNEL
795 1.51 drochner pci_chipset_tag_t pc, pcitag_t tag,
796 1.51 drochner #endif
797 1.52 drochner const pcireg_t *regs, int capoff)
798 1.51 drochner {
799 1.51 drochner int off;
800 1.51 drochner pcireg_t rval;
801 1.33 kleink
802 1.52 drochner for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
803 1.51 drochner off != 0;
804 1.51 drochner off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
805 1.51 drochner rval = regs[o2i(off)];
806 1.51 drochner printf(" Capability register at 0x%02x\n", off);
807 1.51 drochner
808 1.51 drochner printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
809 1.51 drochner switch (PCI_CAPLIST_CAP(rval)) {
810 1.51 drochner case PCI_CAP_RESERVED0:
811 1.51 drochner printf("reserved");
812 1.51 drochner break;
813 1.51 drochner case PCI_CAP_PWRMGMT:
814 1.51 drochner printf("Power Management, rev. %d.0",
815 1.51 drochner (rval >> 0) & 0x07); /* XXX not clear */
816 1.51 drochner break;
817 1.51 drochner case PCI_CAP_AGP:
818 1.51 drochner printf("AGP, rev. %d.%d",
819 1.57 soren PCI_CAP_AGP_MAJOR(rval),
820 1.57 soren PCI_CAP_AGP_MINOR(rval));
821 1.51 drochner break;
822 1.51 drochner case PCI_CAP_VPD:
823 1.51 drochner printf("VPD");
824 1.51 drochner break;
825 1.51 drochner case PCI_CAP_SLOTID:
826 1.51 drochner printf("SlotID");
827 1.51 drochner break;
828 1.51 drochner case PCI_CAP_MSI:
829 1.51 drochner printf("MSI");
830 1.51 drochner break;
831 1.51 drochner case PCI_CAP_CPCI_HOTSWAP:
832 1.51 drochner printf("CompactPCI Hot-swapping");
833 1.51 drochner break;
834 1.51 drochner case PCI_CAP_PCIX:
835 1.51 drochner printf("PCI-X");
836 1.51 drochner break;
837 1.51 drochner case PCI_CAP_LDT:
838 1.51 drochner printf("LDT");
839 1.51 drochner break;
840 1.51 drochner case PCI_CAP_VENDSPEC:
841 1.51 drochner printf("Vendor-specific");
842 1.51 drochner break;
843 1.51 drochner case PCI_CAP_DEBUGPORT:
844 1.51 drochner printf("Debug Port");
845 1.51 drochner break;
846 1.51 drochner case PCI_CAP_CPCI_RSRCCTL:
847 1.51 drochner printf("CompactPCI Resource Control");
848 1.51 drochner break;
849 1.51 drochner case PCI_CAP_HOTPLUG:
850 1.51 drochner printf("Hot-Plug");
851 1.51 drochner break;
852 1.51 drochner case PCI_CAP_AGP8:
853 1.51 drochner printf("AGP 8x");
854 1.51 drochner break;
855 1.51 drochner case PCI_CAP_SECURE:
856 1.51 drochner printf("Secure Device");
857 1.51 drochner break;
858 1.51 drochner case PCI_CAP_PCIEXPRESS:
859 1.51 drochner printf("PCI Express");
860 1.51 drochner break;
861 1.51 drochner case PCI_CAP_MSIX:
862 1.51 drochner printf("MSI-X");
863 1.51 drochner break;
864 1.51 drochner default:
865 1.51 drochner printf("unknown");
866 1.33 kleink }
867 1.51 drochner printf(")\n");
868 1.33 kleink }
869 1.26 cgd }
870 1.26 cgd
871 1.27 cgd static void
872 1.45 thorpej pci_conf_print_type1(
873 1.45 thorpej #ifdef _KERNEL
874 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
875 1.45 thorpej #endif
876 1.45 thorpej const pcireg_t *regs
877 1.45 thorpej #ifdef _KERNEL
878 1.45 thorpej , int sizebars
879 1.45 thorpej #endif
880 1.45 thorpej )
881 1.27 cgd {
882 1.37 nathanw int off, width;
883 1.27 cgd pcireg_t rval;
884 1.27 cgd
885 1.27 cgd /*
886 1.27 cgd * XXX these need to be printed in more detail, need to be
887 1.27 cgd * XXX checked against specs/docs, etc.
888 1.27 cgd *
889 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
890 1.27 cgd * Bridge chip documentation, and may not be correct with
891 1.27 cgd * respect to various standards. (XXX)
892 1.27 cgd */
893 1.27 cgd
894 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
895 1.45 thorpej #ifdef _KERNEL
896 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
897 1.45 thorpej #else
898 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
899 1.45 thorpej #endif
900 1.45 thorpej }
901 1.27 cgd
902 1.27 cgd printf(" Primary bus number: 0x%02x\n",
903 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
904 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
905 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
906 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
907 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
908 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
909 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
910 1.27 cgd
911 1.27 cgd rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
912 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
913 1.27 cgd onoff("66 MHz capable", 0x0020);
914 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
915 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
916 1.27 cgd onoff("Data parity error detected", 0x0100);
917 1.27 cgd
918 1.27 cgd printf(" DEVSEL timing: ");
919 1.27 cgd switch (rval & 0x0600) {
920 1.27 cgd case 0x0000:
921 1.27 cgd printf("fast");
922 1.27 cgd break;
923 1.27 cgd case 0x0200:
924 1.27 cgd printf("medium");
925 1.27 cgd break;
926 1.27 cgd case 0x0400:
927 1.27 cgd printf("slow");
928 1.27 cgd break;
929 1.27 cgd default:
930 1.27 cgd printf("unknown/reserved"); /* XXX */
931 1.27 cgd break;
932 1.27 cgd }
933 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
934 1.27 cgd
935 1.27 cgd onoff("Signaled Target Abort", 0x0800);
936 1.27 cgd onoff("Received Target Abort", 0x1000);
937 1.27 cgd onoff("Received Master Abort", 0x2000);
938 1.27 cgd onoff("System Error", 0x4000);
939 1.27 cgd onoff("Parity Error", 0x8000);
940 1.27 cgd
941 1.27 cgd /* XXX Print more prettily */
942 1.27 cgd printf(" I/O region:\n");
943 1.27 cgd printf(" base register: 0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
944 1.27 cgd printf(" limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
945 1.27 cgd printf(" base upper 16 bits register: 0x%04x\n",
946 1.27 cgd (regs[o2i(0x30)] >> 0) & 0xffff);
947 1.27 cgd printf(" limit upper 16 bits register: 0x%04x\n",
948 1.27 cgd (regs[o2i(0x30)] >> 16) & 0xffff);
949 1.27 cgd
950 1.27 cgd /* XXX Print more prettily */
951 1.27 cgd printf(" Memory region:\n");
952 1.27 cgd printf(" base register: 0x%04x\n",
953 1.27 cgd (regs[o2i(0x20)] >> 0) & 0xffff);
954 1.27 cgd printf(" limit register: 0x%04x\n",
955 1.27 cgd (regs[o2i(0x20)] >> 16) & 0xffff);
956 1.27 cgd
957 1.27 cgd /* XXX Print more prettily */
958 1.27 cgd printf(" Prefetchable memory region:\n");
959 1.27 cgd printf(" base register: 0x%04x\n",
960 1.27 cgd (regs[o2i(0x24)] >> 0) & 0xffff);
961 1.27 cgd printf(" limit register: 0x%04x\n",
962 1.27 cgd (regs[o2i(0x24)] >> 16) & 0xffff);
963 1.27 cgd printf(" base upper 32 bits register: 0x%08x\n", regs[o2i(0x28)]);
964 1.27 cgd printf(" limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
965 1.27 cgd
966 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
967 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
968 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
969 1.53 drochner else
970 1.53 drochner printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
971 1.53 drochner
972 1.27 cgd /* XXX */
973 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
974 1.27 cgd
975 1.27 cgd printf(" Interrupt line: 0x%02x\n",
976 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
977 1.27 cgd printf(" Interrupt pin: 0x%02x ",
978 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
979 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
980 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
981 1.27 cgd printf("(none)");
982 1.27 cgd break;
983 1.27 cgd case PCI_INTERRUPT_PIN_A:
984 1.27 cgd printf("(pin A)");
985 1.27 cgd break;
986 1.27 cgd case PCI_INTERRUPT_PIN_B:
987 1.27 cgd printf("(pin B)");
988 1.27 cgd break;
989 1.27 cgd case PCI_INTERRUPT_PIN_C:
990 1.27 cgd printf("(pin C)");
991 1.27 cgd break;
992 1.27 cgd case PCI_INTERRUPT_PIN_D:
993 1.27 cgd printf("(pin D)");
994 1.27 cgd break;
995 1.27 cgd default:
996 1.36 mrg printf("(? ? ?)");
997 1.27 cgd break;
998 1.27 cgd }
999 1.27 cgd printf("\n");
1000 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
1001 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
1002 1.27 cgd onoff("Parity error response", 0x0001);
1003 1.27 cgd onoff("Secondary SERR forwarding", 0x0002);
1004 1.27 cgd onoff("ISA enable", 0x0004);
1005 1.27 cgd onoff("VGA enable", 0x0008);
1006 1.27 cgd onoff("Master abort reporting", 0x0020);
1007 1.27 cgd onoff("Secondary bus reset", 0x0040);
1008 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
1009 1.27 cgd }
1010 1.27 cgd
1011 1.27 cgd static void
1012 1.45 thorpej pci_conf_print_type2(
1013 1.45 thorpej #ifdef _KERNEL
1014 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1015 1.45 thorpej #endif
1016 1.45 thorpej const pcireg_t *regs
1017 1.45 thorpej #ifdef _KERNEL
1018 1.45 thorpej , int sizebars
1019 1.45 thorpej #endif
1020 1.45 thorpej )
1021 1.27 cgd {
1022 1.27 cgd pcireg_t rval;
1023 1.27 cgd
1024 1.27 cgd /*
1025 1.27 cgd * XXX these need to be printed in more detail, need to be
1026 1.27 cgd * XXX checked against specs/docs, etc.
1027 1.27 cgd *
1028 1.27 cgd * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
1029 1.27 cgd * controller chip documentation, and may not be correct with
1030 1.27 cgd * respect to various standards. (XXX)
1031 1.27 cgd */
1032 1.27 cgd
1033 1.45 thorpej #ifdef _KERNEL
1034 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
1035 1.38 cgd "CardBus socket/ExCA registers", sizebars);
1036 1.45 thorpej #else
1037 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
1038 1.45 thorpej #endif
1039 1.27 cgd
1040 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1041 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
1042 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)]));
1043 1.53 drochner else
1044 1.53 drochner printf(" Reserved @ 0x14: 0x%04x\n",
1045 1.53 drochner (regs[o2i(0x14)] >> 0) & 0xffff);
1046 1.27 cgd rval = (regs[o2i(0x14)] >> 16) & 0xffff;
1047 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval);
1048 1.27 cgd onoff("66 MHz capable", 0x0020);
1049 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
1050 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
1051 1.27 cgd onoff("Data parity error detection", 0x0100);
1052 1.27 cgd
1053 1.27 cgd printf(" DEVSEL timing: ");
1054 1.27 cgd switch (rval & 0x0600) {
1055 1.27 cgd case 0x0000:
1056 1.27 cgd printf("fast");
1057 1.27 cgd break;
1058 1.27 cgd case 0x0200:
1059 1.27 cgd printf("medium");
1060 1.27 cgd break;
1061 1.27 cgd case 0x0400:
1062 1.27 cgd printf("slow");
1063 1.27 cgd break;
1064 1.27 cgd default:
1065 1.27 cgd printf("unknown/reserved"); /* XXX */
1066 1.27 cgd break;
1067 1.27 cgd }
1068 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
1069 1.27 cgd onoff("PCI target aborts terminate CardBus bus master transactions",
1070 1.27 cgd 0x0800);
1071 1.27 cgd onoff("CardBus target aborts terminate PCI bus master transactions",
1072 1.27 cgd 0x1000);
1073 1.27 cgd onoff("Bus initiator aborts terminate initiator transactions",
1074 1.27 cgd 0x2000);
1075 1.27 cgd onoff("System error", 0x4000);
1076 1.27 cgd onoff("Parity error", 0x8000);
1077 1.27 cgd
1078 1.27 cgd printf(" PCI bus number: 0x%02x\n",
1079 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
1080 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
1081 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
1082 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1083 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
1084 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
1085 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
1086 1.27 cgd
1087 1.27 cgd /* XXX Print more prettily */
1088 1.27 cgd printf(" CardBus memory region 0:\n");
1089 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
1090 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
1091 1.27 cgd printf(" CardBus memory region 1:\n");
1092 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
1093 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
1094 1.27 cgd printf(" CardBus I/O region 0:\n");
1095 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
1096 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
1097 1.27 cgd printf(" CardBus I/O region 1:\n");
1098 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
1099 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
1100 1.27 cgd
1101 1.27 cgd printf(" Interrupt line: 0x%02x\n",
1102 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
1103 1.27 cgd printf(" Interrupt pin: 0x%02x ",
1104 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
1105 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
1106 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
1107 1.27 cgd printf("(none)");
1108 1.27 cgd break;
1109 1.27 cgd case PCI_INTERRUPT_PIN_A:
1110 1.27 cgd printf("(pin A)");
1111 1.27 cgd break;
1112 1.27 cgd case PCI_INTERRUPT_PIN_B:
1113 1.27 cgd printf("(pin B)");
1114 1.27 cgd break;
1115 1.27 cgd case PCI_INTERRUPT_PIN_C:
1116 1.27 cgd printf("(pin C)");
1117 1.27 cgd break;
1118 1.27 cgd case PCI_INTERRUPT_PIN_D:
1119 1.27 cgd printf("(pin D)");
1120 1.27 cgd break;
1121 1.27 cgd default:
1122 1.36 mrg printf("(? ? ?)");
1123 1.27 cgd break;
1124 1.27 cgd }
1125 1.27 cgd printf("\n");
1126 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
1127 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
1128 1.27 cgd onoff("Parity error response", 0x0001);
1129 1.27 cgd onoff("CardBus SERR forwarding", 0x0002);
1130 1.27 cgd onoff("ISA enable", 0x0004);
1131 1.27 cgd onoff("VGA enable", 0x0008);
1132 1.27 cgd onoff("CardBus master abort reporting", 0x0020);
1133 1.27 cgd onoff("CardBus reset", 0x0040);
1134 1.27 cgd onoff("Functional interrupts routed by ExCA registers", 0x0080);
1135 1.27 cgd onoff("Memory window 0 prefetchable", 0x0100);
1136 1.27 cgd onoff("Memory window 1 prefetchable", 0x0200);
1137 1.27 cgd onoff("Write posting enable", 0x0400);
1138 1.28 cgd
1139 1.28 cgd rval = regs[o2i(0x40)];
1140 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
1141 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
1142 1.28 cgd
1143 1.45 thorpej #ifdef _KERNEL
1144 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
1145 1.38 cgd sizebars);
1146 1.45 thorpej #else
1147 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
1148 1.45 thorpej #endif
1149 1.27 cgd }
1150 1.27 cgd
1151 1.26 cgd void
1152 1.45 thorpej pci_conf_print(
1153 1.45 thorpej #ifdef _KERNEL
1154 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1155 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
1156 1.45 thorpej #else
1157 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
1158 1.45 thorpej #endif
1159 1.45 thorpej )
1160 1.26 cgd {
1161 1.26 cgd pcireg_t regs[o2i(256)];
1162 1.52 drochner int off, capoff, endoff, hdrtype;
1163 1.27 cgd const char *typename;
1164 1.45 thorpej #ifdef _KERNEL
1165 1.38 cgd void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
1166 1.38 cgd int sizebars;
1167 1.45 thorpej #else
1168 1.45 thorpej void (*typeprintfn)(const pcireg_t *);
1169 1.45 thorpej #endif
1170 1.26 cgd
1171 1.26 cgd printf("PCI configuration registers:\n");
1172 1.26 cgd
1173 1.45 thorpej for (off = 0; off < 256; off += 4) {
1174 1.45 thorpej #ifdef _KERNEL
1175 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
1176 1.45 thorpej #else
1177 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
1178 1.45 thorpej ®s[o2i(off)]) == -1)
1179 1.45 thorpej regs[o2i(off)] = 0;
1180 1.45 thorpej #endif
1181 1.45 thorpej }
1182 1.26 cgd
1183 1.45 thorpej #ifdef _KERNEL
1184 1.38 cgd sizebars = 1;
1185 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
1186 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
1187 1.38 cgd sizebars = 0;
1188 1.45 thorpej #endif
1189 1.38 cgd
1190 1.26 cgd /* common header */
1191 1.26 cgd printf(" Common header:\n");
1192 1.28 cgd pci_conf_print_regs(regs, 0, 16);
1193 1.28 cgd
1194 1.26 cgd printf("\n");
1195 1.45 thorpej #ifdef _KERNEL
1196 1.26 cgd pci_conf_print_common(pc, tag, regs);
1197 1.45 thorpej #else
1198 1.45 thorpej pci_conf_print_common(regs);
1199 1.45 thorpej #endif
1200 1.26 cgd printf("\n");
1201 1.26 cgd
1202 1.26 cgd /* type-dependent header */
1203 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
1204 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
1205 1.26 cgd case 0:
1206 1.27 cgd /* Standard device header */
1207 1.27 cgd typename = "\"normal\" device";
1208 1.27 cgd typeprintfn = &pci_conf_print_type0;
1209 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1210 1.28 cgd endoff = 64;
1211 1.27 cgd break;
1212 1.27 cgd case 1:
1213 1.27 cgd /* PCI-PCI bridge header */
1214 1.27 cgd typename = "PCI-PCI bridge";
1215 1.26 cgd typeprintfn = &pci_conf_print_type1;
1216 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1217 1.28 cgd endoff = 64;
1218 1.26 cgd break;
1219 1.27 cgd case 2:
1220 1.27 cgd /* PCI-CardBus bridge header */
1221 1.27 cgd typename = "PCI-CardBus bridge";
1222 1.27 cgd typeprintfn = &pci_conf_print_type2;
1223 1.52 drochner capoff = PCI_CARDBUS_CAPLISTPTR_REG;
1224 1.28 cgd endoff = 72;
1225 1.27 cgd break;
1226 1.26 cgd default:
1227 1.27 cgd typename = NULL;
1228 1.26 cgd typeprintfn = 0;
1229 1.52 drochner capoff = -1;
1230 1.28 cgd endoff = 64;
1231 1.28 cgd break;
1232 1.26 cgd }
1233 1.27 cgd printf(" Type %d ", hdrtype);
1234 1.27 cgd if (typename != NULL)
1235 1.27 cgd printf("(%s) ", typename);
1236 1.27 cgd printf("header:\n");
1237 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
1238 1.27 cgd printf("\n");
1239 1.45 thorpej if (typeprintfn) {
1240 1.45 thorpej #ifdef _KERNEL
1241 1.38 cgd (*typeprintfn)(pc, tag, regs, sizebars);
1242 1.45 thorpej #else
1243 1.45 thorpej (*typeprintfn)(regs);
1244 1.45 thorpej #endif
1245 1.45 thorpej } else
1246 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
1247 1.26 cgd hdrtype);
1248 1.26 cgd printf("\n");
1249 1.51 drochner
1250 1.55 jdolecek /* capability list, if present */
1251 1.52 drochner if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1252 1.52 drochner && (capoff > 0)) {
1253 1.51 drochner #ifdef _KERNEL
1254 1.52 drochner pci_conf_print_caplist(pc, tag, regs, capoff);
1255 1.51 drochner #else
1256 1.52 drochner pci_conf_print_caplist(regs, capoff);
1257 1.51 drochner #endif
1258 1.51 drochner printf("\n");
1259 1.51 drochner }
1260 1.26 cgd
1261 1.26 cgd /* device-dependent header */
1262 1.26 cgd printf(" Device-dependent header:\n");
1263 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
1264 1.26 cgd printf("\n");
1265 1.49 nathanw #ifdef _KERNEL
1266 1.26 cgd if (printfn)
1267 1.26 cgd (*printfn)(pc, tag, regs);
1268 1.26 cgd else
1269 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
1270 1.26 cgd printf("\n");
1271 1.45 thorpej #endif /* _KERNEL */
1272 1.1 mycroft }
1273