Home | History | Annotate | Line # | Download | only in pci
pci_subr.c revision 1.63.14.1
      1  1.63.14.1      chap /*	$NetBSD: pci_subr.c,v 1.63.14.1 2006/06/19 04:01:36 chap Exp $	*/
      2        1.3       cgd 
      3        1.1   mycroft /*
      4       1.22   thorpej  * Copyright (c) 1997 Zubin D. Dittia.  All rights reserved.
      5       1.40       cgd  * Copyright (c) 1995, 1996, 1998, 2000
      6       1.26       cgd  *	Christopher G. Demetriou.  All rights reserved.
      7       1.30   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      8        1.1   mycroft  *
      9        1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     10        1.1   mycroft  * modification, are permitted provided that the following conditions
     11        1.1   mycroft  * are met:
     12        1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     13        1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     14        1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     16        1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     17        1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     18        1.1   mycroft  *    must display the following acknowledgement:
     19       1.30   mycroft  *	This product includes software developed by Charles M. Hannum.
     20        1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     21        1.1   mycroft  *    derived from this software without specific prior written permission.
     22        1.1   mycroft  *
     23        1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24        1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25        1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26        1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27        1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28        1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29        1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30        1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31        1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32        1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33        1.1   mycroft  */
     34        1.1   mycroft 
     35        1.1   mycroft /*
     36       1.10       cgd  * PCI autoconfiguration support functions.
     37       1.45   thorpej  *
     38       1.45   thorpej  * Note: This file is also built into a userland library (libpci).
     39       1.45   thorpej  * Pay attention to this when you make modifications.
     40        1.1   mycroft  */
     41       1.47     lukem 
     42       1.47     lukem #include <sys/cdefs.h>
     43  1.63.14.1      chap __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.63.14.1 2006/06/19 04:01:36 chap Exp $");
     44       1.21     enami 
     45       1.45   thorpej #ifdef _KERNEL_OPT
     46       1.35       cgd #include "opt_pci.h"
     47       1.45   thorpej #endif
     48        1.1   mycroft 
     49        1.1   mycroft #include <sys/param.h>
     50        1.1   mycroft 
     51       1.45   thorpej #ifdef _KERNEL
     52       1.62    simonb #include <sys/systm.h>
     53       1.24   thorpej #include <machine/intr.h>
     54       1.45   thorpej #else
     55       1.45   thorpej #include <pci.h>
     56       1.46     enami #include <stdio.h>
     57       1.45   thorpej #endif
     58       1.24   thorpej 
     59       1.10       cgd #include <dev/pci/pcireg.h>
     60       1.45   thorpej #ifdef _KERNEL
     61        1.7       cgd #include <dev/pci/pcivar.h>
     62       1.45   thorpej #endif
     63       1.10       cgd #ifdef PCIVERBOSE
     64       1.10       cgd #include <dev/pci/pcidevs.h>
     65       1.10       cgd #endif
     66       1.10       cgd 
     67       1.10       cgd /*
     68       1.10       cgd  * Descriptions of known PCI classes and subclasses.
     69       1.10       cgd  *
     70       1.10       cgd  * Subclasses are described in the same way as classes, but have a
     71       1.10       cgd  * NULL subclass pointer.
     72       1.10       cgd  */
     73       1.10       cgd struct pci_class {
     74       1.44   thorpej 	const char	*name;
     75       1.10       cgd 	int		val;		/* as wide as pci_{,sub}class_t */
     76       1.42  jdolecek 	const struct pci_class *subclasses;
     77       1.10       cgd };
     78       1.10       cgd 
     79       1.61   thorpej static const struct pci_class pci_subclass_prehistoric[] = {
     80       1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_PREHISTORIC_MISC,		},
     81       1.10       cgd 	{ "VGA",		PCI_SUBCLASS_PREHISTORIC_VGA,		},
     82       1.10       cgd 	{ 0 }
     83       1.10       cgd };
     84       1.10       cgd 
     85       1.61   thorpej static const struct pci_class pci_subclass_mass_storage[] = {
     86       1.10       cgd 	{ "SCSI",		PCI_SUBCLASS_MASS_STORAGE_SCSI,		},
     87       1.10       cgd 	{ "IDE",		PCI_SUBCLASS_MASS_STORAGE_IDE,		},
     88       1.10       cgd 	{ "floppy",		PCI_SUBCLASS_MASS_STORAGE_FLOPPY,	},
     89       1.10       cgd 	{ "IPI",		PCI_SUBCLASS_MASS_STORAGE_IPI,		},
     90       1.20       cgd 	{ "RAID",		PCI_SUBCLASS_MASS_STORAGE_RAID,		},
     91       1.40       cgd 	{ "ATA",		PCI_SUBCLASS_MASS_STORAGE_ATA,		},
     92       1.51  drochner 	{ "SATA",		PCI_SUBCLASS_MASS_STORAGE_SATA,		},
     93  1.63.14.1      chap 	{ "SAS",		PCI_SUBCLASS_MASS_STORAGE_SAS,		},
     94       1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MASS_STORAGE_MISC,		},
     95       1.10       cgd 	{ 0 },
     96       1.10       cgd };
     97       1.10       cgd 
     98       1.61   thorpej static const struct pci_class pci_subclass_network[] = {
     99       1.10       cgd 	{ "ethernet",		PCI_SUBCLASS_NETWORK_ETHERNET,		},
    100       1.10       cgd 	{ "token ring",		PCI_SUBCLASS_NETWORK_TOKENRING,		},
    101       1.10       cgd 	{ "FDDI",		PCI_SUBCLASS_NETWORK_FDDI,		},
    102       1.20       cgd 	{ "ATM",		PCI_SUBCLASS_NETWORK_ATM,		},
    103       1.32       cgd 	{ "ISDN",		PCI_SUBCLASS_NETWORK_ISDN,		},
    104       1.40       cgd 	{ "WorldFip",		PCI_SUBCLASS_NETWORK_WORLDFIP,		},
    105       1.40       cgd 	{ "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP,	},
    106       1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_NETWORK_MISC,		},
    107       1.10       cgd 	{ 0 },
    108       1.10       cgd };
    109       1.10       cgd 
    110       1.61   thorpej static const struct pci_class pci_subclass_display[] = {
    111       1.10       cgd 	{ "VGA",		PCI_SUBCLASS_DISPLAY_VGA,		},
    112       1.10       cgd 	{ "XGA",		PCI_SUBCLASS_DISPLAY_XGA,		},
    113       1.32       cgd 	{ "3D",			PCI_SUBCLASS_DISPLAY_3D,		},
    114       1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DISPLAY_MISC,		},
    115       1.10       cgd 	{ 0 },
    116       1.10       cgd };
    117       1.10       cgd 
    118       1.61   thorpej static const struct pci_class pci_subclass_multimedia[] = {
    119       1.10       cgd 	{ "video",		PCI_SUBCLASS_MULTIMEDIA_VIDEO,		},
    120       1.10       cgd 	{ "audio",		PCI_SUBCLASS_MULTIMEDIA_AUDIO,		},
    121       1.32       cgd 	{ "telephony",		PCI_SUBCLASS_MULTIMEDIA_TELEPHONY,	},
    122       1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MULTIMEDIA_MISC,		},
    123       1.10       cgd 	{ 0 },
    124       1.10       cgd };
    125       1.10       cgd 
    126       1.61   thorpej static const struct pci_class pci_subclass_memory[] = {
    127       1.10       cgd 	{ "RAM",		PCI_SUBCLASS_MEMORY_RAM,		},
    128       1.10       cgd 	{ "flash",		PCI_SUBCLASS_MEMORY_FLASH,		},
    129       1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_MEMORY_MISC,		},
    130       1.10       cgd 	{ 0 },
    131       1.10       cgd };
    132       1.10       cgd 
    133       1.61   thorpej static const struct pci_class pci_subclass_bridge[] = {
    134       1.10       cgd 	{ "host",		PCI_SUBCLASS_BRIDGE_HOST,		},
    135       1.10       cgd 	{ "ISA",		PCI_SUBCLASS_BRIDGE_ISA,		},
    136       1.10       cgd 	{ "EISA",		PCI_SUBCLASS_BRIDGE_EISA,		},
    137       1.10       cgd 	{ "MicroChannel",	PCI_SUBCLASS_BRIDGE_MC,			},
    138       1.10       cgd 	{ "PCI",		PCI_SUBCLASS_BRIDGE_PCI,		},
    139       1.10       cgd 	{ "PCMCIA",		PCI_SUBCLASS_BRIDGE_PCMCIA,		},
    140       1.20       cgd 	{ "NuBus",		PCI_SUBCLASS_BRIDGE_NUBUS,		},
    141       1.20       cgd 	{ "CardBus",		PCI_SUBCLASS_BRIDGE_CARDBUS,		},
    142       1.32       cgd 	{ "RACEway",		PCI_SUBCLASS_BRIDGE_RACEWAY,		},
    143       1.40       cgd 	{ "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI,		},
    144       1.40       cgd 	{ "InfiniBand",		PCI_SUBCLASS_BRIDGE_INFINIBAND,		},
    145       1.10       cgd 	{ "miscellaneous",	PCI_SUBCLASS_BRIDGE_MISC,		},
    146       1.10       cgd 	{ 0 },
    147       1.10       cgd };
    148       1.10       cgd 
    149       1.61   thorpej static const struct pci_class pci_subclass_communications[] = {
    150       1.20       cgd 	{ "serial",		PCI_SUBCLASS_COMMUNICATIONS_SERIAL,	},
    151       1.20       cgd 	{ "parallel",		PCI_SUBCLASS_COMMUNICATIONS_PARALLEL,	},
    152       1.32       cgd 	{ "multi-port serial",	PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL,	},
    153       1.32       cgd 	{ "modem",		PCI_SUBCLASS_COMMUNICATIONS_MODEM,	},
    154       1.48  drochner 	{ "GPIB",		PCI_SUBCLASS_COMMUNICATIONS_GPIB,	},
    155       1.48  drochner 	{ "smartcard",		PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD,	},
    156       1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_COMMUNICATIONS_MISC,	},
    157       1.20       cgd 	{ 0 },
    158       1.20       cgd };
    159       1.20       cgd 
    160       1.61   thorpej static const struct pci_class pci_subclass_system[] = {
    161       1.50  sommerfe 	{ "interrupt",		PCI_SUBCLASS_SYSTEM_PIC,		},
    162       1.20       cgd 	{ "8237 DMA",		PCI_SUBCLASS_SYSTEM_DMA,		},
    163       1.20       cgd 	{ "8254 timer",		PCI_SUBCLASS_SYSTEM_TIMER,		},
    164       1.20       cgd 	{ "RTC",		PCI_SUBCLASS_SYSTEM_RTC,		},
    165  1.63.14.1      chap 	{ "PCI Hot-Plug",	PCI_SUBCLASS_SYSTEM_PCIHOTPLUG,		},
    166  1.63.14.1      chap 	{ "SD Host Controller",	PCI_SUBCLASS_SYSTEM_SDHC,		},
    167       1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_SYSTEM_MISC,		},
    168       1.20       cgd 	{ 0 },
    169       1.20       cgd };
    170       1.20       cgd 
    171       1.61   thorpej static const struct pci_class pci_subclass_input[] = {
    172       1.20       cgd 	{ "keyboard",		PCI_SUBCLASS_INPUT_KEYBOARD,		},
    173       1.20       cgd 	{ "digitizer",		PCI_SUBCLASS_INPUT_DIGITIZER,		},
    174       1.20       cgd 	{ "mouse",		PCI_SUBCLASS_INPUT_MOUSE,		},
    175       1.32       cgd 	{ "scanner",		PCI_SUBCLASS_INPUT_SCANNER,		},
    176       1.32       cgd 	{ "game port",		PCI_SUBCLASS_INPUT_GAMEPORT,		},
    177       1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_INPUT_MISC,		},
    178       1.20       cgd 	{ 0 },
    179       1.20       cgd };
    180       1.20       cgd 
    181       1.61   thorpej static const struct pci_class pci_subclass_dock[] = {
    182       1.20       cgd 	{ "generic",		PCI_SUBCLASS_DOCK_GENERIC,		},
    183       1.20       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DOCK_MISC,			},
    184       1.20       cgd 	{ 0 },
    185       1.20       cgd };
    186       1.20       cgd 
    187       1.61   thorpej static const struct pci_class pci_subclass_processor[] = {
    188       1.20       cgd 	{ "386",		PCI_SUBCLASS_PROCESSOR_386,		},
    189       1.20       cgd 	{ "486",		PCI_SUBCLASS_PROCESSOR_486,		},
    190       1.20       cgd 	{ "Pentium",		PCI_SUBCLASS_PROCESSOR_PENTIUM,		},
    191       1.20       cgd 	{ "Alpha",		PCI_SUBCLASS_PROCESSOR_ALPHA,		},
    192       1.20       cgd 	{ "PowerPC",		PCI_SUBCLASS_PROCESSOR_POWERPC,		},
    193       1.32       cgd 	{ "MIPS",		PCI_SUBCLASS_PROCESSOR_MIPS,		},
    194       1.20       cgd 	{ "Co-processor",	PCI_SUBCLASS_PROCESSOR_COPROC,		},
    195       1.20       cgd 	{ 0 },
    196       1.20       cgd };
    197       1.20       cgd 
    198       1.61   thorpej static const struct pci_class pci_subclass_serialbus[] = {
    199       1.20       cgd 	{ "Firewire",		PCI_SUBCLASS_SERIALBUS_FIREWIRE,	},
    200       1.20       cgd 	{ "ACCESS.bus",		PCI_SUBCLASS_SERIALBUS_ACCESS,		},
    201       1.20       cgd 	{ "SSA",		PCI_SUBCLASS_SERIALBUS_SSA,		},
    202       1.20       cgd 	{ "USB",		PCI_SUBCLASS_SERIALBUS_USB,		},
    203       1.32       cgd 	/* XXX Fiber Channel/_FIBRECHANNEL */
    204       1.20       cgd 	{ "Fiber Channel",	PCI_SUBCLASS_SERIALBUS_FIBER,		},
    205       1.32       cgd 	{ "SMBus",		PCI_SUBCLASS_SERIALBUS_SMBUS,		},
    206       1.40       cgd 	{ "InfiniBand",		PCI_SUBCLASS_SERIALBUS_INFINIBAND,	},
    207       1.40       cgd 	{ "IPMI",		PCI_SUBCLASS_SERIALBUS_IPMI,		},
    208       1.40       cgd 	{ "SERCOS",		PCI_SUBCLASS_SERIALBUS_SERCOS,		},
    209       1.40       cgd 	{ "CANbus",		PCI_SUBCLASS_SERIALBUS_CANBUS,		},
    210       1.32       cgd 	{ 0 },
    211       1.32       cgd };
    212       1.32       cgd 
    213       1.61   thorpej static const struct pci_class pci_subclass_wireless[] = {
    214       1.41     soren 	{ "IrDA",		PCI_SUBCLASS_WIRELESS_IRDA,		},
    215       1.32       cgd 	{ "Consumer IR",	PCI_SUBCLASS_WIRELESS_CONSUMERIR,	},
    216       1.32       cgd 	{ "RF",			PCI_SUBCLASS_WIRELESS_RF,		},
    217       1.48  drochner 	{ "bluetooth",		PCI_SUBCLASS_WIRELESS_BLUETOOTH,	},
    218       1.48  drochner 	{ "broadband",		PCI_SUBCLASS_WIRELESS_BROADBAND,	},
    219       1.51  drochner 	{ "802.11a (5 GHz)",	PCI_SUBCLASS_WIRELESS_802_11A,		},
    220       1.51  drochner 	{ "802.11b (2.4 GHz)",	PCI_SUBCLASS_WIRELESS_802_11B,		},
    221       1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_WIRELESS_MISC,		},
    222       1.32       cgd 	{ 0 },
    223       1.32       cgd };
    224       1.32       cgd 
    225       1.61   thorpej static const struct pci_class pci_subclass_i2o[] = {
    226       1.40       cgd 	{ "standard",		PCI_SUBCLASS_I2O_STANDARD,		},
    227       1.32       cgd 	{ 0 },
    228       1.32       cgd };
    229       1.32       cgd 
    230       1.61   thorpej static const struct pci_class pci_subclass_satcom[] = {
    231       1.32       cgd 	{ "TV",			PCI_SUBCLASS_SATCOM_TV,			},
    232       1.32       cgd 	{ "audio",		PCI_SUBCLASS_SATCOM_AUDIO,		},
    233       1.32       cgd 	{ "voice",		PCI_SUBCLASS_SATCOM_VOICE,		},
    234       1.32       cgd 	{ "data",		PCI_SUBCLASS_SATCOM_DATA,		},
    235       1.32       cgd 	{ 0 },
    236       1.32       cgd };
    237       1.32       cgd 
    238       1.61   thorpej static const struct pci_class pci_subclass_crypto[] = {
    239       1.32       cgd 	{ "network/computing",	PCI_SUBCLASS_CRYPTO_NETCOMP,		},
    240       1.32       cgd 	{ "entertainment",	PCI_SUBCLASS_CRYPTO_ENTERTAINMENT,	},
    241       1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_CRYPTO_MISC,		},
    242       1.32       cgd 	{ 0 },
    243       1.32       cgd };
    244       1.32       cgd 
    245       1.61   thorpej static const struct pci_class pci_subclass_dasp[] = {
    246       1.32       cgd 	{ "DPIO",		PCI_SUBCLASS_DASP_DPIO,			},
    247       1.40       cgd 	{ "Time and Frequency",	PCI_SUBCLASS_DASP_TIMEFREQ,		},
    248       1.48  drochner 	{ "synchronization",	PCI_SUBCLASS_DASP_SYNC,			},
    249       1.48  drochner 	{ "management",		PCI_SUBCLASS_DASP_MGMT,			},
    250       1.32       cgd 	{ "miscellaneous",	PCI_SUBCLASS_DASP_MISC,			},
    251       1.20       cgd 	{ 0 },
    252       1.20       cgd };
    253       1.20       cgd 
    254       1.61   thorpej static const struct pci_class pci_class[] = {
    255       1.10       cgd 	{ "prehistoric",	PCI_CLASS_PREHISTORIC,
    256       1.10       cgd 	    pci_subclass_prehistoric,				},
    257       1.10       cgd 	{ "mass storage",	PCI_CLASS_MASS_STORAGE,
    258       1.10       cgd 	    pci_subclass_mass_storage,				},
    259       1.10       cgd 	{ "network",		PCI_CLASS_NETWORK,
    260       1.10       cgd 	    pci_subclass_network,				},
    261       1.10       cgd 	{ "display",		PCI_CLASS_DISPLAY,
    262       1.11       cgd 	    pci_subclass_display,				},
    263       1.10       cgd 	{ "multimedia",		PCI_CLASS_MULTIMEDIA,
    264       1.10       cgd 	    pci_subclass_multimedia,				},
    265       1.10       cgd 	{ "memory",		PCI_CLASS_MEMORY,
    266       1.10       cgd 	    pci_subclass_memory,				},
    267       1.10       cgd 	{ "bridge",		PCI_CLASS_BRIDGE,
    268       1.10       cgd 	    pci_subclass_bridge,				},
    269       1.20       cgd 	{ "communications",	PCI_CLASS_COMMUNICATIONS,
    270       1.20       cgd 	    pci_subclass_communications,			},
    271       1.20       cgd 	{ "system",		PCI_CLASS_SYSTEM,
    272       1.20       cgd 	    pci_subclass_system,				},
    273       1.20       cgd 	{ "input",		PCI_CLASS_INPUT,
    274       1.20       cgd 	    pci_subclass_input,					},
    275       1.20       cgd 	{ "dock",		PCI_CLASS_DOCK,
    276       1.20       cgd 	    pci_subclass_dock,					},
    277       1.20       cgd 	{ "processor",		PCI_CLASS_PROCESSOR,
    278       1.20       cgd 	    pci_subclass_processor,				},
    279       1.20       cgd 	{ "serial bus",		PCI_CLASS_SERIALBUS,
    280       1.20       cgd 	    pci_subclass_serialbus,				},
    281       1.32       cgd 	{ "wireless",		PCI_CLASS_WIRELESS,
    282       1.32       cgd 	    pci_subclass_wireless,				},
    283       1.32       cgd 	{ "I2O",		PCI_CLASS_I2O,
    284       1.32       cgd 	    pci_subclass_i2o,					},
    285       1.32       cgd 	{ "satellite comm",	PCI_CLASS_SATCOM,
    286       1.32       cgd 	    pci_subclass_satcom,				},
    287       1.32       cgd 	{ "crypto",		PCI_CLASS_CRYPTO,
    288       1.32       cgd 	    pci_subclass_crypto,				},
    289       1.32       cgd 	{ "DASP",		PCI_CLASS_DASP,
    290       1.32       cgd 	    pci_subclass_dasp,					},
    291       1.10       cgd 	{ "undefined",		PCI_CLASS_UNDEFINED,
    292       1.10       cgd 	    0,							},
    293       1.10       cgd 	{ 0 },
    294       1.10       cgd };
    295       1.10       cgd 
    296       1.10       cgd #ifdef PCIVERBOSE
    297       1.10       cgd /*
    298       1.10       cgd  * Descriptions of of known vendors and devices ("products").
    299       1.10       cgd  */
    300       1.59   mycroft struct pci_vendor {
    301       1.59   mycroft 	pci_vendor_id_t		vendor;
    302       1.59   mycroft 	const char		*vendorname;
    303       1.59   mycroft };
    304       1.59   mycroft struct pci_product {
    305       1.10       cgd 	pci_vendor_id_t		vendor;
    306       1.10       cgd 	pci_product_id_t	product;
    307       1.59   mycroft 	const char		*productname;
    308       1.10       cgd };
    309       1.10       cgd 
    310       1.10       cgd #include <dev/pci/pcidevs_data.h>
    311       1.10       cgd #endif /* PCIVERBOSE */
    312       1.29  augustss 
    313       1.59   mycroft const char *
    314       1.44   thorpej pci_findvendor(pcireg_t id_reg)
    315       1.29  augustss {
    316       1.29  augustss #ifdef PCIVERBOSE
    317       1.29  augustss 	pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
    318       1.59   mycroft 	int n;
    319       1.29  augustss 
    320       1.59   mycroft 	for (n = 0; n < pci_nvendors; n++)
    321       1.59   mycroft 		if (pci_vendors[n].vendor == vendor)
    322       1.59   mycroft 			return (pci_vendors[n].vendorname);
    323       1.59   mycroft #endif
    324       1.29  augustss 	return (NULL);
    325       1.59   mycroft }
    326       1.59   mycroft 
    327       1.59   mycroft const char *
    328       1.59   mycroft pci_findproduct(pcireg_t id_reg)
    329       1.59   mycroft {
    330       1.59   mycroft #ifdef PCIVERBOSE
    331       1.59   mycroft 	pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
    332       1.59   mycroft 	pci_product_id_t product = PCI_PRODUCT(id_reg);
    333       1.59   mycroft 	int n;
    334       1.59   mycroft 
    335       1.59   mycroft 	for (n = 0; n < pci_nproducts; n++)
    336       1.59   mycroft 		if (pci_products[n].vendor == vendor &&
    337       1.59   mycroft 		    pci_products[n].product == product)
    338       1.59   mycroft 			return (pci_products[n].productname);
    339       1.29  augustss #endif
    340       1.59   mycroft 	return (NULL);
    341       1.29  augustss }
    342       1.10       cgd 
    343       1.10       cgd void
    344       1.58    itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
    345       1.58    itojun     size_t l)
    346       1.10       cgd {
    347       1.10       cgd 	pci_vendor_id_t vendor;
    348       1.10       cgd 	pci_product_id_t product;
    349       1.10       cgd 	pci_class_t class;
    350       1.10       cgd 	pci_subclass_t subclass;
    351       1.10       cgd 	pci_interface_t interface;
    352       1.10       cgd 	pci_revision_t revision;
    353       1.59   mycroft 	const char *vendor_namep, *product_namep;
    354       1.42  jdolecek 	const struct pci_class *classp, *subclassp;
    355       1.10       cgd #ifdef PCIVERBOSE
    356       1.16       cgd 	const char *unmatched = "unknown ";
    357       1.15       cgd #else
    358       1.16       cgd 	const char *unmatched = "";
    359       1.10       cgd #endif
    360       1.58    itojun 	char *ep;
    361       1.58    itojun 
    362       1.58    itojun 	ep = cp + l;
    363       1.10       cgd 
    364       1.10       cgd 	vendor = PCI_VENDOR(id_reg);
    365       1.10       cgd 	product = PCI_PRODUCT(id_reg);
    366       1.10       cgd 
    367       1.10       cgd 	class = PCI_CLASS(class_reg);
    368       1.10       cgd 	subclass = PCI_SUBCLASS(class_reg);
    369       1.10       cgd 	interface = PCI_INTERFACE(class_reg);
    370       1.10       cgd 	revision = PCI_REVISION(class_reg);
    371       1.10       cgd 
    372       1.59   mycroft 	vendor_namep = pci_findvendor(id_reg);
    373       1.59   mycroft 	product_namep = pci_findproduct(id_reg);
    374       1.10       cgd 
    375       1.10       cgd 	classp = pci_class;
    376       1.10       cgd 	while (classp->name != NULL) {
    377       1.10       cgd 		if (class == classp->val)
    378       1.10       cgd 			break;
    379       1.10       cgd 		classp++;
    380       1.10       cgd 	}
    381       1.10       cgd 
    382       1.10       cgd 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    383       1.10       cgd 	while (subclassp && subclassp->name != NULL) {
    384       1.10       cgd 		if (subclass == subclassp->val)
    385       1.10       cgd 			break;
    386       1.10       cgd 		subclassp++;
    387       1.10       cgd 	}
    388       1.10       cgd 
    389       1.10       cgd 	if (vendor_namep == NULL)
    390       1.58    itojun 		cp += snprintf(cp, ep - cp, "%svendor 0x%04x product 0x%04x",
    391       1.15       cgd 		    unmatched, vendor, product);
    392       1.10       cgd 	else if (product_namep != NULL)
    393       1.58    itojun 		cp += snprintf(cp, ep - cp, "%s %s", vendor_namep,
    394       1.58    itojun 		    product_namep);
    395       1.10       cgd 	else
    396       1.58    itojun 		cp += snprintf(cp, ep - cp, "%s product 0x%04x",
    397       1.10       cgd 		    vendor_namep, product);
    398       1.13       cgd 	if (showclass) {
    399       1.58    itojun 		cp += snprintf(cp, ep - cp, " (");
    400       1.13       cgd 		if (classp->name == NULL)
    401       1.58    itojun 			cp += snprintf(cp, ep - cp,
    402       1.58    itojun 			    "class 0x%02x, subclass 0x%02x", class, subclass);
    403       1.13       cgd 		else {
    404       1.13       cgd 			if (subclassp == NULL || subclassp->name == NULL)
    405       1.58    itojun 				cp += snprintf(cp, ep - cp,
    406       1.20       cgd 				    "%s subclass 0x%02x",
    407       1.20       cgd 				    classp->name, subclass);
    408       1.13       cgd 			else
    409       1.58    itojun 				cp += snprintf(cp, ep - cp, "%s %s",
    410       1.20       cgd 				    subclassp->name, classp->name);
    411       1.13       cgd 		}
    412       1.20       cgd 		if (interface != 0)
    413       1.58    itojun 			cp += snprintf(cp, ep - cp, ", interface 0x%02x",
    414       1.58    itojun 			    interface);
    415       1.20       cgd 		if (revision != 0)
    416       1.58    itojun 			cp += snprintf(cp, ep - cp, ", revision 0x%02x",
    417       1.58    itojun 			    revision);
    418       1.58    itojun 		cp += snprintf(cp, ep - cp, ")");
    419       1.13       cgd 	}
    420       1.22   thorpej }
    421       1.22   thorpej 
    422       1.22   thorpej /*
    423       1.22   thorpej  * Print out most of the PCI configuration registers.  Typically used
    424       1.22   thorpej  * in a device attach routine like this:
    425       1.22   thorpej  *
    426       1.22   thorpej  *	#ifdef MYDEV_DEBUG
    427       1.22   thorpej  *		printf("%s: ", sc->sc_dev.dv_xname);
    428       1.43     enami  *		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    429       1.22   thorpej  *	#endif
    430       1.22   thorpej  */
    431       1.26       cgd 
    432       1.26       cgd #define	i2o(i)	((i) * 4)
    433       1.26       cgd #define	o2i(o)	((o) / 4)
    434       1.27       cgd #define	onoff(str, bit)							\
    435       1.27       cgd 	printf("      %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
    436       1.26       cgd 
    437       1.26       cgd static void
    438       1.45   thorpej pci_conf_print_common(
    439       1.45   thorpej #ifdef _KERNEL
    440       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    441       1.45   thorpej #endif
    442       1.45   thorpej     const pcireg_t *regs)
    443       1.22   thorpej {
    444       1.59   mycroft 	const char *name;
    445       1.42  jdolecek 	const struct pci_class *classp, *subclassp;
    446       1.26       cgd 	pcireg_t rval;
    447       1.22   thorpej 
    448       1.26       cgd 	rval = regs[o2i(PCI_ID_REG)];
    449       1.59   mycroft 	name = pci_findvendor(rval);
    450       1.59   mycroft 	if (name)
    451       1.59   mycroft 		printf("    Vendor Name: %s (0x%04x)\n", name,
    452       1.26       cgd 		    PCI_VENDOR(rval));
    453       1.22   thorpej 	else
    454       1.26       cgd 		printf("    Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    455       1.59   mycroft 	name = pci_findproduct(rval);
    456       1.59   mycroft 	if (name)
    457       1.59   mycroft 		printf("    Device Name: %s (0x%04x)\n", name,
    458       1.26       cgd 		    PCI_PRODUCT(rval));
    459       1.22   thorpej 	else
    460       1.26       cgd 		printf("    Device ID: 0x%04x\n", PCI_PRODUCT(rval));
    461       1.22   thorpej 
    462       1.26       cgd 	rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
    463       1.23  drochner 
    464       1.26       cgd 	printf("    Command register: 0x%04x\n", rval & 0xffff);
    465       1.26       cgd 	onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
    466       1.26       cgd 	onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
    467       1.26       cgd 	onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
    468       1.26       cgd 	onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
    469       1.26       cgd 	onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
    470       1.26       cgd 	onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
    471       1.26       cgd 	onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
    472       1.26       cgd 	onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
    473       1.26       cgd 	onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
    474       1.26       cgd 	onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
    475       1.26       cgd 
    476       1.26       cgd 	printf("    Status register: 0x%04x\n", (rval >> 16) & 0xffff);
    477       1.33    kleink 	onoff("Capability List support", PCI_STATUS_CAPLIST_SUPPORT);
    478       1.26       cgd 	onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
    479       1.26       cgd 	onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
    480       1.26       cgd 	onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
    481       1.26       cgd 	onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
    482       1.22   thorpej 
    483       1.26       cgd 	printf("      DEVSEL timing: ");
    484       1.22   thorpej 	switch (rval & PCI_STATUS_DEVSEL_MASK) {
    485       1.22   thorpej 	case PCI_STATUS_DEVSEL_FAST:
    486       1.22   thorpej 		printf("fast");
    487       1.22   thorpej 		break;
    488       1.22   thorpej 	case PCI_STATUS_DEVSEL_MEDIUM:
    489       1.22   thorpej 		printf("medium");
    490       1.22   thorpej 		break;
    491       1.22   thorpej 	case PCI_STATUS_DEVSEL_SLOW:
    492       1.22   thorpej 		printf("slow");
    493       1.22   thorpej 		break;
    494       1.26       cgd 	default:
    495       1.26       cgd 		printf("unknown/reserved");	/* XXX */
    496       1.26       cgd 		break;
    497       1.22   thorpej 	}
    498       1.26       cgd 	printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
    499       1.22   thorpej 
    500       1.26       cgd 	onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
    501       1.26       cgd 	onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
    502       1.26       cgd 	onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
    503       1.26       cgd 	onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
    504       1.26       cgd 	onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
    505       1.22   thorpej 
    506       1.26       cgd 	rval = regs[o2i(PCI_CLASS_REG)];
    507       1.22   thorpej 	for (classp = pci_class; classp->name != NULL; classp++) {
    508       1.22   thorpej 		if (PCI_CLASS(rval) == classp->val)
    509       1.22   thorpej 			break;
    510       1.22   thorpej 	}
    511       1.22   thorpej 	subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
    512       1.22   thorpej 	while (subclassp && subclassp->name != NULL) {
    513       1.22   thorpej 		if (PCI_SUBCLASS(rval) == subclassp->val)
    514       1.22   thorpej 			break;
    515       1.22   thorpej 		subclassp++;
    516       1.22   thorpej 	}
    517       1.22   thorpej 	if (classp->name != NULL) {
    518       1.26       cgd 		printf("    Class Name: %s (0x%02x)\n", classp->name,
    519       1.26       cgd 		    PCI_CLASS(rval));
    520       1.22   thorpej 		if (subclassp != NULL && subclassp->name != NULL)
    521       1.26       cgd 			printf("    Subclass Name: %s (0x%02x)\n",
    522       1.26       cgd 			    subclassp->name, PCI_SUBCLASS(rval));
    523       1.22   thorpej 		else
    524       1.26       cgd 			printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    525       1.22   thorpej 	} else {
    526       1.26       cgd 		printf("    Class ID: 0x%02x\n", PCI_CLASS(rval));
    527       1.26       cgd 		printf("    Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
    528       1.22   thorpej 	}
    529       1.26       cgd 	printf("    Interface: 0x%02x\n", PCI_INTERFACE(rval));
    530       1.26       cgd 	printf("    Revision ID: 0x%02x\n", PCI_REVISION(rval));
    531       1.22   thorpej 
    532       1.26       cgd 	rval = regs[o2i(PCI_BHLC_REG)];
    533       1.26       cgd 	printf("    BIST: 0x%02x\n", PCI_BIST(rval));
    534       1.26       cgd 	printf("    Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
    535       1.26       cgd 	    PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
    536       1.26       cgd 	    PCI_HDRTYPE(rval));
    537       1.26       cgd 	printf("    Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
    538       1.26       cgd 	printf("    Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
    539       1.26       cgd }
    540       1.22   thorpej 
    541       1.37   nathanw static int
    542       1.45   thorpej pci_conf_print_bar(
    543       1.45   thorpej #ifdef _KERNEL
    544       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    545       1.45   thorpej #endif
    546       1.45   thorpej     const pcireg_t *regs, int reg, const char *name
    547       1.45   thorpej #ifdef _KERNEL
    548       1.45   thorpej     , int sizebar
    549       1.45   thorpej #endif
    550       1.45   thorpej     )
    551       1.26       cgd {
    552       1.45   thorpej 	int width;
    553       1.45   thorpej 	pcireg_t rval, rval64h;
    554       1.45   thorpej #ifdef _KERNEL
    555       1.45   thorpej 	int s;
    556       1.45   thorpej 	pcireg_t mask, mask64h;
    557       1.45   thorpej #endif
    558       1.45   thorpej 
    559       1.37   nathanw 	width = 4;
    560       1.22   thorpej 
    561       1.27       cgd 	/*
    562       1.27       cgd 	 * Section 6.2.5.1, `Address Maps', tells us that:
    563       1.27       cgd 	 *
    564       1.27       cgd 	 * 1) The builtin software should have already mapped the
    565       1.27       cgd 	 * device in a reasonable way.
    566       1.27       cgd 	 *
    567       1.27       cgd 	 * 2) A device which wants 2^n bytes of memory will hardwire
    568       1.27       cgd 	 * the bottom n bits of the address to 0.  As recommended,
    569       1.27       cgd 	 * we write all 1s and see what we get back.
    570       1.27       cgd 	 */
    571       1.45   thorpej 
    572       1.27       cgd 	rval = regs[o2i(reg)];
    573       1.45   thorpej 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    574       1.45   thorpej 	    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    575       1.45   thorpej 		rval64h = regs[o2i(reg + 4)];
    576       1.45   thorpej 		width = 8;
    577       1.45   thorpej 	} else
    578       1.45   thorpej 		rval64h = 0;
    579       1.45   thorpej 
    580       1.45   thorpej #ifdef _KERNEL
    581       1.38       cgd 	/* XXX don't size unknown memory type? */
    582       1.38       cgd 	if (rval != 0 && sizebar) {
    583       1.24   thorpej 		/*
    584       1.27       cgd 		 * The following sequence seems to make some devices
    585       1.27       cgd 		 * (e.g. host bus bridges, which don't normally
    586       1.27       cgd 		 * have their space mapped) very unhappy, to
    587       1.27       cgd 		 * the point of crashing the system.
    588       1.24   thorpej 		 *
    589       1.27       cgd 		 * Therefore, if the mapping register is zero to
    590       1.27       cgd 		 * start out with, don't bother trying.
    591       1.24   thorpej 		 */
    592       1.27       cgd 		s = splhigh();
    593       1.27       cgd 		pci_conf_write(pc, tag, reg, 0xffffffff);
    594       1.27       cgd 		mask = pci_conf_read(pc, tag, reg);
    595       1.27       cgd 		pci_conf_write(pc, tag, reg, rval);
    596       1.37   nathanw 		if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
    597       1.37   nathanw 		    PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
    598       1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, 0xffffffff);
    599       1.37   nathanw 			mask64h = pci_conf_read(pc, tag, reg + 4);
    600       1.37   nathanw 			pci_conf_write(pc, tag, reg + 4, rval64h);
    601       1.54       scw 		} else
    602       1.54       scw 			mask64h = 0;
    603       1.27       cgd 		splx(s);
    604       1.27       cgd 	} else
    605       1.54       scw 		mask = mask64h = 0;
    606       1.45   thorpej #endif /* _KERNEL */
    607       1.27       cgd 
    608       1.28       cgd 	printf("    Base address register at 0x%02x", reg);
    609       1.28       cgd 	if (name)
    610       1.28       cgd 		printf(" (%s)", name);
    611       1.28       cgd 	printf("\n      ");
    612       1.27       cgd 	if (rval == 0) {
    613       1.27       cgd 		printf("not implemented(?)\n");
    614       1.37   nathanw 		return width;
    615       1.60     perry 	}
    616       1.28       cgd 	printf("type: ");
    617       1.28       cgd 	if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
    618       1.34  drochner 		const char *type, *prefetch;
    619       1.27       cgd 
    620       1.27       cgd 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    621       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT:
    622       1.27       cgd 			type = "32-bit";
    623       1.27       cgd 			break;
    624       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    625       1.27       cgd 			type = "32-bit-1M";
    626       1.27       cgd 			break;
    627       1.27       cgd 		case PCI_MAPREG_MEM_TYPE_64BIT:
    628       1.27       cgd 			type = "64-bit";
    629       1.27       cgd 			break;
    630       1.27       cgd 		default:
    631       1.27       cgd 			type = "unknown (XXX)";
    632       1.27       cgd 			break;
    633       1.22   thorpej 		}
    634       1.34  drochner 		if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
    635       1.34  drochner 			prefetch = "";
    636       1.27       cgd 		else
    637       1.34  drochner 			prefetch = "non";
    638       1.34  drochner 		printf("%s %sprefetchable memory\n", type, prefetch);
    639       1.37   nathanw 		switch (PCI_MAPREG_MEM_TYPE(rval)) {
    640       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_64BIT:
    641       1.38       cgd 			printf("      base: 0x%016llx, ",
    642       1.37   nathanw 			    PCI_MAPREG_MEM64_ADDR(
    643       1.38       cgd 				((((long long) rval64h) << 32) | rval)));
    644       1.45   thorpej #ifdef _KERNEL
    645       1.38       cgd 			if (sizebar)
    646       1.38       cgd 				printf("size: 0x%016llx",
    647       1.38       cgd 				    PCI_MAPREG_MEM64_SIZE(
    648       1.38       cgd 				      ((((long long) mask64h) << 32) | mask)));
    649       1.38       cgd 			else
    650       1.45   thorpej #endif /* _KERNEL */
    651       1.38       cgd 				printf("not sized");
    652       1.38       cgd 			printf("\n");
    653       1.37   nathanw 			break;
    654       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT:
    655       1.37   nathanw 		case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    656       1.37   nathanw 		default:
    657       1.38       cgd 			printf("      base: 0x%08x, ",
    658       1.38       cgd 			    PCI_MAPREG_MEM_ADDR(rval));
    659       1.45   thorpej #ifdef _KERNEL
    660       1.38       cgd 			if (sizebar)
    661       1.38       cgd 				printf("size: 0x%08x",
    662       1.38       cgd 				    PCI_MAPREG_MEM_SIZE(mask));
    663       1.38       cgd 			else
    664       1.45   thorpej #endif /* _KERNEL */
    665       1.38       cgd 				printf("not sized");
    666       1.38       cgd 			printf("\n");
    667       1.37   nathanw 			break;
    668       1.37   nathanw 		}
    669       1.27       cgd 	} else {
    670       1.45   thorpej #ifdef _KERNEL
    671       1.38       cgd 		if (sizebar)
    672       1.38       cgd 			printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
    673       1.45   thorpej #endif /* _KERNEL */
    674       1.27       cgd 		printf("i/o\n");
    675       1.38       cgd 		printf("      base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
    676       1.45   thorpej #ifdef _KERNEL
    677       1.38       cgd 		if (sizebar)
    678       1.38       cgd 			printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
    679       1.38       cgd 		else
    680       1.45   thorpej #endif /* _KERNEL */
    681       1.38       cgd 			printf("not sized");
    682       1.38       cgd 		printf("\n");
    683       1.22   thorpej 	}
    684       1.37   nathanw 
    685       1.37   nathanw 	return width;
    686       1.27       cgd }
    687       1.28       cgd 
    688       1.28       cgd static void
    689       1.44   thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
    690       1.28       cgd {
    691       1.28       cgd 	int off, needaddr, neednl;
    692       1.28       cgd 
    693       1.28       cgd 	needaddr = 1;
    694       1.28       cgd 	neednl = 0;
    695       1.28       cgd 	for (off = first; off < pastlast; off += 4) {
    696       1.28       cgd 		if ((off % 16) == 0 || needaddr) {
    697       1.28       cgd 			printf("    0x%02x:", off);
    698       1.28       cgd 			needaddr = 0;
    699       1.28       cgd 		}
    700       1.28       cgd 		printf(" 0x%08x", regs[o2i(off)]);
    701       1.28       cgd 		neednl = 1;
    702       1.28       cgd 		if ((off % 16) == 12) {
    703       1.28       cgd 			printf("\n");
    704       1.28       cgd 			neednl = 0;
    705       1.28       cgd 		}
    706       1.28       cgd 	}
    707       1.28       cgd 	if (neednl)
    708       1.28       cgd 		printf("\n");
    709       1.28       cgd }
    710       1.28       cgd 
    711       1.27       cgd static void
    712       1.45   thorpej pci_conf_print_type0(
    713       1.45   thorpej #ifdef _KERNEL
    714       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    715       1.45   thorpej #endif
    716       1.45   thorpej     const pcireg_t *regs
    717       1.45   thorpej #ifdef _KERNEL
    718       1.45   thorpej     , int sizebars
    719       1.45   thorpej #endif
    720       1.45   thorpej     )
    721       1.27       cgd {
    722       1.37   nathanw 	int off, width;
    723       1.27       cgd 	pcireg_t rval;
    724       1.27       cgd 
    725       1.45   thorpej 	for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
    726       1.45   thorpej #ifdef _KERNEL
    727       1.38       cgd 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
    728       1.45   thorpej #else
    729       1.45   thorpej 		width = pci_conf_print_bar(regs, off, NULL);
    730       1.45   thorpej #endif
    731       1.45   thorpej 	}
    732       1.22   thorpej 
    733       1.26       cgd 	printf("    Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
    734       1.22   thorpej 
    735       1.31  drochner 	rval = regs[o2i(PCI_SUBSYS_ID_REG)];
    736       1.26       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
    737       1.26       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
    738       1.26       cgd 
    739       1.26       cgd 	/* XXX */
    740       1.26       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
    741       1.33    kleink 
    742       1.33    kleink 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
    743       1.33    kleink 		printf("    Capability list pointer: 0x%02x\n",
    744       1.33    kleink 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
    745       1.33    kleink 	else
    746       1.33    kleink 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    747       1.33    kleink 
    748       1.26       cgd 	printf("    Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
    749       1.26       cgd 
    750       1.26       cgd 	rval = regs[o2i(PCI_INTERRUPT_REG)];
    751       1.26       cgd 	printf("    Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
    752       1.26       cgd 	printf("    Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
    753       1.27       cgd 	printf("    Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
    754       1.22   thorpej 	switch (PCI_INTERRUPT_PIN(rval)) {
    755       1.22   thorpej 	case PCI_INTERRUPT_PIN_NONE:
    756       1.27       cgd 		printf("(none)");
    757       1.22   thorpej 		break;
    758       1.22   thorpej 	case PCI_INTERRUPT_PIN_A:
    759       1.27       cgd 		printf("(pin A)");
    760       1.22   thorpej 		break;
    761       1.22   thorpej 	case PCI_INTERRUPT_PIN_B:
    762       1.27       cgd 		printf("(pin B)");
    763       1.22   thorpej 		break;
    764       1.22   thorpej 	case PCI_INTERRUPT_PIN_C:
    765       1.27       cgd 		printf("(pin C)");
    766       1.22   thorpej 		break;
    767       1.22   thorpej 	case PCI_INTERRUPT_PIN_D:
    768       1.27       cgd 		printf("(pin D)");
    769       1.27       cgd 		break;
    770       1.27       cgd 	default:
    771       1.36       mrg 		printf("(? ? ?)");
    772       1.22   thorpej 		break;
    773       1.22   thorpej 	}
    774       1.22   thorpej 	printf("\n");
    775       1.26       cgd 	printf("    Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
    776       1.51  drochner }
    777       1.51  drochner 
    778       1.51  drochner static void
    779       1.51  drochner pci_conf_print_caplist(
    780       1.51  drochner #ifdef _KERNEL
    781       1.51  drochner     pci_chipset_tag_t pc, pcitag_t tag,
    782       1.51  drochner #endif
    783       1.52  drochner     const pcireg_t *regs, int capoff)
    784       1.51  drochner {
    785  1.63.14.1      chap 	static const char unk[] = "unknown";
    786  1.63.14.1      chap 	static const char *pmrev[8] = {
    787  1.63.14.1      chap 		unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
    788  1.63.14.1      chap 	};
    789       1.51  drochner 	int off;
    790       1.51  drochner 	pcireg_t rval;
    791       1.33    kleink 
    792       1.52  drochner 	for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
    793       1.51  drochner 	     off != 0;
    794       1.51  drochner 	     off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
    795       1.51  drochner 		rval = regs[o2i(off)];
    796       1.51  drochner 		printf("  Capability register at 0x%02x\n", off);
    797       1.51  drochner 
    798       1.51  drochner 		printf("    type: 0x%02x (", PCI_CAPLIST_CAP(rval));
    799       1.51  drochner 		switch (PCI_CAPLIST_CAP(rval)) {
    800       1.51  drochner 		case PCI_CAP_RESERVED0:
    801       1.51  drochner 			printf("reserved");
    802       1.51  drochner 			break;
    803       1.51  drochner 		case PCI_CAP_PWRMGMT:
    804  1.63.14.1      chap 			printf("Power Management, rev. %s",
    805  1.63.14.1      chap 			       pmrev[(rval >> 0) & 0x07]);
    806       1.51  drochner 			break;
    807       1.51  drochner 		case PCI_CAP_AGP:
    808       1.51  drochner 			printf("AGP, rev. %d.%d",
    809       1.57     soren 				PCI_CAP_AGP_MAJOR(rval),
    810       1.57     soren 				PCI_CAP_AGP_MINOR(rval));
    811       1.51  drochner 			break;
    812       1.51  drochner 		case PCI_CAP_VPD:
    813       1.51  drochner 			printf("VPD");
    814       1.51  drochner 			break;
    815       1.51  drochner 		case PCI_CAP_SLOTID:
    816       1.51  drochner 			printf("SlotID");
    817       1.51  drochner 			break;
    818       1.51  drochner 		case PCI_CAP_MSI:
    819       1.51  drochner 			printf("MSI");
    820       1.51  drochner 			break;
    821       1.51  drochner 		case PCI_CAP_CPCI_HOTSWAP:
    822       1.51  drochner 			printf("CompactPCI Hot-swapping");
    823       1.51  drochner 			break;
    824       1.51  drochner 		case PCI_CAP_PCIX:
    825       1.51  drochner 			printf("PCI-X");
    826       1.51  drochner 			break;
    827       1.51  drochner 		case PCI_CAP_LDT:
    828       1.51  drochner 			printf("LDT");
    829       1.51  drochner 			break;
    830       1.51  drochner 		case PCI_CAP_VENDSPEC:
    831       1.51  drochner 			printf("Vendor-specific");
    832       1.51  drochner 			break;
    833       1.51  drochner 		case PCI_CAP_DEBUGPORT:
    834       1.51  drochner 			printf("Debug Port");
    835       1.51  drochner 			break;
    836       1.51  drochner 		case PCI_CAP_CPCI_RSRCCTL:
    837       1.51  drochner 			printf("CompactPCI Resource Control");
    838       1.51  drochner 			break;
    839       1.51  drochner 		case PCI_CAP_HOTPLUG:
    840       1.51  drochner 			printf("Hot-Plug");
    841       1.51  drochner 			break;
    842       1.51  drochner 		case PCI_CAP_AGP8:
    843       1.51  drochner 			printf("AGP 8x");
    844       1.51  drochner 			break;
    845       1.51  drochner 		case PCI_CAP_SECURE:
    846       1.51  drochner 			printf("Secure Device");
    847       1.51  drochner 			break;
    848       1.51  drochner 		case PCI_CAP_PCIEXPRESS:
    849       1.51  drochner 			printf("PCI Express");
    850       1.51  drochner 			break;
    851       1.51  drochner 		case PCI_CAP_MSIX:
    852       1.51  drochner 			printf("MSI-X");
    853       1.51  drochner 			break;
    854       1.51  drochner 		default:
    855       1.51  drochner 			printf("unknown");
    856       1.33    kleink 		}
    857       1.51  drochner 		printf(")\n");
    858       1.33    kleink 	}
    859       1.26       cgd }
    860       1.26       cgd 
    861       1.27       cgd static void
    862       1.45   thorpej pci_conf_print_type1(
    863       1.45   thorpej #ifdef _KERNEL
    864       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
    865       1.45   thorpej #endif
    866       1.45   thorpej     const pcireg_t *regs
    867       1.45   thorpej #ifdef _KERNEL
    868       1.45   thorpej     , int sizebars
    869       1.45   thorpej #endif
    870       1.45   thorpej     )
    871       1.27       cgd {
    872       1.37   nathanw 	int off, width;
    873       1.27       cgd 	pcireg_t rval;
    874       1.27       cgd 
    875       1.27       cgd 	/*
    876       1.27       cgd 	 * XXX these need to be printed in more detail, need to be
    877       1.27       cgd 	 * XXX checked against specs/docs, etc.
    878       1.27       cgd 	 *
    879       1.27       cgd 	 * This layout was cribbed from the TI PCI2030 PCI-to-PCI
    880       1.27       cgd 	 * Bridge chip documentation, and may not be correct with
    881       1.27       cgd 	 * respect to various standards. (XXX)
    882       1.27       cgd 	 */
    883       1.27       cgd 
    884       1.45   thorpej 	for (off = 0x10; off < 0x18; off += width) {
    885       1.45   thorpej #ifdef _KERNEL
    886       1.38       cgd 		width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
    887       1.45   thorpej #else
    888       1.45   thorpej 		width = pci_conf_print_bar(regs, off, NULL);
    889       1.45   thorpej #endif
    890       1.45   thorpej 	}
    891       1.27       cgd 
    892       1.27       cgd 	printf("    Primary bus number: 0x%02x\n",
    893       1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
    894       1.27       cgd 	printf("    Secondary bus number: 0x%02x\n",
    895       1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
    896       1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
    897       1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
    898       1.27       cgd 	printf("    Secondary bus latency timer: 0x%02x\n",
    899       1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
    900       1.27       cgd 
    901       1.27       cgd 	rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
    902       1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval); /* XXX bits */
    903       1.27       cgd 	onoff("66 MHz capable", 0x0020);
    904       1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
    905       1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    906       1.27       cgd 	onoff("Data parity error detected", 0x0100);
    907       1.27       cgd 
    908       1.27       cgd 	printf("      DEVSEL timing: ");
    909       1.27       cgd 	switch (rval & 0x0600) {
    910       1.27       cgd 	case 0x0000:
    911       1.27       cgd 		printf("fast");
    912       1.27       cgd 		break;
    913       1.27       cgd 	case 0x0200:
    914       1.27       cgd 		printf("medium");
    915       1.27       cgd 		break;
    916       1.27       cgd 	case 0x0400:
    917       1.27       cgd 		printf("slow");
    918       1.27       cgd 		break;
    919       1.27       cgd 	default:
    920       1.27       cgd 		printf("unknown/reserved");	/* XXX */
    921       1.27       cgd 		break;
    922       1.27       cgd 	}
    923       1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
    924       1.27       cgd 
    925       1.27       cgd 	onoff("Signaled Target Abort", 0x0800);
    926       1.27       cgd 	onoff("Received Target Abort", 0x1000);
    927       1.27       cgd 	onoff("Received Master Abort", 0x2000);
    928       1.27       cgd 	onoff("System Error", 0x4000);
    929       1.27       cgd 	onoff("Parity Error", 0x8000);
    930       1.27       cgd 
    931       1.27       cgd 	/* XXX Print more prettily */
    932       1.27       cgd 	printf("    I/O region:\n");
    933       1.27       cgd 	printf("      base register:  0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
    934       1.27       cgd 	printf("      limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
    935       1.27       cgd 	printf("      base upper 16 bits register:  0x%04x\n",
    936       1.27       cgd 	    (regs[o2i(0x30)] >> 0) & 0xffff);
    937       1.27       cgd 	printf("      limit upper 16 bits register: 0x%04x\n",
    938       1.27       cgd 	    (regs[o2i(0x30)] >> 16) & 0xffff);
    939       1.27       cgd 
    940       1.27       cgd 	/* XXX Print more prettily */
    941       1.27       cgd 	printf("    Memory region:\n");
    942       1.27       cgd 	printf("      base register:  0x%04x\n",
    943       1.27       cgd 	    (regs[o2i(0x20)] >> 0) & 0xffff);
    944       1.27       cgd 	printf("      limit register: 0x%04x\n",
    945       1.27       cgd 	    (regs[o2i(0x20)] >> 16) & 0xffff);
    946       1.27       cgd 
    947       1.27       cgd 	/* XXX Print more prettily */
    948       1.27       cgd 	printf("    Prefetchable memory region:\n");
    949       1.27       cgd 	printf("      base register:  0x%04x\n",
    950       1.27       cgd 	    (regs[o2i(0x24)] >> 0) & 0xffff);
    951       1.27       cgd 	printf("      limit register: 0x%04x\n",
    952       1.27       cgd 	    (regs[o2i(0x24)] >> 16) & 0xffff);
    953       1.27       cgd 	printf("      base upper 32 bits register:  0x%08x\n", regs[o2i(0x28)]);
    954       1.27       cgd 	printf("      limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
    955       1.27       cgd 
    956       1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
    957       1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
    958       1.53  drochner 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
    959       1.53  drochner 	else
    960       1.53  drochner 		printf("    Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
    961       1.53  drochner 
    962       1.27       cgd 	/* XXX */
    963       1.27       cgd 	printf("    Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
    964       1.27       cgd 
    965       1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
    966       1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
    967       1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
    968       1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
    969       1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
    970       1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
    971       1.27       cgd 		printf("(none)");
    972       1.27       cgd 		break;
    973       1.27       cgd 	case PCI_INTERRUPT_PIN_A:
    974       1.27       cgd 		printf("(pin A)");
    975       1.27       cgd 		break;
    976       1.27       cgd 	case PCI_INTERRUPT_PIN_B:
    977       1.27       cgd 		printf("(pin B)");
    978       1.27       cgd 		break;
    979       1.27       cgd 	case PCI_INTERRUPT_PIN_C:
    980       1.27       cgd 		printf("(pin C)");
    981       1.27       cgd 		break;
    982       1.27       cgd 	case PCI_INTERRUPT_PIN_D:
    983       1.27       cgd 		printf("(pin D)");
    984       1.27       cgd 		break;
    985       1.27       cgd 	default:
    986       1.36       mrg 		printf("(? ? ?)");
    987       1.27       cgd 		break;
    988       1.27       cgd 	}
    989       1.27       cgd 	printf("\n");
    990       1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
    991       1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval); /* XXX bits */
    992       1.27       cgd 	onoff("Parity error response", 0x0001);
    993       1.27       cgd 	onoff("Secondary SERR forwarding", 0x0002);
    994       1.27       cgd 	onoff("ISA enable", 0x0004);
    995       1.27       cgd 	onoff("VGA enable", 0x0008);
    996       1.27       cgd 	onoff("Master abort reporting", 0x0020);
    997       1.27       cgd 	onoff("Secondary bus reset", 0x0040);
    998       1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
    999       1.27       cgd }
   1000       1.27       cgd 
   1001       1.27       cgd static void
   1002       1.45   thorpej pci_conf_print_type2(
   1003       1.45   thorpej #ifdef _KERNEL
   1004       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   1005       1.45   thorpej #endif
   1006       1.45   thorpej     const pcireg_t *regs
   1007       1.45   thorpej #ifdef _KERNEL
   1008       1.45   thorpej     , int sizebars
   1009       1.45   thorpej #endif
   1010       1.45   thorpej     )
   1011       1.27       cgd {
   1012       1.27       cgd 	pcireg_t rval;
   1013       1.27       cgd 
   1014       1.27       cgd 	/*
   1015       1.27       cgd 	 * XXX these need to be printed in more detail, need to be
   1016       1.27       cgd 	 * XXX checked against specs/docs, etc.
   1017       1.27       cgd 	 *
   1018       1.27       cgd 	 * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
   1019       1.27       cgd 	 * controller chip documentation, and may not be correct with
   1020       1.27       cgd 	 * respect to various standards. (XXX)
   1021       1.27       cgd 	 */
   1022       1.27       cgd 
   1023       1.45   thorpej #ifdef _KERNEL
   1024       1.28       cgd 	pci_conf_print_bar(pc, tag, regs, 0x10,
   1025       1.38       cgd 	    "CardBus socket/ExCA registers", sizebars);
   1026       1.45   thorpej #else
   1027       1.45   thorpej 	pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
   1028       1.45   thorpej #endif
   1029       1.27       cgd 
   1030       1.53  drochner 	if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   1031       1.53  drochner 		printf("    Capability list pointer: 0x%02x\n",
   1032       1.53  drochner 		    PCI_CAPLIST_PTR(regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)]));
   1033       1.53  drochner 	else
   1034       1.53  drochner 		printf("    Reserved @ 0x14: 0x%04x\n",
   1035       1.53  drochner 		       (regs[o2i(0x14)] >> 0) & 0xffff);
   1036       1.27       cgd 	rval = (regs[o2i(0x14)] >> 16) & 0xffff;
   1037       1.27       cgd 	printf("    Secondary status register: 0x%04x\n", rval);
   1038       1.27       cgd 	onoff("66 MHz capable", 0x0020);
   1039       1.27       cgd 	onoff("User Definable Features (UDF) support", 0x0040);
   1040       1.27       cgd 	onoff("Fast back-to-back capable", 0x0080);
   1041       1.27       cgd 	onoff("Data parity error detection", 0x0100);
   1042       1.27       cgd 
   1043       1.27       cgd 	printf("      DEVSEL timing: ");
   1044       1.27       cgd 	switch (rval & 0x0600) {
   1045       1.27       cgd 	case 0x0000:
   1046       1.27       cgd 		printf("fast");
   1047       1.27       cgd 		break;
   1048       1.27       cgd 	case 0x0200:
   1049       1.27       cgd 		printf("medium");
   1050       1.27       cgd 		break;
   1051       1.27       cgd 	case 0x0400:
   1052       1.27       cgd 		printf("slow");
   1053       1.27       cgd 		break;
   1054       1.27       cgd 	default:
   1055       1.27       cgd 		printf("unknown/reserved");	/* XXX */
   1056       1.27       cgd 		break;
   1057       1.27       cgd 	}
   1058       1.27       cgd 	printf(" (0x%x)\n", (rval & 0x0600) >> 9);
   1059       1.27       cgd 	onoff("PCI target aborts terminate CardBus bus master transactions",
   1060       1.27       cgd 	    0x0800);
   1061       1.27       cgd 	onoff("CardBus target aborts terminate PCI bus master transactions",
   1062       1.27       cgd 	    0x1000);
   1063       1.27       cgd 	onoff("Bus initiator aborts terminate initiator transactions",
   1064       1.27       cgd 	    0x2000);
   1065       1.27       cgd 	onoff("System error", 0x4000);
   1066       1.27       cgd 	onoff("Parity error", 0x8000);
   1067       1.27       cgd 
   1068       1.27       cgd 	printf("    PCI bus number: 0x%02x\n",
   1069       1.27       cgd 	    (regs[o2i(0x18)] >> 0) & 0xff);
   1070       1.27       cgd 	printf("    CardBus bus number: 0x%02x\n",
   1071       1.27       cgd 	    (regs[o2i(0x18)] >> 8) & 0xff);
   1072       1.27       cgd 	printf("    Subordinate bus number: 0x%02x\n",
   1073       1.27       cgd 	    (regs[o2i(0x18)] >> 16) & 0xff);
   1074       1.27       cgd 	printf("    CardBus latency timer: 0x%02x\n",
   1075       1.27       cgd 	    (regs[o2i(0x18)] >> 24) & 0xff);
   1076       1.27       cgd 
   1077       1.27       cgd 	/* XXX Print more prettily */
   1078       1.27       cgd 	printf("    CardBus memory region 0:\n");
   1079       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x1c)]);
   1080       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x20)]);
   1081       1.27       cgd 	printf("    CardBus memory region 1:\n");
   1082       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x24)]);
   1083       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x28)]);
   1084       1.27       cgd 	printf("    CardBus I/O region 0:\n");
   1085       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x2c)]);
   1086       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x30)]);
   1087       1.27       cgd 	printf("    CardBus I/O region 1:\n");
   1088       1.27       cgd 	printf("      base register:  0x%08x\n", regs[o2i(0x34)]);
   1089       1.27       cgd 	printf("      limit register: 0x%08x\n", regs[o2i(0x38)]);
   1090       1.27       cgd 
   1091       1.27       cgd 	printf("    Interrupt line: 0x%02x\n",
   1092       1.27       cgd 	    (regs[o2i(0x3c)] >> 0) & 0xff);
   1093       1.27       cgd 	printf("    Interrupt pin: 0x%02x ",
   1094       1.27       cgd 	    (regs[o2i(0x3c)] >> 8) & 0xff);
   1095       1.27       cgd 	switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
   1096       1.27       cgd 	case PCI_INTERRUPT_PIN_NONE:
   1097       1.27       cgd 		printf("(none)");
   1098       1.27       cgd 		break;
   1099       1.27       cgd 	case PCI_INTERRUPT_PIN_A:
   1100       1.27       cgd 		printf("(pin A)");
   1101       1.27       cgd 		break;
   1102       1.27       cgd 	case PCI_INTERRUPT_PIN_B:
   1103       1.27       cgd 		printf("(pin B)");
   1104       1.27       cgd 		break;
   1105       1.27       cgd 	case PCI_INTERRUPT_PIN_C:
   1106       1.27       cgd 		printf("(pin C)");
   1107       1.27       cgd 		break;
   1108       1.27       cgd 	case PCI_INTERRUPT_PIN_D:
   1109       1.27       cgd 		printf("(pin D)");
   1110       1.27       cgd 		break;
   1111       1.27       cgd 	default:
   1112       1.36       mrg 		printf("(? ? ?)");
   1113       1.27       cgd 		break;
   1114       1.27       cgd 	}
   1115       1.27       cgd 	printf("\n");
   1116       1.27       cgd 	rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
   1117       1.27       cgd 	printf("    Bridge control register: 0x%04x\n", rval);
   1118       1.27       cgd 	onoff("Parity error response", 0x0001);
   1119       1.27       cgd 	onoff("CardBus SERR forwarding", 0x0002);
   1120       1.27       cgd 	onoff("ISA enable", 0x0004);
   1121       1.27       cgd 	onoff("VGA enable", 0x0008);
   1122       1.27       cgd 	onoff("CardBus master abort reporting", 0x0020);
   1123       1.27       cgd 	onoff("CardBus reset", 0x0040);
   1124       1.27       cgd 	onoff("Functional interrupts routed by ExCA registers", 0x0080);
   1125       1.27       cgd 	onoff("Memory window 0 prefetchable", 0x0100);
   1126       1.27       cgd 	onoff("Memory window 1 prefetchable", 0x0200);
   1127       1.27       cgd 	onoff("Write posting enable", 0x0400);
   1128       1.28       cgd 
   1129       1.28       cgd 	rval = regs[o2i(0x40)];
   1130       1.28       cgd 	printf("    Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
   1131       1.28       cgd 	printf("    Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
   1132       1.28       cgd 
   1133       1.45   thorpej #ifdef _KERNEL
   1134       1.38       cgd 	pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
   1135       1.38       cgd 	    sizebars);
   1136       1.45   thorpej #else
   1137       1.45   thorpej 	pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
   1138       1.45   thorpej #endif
   1139       1.27       cgd }
   1140       1.27       cgd 
   1141       1.26       cgd void
   1142       1.45   thorpej pci_conf_print(
   1143       1.45   thorpej #ifdef _KERNEL
   1144       1.45   thorpej     pci_chipset_tag_t pc, pcitag_t tag,
   1145       1.45   thorpej     void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
   1146       1.45   thorpej #else
   1147       1.45   thorpej     int pcifd, u_int bus, u_int dev, u_int func
   1148       1.45   thorpej #endif
   1149       1.45   thorpej     )
   1150       1.26       cgd {
   1151       1.26       cgd 	pcireg_t regs[o2i(256)];
   1152       1.52  drochner 	int off, capoff, endoff, hdrtype;
   1153       1.27       cgd 	const char *typename;
   1154       1.45   thorpej #ifdef _KERNEL
   1155       1.38       cgd 	void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
   1156       1.38       cgd 	int sizebars;
   1157       1.45   thorpej #else
   1158       1.45   thorpej 	void (*typeprintfn)(const pcireg_t *);
   1159       1.45   thorpej #endif
   1160       1.26       cgd 
   1161       1.26       cgd 	printf("PCI configuration registers:\n");
   1162       1.26       cgd 
   1163       1.45   thorpej 	for (off = 0; off < 256; off += 4) {
   1164       1.45   thorpej #ifdef _KERNEL
   1165       1.26       cgd 		regs[o2i(off)] = pci_conf_read(pc, tag, off);
   1166       1.45   thorpej #else
   1167       1.45   thorpej 		if (pcibus_conf_read(pcifd, bus, dev, func, off,
   1168       1.45   thorpej 		    &regs[o2i(off)]) == -1)
   1169       1.45   thorpej 			regs[o2i(off)] = 0;
   1170       1.45   thorpej #endif
   1171       1.45   thorpej 	}
   1172       1.26       cgd 
   1173       1.45   thorpej #ifdef _KERNEL
   1174       1.38       cgd 	sizebars = 1;
   1175       1.38       cgd 	if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
   1176       1.38       cgd 	    PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
   1177       1.38       cgd 		sizebars = 0;
   1178       1.45   thorpej #endif
   1179       1.38       cgd 
   1180       1.26       cgd 	/* common header */
   1181       1.26       cgd 	printf("  Common header:\n");
   1182       1.28       cgd 	pci_conf_print_regs(regs, 0, 16);
   1183       1.28       cgd 
   1184       1.26       cgd 	printf("\n");
   1185       1.45   thorpej #ifdef _KERNEL
   1186       1.26       cgd 	pci_conf_print_common(pc, tag, regs);
   1187       1.45   thorpej #else
   1188       1.45   thorpej 	pci_conf_print_common(regs);
   1189       1.45   thorpej #endif
   1190       1.26       cgd 	printf("\n");
   1191       1.26       cgd 
   1192       1.26       cgd 	/* type-dependent header */
   1193       1.26       cgd 	hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
   1194       1.26       cgd 	switch (hdrtype) {		/* XXX make a table, eventually */
   1195       1.26       cgd 	case 0:
   1196       1.27       cgd 		/* Standard device header */
   1197       1.27       cgd 		typename = "\"normal\" device";
   1198       1.27       cgd 		typeprintfn = &pci_conf_print_type0;
   1199       1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   1200       1.28       cgd 		endoff = 64;
   1201       1.27       cgd 		break;
   1202       1.27       cgd 	case 1:
   1203       1.27       cgd 		/* PCI-PCI bridge header */
   1204       1.27       cgd 		typename = "PCI-PCI bridge";
   1205       1.26       cgd 		typeprintfn = &pci_conf_print_type1;
   1206       1.52  drochner 		capoff = PCI_CAPLISTPTR_REG;
   1207       1.28       cgd 		endoff = 64;
   1208       1.26       cgd 		break;
   1209       1.27       cgd 	case 2:
   1210       1.27       cgd 		/* PCI-CardBus bridge header */
   1211       1.27       cgd 		typename = "PCI-CardBus bridge";
   1212       1.27       cgd 		typeprintfn = &pci_conf_print_type2;
   1213       1.52  drochner 		capoff = PCI_CARDBUS_CAPLISTPTR_REG;
   1214       1.28       cgd 		endoff = 72;
   1215       1.27       cgd 		break;
   1216       1.26       cgd 	default:
   1217       1.27       cgd 		typename = NULL;
   1218       1.26       cgd 		typeprintfn = 0;
   1219       1.52  drochner 		capoff = -1;
   1220       1.28       cgd 		endoff = 64;
   1221       1.28       cgd 		break;
   1222       1.26       cgd 	}
   1223       1.27       cgd 	printf("  Type %d ", hdrtype);
   1224       1.27       cgd 	if (typename != NULL)
   1225       1.27       cgd 		printf("(%s) ", typename);
   1226       1.27       cgd 	printf("header:\n");
   1227       1.28       cgd 	pci_conf_print_regs(regs, 16, endoff);
   1228       1.27       cgd 	printf("\n");
   1229       1.45   thorpej 	if (typeprintfn) {
   1230       1.45   thorpej #ifdef _KERNEL
   1231       1.38       cgd 		(*typeprintfn)(pc, tag, regs, sizebars);
   1232       1.45   thorpej #else
   1233       1.45   thorpej 		(*typeprintfn)(regs);
   1234       1.45   thorpej #endif
   1235       1.45   thorpej 	} else
   1236       1.26       cgd 		printf("    Don't know how to pretty-print type %d header.\n",
   1237       1.26       cgd 		    hdrtype);
   1238       1.26       cgd 	printf("\n");
   1239       1.51  drochner 
   1240       1.55  jdolecek 	/* capability list, if present */
   1241       1.52  drochner 	if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
   1242       1.52  drochner 		&& (capoff > 0)) {
   1243       1.51  drochner #ifdef _KERNEL
   1244       1.52  drochner 		pci_conf_print_caplist(pc, tag, regs, capoff);
   1245       1.51  drochner #else
   1246       1.52  drochner 		pci_conf_print_caplist(regs, capoff);
   1247       1.51  drochner #endif
   1248       1.51  drochner 		printf("\n");
   1249       1.51  drochner 	}
   1250       1.26       cgd 
   1251       1.26       cgd 	/* device-dependent header */
   1252       1.26       cgd 	printf("  Device-dependent header:\n");
   1253       1.28       cgd 	pci_conf_print_regs(regs, endoff, 256);
   1254       1.26       cgd 	printf("\n");
   1255       1.49   nathanw #ifdef _KERNEL
   1256       1.26       cgd 	if (printfn)
   1257       1.26       cgd 		(*printfn)(pc, tag, regs);
   1258       1.26       cgd 	else
   1259       1.26       cgd 		printf("    Don't know how to pretty-print device-dependent header.\n");
   1260       1.26       cgd 	printf("\n");
   1261       1.45   thorpej #endif /* _KERNEL */
   1262        1.1   mycroft }
   1263