pci_subr.c revision 1.65 1 1.65 christos /* $NetBSD: pci_subr.c,v 1.65 2006/09/03 05:01:32 christos Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.47 lukem
42 1.47 lukem #include <sys/cdefs.h>
43 1.65 christos __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.65 2006/09/03 05:01:32 christos Exp $");
44 1.21 enami
45 1.45 thorpej #ifdef _KERNEL_OPT
46 1.35 cgd #include "opt_pci.h"
47 1.45 thorpej #endif
48 1.1 mycroft
49 1.1 mycroft #include <sys/param.h>
50 1.1 mycroft
51 1.45 thorpej #ifdef _KERNEL
52 1.62 simonb #include <sys/systm.h>
53 1.24 thorpej #include <machine/intr.h>
54 1.45 thorpej #else
55 1.45 thorpej #include <pci.h>
56 1.46 enami #include <stdio.h>
57 1.45 thorpej #endif
58 1.24 thorpej
59 1.10 cgd #include <dev/pci/pcireg.h>
60 1.45 thorpej #ifdef _KERNEL
61 1.7 cgd #include <dev/pci/pcivar.h>
62 1.45 thorpej #endif
63 1.10 cgd #ifdef PCIVERBOSE
64 1.10 cgd #include <dev/pci/pcidevs.h>
65 1.10 cgd #endif
66 1.10 cgd
67 1.10 cgd /*
68 1.10 cgd * Descriptions of known PCI classes and subclasses.
69 1.10 cgd *
70 1.10 cgd * Subclasses are described in the same way as classes, but have a
71 1.10 cgd * NULL subclass pointer.
72 1.10 cgd */
73 1.10 cgd struct pci_class {
74 1.44 thorpej const char *name;
75 1.10 cgd int val; /* as wide as pci_{,sub}class_t */
76 1.42 jdolecek const struct pci_class *subclasses;
77 1.10 cgd };
78 1.10 cgd
79 1.61 thorpej static const struct pci_class pci_subclass_prehistoric[] = {
80 1.65 christos { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, NULL, },
81 1.65 christos { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, NULL, },
82 1.65 christos { NULL, 0, NULL, },
83 1.10 cgd };
84 1.10 cgd
85 1.61 thorpej static const struct pci_class pci_subclass_mass_storage[] = {
86 1.65 christos { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, NULL, },
87 1.65 christos { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, NULL, },
88 1.65 christos { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
89 1.65 christos { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, NULL, },
90 1.65 christos { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, NULL, },
91 1.65 christos { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA, NULL, },
92 1.65 christos { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA, NULL, },
93 1.65 christos { "SAS", PCI_SUBCLASS_MASS_STORAGE_SAS, NULL, },
94 1.65 christos { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, NULL, },
95 1.65 christos { NULL, 0, NULL, },
96 1.10 cgd };
97 1.10 cgd
98 1.61 thorpej static const struct pci_class pci_subclass_network[] = {
99 1.65 christos { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, NULL, },
100 1.65 christos { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, NULL, },
101 1.65 christos { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, NULL, },
102 1.65 christos { "ATM", PCI_SUBCLASS_NETWORK_ATM, NULL, },
103 1.65 christos { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, NULL, },
104 1.65 christos { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, NULL, },
105 1.65 christos { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
106 1.65 christos { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, NULL, },
107 1.65 christos { NULL, 0, NULL, },
108 1.10 cgd };
109 1.10 cgd
110 1.61 thorpej static const struct pci_class pci_subclass_display[] = {
111 1.65 christos { "VGA", PCI_SUBCLASS_DISPLAY_VGA, NULL, },
112 1.65 christos { "XGA", PCI_SUBCLASS_DISPLAY_XGA, NULL, },
113 1.65 christos { "3D", PCI_SUBCLASS_DISPLAY_3D, NULL, },
114 1.65 christos { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, NULL, },
115 1.65 christos { NULL, 0, NULL, },
116 1.10 cgd };
117 1.10 cgd
118 1.61 thorpej static const struct pci_class pci_subclass_multimedia[] = {
119 1.65 christos { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, NULL, },
120 1.65 christos { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, NULL, },
121 1.65 christos { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
122 1.65 christos { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, NULL, },
123 1.65 christos { NULL, 0, NULL, },
124 1.10 cgd };
125 1.10 cgd
126 1.61 thorpej static const struct pci_class pci_subclass_memory[] = {
127 1.65 christos { "RAM", PCI_SUBCLASS_MEMORY_RAM, NULL, },
128 1.65 christos { "flash", PCI_SUBCLASS_MEMORY_FLASH, NULL, },
129 1.65 christos { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, NULL, },
130 1.65 christos { NULL, 0, NULL, },
131 1.10 cgd };
132 1.10 cgd
133 1.61 thorpej static const struct pci_class pci_subclass_bridge[] = {
134 1.65 christos { "host", PCI_SUBCLASS_BRIDGE_HOST, NULL, },
135 1.65 christos { "ISA", PCI_SUBCLASS_BRIDGE_ISA, NULL, },
136 1.65 christos { "EISA", PCI_SUBCLASS_BRIDGE_EISA, NULL, },
137 1.65 christos { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, NULL, },
138 1.65 christos { "PCI", PCI_SUBCLASS_BRIDGE_PCI, NULL, },
139 1.65 christos { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, NULL, },
140 1.65 christos { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, NULL, },
141 1.65 christos { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, NULL, },
142 1.65 christos { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, NULL, },
143 1.65 christos { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI, NULL, },
144 1.65 christos { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, NULL, },
145 1.65 christos { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, NULL, },
146 1.65 christos { NULL, 0, NULL, },
147 1.10 cgd };
148 1.10 cgd
149 1.61 thorpej static const struct pci_class pci_subclass_communications[] = {
150 1.65 christos { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL, NULL, },
151 1.65 christos { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL, NULL, },
152 1.65 christos { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, NULL, },
153 1.65 christos { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM, NULL, },
154 1.65 christos { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, NULL, },
155 1.65 christos { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, NULL, },
156 1.65 christos { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, NULL, },
157 1.65 christos { NULL, 0, NULL, },
158 1.20 cgd };
159 1.20 cgd
160 1.61 thorpej static const struct pci_class pci_subclass_system[] = {
161 1.65 christos { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, NULL, },
162 1.65 christos { "8237 DMA", PCI_SUBCLASS_SYSTEM_DMA, NULL, },
163 1.65 christos { "8254 timer", PCI_SUBCLASS_SYSTEM_TIMER, NULL, },
164 1.65 christos { "RTC", PCI_SUBCLASS_SYSTEM_RTC, NULL, },
165 1.65 christos { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL, },
166 1.65 christos { "SD Host Controller", PCI_SUBCLASS_SYSTEM_SDHC, NULL, },
167 1.65 christos { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, NULL, },
168 1.65 christos { NULL, 0, NULL, },
169 1.20 cgd };
170 1.20 cgd
171 1.61 thorpej static const struct pci_class pci_subclass_input[] = {
172 1.65 christos { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, NULL, },
173 1.65 christos { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, NULL, },
174 1.65 christos { "mouse", PCI_SUBCLASS_INPUT_MOUSE, NULL, },
175 1.65 christos { "scanner", PCI_SUBCLASS_INPUT_SCANNER, NULL, },
176 1.65 christos { "game port", PCI_SUBCLASS_INPUT_GAMEPORT, NULL, },
177 1.65 christos { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, NULL, },
178 1.65 christos { NULL, 0, NULL, },
179 1.20 cgd };
180 1.20 cgd
181 1.61 thorpej static const struct pci_class pci_subclass_dock[] = {
182 1.65 christos { "generic", PCI_SUBCLASS_DOCK_GENERIC, NULL, },
183 1.65 christos { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, NULL, },
184 1.65 christos { NULL, 0, NULL, },
185 1.20 cgd };
186 1.20 cgd
187 1.61 thorpej static const struct pci_class pci_subclass_processor[] = {
188 1.65 christos { "386", PCI_SUBCLASS_PROCESSOR_386, NULL, },
189 1.65 christos { "486", PCI_SUBCLASS_PROCESSOR_486, NULL, },
190 1.65 christos { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL, },
191 1.65 christos { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, NULL, },
192 1.65 christos { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, NULL, },
193 1.65 christos { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, NULL, },
194 1.65 christos { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, NULL, },
195 1.65 christos { NULL, 0, NULL, },
196 1.20 cgd };
197 1.20 cgd
198 1.61 thorpej static const struct pci_class pci_subclass_serialbus[] = {
199 1.65 christos { "Firewire", PCI_SUBCLASS_SERIALBUS_FIREWIRE, NULL, },
200 1.65 christos { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, NULL, },
201 1.65 christos { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, NULL, },
202 1.65 christos { "USB", PCI_SUBCLASS_SERIALBUS_USB, NULL, },
203 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
204 1.65 christos { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, NULL, },
205 1.65 christos { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, NULL, },
206 1.65 christos { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
207 1.65 christos { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI, NULL, },
208 1.65 christos { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, NULL, },
209 1.65 christos { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, NULL, },
210 1.65 christos { NULL, 0, NULL, },
211 1.32 cgd };
212 1.32 cgd
213 1.61 thorpej static const struct pci_class pci_subclass_wireless[] = {
214 1.65 christos { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, NULL, },
215 1.65 christos { "Consumer IR", PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL, },
216 1.65 christos { "RF", PCI_SUBCLASS_WIRELESS_RF, NULL, },
217 1.65 christos { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL, },
218 1.65 christos { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, NULL, },
219 1.65 christos { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, NULL, },
220 1.65 christos { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, NULL, },
221 1.65 christos { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, NULL, },
222 1.65 christos { NULL, 0, NULL, },
223 1.32 cgd };
224 1.32 cgd
225 1.61 thorpej static const struct pci_class pci_subclass_i2o[] = {
226 1.65 christos { "standard", PCI_SUBCLASS_I2O_STANDARD, NULL, },
227 1.65 christos { NULL, 0, NULL, },
228 1.32 cgd };
229 1.32 cgd
230 1.61 thorpej static const struct pci_class pci_subclass_satcom[] = {
231 1.65 christos { "TV", PCI_SUBCLASS_SATCOM_TV, NULL, },
232 1.65 christos { "audio", PCI_SUBCLASS_SATCOM_AUDIO, NULL, },
233 1.65 christos { "voice", PCI_SUBCLASS_SATCOM_VOICE, NULL, },
234 1.65 christos { "data", PCI_SUBCLASS_SATCOM_DATA, NULL, },
235 1.65 christos { NULL, 0, NULL, },
236 1.32 cgd };
237 1.32 cgd
238 1.61 thorpej static const struct pci_class pci_subclass_crypto[] = {
239 1.65 christos { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, NULL, },
240 1.65 christos { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
241 1.65 christos { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, NULL, },
242 1.65 christos { NULL, 0, NULL, },
243 1.32 cgd };
244 1.32 cgd
245 1.61 thorpej static const struct pci_class pci_subclass_dasp[] = {
246 1.65 christos { "DPIO", PCI_SUBCLASS_DASP_DPIO, NULL, },
247 1.65 christos { "Time and Frequency", PCI_SUBCLASS_DASP_TIMEFREQ, NULL, },
248 1.65 christos { "synchronization", PCI_SUBCLASS_DASP_SYNC, NULL, },
249 1.65 christos { "management", PCI_SUBCLASS_DASP_MGMT, NULL, },
250 1.65 christos { "miscellaneous", PCI_SUBCLASS_DASP_MISC, NULL, },
251 1.65 christos { NULL, 0, NULL, },
252 1.20 cgd };
253 1.20 cgd
254 1.61 thorpej static const struct pci_class pci_class[] = {
255 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
256 1.10 cgd pci_subclass_prehistoric, },
257 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
258 1.10 cgd pci_subclass_mass_storage, },
259 1.10 cgd { "network", PCI_CLASS_NETWORK,
260 1.10 cgd pci_subclass_network, },
261 1.10 cgd { "display", PCI_CLASS_DISPLAY,
262 1.11 cgd pci_subclass_display, },
263 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
264 1.10 cgd pci_subclass_multimedia, },
265 1.10 cgd { "memory", PCI_CLASS_MEMORY,
266 1.10 cgd pci_subclass_memory, },
267 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
268 1.10 cgd pci_subclass_bridge, },
269 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
270 1.20 cgd pci_subclass_communications, },
271 1.20 cgd { "system", PCI_CLASS_SYSTEM,
272 1.20 cgd pci_subclass_system, },
273 1.20 cgd { "input", PCI_CLASS_INPUT,
274 1.20 cgd pci_subclass_input, },
275 1.20 cgd { "dock", PCI_CLASS_DOCK,
276 1.20 cgd pci_subclass_dock, },
277 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
278 1.20 cgd pci_subclass_processor, },
279 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
280 1.20 cgd pci_subclass_serialbus, },
281 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
282 1.32 cgd pci_subclass_wireless, },
283 1.32 cgd { "I2O", PCI_CLASS_I2O,
284 1.32 cgd pci_subclass_i2o, },
285 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
286 1.32 cgd pci_subclass_satcom, },
287 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
288 1.32 cgd pci_subclass_crypto, },
289 1.32 cgd { "DASP", PCI_CLASS_DASP,
290 1.32 cgd pci_subclass_dasp, },
291 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
292 1.65 christos NULL, },
293 1.65 christos { NULL, 0,
294 1.65 christos NULL, },
295 1.10 cgd };
296 1.10 cgd
297 1.10 cgd #ifdef PCIVERBOSE
298 1.10 cgd /*
299 1.10 cgd * Descriptions of of known vendors and devices ("products").
300 1.10 cgd */
301 1.59 mycroft struct pci_vendor {
302 1.59 mycroft pci_vendor_id_t vendor;
303 1.59 mycroft const char *vendorname;
304 1.59 mycroft };
305 1.59 mycroft struct pci_product {
306 1.10 cgd pci_vendor_id_t vendor;
307 1.10 cgd pci_product_id_t product;
308 1.59 mycroft const char *productname;
309 1.10 cgd };
310 1.10 cgd
311 1.10 cgd #include <dev/pci/pcidevs_data.h>
312 1.10 cgd #endif /* PCIVERBOSE */
313 1.29 augustss
314 1.59 mycroft const char *
315 1.44 thorpej pci_findvendor(pcireg_t id_reg)
316 1.29 augustss {
317 1.29 augustss #ifdef PCIVERBOSE
318 1.29 augustss pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
319 1.59 mycroft int n;
320 1.29 augustss
321 1.59 mycroft for (n = 0; n < pci_nvendors; n++)
322 1.59 mycroft if (pci_vendors[n].vendor == vendor)
323 1.59 mycroft return (pci_vendors[n].vendorname);
324 1.59 mycroft #endif
325 1.29 augustss return (NULL);
326 1.59 mycroft }
327 1.59 mycroft
328 1.59 mycroft const char *
329 1.59 mycroft pci_findproduct(pcireg_t id_reg)
330 1.59 mycroft {
331 1.59 mycroft #ifdef PCIVERBOSE
332 1.59 mycroft pci_vendor_id_t vendor = PCI_VENDOR(id_reg);
333 1.59 mycroft pci_product_id_t product = PCI_PRODUCT(id_reg);
334 1.59 mycroft int n;
335 1.59 mycroft
336 1.59 mycroft for (n = 0; n < pci_nproducts; n++)
337 1.59 mycroft if (pci_products[n].vendor == vendor &&
338 1.59 mycroft pci_products[n].product == product)
339 1.59 mycroft return (pci_products[n].productname);
340 1.29 augustss #endif
341 1.59 mycroft return (NULL);
342 1.29 augustss }
343 1.10 cgd
344 1.10 cgd void
345 1.58 itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
346 1.58 itojun size_t l)
347 1.10 cgd {
348 1.10 cgd pci_vendor_id_t vendor;
349 1.10 cgd pci_product_id_t product;
350 1.10 cgd pci_class_t class;
351 1.10 cgd pci_subclass_t subclass;
352 1.10 cgd pci_interface_t interface;
353 1.10 cgd pci_revision_t revision;
354 1.59 mycroft const char *vendor_namep, *product_namep;
355 1.42 jdolecek const struct pci_class *classp, *subclassp;
356 1.10 cgd #ifdef PCIVERBOSE
357 1.16 cgd const char *unmatched = "unknown ";
358 1.15 cgd #else
359 1.16 cgd const char *unmatched = "";
360 1.10 cgd #endif
361 1.58 itojun char *ep;
362 1.58 itojun
363 1.58 itojun ep = cp + l;
364 1.10 cgd
365 1.10 cgd vendor = PCI_VENDOR(id_reg);
366 1.10 cgd product = PCI_PRODUCT(id_reg);
367 1.10 cgd
368 1.10 cgd class = PCI_CLASS(class_reg);
369 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
370 1.10 cgd interface = PCI_INTERFACE(class_reg);
371 1.10 cgd revision = PCI_REVISION(class_reg);
372 1.10 cgd
373 1.59 mycroft vendor_namep = pci_findvendor(id_reg);
374 1.59 mycroft product_namep = pci_findproduct(id_reg);
375 1.10 cgd
376 1.10 cgd classp = pci_class;
377 1.10 cgd while (classp->name != NULL) {
378 1.10 cgd if (class == classp->val)
379 1.10 cgd break;
380 1.10 cgd classp++;
381 1.10 cgd }
382 1.10 cgd
383 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
384 1.10 cgd while (subclassp && subclassp->name != NULL) {
385 1.10 cgd if (subclass == subclassp->val)
386 1.10 cgd break;
387 1.10 cgd subclassp++;
388 1.10 cgd }
389 1.10 cgd
390 1.10 cgd if (vendor_namep == NULL)
391 1.58 itojun cp += snprintf(cp, ep - cp, "%svendor 0x%04x product 0x%04x",
392 1.15 cgd unmatched, vendor, product);
393 1.10 cgd else if (product_namep != NULL)
394 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s", vendor_namep,
395 1.58 itojun product_namep);
396 1.10 cgd else
397 1.58 itojun cp += snprintf(cp, ep - cp, "%s product 0x%04x",
398 1.10 cgd vendor_namep, product);
399 1.13 cgd if (showclass) {
400 1.58 itojun cp += snprintf(cp, ep - cp, " (");
401 1.13 cgd if (classp->name == NULL)
402 1.58 itojun cp += snprintf(cp, ep - cp,
403 1.58 itojun "class 0x%02x, subclass 0x%02x", class, subclass);
404 1.13 cgd else {
405 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
406 1.58 itojun cp += snprintf(cp, ep - cp,
407 1.20 cgd "%s subclass 0x%02x",
408 1.20 cgd classp->name, subclass);
409 1.13 cgd else
410 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s",
411 1.20 cgd subclassp->name, classp->name);
412 1.13 cgd }
413 1.20 cgd if (interface != 0)
414 1.58 itojun cp += snprintf(cp, ep - cp, ", interface 0x%02x",
415 1.58 itojun interface);
416 1.20 cgd if (revision != 0)
417 1.58 itojun cp += snprintf(cp, ep - cp, ", revision 0x%02x",
418 1.58 itojun revision);
419 1.58 itojun cp += snprintf(cp, ep - cp, ")");
420 1.13 cgd }
421 1.22 thorpej }
422 1.22 thorpej
423 1.22 thorpej /*
424 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
425 1.22 thorpej * in a device attach routine like this:
426 1.22 thorpej *
427 1.22 thorpej * #ifdef MYDEV_DEBUG
428 1.22 thorpej * printf("%s: ", sc->sc_dev.dv_xname);
429 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
430 1.22 thorpej * #endif
431 1.22 thorpej */
432 1.26 cgd
433 1.26 cgd #define i2o(i) ((i) * 4)
434 1.26 cgd #define o2i(o) ((o) / 4)
435 1.27 cgd #define onoff(str, bit) \
436 1.27 cgd printf(" %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
437 1.26 cgd
438 1.26 cgd static void
439 1.45 thorpej pci_conf_print_common(
440 1.45 thorpej #ifdef _KERNEL
441 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
442 1.45 thorpej #endif
443 1.45 thorpej const pcireg_t *regs)
444 1.22 thorpej {
445 1.59 mycroft const char *name;
446 1.42 jdolecek const struct pci_class *classp, *subclassp;
447 1.26 cgd pcireg_t rval;
448 1.22 thorpej
449 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
450 1.59 mycroft name = pci_findvendor(rval);
451 1.59 mycroft if (name)
452 1.59 mycroft printf(" Vendor Name: %s (0x%04x)\n", name,
453 1.26 cgd PCI_VENDOR(rval));
454 1.22 thorpej else
455 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
456 1.59 mycroft name = pci_findproduct(rval);
457 1.59 mycroft if (name)
458 1.59 mycroft printf(" Device Name: %s (0x%04x)\n", name,
459 1.26 cgd PCI_PRODUCT(rval));
460 1.22 thorpej else
461 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
462 1.22 thorpej
463 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
464 1.23 drochner
465 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
466 1.26 cgd onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
467 1.26 cgd onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
468 1.26 cgd onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
469 1.26 cgd onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
470 1.26 cgd onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
471 1.26 cgd onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
472 1.26 cgd onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
473 1.26 cgd onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
474 1.26 cgd onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
475 1.26 cgd onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
476 1.26 cgd
477 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
478 1.33 kleink onoff("Capability List support", PCI_STATUS_CAPLIST_SUPPORT);
479 1.26 cgd onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
480 1.26 cgd onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
481 1.26 cgd onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
482 1.26 cgd onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
483 1.22 thorpej
484 1.26 cgd printf(" DEVSEL timing: ");
485 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
486 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
487 1.22 thorpej printf("fast");
488 1.22 thorpej break;
489 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
490 1.22 thorpej printf("medium");
491 1.22 thorpej break;
492 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
493 1.22 thorpej printf("slow");
494 1.22 thorpej break;
495 1.26 cgd default:
496 1.26 cgd printf("unknown/reserved"); /* XXX */
497 1.26 cgd break;
498 1.22 thorpej }
499 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
500 1.22 thorpej
501 1.26 cgd onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
502 1.26 cgd onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
503 1.26 cgd onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
504 1.26 cgd onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
505 1.26 cgd onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
506 1.22 thorpej
507 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
508 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
509 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
510 1.22 thorpej break;
511 1.22 thorpej }
512 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
513 1.22 thorpej while (subclassp && subclassp->name != NULL) {
514 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
515 1.22 thorpej break;
516 1.22 thorpej subclassp++;
517 1.22 thorpej }
518 1.22 thorpej if (classp->name != NULL) {
519 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
520 1.26 cgd PCI_CLASS(rval));
521 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
522 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
523 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
524 1.22 thorpej else
525 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
526 1.22 thorpej } else {
527 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
528 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
529 1.22 thorpej }
530 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
531 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
532 1.22 thorpej
533 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
534 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
535 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
536 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
537 1.26 cgd PCI_HDRTYPE(rval));
538 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
539 1.26 cgd printf(" Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
540 1.26 cgd }
541 1.22 thorpej
542 1.37 nathanw static int
543 1.45 thorpej pci_conf_print_bar(
544 1.45 thorpej #ifdef _KERNEL
545 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
546 1.45 thorpej #endif
547 1.45 thorpej const pcireg_t *regs, int reg, const char *name
548 1.45 thorpej #ifdef _KERNEL
549 1.45 thorpej , int sizebar
550 1.45 thorpej #endif
551 1.45 thorpej )
552 1.26 cgd {
553 1.45 thorpej int width;
554 1.45 thorpej pcireg_t rval, rval64h;
555 1.45 thorpej #ifdef _KERNEL
556 1.45 thorpej int s;
557 1.45 thorpej pcireg_t mask, mask64h;
558 1.45 thorpej #endif
559 1.45 thorpej
560 1.37 nathanw width = 4;
561 1.22 thorpej
562 1.27 cgd /*
563 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
564 1.27 cgd *
565 1.27 cgd * 1) The builtin software should have already mapped the
566 1.27 cgd * device in a reasonable way.
567 1.27 cgd *
568 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
569 1.27 cgd * the bottom n bits of the address to 0. As recommended,
570 1.27 cgd * we write all 1s and see what we get back.
571 1.27 cgd */
572 1.45 thorpej
573 1.27 cgd rval = regs[o2i(reg)];
574 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
575 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
576 1.45 thorpej rval64h = regs[o2i(reg + 4)];
577 1.45 thorpej width = 8;
578 1.45 thorpej } else
579 1.45 thorpej rval64h = 0;
580 1.45 thorpej
581 1.45 thorpej #ifdef _KERNEL
582 1.38 cgd /* XXX don't size unknown memory type? */
583 1.38 cgd if (rval != 0 && sizebar) {
584 1.24 thorpej /*
585 1.27 cgd * The following sequence seems to make some devices
586 1.27 cgd * (e.g. host bus bridges, which don't normally
587 1.27 cgd * have their space mapped) very unhappy, to
588 1.27 cgd * the point of crashing the system.
589 1.24 thorpej *
590 1.27 cgd * Therefore, if the mapping register is zero to
591 1.27 cgd * start out with, don't bother trying.
592 1.24 thorpej */
593 1.27 cgd s = splhigh();
594 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
595 1.27 cgd mask = pci_conf_read(pc, tag, reg);
596 1.27 cgd pci_conf_write(pc, tag, reg, rval);
597 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
598 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
599 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
600 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
601 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
602 1.54 scw } else
603 1.54 scw mask64h = 0;
604 1.27 cgd splx(s);
605 1.27 cgd } else
606 1.54 scw mask = mask64h = 0;
607 1.45 thorpej #endif /* _KERNEL */
608 1.27 cgd
609 1.28 cgd printf(" Base address register at 0x%02x", reg);
610 1.28 cgd if (name)
611 1.28 cgd printf(" (%s)", name);
612 1.28 cgd printf("\n ");
613 1.27 cgd if (rval == 0) {
614 1.27 cgd printf("not implemented(?)\n");
615 1.37 nathanw return width;
616 1.60 perry }
617 1.28 cgd printf("type: ");
618 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
619 1.34 drochner const char *type, *prefetch;
620 1.27 cgd
621 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
622 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
623 1.27 cgd type = "32-bit";
624 1.27 cgd break;
625 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
626 1.27 cgd type = "32-bit-1M";
627 1.27 cgd break;
628 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
629 1.27 cgd type = "64-bit";
630 1.27 cgd break;
631 1.27 cgd default:
632 1.27 cgd type = "unknown (XXX)";
633 1.27 cgd break;
634 1.22 thorpej }
635 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
636 1.34 drochner prefetch = "";
637 1.27 cgd else
638 1.34 drochner prefetch = "non";
639 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
640 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
641 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
642 1.38 cgd printf(" base: 0x%016llx, ",
643 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
644 1.38 cgd ((((long long) rval64h) << 32) | rval)));
645 1.45 thorpej #ifdef _KERNEL
646 1.38 cgd if (sizebar)
647 1.38 cgd printf("size: 0x%016llx",
648 1.38 cgd PCI_MAPREG_MEM64_SIZE(
649 1.38 cgd ((((long long) mask64h) << 32) | mask)));
650 1.38 cgd else
651 1.45 thorpej #endif /* _KERNEL */
652 1.38 cgd printf("not sized");
653 1.38 cgd printf("\n");
654 1.37 nathanw break;
655 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
656 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
657 1.37 nathanw default:
658 1.38 cgd printf(" base: 0x%08x, ",
659 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
660 1.45 thorpej #ifdef _KERNEL
661 1.38 cgd if (sizebar)
662 1.38 cgd printf("size: 0x%08x",
663 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
664 1.38 cgd else
665 1.45 thorpej #endif /* _KERNEL */
666 1.38 cgd printf("not sized");
667 1.38 cgd printf("\n");
668 1.37 nathanw break;
669 1.37 nathanw }
670 1.27 cgd } else {
671 1.45 thorpej #ifdef _KERNEL
672 1.38 cgd if (sizebar)
673 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
674 1.45 thorpej #endif /* _KERNEL */
675 1.27 cgd printf("i/o\n");
676 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
677 1.45 thorpej #ifdef _KERNEL
678 1.38 cgd if (sizebar)
679 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
680 1.38 cgd else
681 1.45 thorpej #endif /* _KERNEL */
682 1.38 cgd printf("not sized");
683 1.38 cgd printf("\n");
684 1.22 thorpej }
685 1.37 nathanw
686 1.37 nathanw return width;
687 1.27 cgd }
688 1.28 cgd
689 1.28 cgd static void
690 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
691 1.28 cgd {
692 1.28 cgd int off, needaddr, neednl;
693 1.28 cgd
694 1.28 cgd needaddr = 1;
695 1.28 cgd neednl = 0;
696 1.28 cgd for (off = first; off < pastlast; off += 4) {
697 1.28 cgd if ((off % 16) == 0 || needaddr) {
698 1.28 cgd printf(" 0x%02x:", off);
699 1.28 cgd needaddr = 0;
700 1.28 cgd }
701 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
702 1.28 cgd neednl = 1;
703 1.28 cgd if ((off % 16) == 12) {
704 1.28 cgd printf("\n");
705 1.28 cgd neednl = 0;
706 1.28 cgd }
707 1.28 cgd }
708 1.28 cgd if (neednl)
709 1.28 cgd printf("\n");
710 1.28 cgd }
711 1.28 cgd
712 1.27 cgd static void
713 1.45 thorpej pci_conf_print_type0(
714 1.45 thorpej #ifdef _KERNEL
715 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
716 1.45 thorpej #endif
717 1.45 thorpej const pcireg_t *regs
718 1.45 thorpej #ifdef _KERNEL
719 1.45 thorpej , int sizebars
720 1.45 thorpej #endif
721 1.45 thorpej )
722 1.27 cgd {
723 1.37 nathanw int off, width;
724 1.27 cgd pcireg_t rval;
725 1.27 cgd
726 1.45 thorpej for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
727 1.45 thorpej #ifdef _KERNEL
728 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
729 1.45 thorpej #else
730 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
731 1.45 thorpej #endif
732 1.45 thorpej }
733 1.22 thorpej
734 1.26 cgd printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
735 1.22 thorpej
736 1.31 drochner rval = regs[o2i(PCI_SUBSYS_ID_REG)];
737 1.26 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
738 1.26 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
739 1.26 cgd
740 1.26 cgd /* XXX */
741 1.26 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
742 1.33 kleink
743 1.33 kleink if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
744 1.33 kleink printf(" Capability list pointer: 0x%02x\n",
745 1.33 kleink PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
746 1.33 kleink else
747 1.33 kleink printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
748 1.33 kleink
749 1.26 cgd printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
750 1.26 cgd
751 1.26 cgd rval = regs[o2i(PCI_INTERRUPT_REG)];
752 1.26 cgd printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
753 1.26 cgd printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
754 1.27 cgd printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
755 1.22 thorpej switch (PCI_INTERRUPT_PIN(rval)) {
756 1.22 thorpej case PCI_INTERRUPT_PIN_NONE:
757 1.27 cgd printf("(none)");
758 1.22 thorpej break;
759 1.22 thorpej case PCI_INTERRUPT_PIN_A:
760 1.27 cgd printf("(pin A)");
761 1.22 thorpej break;
762 1.22 thorpej case PCI_INTERRUPT_PIN_B:
763 1.27 cgd printf("(pin B)");
764 1.22 thorpej break;
765 1.22 thorpej case PCI_INTERRUPT_PIN_C:
766 1.27 cgd printf("(pin C)");
767 1.22 thorpej break;
768 1.22 thorpej case PCI_INTERRUPT_PIN_D:
769 1.27 cgd printf("(pin D)");
770 1.27 cgd break;
771 1.27 cgd default:
772 1.36 mrg printf("(? ? ?)");
773 1.22 thorpej break;
774 1.22 thorpej }
775 1.22 thorpej printf("\n");
776 1.26 cgd printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
777 1.51 drochner }
778 1.51 drochner
779 1.51 drochner static void
780 1.51 drochner pci_conf_print_caplist(
781 1.51 drochner #ifdef _KERNEL
782 1.51 drochner pci_chipset_tag_t pc, pcitag_t tag,
783 1.51 drochner #endif
784 1.52 drochner const pcireg_t *regs, int capoff)
785 1.51 drochner {
786 1.64 drochner static const char unk[] = "unknown";
787 1.64 drochner static const char *pmrev[8] = {
788 1.64 drochner unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
789 1.64 drochner };
790 1.51 drochner int off;
791 1.51 drochner pcireg_t rval;
792 1.33 kleink
793 1.52 drochner for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
794 1.51 drochner off != 0;
795 1.51 drochner off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
796 1.51 drochner rval = regs[o2i(off)];
797 1.51 drochner printf(" Capability register at 0x%02x\n", off);
798 1.51 drochner
799 1.51 drochner printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
800 1.51 drochner switch (PCI_CAPLIST_CAP(rval)) {
801 1.51 drochner case PCI_CAP_RESERVED0:
802 1.51 drochner printf("reserved");
803 1.51 drochner break;
804 1.51 drochner case PCI_CAP_PWRMGMT:
805 1.64 drochner printf("Power Management, rev. %s",
806 1.64 drochner pmrev[(rval >> 0) & 0x07]);
807 1.51 drochner break;
808 1.51 drochner case PCI_CAP_AGP:
809 1.51 drochner printf("AGP, rev. %d.%d",
810 1.57 soren PCI_CAP_AGP_MAJOR(rval),
811 1.57 soren PCI_CAP_AGP_MINOR(rval));
812 1.51 drochner break;
813 1.51 drochner case PCI_CAP_VPD:
814 1.51 drochner printf("VPD");
815 1.51 drochner break;
816 1.51 drochner case PCI_CAP_SLOTID:
817 1.51 drochner printf("SlotID");
818 1.51 drochner break;
819 1.51 drochner case PCI_CAP_MSI:
820 1.51 drochner printf("MSI");
821 1.51 drochner break;
822 1.51 drochner case PCI_CAP_CPCI_HOTSWAP:
823 1.51 drochner printf("CompactPCI Hot-swapping");
824 1.51 drochner break;
825 1.51 drochner case PCI_CAP_PCIX:
826 1.51 drochner printf("PCI-X");
827 1.51 drochner break;
828 1.51 drochner case PCI_CAP_LDT:
829 1.51 drochner printf("LDT");
830 1.51 drochner break;
831 1.51 drochner case PCI_CAP_VENDSPEC:
832 1.51 drochner printf("Vendor-specific");
833 1.51 drochner break;
834 1.51 drochner case PCI_CAP_DEBUGPORT:
835 1.51 drochner printf("Debug Port");
836 1.51 drochner break;
837 1.51 drochner case PCI_CAP_CPCI_RSRCCTL:
838 1.51 drochner printf("CompactPCI Resource Control");
839 1.51 drochner break;
840 1.51 drochner case PCI_CAP_HOTPLUG:
841 1.51 drochner printf("Hot-Plug");
842 1.51 drochner break;
843 1.51 drochner case PCI_CAP_AGP8:
844 1.51 drochner printf("AGP 8x");
845 1.51 drochner break;
846 1.51 drochner case PCI_CAP_SECURE:
847 1.51 drochner printf("Secure Device");
848 1.51 drochner break;
849 1.51 drochner case PCI_CAP_PCIEXPRESS:
850 1.51 drochner printf("PCI Express");
851 1.51 drochner break;
852 1.51 drochner case PCI_CAP_MSIX:
853 1.51 drochner printf("MSI-X");
854 1.51 drochner break;
855 1.51 drochner default:
856 1.51 drochner printf("unknown");
857 1.33 kleink }
858 1.51 drochner printf(")\n");
859 1.33 kleink }
860 1.26 cgd }
861 1.26 cgd
862 1.27 cgd static void
863 1.45 thorpej pci_conf_print_type1(
864 1.45 thorpej #ifdef _KERNEL
865 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
866 1.45 thorpej #endif
867 1.45 thorpej const pcireg_t *regs
868 1.45 thorpej #ifdef _KERNEL
869 1.45 thorpej , int sizebars
870 1.45 thorpej #endif
871 1.45 thorpej )
872 1.27 cgd {
873 1.37 nathanw int off, width;
874 1.27 cgd pcireg_t rval;
875 1.27 cgd
876 1.27 cgd /*
877 1.27 cgd * XXX these need to be printed in more detail, need to be
878 1.27 cgd * XXX checked against specs/docs, etc.
879 1.27 cgd *
880 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
881 1.27 cgd * Bridge chip documentation, and may not be correct with
882 1.27 cgd * respect to various standards. (XXX)
883 1.27 cgd */
884 1.27 cgd
885 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
886 1.45 thorpej #ifdef _KERNEL
887 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
888 1.45 thorpej #else
889 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
890 1.45 thorpej #endif
891 1.45 thorpej }
892 1.27 cgd
893 1.27 cgd printf(" Primary bus number: 0x%02x\n",
894 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
895 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
896 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
897 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
898 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
899 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
900 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
901 1.27 cgd
902 1.27 cgd rval = (regs[o2i(0x1c)] >> 16) & 0xffff;
903 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
904 1.27 cgd onoff("66 MHz capable", 0x0020);
905 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
906 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
907 1.27 cgd onoff("Data parity error detected", 0x0100);
908 1.27 cgd
909 1.27 cgd printf(" DEVSEL timing: ");
910 1.27 cgd switch (rval & 0x0600) {
911 1.27 cgd case 0x0000:
912 1.27 cgd printf("fast");
913 1.27 cgd break;
914 1.27 cgd case 0x0200:
915 1.27 cgd printf("medium");
916 1.27 cgd break;
917 1.27 cgd case 0x0400:
918 1.27 cgd printf("slow");
919 1.27 cgd break;
920 1.27 cgd default:
921 1.27 cgd printf("unknown/reserved"); /* XXX */
922 1.27 cgd break;
923 1.27 cgd }
924 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
925 1.27 cgd
926 1.27 cgd onoff("Signaled Target Abort", 0x0800);
927 1.27 cgd onoff("Received Target Abort", 0x1000);
928 1.27 cgd onoff("Received Master Abort", 0x2000);
929 1.27 cgd onoff("System Error", 0x4000);
930 1.27 cgd onoff("Parity Error", 0x8000);
931 1.27 cgd
932 1.27 cgd /* XXX Print more prettily */
933 1.27 cgd printf(" I/O region:\n");
934 1.27 cgd printf(" base register: 0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
935 1.27 cgd printf(" limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
936 1.27 cgd printf(" base upper 16 bits register: 0x%04x\n",
937 1.27 cgd (regs[o2i(0x30)] >> 0) & 0xffff);
938 1.27 cgd printf(" limit upper 16 bits register: 0x%04x\n",
939 1.27 cgd (regs[o2i(0x30)] >> 16) & 0xffff);
940 1.27 cgd
941 1.27 cgd /* XXX Print more prettily */
942 1.27 cgd printf(" Memory region:\n");
943 1.27 cgd printf(" base register: 0x%04x\n",
944 1.27 cgd (regs[o2i(0x20)] >> 0) & 0xffff);
945 1.27 cgd printf(" limit register: 0x%04x\n",
946 1.27 cgd (regs[o2i(0x20)] >> 16) & 0xffff);
947 1.27 cgd
948 1.27 cgd /* XXX Print more prettily */
949 1.27 cgd printf(" Prefetchable memory region:\n");
950 1.27 cgd printf(" base register: 0x%04x\n",
951 1.27 cgd (regs[o2i(0x24)] >> 0) & 0xffff);
952 1.27 cgd printf(" limit register: 0x%04x\n",
953 1.27 cgd (regs[o2i(0x24)] >> 16) & 0xffff);
954 1.27 cgd printf(" base upper 32 bits register: 0x%08x\n", regs[o2i(0x28)]);
955 1.27 cgd printf(" limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
956 1.27 cgd
957 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
958 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
959 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
960 1.53 drochner else
961 1.53 drochner printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
962 1.53 drochner
963 1.27 cgd /* XXX */
964 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
965 1.27 cgd
966 1.27 cgd printf(" Interrupt line: 0x%02x\n",
967 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
968 1.27 cgd printf(" Interrupt pin: 0x%02x ",
969 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
970 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
971 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
972 1.27 cgd printf("(none)");
973 1.27 cgd break;
974 1.27 cgd case PCI_INTERRUPT_PIN_A:
975 1.27 cgd printf("(pin A)");
976 1.27 cgd break;
977 1.27 cgd case PCI_INTERRUPT_PIN_B:
978 1.27 cgd printf("(pin B)");
979 1.27 cgd break;
980 1.27 cgd case PCI_INTERRUPT_PIN_C:
981 1.27 cgd printf("(pin C)");
982 1.27 cgd break;
983 1.27 cgd case PCI_INTERRUPT_PIN_D:
984 1.27 cgd printf("(pin D)");
985 1.27 cgd break;
986 1.27 cgd default:
987 1.36 mrg printf("(? ? ?)");
988 1.27 cgd break;
989 1.27 cgd }
990 1.27 cgd printf("\n");
991 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
992 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
993 1.27 cgd onoff("Parity error response", 0x0001);
994 1.27 cgd onoff("Secondary SERR forwarding", 0x0002);
995 1.27 cgd onoff("ISA enable", 0x0004);
996 1.27 cgd onoff("VGA enable", 0x0008);
997 1.27 cgd onoff("Master abort reporting", 0x0020);
998 1.27 cgd onoff("Secondary bus reset", 0x0040);
999 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
1000 1.27 cgd }
1001 1.27 cgd
1002 1.27 cgd static void
1003 1.45 thorpej pci_conf_print_type2(
1004 1.45 thorpej #ifdef _KERNEL
1005 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1006 1.45 thorpej #endif
1007 1.45 thorpej const pcireg_t *regs
1008 1.45 thorpej #ifdef _KERNEL
1009 1.45 thorpej , int sizebars
1010 1.45 thorpej #endif
1011 1.45 thorpej )
1012 1.27 cgd {
1013 1.27 cgd pcireg_t rval;
1014 1.27 cgd
1015 1.27 cgd /*
1016 1.27 cgd * XXX these need to be printed in more detail, need to be
1017 1.27 cgd * XXX checked against specs/docs, etc.
1018 1.27 cgd *
1019 1.27 cgd * This layout was cribbed from the TI PCI1130 PCI-to-CardBus
1020 1.27 cgd * controller chip documentation, and may not be correct with
1021 1.27 cgd * respect to various standards. (XXX)
1022 1.27 cgd */
1023 1.27 cgd
1024 1.45 thorpej #ifdef _KERNEL
1025 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
1026 1.38 cgd "CardBus socket/ExCA registers", sizebars);
1027 1.45 thorpej #else
1028 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
1029 1.45 thorpej #endif
1030 1.27 cgd
1031 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1032 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
1033 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)]));
1034 1.53 drochner else
1035 1.53 drochner printf(" Reserved @ 0x14: 0x%04x\n",
1036 1.53 drochner (regs[o2i(0x14)] >> 0) & 0xffff);
1037 1.27 cgd rval = (regs[o2i(0x14)] >> 16) & 0xffff;
1038 1.27 cgd printf(" Secondary status register: 0x%04x\n", rval);
1039 1.27 cgd onoff("66 MHz capable", 0x0020);
1040 1.27 cgd onoff("User Definable Features (UDF) support", 0x0040);
1041 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
1042 1.27 cgd onoff("Data parity error detection", 0x0100);
1043 1.27 cgd
1044 1.27 cgd printf(" DEVSEL timing: ");
1045 1.27 cgd switch (rval & 0x0600) {
1046 1.27 cgd case 0x0000:
1047 1.27 cgd printf("fast");
1048 1.27 cgd break;
1049 1.27 cgd case 0x0200:
1050 1.27 cgd printf("medium");
1051 1.27 cgd break;
1052 1.27 cgd case 0x0400:
1053 1.27 cgd printf("slow");
1054 1.27 cgd break;
1055 1.27 cgd default:
1056 1.27 cgd printf("unknown/reserved"); /* XXX */
1057 1.27 cgd break;
1058 1.27 cgd }
1059 1.27 cgd printf(" (0x%x)\n", (rval & 0x0600) >> 9);
1060 1.27 cgd onoff("PCI target aborts terminate CardBus bus master transactions",
1061 1.27 cgd 0x0800);
1062 1.27 cgd onoff("CardBus target aborts terminate PCI bus master transactions",
1063 1.27 cgd 0x1000);
1064 1.27 cgd onoff("Bus initiator aborts terminate initiator transactions",
1065 1.27 cgd 0x2000);
1066 1.27 cgd onoff("System error", 0x4000);
1067 1.27 cgd onoff("Parity error", 0x8000);
1068 1.27 cgd
1069 1.27 cgd printf(" PCI bus number: 0x%02x\n",
1070 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
1071 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
1072 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
1073 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1074 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
1075 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
1076 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
1077 1.27 cgd
1078 1.27 cgd /* XXX Print more prettily */
1079 1.27 cgd printf(" CardBus memory region 0:\n");
1080 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
1081 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
1082 1.27 cgd printf(" CardBus memory region 1:\n");
1083 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
1084 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
1085 1.27 cgd printf(" CardBus I/O region 0:\n");
1086 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
1087 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
1088 1.27 cgd printf(" CardBus I/O region 1:\n");
1089 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
1090 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
1091 1.27 cgd
1092 1.27 cgd printf(" Interrupt line: 0x%02x\n",
1093 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
1094 1.27 cgd printf(" Interrupt pin: 0x%02x ",
1095 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
1096 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
1097 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
1098 1.27 cgd printf("(none)");
1099 1.27 cgd break;
1100 1.27 cgd case PCI_INTERRUPT_PIN_A:
1101 1.27 cgd printf("(pin A)");
1102 1.27 cgd break;
1103 1.27 cgd case PCI_INTERRUPT_PIN_B:
1104 1.27 cgd printf("(pin B)");
1105 1.27 cgd break;
1106 1.27 cgd case PCI_INTERRUPT_PIN_C:
1107 1.27 cgd printf("(pin C)");
1108 1.27 cgd break;
1109 1.27 cgd case PCI_INTERRUPT_PIN_D:
1110 1.27 cgd printf("(pin D)");
1111 1.27 cgd break;
1112 1.27 cgd default:
1113 1.36 mrg printf("(? ? ?)");
1114 1.27 cgd break;
1115 1.27 cgd }
1116 1.27 cgd printf("\n");
1117 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
1118 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
1119 1.27 cgd onoff("Parity error response", 0x0001);
1120 1.27 cgd onoff("CardBus SERR forwarding", 0x0002);
1121 1.27 cgd onoff("ISA enable", 0x0004);
1122 1.27 cgd onoff("VGA enable", 0x0008);
1123 1.27 cgd onoff("CardBus master abort reporting", 0x0020);
1124 1.27 cgd onoff("CardBus reset", 0x0040);
1125 1.27 cgd onoff("Functional interrupts routed by ExCA registers", 0x0080);
1126 1.27 cgd onoff("Memory window 0 prefetchable", 0x0100);
1127 1.27 cgd onoff("Memory window 1 prefetchable", 0x0200);
1128 1.27 cgd onoff("Write posting enable", 0x0400);
1129 1.28 cgd
1130 1.28 cgd rval = regs[o2i(0x40)];
1131 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
1132 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
1133 1.28 cgd
1134 1.45 thorpej #ifdef _KERNEL
1135 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
1136 1.38 cgd sizebars);
1137 1.45 thorpej #else
1138 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
1139 1.45 thorpej #endif
1140 1.27 cgd }
1141 1.27 cgd
1142 1.26 cgd void
1143 1.45 thorpej pci_conf_print(
1144 1.45 thorpej #ifdef _KERNEL
1145 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1146 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
1147 1.45 thorpej #else
1148 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
1149 1.45 thorpej #endif
1150 1.45 thorpej )
1151 1.26 cgd {
1152 1.26 cgd pcireg_t regs[o2i(256)];
1153 1.52 drochner int off, capoff, endoff, hdrtype;
1154 1.27 cgd const char *typename;
1155 1.45 thorpej #ifdef _KERNEL
1156 1.38 cgd void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
1157 1.38 cgd int sizebars;
1158 1.45 thorpej #else
1159 1.45 thorpej void (*typeprintfn)(const pcireg_t *);
1160 1.45 thorpej #endif
1161 1.26 cgd
1162 1.26 cgd printf("PCI configuration registers:\n");
1163 1.26 cgd
1164 1.45 thorpej for (off = 0; off < 256; off += 4) {
1165 1.45 thorpej #ifdef _KERNEL
1166 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
1167 1.45 thorpej #else
1168 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
1169 1.45 thorpej ®s[o2i(off)]) == -1)
1170 1.45 thorpej regs[o2i(off)] = 0;
1171 1.45 thorpej #endif
1172 1.45 thorpej }
1173 1.26 cgd
1174 1.45 thorpej #ifdef _KERNEL
1175 1.38 cgd sizebars = 1;
1176 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
1177 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
1178 1.38 cgd sizebars = 0;
1179 1.45 thorpej #endif
1180 1.38 cgd
1181 1.26 cgd /* common header */
1182 1.26 cgd printf(" Common header:\n");
1183 1.28 cgd pci_conf_print_regs(regs, 0, 16);
1184 1.28 cgd
1185 1.26 cgd printf("\n");
1186 1.45 thorpej #ifdef _KERNEL
1187 1.26 cgd pci_conf_print_common(pc, tag, regs);
1188 1.45 thorpej #else
1189 1.45 thorpej pci_conf_print_common(regs);
1190 1.45 thorpej #endif
1191 1.26 cgd printf("\n");
1192 1.26 cgd
1193 1.26 cgd /* type-dependent header */
1194 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
1195 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
1196 1.26 cgd case 0:
1197 1.27 cgd /* Standard device header */
1198 1.27 cgd typename = "\"normal\" device";
1199 1.27 cgd typeprintfn = &pci_conf_print_type0;
1200 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1201 1.28 cgd endoff = 64;
1202 1.27 cgd break;
1203 1.27 cgd case 1:
1204 1.27 cgd /* PCI-PCI bridge header */
1205 1.27 cgd typename = "PCI-PCI bridge";
1206 1.26 cgd typeprintfn = &pci_conf_print_type1;
1207 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1208 1.28 cgd endoff = 64;
1209 1.26 cgd break;
1210 1.27 cgd case 2:
1211 1.27 cgd /* PCI-CardBus bridge header */
1212 1.27 cgd typename = "PCI-CardBus bridge";
1213 1.27 cgd typeprintfn = &pci_conf_print_type2;
1214 1.52 drochner capoff = PCI_CARDBUS_CAPLISTPTR_REG;
1215 1.28 cgd endoff = 72;
1216 1.27 cgd break;
1217 1.26 cgd default:
1218 1.27 cgd typename = NULL;
1219 1.26 cgd typeprintfn = 0;
1220 1.52 drochner capoff = -1;
1221 1.28 cgd endoff = 64;
1222 1.28 cgd break;
1223 1.26 cgd }
1224 1.27 cgd printf(" Type %d ", hdrtype);
1225 1.27 cgd if (typename != NULL)
1226 1.27 cgd printf("(%s) ", typename);
1227 1.27 cgd printf("header:\n");
1228 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
1229 1.27 cgd printf("\n");
1230 1.45 thorpej if (typeprintfn) {
1231 1.45 thorpej #ifdef _KERNEL
1232 1.38 cgd (*typeprintfn)(pc, tag, regs, sizebars);
1233 1.45 thorpej #else
1234 1.45 thorpej (*typeprintfn)(regs);
1235 1.45 thorpej #endif
1236 1.45 thorpej } else
1237 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
1238 1.26 cgd hdrtype);
1239 1.26 cgd printf("\n");
1240 1.51 drochner
1241 1.55 jdolecek /* capability list, if present */
1242 1.52 drochner if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1243 1.52 drochner && (capoff > 0)) {
1244 1.51 drochner #ifdef _KERNEL
1245 1.52 drochner pci_conf_print_caplist(pc, tag, regs, capoff);
1246 1.51 drochner #else
1247 1.52 drochner pci_conf_print_caplist(regs, capoff);
1248 1.51 drochner #endif
1249 1.51 drochner printf("\n");
1250 1.51 drochner }
1251 1.26 cgd
1252 1.26 cgd /* device-dependent header */
1253 1.26 cgd printf(" Device-dependent header:\n");
1254 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
1255 1.26 cgd printf("\n");
1256 1.49 nathanw #ifdef _KERNEL
1257 1.26 cgd if (printfn)
1258 1.26 cgd (*printfn)(pc, tag, regs);
1259 1.26 cgd else
1260 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
1261 1.26 cgd printf("\n");
1262 1.45 thorpej #endif /* _KERNEL */
1263 1.1 mycroft }
1264