pci_subr.c revision 1.80 1 1.80 pgoyette /* $NetBSD: pci_subr.c,v 1.80 2010/05/24 20:29:41 pgoyette Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.22 thorpej * Copyright (c) 1997 Zubin D. Dittia. All rights reserved.
5 1.40 cgd * Copyright (c) 1995, 1996, 1998, 2000
6 1.26 cgd * Christopher G. Demetriou. All rights reserved.
7 1.30 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
8 1.1 mycroft *
9 1.1 mycroft * Redistribution and use in source and binary forms, with or without
10 1.1 mycroft * modification, are permitted provided that the following conditions
11 1.1 mycroft * are met:
12 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer.
14 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
16 1.1 mycroft * documentation and/or other materials provided with the distribution.
17 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
18 1.1 mycroft * must display the following acknowledgement:
19 1.30 mycroft * This product includes software developed by Charles M. Hannum.
20 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
21 1.1 mycroft * derived from this software without specific prior written permission.
22 1.1 mycroft *
23 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 mycroft */
34 1.1 mycroft
35 1.1 mycroft /*
36 1.10 cgd * PCI autoconfiguration support functions.
37 1.45 thorpej *
38 1.45 thorpej * Note: This file is also built into a userland library (libpci).
39 1.45 thorpej * Pay attention to this when you make modifications.
40 1.1 mycroft */
41 1.47 lukem
42 1.47 lukem #include <sys/cdefs.h>
43 1.80 pgoyette __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.80 2010/05/24 20:29:41 pgoyette Exp $");
44 1.21 enami
45 1.45 thorpej #ifdef _KERNEL_OPT
46 1.35 cgd #include "opt_pci.h"
47 1.45 thorpej #endif
48 1.1 mycroft
49 1.1 mycroft #include <sys/param.h>
50 1.1 mycroft
51 1.45 thorpej #ifdef _KERNEL
52 1.62 simonb #include <sys/systm.h>
53 1.73 ad #include <sys/intr.h>
54 1.80 pgoyette #include <sys/module.h>
55 1.45 thorpej #else
56 1.45 thorpej #include <pci.h>
57 1.72 joerg #include <stdbool.h>
58 1.46 enami #include <stdio.h>
59 1.45 thorpej #endif
60 1.24 thorpej
61 1.10 cgd #include <dev/pci/pcireg.h>
62 1.45 thorpej #ifdef _KERNEL
63 1.7 cgd #include <dev/pci/pcivar.h>
64 1.80 pgoyette #else
65 1.80 pgoyette const char *pci_null(pcireg_t);
66 1.10 cgd #endif
67 1.10 cgd
68 1.10 cgd /*
69 1.10 cgd * Descriptions of known PCI classes and subclasses.
70 1.10 cgd *
71 1.10 cgd * Subclasses are described in the same way as classes, but have a
72 1.10 cgd * NULL subclass pointer.
73 1.10 cgd */
74 1.10 cgd struct pci_class {
75 1.44 thorpej const char *name;
76 1.10 cgd int val; /* as wide as pci_{,sub}class_t */
77 1.42 jdolecek const struct pci_class *subclasses;
78 1.10 cgd };
79 1.10 cgd
80 1.61 thorpej static const struct pci_class pci_subclass_prehistoric[] = {
81 1.65 christos { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, NULL, },
82 1.65 christos { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, NULL, },
83 1.65 christos { NULL, 0, NULL, },
84 1.10 cgd };
85 1.10 cgd
86 1.61 thorpej static const struct pci_class pci_subclass_mass_storage[] = {
87 1.65 christos { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, NULL, },
88 1.65 christos { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, NULL, },
89 1.65 christos { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, },
90 1.65 christos { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, NULL, },
91 1.65 christos { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, NULL, },
92 1.65 christos { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA, NULL, },
93 1.65 christos { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA, NULL, },
94 1.65 christos { "SAS", PCI_SUBCLASS_MASS_STORAGE_SAS, NULL, },
95 1.65 christos { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, NULL, },
96 1.65 christos { NULL, 0, NULL, },
97 1.10 cgd };
98 1.10 cgd
99 1.61 thorpej static const struct pci_class pci_subclass_network[] = {
100 1.65 christos { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, NULL, },
101 1.65 christos { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, NULL, },
102 1.65 christos { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, NULL, },
103 1.65 christos { "ATM", PCI_SUBCLASS_NETWORK_ATM, NULL, },
104 1.65 christos { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, NULL, },
105 1.65 christos { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, NULL, },
106 1.65 christos { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, },
107 1.65 christos { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, NULL, },
108 1.65 christos { NULL, 0, NULL, },
109 1.10 cgd };
110 1.10 cgd
111 1.61 thorpej static const struct pci_class pci_subclass_display[] = {
112 1.65 christos { "VGA", PCI_SUBCLASS_DISPLAY_VGA, NULL, },
113 1.65 christos { "XGA", PCI_SUBCLASS_DISPLAY_XGA, NULL, },
114 1.65 christos { "3D", PCI_SUBCLASS_DISPLAY_3D, NULL, },
115 1.65 christos { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, NULL, },
116 1.65 christos { NULL, 0, NULL, },
117 1.10 cgd };
118 1.10 cgd
119 1.61 thorpej static const struct pci_class pci_subclass_multimedia[] = {
120 1.65 christos { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, NULL, },
121 1.65 christos { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, NULL, },
122 1.65 christos { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,},
123 1.65 christos { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, NULL, },
124 1.65 christos { NULL, 0, NULL, },
125 1.10 cgd };
126 1.10 cgd
127 1.61 thorpej static const struct pci_class pci_subclass_memory[] = {
128 1.65 christos { "RAM", PCI_SUBCLASS_MEMORY_RAM, NULL, },
129 1.65 christos { "flash", PCI_SUBCLASS_MEMORY_FLASH, NULL, },
130 1.65 christos { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, NULL, },
131 1.65 christos { NULL, 0, NULL, },
132 1.10 cgd };
133 1.10 cgd
134 1.61 thorpej static const struct pci_class pci_subclass_bridge[] = {
135 1.65 christos { "host", PCI_SUBCLASS_BRIDGE_HOST, NULL, },
136 1.65 christos { "ISA", PCI_SUBCLASS_BRIDGE_ISA, NULL, },
137 1.65 christos { "EISA", PCI_SUBCLASS_BRIDGE_EISA, NULL, },
138 1.65 christos { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, NULL, },
139 1.65 christos { "PCI", PCI_SUBCLASS_BRIDGE_PCI, NULL, },
140 1.65 christos { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, NULL, },
141 1.65 christos { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, NULL, },
142 1.65 christos { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, NULL, },
143 1.65 christos { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, NULL, },
144 1.65 christos { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI, NULL, },
145 1.65 christos { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, NULL, },
146 1.65 christos { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, NULL, },
147 1.65 christos { NULL, 0, NULL, },
148 1.10 cgd };
149 1.10 cgd
150 1.61 thorpej static const struct pci_class pci_subclass_communications[] = {
151 1.65 christos { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL, NULL, },
152 1.65 christos { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL, NULL, },
153 1.65 christos { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, NULL, },
154 1.65 christos { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM, NULL, },
155 1.65 christos { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, NULL, },
156 1.65 christos { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, NULL, },
157 1.65 christos { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, NULL, },
158 1.65 christos { NULL, 0, NULL, },
159 1.20 cgd };
160 1.20 cgd
161 1.61 thorpej static const struct pci_class pci_subclass_system[] = {
162 1.65 christos { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, NULL, },
163 1.65 christos { "8237 DMA", PCI_SUBCLASS_SYSTEM_DMA, NULL, },
164 1.65 christos { "8254 timer", PCI_SUBCLASS_SYSTEM_TIMER, NULL, },
165 1.65 christos { "RTC", PCI_SUBCLASS_SYSTEM_RTC, NULL, },
166 1.65 christos { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL, },
167 1.65 christos { "SD Host Controller", PCI_SUBCLASS_SYSTEM_SDHC, NULL, },
168 1.65 christos { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, NULL, },
169 1.65 christos { NULL, 0, NULL, },
170 1.20 cgd };
171 1.20 cgd
172 1.61 thorpej static const struct pci_class pci_subclass_input[] = {
173 1.65 christos { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, NULL, },
174 1.65 christos { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, NULL, },
175 1.65 christos { "mouse", PCI_SUBCLASS_INPUT_MOUSE, NULL, },
176 1.65 christos { "scanner", PCI_SUBCLASS_INPUT_SCANNER, NULL, },
177 1.65 christos { "game port", PCI_SUBCLASS_INPUT_GAMEPORT, NULL, },
178 1.65 christos { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, NULL, },
179 1.65 christos { NULL, 0, NULL, },
180 1.20 cgd };
181 1.20 cgd
182 1.61 thorpej static const struct pci_class pci_subclass_dock[] = {
183 1.65 christos { "generic", PCI_SUBCLASS_DOCK_GENERIC, NULL, },
184 1.65 christos { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, NULL, },
185 1.65 christos { NULL, 0, NULL, },
186 1.20 cgd };
187 1.20 cgd
188 1.61 thorpej static const struct pci_class pci_subclass_processor[] = {
189 1.65 christos { "386", PCI_SUBCLASS_PROCESSOR_386, NULL, },
190 1.65 christos { "486", PCI_SUBCLASS_PROCESSOR_486, NULL, },
191 1.65 christos { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL, },
192 1.65 christos { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, NULL, },
193 1.65 christos { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, NULL, },
194 1.65 christos { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, NULL, },
195 1.65 christos { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, NULL, },
196 1.65 christos { NULL, 0, NULL, },
197 1.20 cgd };
198 1.20 cgd
199 1.61 thorpej static const struct pci_class pci_subclass_serialbus[] = {
200 1.65 christos { "Firewire", PCI_SUBCLASS_SERIALBUS_FIREWIRE, NULL, },
201 1.65 christos { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, NULL, },
202 1.65 christos { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, NULL, },
203 1.65 christos { "USB", PCI_SUBCLASS_SERIALBUS_USB, NULL, },
204 1.32 cgd /* XXX Fiber Channel/_FIBRECHANNEL */
205 1.65 christos { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, NULL, },
206 1.65 christos { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, NULL, },
207 1.65 christos { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,},
208 1.65 christos { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI, NULL, },
209 1.65 christos { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, NULL, },
210 1.65 christos { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, NULL, },
211 1.65 christos { NULL, 0, NULL, },
212 1.32 cgd };
213 1.32 cgd
214 1.61 thorpej static const struct pci_class pci_subclass_wireless[] = {
215 1.65 christos { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, NULL, },
216 1.65 christos { "Consumer IR", PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL, },
217 1.65 christos { "RF", PCI_SUBCLASS_WIRELESS_RF, NULL, },
218 1.65 christos { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL, },
219 1.65 christos { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, NULL, },
220 1.65 christos { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, NULL, },
221 1.65 christos { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, NULL, },
222 1.65 christos { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, NULL, },
223 1.65 christos { NULL, 0, NULL, },
224 1.32 cgd };
225 1.32 cgd
226 1.61 thorpej static const struct pci_class pci_subclass_i2o[] = {
227 1.65 christos { "standard", PCI_SUBCLASS_I2O_STANDARD, NULL, },
228 1.65 christos { NULL, 0, NULL, },
229 1.32 cgd };
230 1.32 cgd
231 1.61 thorpej static const struct pci_class pci_subclass_satcom[] = {
232 1.65 christos { "TV", PCI_SUBCLASS_SATCOM_TV, NULL, },
233 1.65 christos { "audio", PCI_SUBCLASS_SATCOM_AUDIO, NULL, },
234 1.65 christos { "voice", PCI_SUBCLASS_SATCOM_VOICE, NULL, },
235 1.65 christos { "data", PCI_SUBCLASS_SATCOM_DATA, NULL, },
236 1.65 christos { NULL, 0, NULL, },
237 1.32 cgd };
238 1.32 cgd
239 1.61 thorpej static const struct pci_class pci_subclass_crypto[] = {
240 1.65 christos { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, NULL, },
241 1.65 christos { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,},
242 1.65 christos { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, NULL, },
243 1.65 christos { NULL, 0, NULL, },
244 1.32 cgd };
245 1.32 cgd
246 1.61 thorpej static const struct pci_class pci_subclass_dasp[] = {
247 1.65 christos { "DPIO", PCI_SUBCLASS_DASP_DPIO, NULL, },
248 1.65 christos { "Time and Frequency", PCI_SUBCLASS_DASP_TIMEFREQ, NULL, },
249 1.65 christos { "synchronization", PCI_SUBCLASS_DASP_SYNC, NULL, },
250 1.65 christos { "management", PCI_SUBCLASS_DASP_MGMT, NULL, },
251 1.65 christos { "miscellaneous", PCI_SUBCLASS_DASP_MISC, NULL, },
252 1.65 christos { NULL, 0, NULL, },
253 1.20 cgd };
254 1.20 cgd
255 1.61 thorpej static const struct pci_class pci_class[] = {
256 1.10 cgd { "prehistoric", PCI_CLASS_PREHISTORIC,
257 1.10 cgd pci_subclass_prehistoric, },
258 1.10 cgd { "mass storage", PCI_CLASS_MASS_STORAGE,
259 1.10 cgd pci_subclass_mass_storage, },
260 1.10 cgd { "network", PCI_CLASS_NETWORK,
261 1.10 cgd pci_subclass_network, },
262 1.10 cgd { "display", PCI_CLASS_DISPLAY,
263 1.11 cgd pci_subclass_display, },
264 1.10 cgd { "multimedia", PCI_CLASS_MULTIMEDIA,
265 1.10 cgd pci_subclass_multimedia, },
266 1.10 cgd { "memory", PCI_CLASS_MEMORY,
267 1.10 cgd pci_subclass_memory, },
268 1.10 cgd { "bridge", PCI_CLASS_BRIDGE,
269 1.10 cgd pci_subclass_bridge, },
270 1.20 cgd { "communications", PCI_CLASS_COMMUNICATIONS,
271 1.20 cgd pci_subclass_communications, },
272 1.20 cgd { "system", PCI_CLASS_SYSTEM,
273 1.20 cgd pci_subclass_system, },
274 1.20 cgd { "input", PCI_CLASS_INPUT,
275 1.20 cgd pci_subclass_input, },
276 1.20 cgd { "dock", PCI_CLASS_DOCK,
277 1.20 cgd pci_subclass_dock, },
278 1.20 cgd { "processor", PCI_CLASS_PROCESSOR,
279 1.20 cgd pci_subclass_processor, },
280 1.20 cgd { "serial bus", PCI_CLASS_SERIALBUS,
281 1.20 cgd pci_subclass_serialbus, },
282 1.32 cgd { "wireless", PCI_CLASS_WIRELESS,
283 1.32 cgd pci_subclass_wireless, },
284 1.32 cgd { "I2O", PCI_CLASS_I2O,
285 1.32 cgd pci_subclass_i2o, },
286 1.32 cgd { "satellite comm", PCI_CLASS_SATCOM,
287 1.32 cgd pci_subclass_satcom, },
288 1.32 cgd { "crypto", PCI_CLASS_CRYPTO,
289 1.32 cgd pci_subclass_crypto, },
290 1.32 cgd { "DASP", PCI_CLASS_DASP,
291 1.32 cgd pci_subclass_dasp, },
292 1.10 cgd { "undefined", PCI_CLASS_UNDEFINED,
293 1.65 christos NULL, },
294 1.65 christos { NULL, 0,
295 1.65 christos NULL, },
296 1.10 cgd };
297 1.10 cgd
298 1.80 pgoyette #if defined(_KERNEL)
299 1.80 pgoyette /*
300 1.80 pgoyette * In kernel, these routines are provided and linked via the
301 1.80 pgoyette * pciverbose module.
302 1.80 pgoyette */
303 1.80 pgoyette const char *(*pci_findvendor_vec)(pcireg_t id_reg) = pci_null;
304 1.80 pgoyette const char *(*pci_findproduct_vec)(pcireg_t id_reg) = pci_null;
305 1.80 pgoyette const char *pci_unmatched = "";
306 1.80 pgoyette #else
307 1.10 cgd /*
308 1.80 pgoyette * For userland we just set the vectors here.
309 1.10 cgd */
310 1.80 pgoyette const char *(*pci_findvendor_vec)(pcireg_t id_reg) = pci_findvendor;
311 1.80 pgoyette const char *(*pci_findproduct_vec)(pcireg_t id_reg) = pci_findproduct;
312 1.80 pgoyette const char *pci_unmatched = "unmatched ";
313 1.76 matt #endif
314 1.76 matt
315 1.59 mycroft const char *
316 1.80 pgoyette pci_null(pcireg_t id_reg)
317 1.29 augustss {
318 1.29 augustss return (NULL);
319 1.59 mycroft }
320 1.59 mycroft
321 1.80 pgoyette #if defined(_KERNEL)
322 1.80 pgoyette /*
323 1.80 pgoyette * Routine to load/unload the pciverbose kernel module as needed
324 1.80 pgoyette */
325 1.80 pgoyette void pci_verbose_ctl(bool load)
326 1.59 mycroft {
327 1.80 pgoyette static int loaded = 0;
328 1.80 pgoyette
329 1.80 pgoyette if (load) {
330 1.80 pgoyette if (loaded++ == 0)
331 1.80 pgoyette module_load("pciverbose", MODCTL_LOAD_FORCE, NULL,
332 1.80 pgoyette MODULE_CLASS_MISC);
333 1.80 pgoyette return;
334 1.76 matt }
335 1.80 pgoyette if (--loaded == 0)
336 1.80 pgoyette module_unload("pciverbose");
337 1.80 pgoyette }
338 1.29 augustss #endif
339 1.10 cgd
340 1.10 cgd void
341 1.58 itojun pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp,
342 1.58 itojun size_t l)
343 1.10 cgd {
344 1.10 cgd pci_vendor_id_t vendor;
345 1.10 cgd pci_product_id_t product;
346 1.10 cgd pci_class_t class;
347 1.10 cgd pci_subclass_t subclass;
348 1.10 cgd pci_interface_t interface;
349 1.10 cgd pci_revision_t revision;
350 1.80 pgoyette const char *unmatched = pci_unmatched;
351 1.59 mycroft const char *vendor_namep, *product_namep;
352 1.42 jdolecek const struct pci_class *classp, *subclassp;
353 1.58 itojun char *ep;
354 1.58 itojun
355 1.58 itojun ep = cp + l;
356 1.10 cgd
357 1.10 cgd vendor = PCI_VENDOR(id_reg);
358 1.10 cgd product = PCI_PRODUCT(id_reg);
359 1.10 cgd
360 1.10 cgd class = PCI_CLASS(class_reg);
361 1.10 cgd subclass = PCI_SUBCLASS(class_reg);
362 1.10 cgd interface = PCI_INTERFACE(class_reg);
363 1.10 cgd revision = PCI_REVISION(class_reg);
364 1.10 cgd
365 1.80 pgoyette vendor_namep = pci_findvendor_vec(id_reg);
366 1.80 pgoyette product_namep = pci_findproduct_vec(id_reg);
367 1.10 cgd
368 1.10 cgd classp = pci_class;
369 1.10 cgd while (classp->name != NULL) {
370 1.10 cgd if (class == classp->val)
371 1.10 cgd break;
372 1.10 cgd classp++;
373 1.10 cgd }
374 1.10 cgd
375 1.10 cgd subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
376 1.10 cgd while (subclassp && subclassp->name != NULL) {
377 1.10 cgd if (subclass == subclassp->val)
378 1.10 cgd break;
379 1.10 cgd subclassp++;
380 1.10 cgd }
381 1.10 cgd
382 1.10 cgd if (vendor_namep == NULL)
383 1.58 itojun cp += snprintf(cp, ep - cp, "%svendor 0x%04x product 0x%04x",
384 1.15 cgd unmatched, vendor, product);
385 1.10 cgd else if (product_namep != NULL)
386 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s", vendor_namep,
387 1.58 itojun product_namep);
388 1.10 cgd else
389 1.58 itojun cp += snprintf(cp, ep - cp, "%s product 0x%04x",
390 1.10 cgd vendor_namep, product);
391 1.13 cgd if (showclass) {
392 1.58 itojun cp += snprintf(cp, ep - cp, " (");
393 1.13 cgd if (classp->name == NULL)
394 1.58 itojun cp += snprintf(cp, ep - cp,
395 1.58 itojun "class 0x%02x, subclass 0x%02x", class, subclass);
396 1.13 cgd else {
397 1.13 cgd if (subclassp == NULL || subclassp->name == NULL)
398 1.58 itojun cp += snprintf(cp, ep - cp,
399 1.78 drochner "%s, subclass 0x%02x",
400 1.20 cgd classp->name, subclass);
401 1.13 cgd else
402 1.58 itojun cp += snprintf(cp, ep - cp, "%s %s",
403 1.20 cgd subclassp->name, classp->name);
404 1.13 cgd }
405 1.20 cgd if (interface != 0)
406 1.58 itojun cp += snprintf(cp, ep - cp, ", interface 0x%02x",
407 1.58 itojun interface);
408 1.20 cgd if (revision != 0)
409 1.58 itojun cp += snprintf(cp, ep - cp, ", revision 0x%02x",
410 1.58 itojun revision);
411 1.58 itojun cp += snprintf(cp, ep - cp, ")");
412 1.13 cgd }
413 1.22 thorpej }
414 1.22 thorpej
415 1.22 thorpej /*
416 1.22 thorpej * Print out most of the PCI configuration registers. Typically used
417 1.22 thorpej * in a device attach routine like this:
418 1.22 thorpej *
419 1.22 thorpej * #ifdef MYDEV_DEBUG
420 1.74 cegger * printf("%s: ", device_xname(&sc->sc_dev));
421 1.43 enami * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
422 1.22 thorpej * #endif
423 1.22 thorpej */
424 1.26 cgd
425 1.26 cgd #define i2o(i) ((i) * 4)
426 1.26 cgd #define o2i(o) ((o) / 4)
427 1.27 cgd #define onoff(str, bit) \
428 1.27 cgd printf(" %s: %s\n", (str), (rval & (bit)) ? "on" : "off");
429 1.26 cgd
430 1.26 cgd static void
431 1.45 thorpej pci_conf_print_common(
432 1.45 thorpej #ifdef _KERNEL
433 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
434 1.45 thorpej #endif
435 1.45 thorpej const pcireg_t *regs)
436 1.22 thorpej {
437 1.59 mycroft const char *name;
438 1.42 jdolecek const struct pci_class *classp, *subclassp;
439 1.26 cgd pcireg_t rval;
440 1.22 thorpej
441 1.26 cgd rval = regs[o2i(PCI_ID_REG)];
442 1.80 pgoyette name = pci_findvendor_vec(rval);
443 1.59 mycroft if (name)
444 1.59 mycroft printf(" Vendor Name: %s (0x%04x)\n", name,
445 1.26 cgd PCI_VENDOR(rval));
446 1.22 thorpej else
447 1.26 cgd printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval));
448 1.80 pgoyette name = pci_findproduct_vec(rval);
449 1.59 mycroft if (name)
450 1.59 mycroft printf(" Device Name: %s (0x%04x)\n", name,
451 1.26 cgd PCI_PRODUCT(rval));
452 1.22 thorpej else
453 1.26 cgd printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval));
454 1.22 thorpej
455 1.26 cgd rval = regs[o2i(PCI_COMMAND_STATUS_REG)];
456 1.23 drochner
457 1.26 cgd printf(" Command register: 0x%04x\n", rval & 0xffff);
458 1.26 cgd onoff("I/O space accesses", PCI_COMMAND_IO_ENABLE);
459 1.26 cgd onoff("Memory space accesses", PCI_COMMAND_MEM_ENABLE);
460 1.26 cgd onoff("Bus mastering", PCI_COMMAND_MASTER_ENABLE);
461 1.26 cgd onoff("Special cycles", PCI_COMMAND_SPECIAL_ENABLE);
462 1.26 cgd onoff("MWI transactions", PCI_COMMAND_INVALIDATE_ENABLE);
463 1.26 cgd onoff("Palette snooping", PCI_COMMAND_PALETTE_ENABLE);
464 1.26 cgd onoff("Parity error checking", PCI_COMMAND_PARITY_ENABLE);
465 1.26 cgd onoff("Address/data stepping", PCI_COMMAND_STEPPING_ENABLE);
466 1.26 cgd onoff("System error (SERR)", PCI_COMMAND_SERR_ENABLE);
467 1.26 cgd onoff("Fast back-to-back transactions", PCI_COMMAND_BACKTOBACK_ENABLE);
468 1.70 drochner onoff("Interrupt disable", PCI_COMMAND_INTERRUPT_DISABLE);
469 1.26 cgd
470 1.26 cgd printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff);
471 1.33 kleink onoff("Capability List support", PCI_STATUS_CAPLIST_SUPPORT);
472 1.26 cgd onoff("66 MHz capable", PCI_STATUS_66MHZ_SUPPORT);
473 1.26 cgd onoff("User Definable Features (UDF) support", PCI_STATUS_UDF_SUPPORT);
474 1.26 cgd onoff("Fast back-to-back capable", PCI_STATUS_BACKTOBACK_SUPPORT);
475 1.26 cgd onoff("Data parity error detected", PCI_STATUS_PARITY_ERROR);
476 1.22 thorpej
477 1.26 cgd printf(" DEVSEL timing: ");
478 1.22 thorpej switch (rval & PCI_STATUS_DEVSEL_MASK) {
479 1.22 thorpej case PCI_STATUS_DEVSEL_FAST:
480 1.22 thorpej printf("fast");
481 1.22 thorpej break;
482 1.22 thorpej case PCI_STATUS_DEVSEL_MEDIUM:
483 1.22 thorpej printf("medium");
484 1.22 thorpej break;
485 1.22 thorpej case PCI_STATUS_DEVSEL_SLOW:
486 1.22 thorpej printf("slow");
487 1.22 thorpej break;
488 1.26 cgd default:
489 1.26 cgd printf("unknown/reserved"); /* XXX */
490 1.26 cgd break;
491 1.22 thorpej }
492 1.26 cgd printf(" (0x%x)\n", (rval & PCI_STATUS_DEVSEL_MASK) >> 25);
493 1.22 thorpej
494 1.26 cgd onoff("Slave signaled Target Abort", PCI_STATUS_TARGET_TARGET_ABORT);
495 1.26 cgd onoff("Master received Target Abort", PCI_STATUS_MASTER_TARGET_ABORT);
496 1.26 cgd onoff("Master received Master Abort", PCI_STATUS_MASTER_ABORT);
497 1.26 cgd onoff("Asserted System Error (SERR)", PCI_STATUS_SPECIAL_ERROR);
498 1.26 cgd onoff("Parity error detected", PCI_STATUS_PARITY_DETECT);
499 1.22 thorpej
500 1.26 cgd rval = regs[o2i(PCI_CLASS_REG)];
501 1.22 thorpej for (classp = pci_class; classp->name != NULL; classp++) {
502 1.22 thorpej if (PCI_CLASS(rval) == classp->val)
503 1.22 thorpej break;
504 1.22 thorpej }
505 1.22 thorpej subclassp = (classp->name != NULL) ? classp->subclasses : NULL;
506 1.22 thorpej while (subclassp && subclassp->name != NULL) {
507 1.22 thorpej if (PCI_SUBCLASS(rval) == subclassp->val)
508 1.22 thorpej break;
509 1.22 thorpej subclassp++;
510 1.22 thorpej }
511 1.22 thorpej if (classp->name != NULL) {
512 1.26 cgd printf(" Class Name: %s (0x%02x)\n", classp->name,
513 1.26 cgd PCI_CLASS(rval));
514 1.22 thorpej if (subclassp != NULL && subclassp->name != NULL)
515 1.26 cgd printf(" Subclass Name: %s (0x%02x)\n",
516 1.26 cgd subclassp->name, PCI_SUBCLASS(rval));
517 1.22 thorpej else
518 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
519 1.22 thorpej } else {
520 1.26 cgd printf(" Class ID: 0x%02x\n", PCI_CLASS(rval));
521 1.26 cgd printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval));
522 1.22 thorpej }
523 1.26 cgd printf(" Interface: 0x%02x\n", PCI_INTERFACE(rval));
524 1.26 cgd printf(" Revision ID: 0x%02x\n", PCI_REVISION(rval));
525 1.22 thorpej
526 1.26 cgd rval = regs[o2i(PCI_BHLC_REG)];
527 1.26 cgd printf(" BIST: 0x%02x\n", PCI_BIST(rval));
528 1.26 cgd printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval),
529 1.26 cgd PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "",
530 1.26 cgd PCI_HDRTYPE(rval));
531 1.26 cgd printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval));
532 1.26 cgd printf(" Cache Line Size: 0x%02x\n", PCI_CACHELINE(rval));
533 1.26 cgd }
534 1.22 thorpej
535 1.37 nathanw static int
536 1.45 thorpej pci_conf_print_bar(
537 1.45 thorpej #ifdef _KERNEL
538 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
539 1.45 thorpej #endif
540 1.45 thorpej const pcireg_t *regs, int reg, const char *name
541 1.45 thorpej #ifdef _KERNEL
542 1.45 thorpej , int sizebar
543 1.45 thorpej #endif
544 1.45 thorpej )
545 1.26 cgd {
546 1.45 thorpej int width;
547 1.45 thorpej pcireg_t rval, rval64h;
548 1.45 thorpej #ifdef _KERNEL
549 1.45 thorpej int s;
550 1.45 thorpej pcireg_t mask, mask64h;
551 1.45 thorpej #endif
552 1.45 thorpej
553 1.37 nathanw width = 4;
554 1.22 thorpej
555 1.27 cgd /*
556 1.27 cgd * Section 6.2.5.1, `Address Maps', tells us that:
557 1.27 cgd *
558 1.27 cgd * 1) The builtin software should have already mapped the
559 1.27 cgd * device in a reasonable way.
560 1.27 cgd *
561 1.27 cgd * 2) A device which wants 2^n bytes of memory will hardwire
562 1.27 cgd * the bottom n bits of the address to 0. As recommended,
563 1.27 cgd * we write all 1s and see what we get back.
564 1.27 cgd */
565 1.45 thorpej
566 1.27 cgd rval = regs[o2i(reg)];
567 1.45 thorpej if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
568 1.45 thorpej PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
569 1.45 thorpej rval64h = regs[o2i(reg + 4)];
570 1.45 thorpej width = 8;
571 1.45 thorpej } else
572 1.45 thorpej rval64h = 0;
573 1.45 thorpej
574 1.45 thorpej #ifdef _KERNEL
575 1.38 cgd /* XXX don't size unknown memory type? */
576 1.38 cgd if (rval != 0 && sizebar) {
577 1.24 thorpej /*
578 1.27 cgd * The following sequence seems to make some devices
579 1.27 cgd * (e.g. host bus bridges, which don't normally
580 1.27 cgd * have their space mapped) very unhappy, to
581 1.27 cgd * the point of crashing the system.
582 1.24 thorpej *
583 1.27 cgd * Therefore, if the mapping register is zero to
584 1.27 cgd * start out with, don't bother trying.
585 1.24 thorpej */
586 1.27 cgd s = splhigh();
587 1.27 cgd pci_conf_write(pc, tag, reg, 0xffffffff);
588 1.27 cgd mask = pci_conf_read(pc, tag, reg);
589 1.27 cgd pci_conf_write(pc, tag, reg, rval);
590 1.37 nathanw if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM &&
591 1.37 nathanw PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) {
592 1.37 nathanw pci_conf_write(pc, tag, reg + 4, 0xffffffff);
593 1.37 nathanw mask64h = pci_conf_read(pc, tag, reg + 4);
594 1.37 nathanw pci_conf_write(pc, tag, reg + 4, rval64h);
595 1.54 scw } else
596 1.54 scw mask64h = 0;
597 1.27 cgd splx(s);
598 1.27 cgd } else
599 1.54 scw mask = mask64h = 0;
600 1.45 thorpej #endif /* _KERNEL */
601 1.27 cgd
602 1.28 cgd printf(" Base address register at 0x%02x", reg);
603 1.28 cgd if (name)
604 1.28 cgd printf(" (%s)", name);
605 1.28 cgd printf("\n ");
606 1.27 cgd if (rval == 0) {
607 1.27 cgd printf("not implemented(?)\n");
608 1.37 nathanw return width;
609 1.60 perry }
610 1.28 cgd printf("type: ");
611 1.28 cgd if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) {
612 1.34 drochner const char *type, *prefetch;
613 1.27 cgd
614 1.27 cgd switch (PCI_MAPREG_MEM_TYPE(rval)) {
615 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT:
616 1.27 cgd type = "32-bit";
617 1.27 cgd break;
618 1.27 cgd case PCI_MAPREG_MEM_TYPE_32BIT_1M:
619 1.27 cgd type = "32-bit-1M";
620 1.27 cgd break;
621 1.27 cgd case PCI_MAPREG_MEM_TYPE_64BIT:
622 1.27 cgd type = "64-bit";
623 1.27 cgd break;
624 1.27 cgd default:
625 1.27 cgd type = "unknown (XXX)";
626 1.27 cgd break;
627 1.22 thorpej }
628 1.34 drochner if (PCI_MAPREG_MEM_PREFETCHABLE(rval))
629 1.34 drochner prefetch = "";
630 1.27 cgd else
631 1.34 drochner prefetch = "non";
632 1.34 drochner printf("%s %sprefetchable memory\n", type, prefetch);
633 1.37 nathanw switch (PCI_MAPREG_MEM_TYPE(rval)) {
634 1.37 nathanw case PCI_MAPREG_MEM_TYPE_64BIT:
635 1.38 cgd printf(" base: 0x%016llx, ",
636 1.37 nathanw PCI_MAPREG_MEM64_ADDR(
637 1.38 cgd ((((long long) rval64h) << 32) | rval)));
638 1.45 thorpej #ifdef _KERNEL
639 1.38 cgd if (sizebar)
640 1.38 cgd printf("size: 0x%016llx",
641 1.38 cgd PCI_MAPREG_MEM64_SIZE(
642 1.38 cgd ((((long long) mask64h) << 32) | mask)));
643 1.38 cgd else
644 1.45 thorpej #endif /* _KERNEL */
645 1.38 cgd printf("not sized");
646 1.38 cgd printf("\n");
647 1.37 nathanw break;
648 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT:
649 1.37 nathanw case PCI_MAPREG_MEM_TYPE_32BIT_1M:
650 1.37 nathanw default:
651 1.38 cgd printf(" base: 0x%08x, ",
652 1.38 cgd PCI_MAPREG_MEM_ADDR(rval));
653 1.45 thorpej #ifdef _KERNEL
654 1.38 cgd if (sizebar)
655 1.38 cgd printf("size: 0x%08x",
656 1.38 cgd PCI_MAPREG_MEM_SIZE(mask));
657 1.38 cgd else
658 1.45 thorpej #endif /* _KERNEL */
659 1.38 cgd printf("not sized");
660 1.38 cgd printf("\n");
661 1.37 nathanw break;
662 1.37 nathanw }
663 1.27 cgd } else {
664 1.45 thorpej #ifdef _KERNEL
665 1.38 cgd if (sizebar)
666 1.38 cgd printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16);
667 1.45 thorpej #endif /* _KERNEL */
668 1.27 cgd printf("i/o\n");
669 1.38 cgd printf(" base: 0x%08x, ", PCI_MAPREG_IO_ADDR(rval));
670 1.45 thorpej #ifdef _KERNEL
671 1.38 cgd if (sizebar)
672 1.38 cgd printf("size: 0x%08x", PCI_MAPREG_IO_SIZE(mask));
673 1.38 cgd else
674 1.45 thorpej #endif /* _KERNEL */
675 1.38 cgd printf("not sized");
676 1.38 cgd printf("\n");
677 1.22 thorpej }
678 1.37 nathanw
679 1.37 nathanw return width;
680 1.27 cgd }
681 1.28 cgd
682 1.28 cgd static void
683 1.44 thorpej pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast)
684 1.28 cgd {
685 1.28 cgd int off, needaddr, neednl;
686 1.28 cgd
687 1.28 cgd needaddr = 1;
688 1.28 cgd neednl = 0;
689 1.28 cgd for (off = first; off < pastlast; off += 4) {
690 1.28 cgd if ((off % 16) == 0 || needaddr) {
691 1.28 cgd printf(" 0x%02x:", off);
692 1.28 cgd needaddr = 0;
693 1.28 cgd }
694 1.28 cgd printf(" 0x%08x", regs[o2i(off)]);
695 1.28 cgd neednl = 1;
696 1.28 cgd if ((off % 16) == 12) {
697 1.28 cgd printf("\n");
698 1.28 cgd neednl = 0;
699 1.28 cgd }
700 1.28 cgd }
701 1.28 cgd if (neednl)
702 1.28 cgd printf("\n");
703 1.28 cgd }
704 1.28 cgd
705 1.27 cgd static void
706 1.45 thorpej pci_conf_print_type0(
707 1.45 thorpej #ifdef _KERNEL
708 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
709 1.45 thorpej #endif
710 1.45 thorpej const pcireg_t *regs
711 1.45 thorpej #ifdef _KERNEL
712 1.45 thorpej , int sizebars
713 1.45 thorpej #endif
714 1.45 thorpej )
715 1.27 cgd {
716 1.37 nathanw int off, width;
717 1.27 cgd pcireg_t rval;
718 1.27 cgd
719 1.45 thorpej for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) {
720 1.45 thorpej #ifdef _KERNEL
721 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
722 1.45 thorpej #else
723 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
724 1.45 thorpej #endif
725 1.45 thorpej }
726 1.22 thorpej
727 1.26 cgd printf(" Cardbus CIS Pointer: 0x%08x\n", regs[o2i(0x28)]);
728 1.22 thorpej
729 1.31 drochner rval = regs[o2i(PCI_SUBSYS_ID_REG)];
730 1.26 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
731 1.26 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
732 1.26 cgd
733 1.26 cgd /* XXX */
734 1.26 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x30)]);
735 1.33 kleink
736 1.33 kleink if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
737 1.33 kleink printf(" Capability list pointer: 0x%02x\n",
738 1.33 kleink PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
739 1.33 kleink else
740 1.33 kleink printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
741 1.33 kleink
742 1.26 cgd printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]);
743 1.26 cgd
744 1.26 cgd rval = regs[o2i(PCI_INTERRUPT_REG)];
745 1.26 cgd printf(" Maximum Latency: 0x%02x\n", (rval >> 24) & 0xff);
746 1.26 cgd printf(" Minimum Grant: 0x%02x\n", (rval >> 16) & 0xff);
747 1.27 cgd printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval));
748 1.22 thorpej switch (PCI_INTERRUPT_PIN(rval)) {
749 1.22 thorpej case PCI_INTERRUPT_PIN_NONE:
750 1.27 cgd printf("(none)");
751 1.22 thorpej break;
752 1.22 thorpej case PCI_INTERRUPT_PIN_A:
753 1.27 cgd printf("(pin A)");
754 1.22 thorpej break;
755 1.22 thorpej case PCI_INTERRUPT_PIN_B:
756 1.27 cgd printf("(pin B)");
757 1.22 thorpej break;
758 1.22 thorpej case PCI_INTERRUPT_PIN_C:
759 1.27 cgd printf("(pin C)");
760 1.22 thorpej break;
761 1.22 thorpej case PCI_INTERRUPT_PIN_D:
762 1.27 cgd printf("(pin D)");
763 1.27 cgd break;
764 1.27 cgd default:
765 1.36 mrg printf("(? ? ?)");
766 1.22 thorpej break;
767 1.22 thorpej }
768 1.22 thorpej printf("\n");
769 1.26 cgd printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval));
770 1.51 drochner }
771 1.51 drochner
772 1.51 drochner static void
773 1.72 joerg pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff)
774 1.72 joerg {
775 1.72 joerg bool check_slot = false;
776 1.72 joerg
777 1.72 joerg printf("\n PCI Express Capabilities Register\n");
778 1.72 joerg printf(" Capability version: %x\n",
779 1.72 joerg (unsigned int)((regs[o2i(capoff)] & 0x000f0000) >> 16));
780 1.72 joerg printf(" Device type: ");
781 1.72 joerg switch ((regs[o2i(capoff)] & 0x00f00000) >> 20) {
782 1.72 joerg case 0x0:
783 1.72 joerg printf("PCI Express Endpoint device\n");
784 1.72 joerg break;
785 1.72 joerg case 0x1:
786 1.75 jmcneill printf("Legacy PCI Express Endpoint device\n");
787 1.72 joerg break;
788 1.72 joerg case 0x4:
789 1.72 joerg printf("Root Port of PCI Express Root Complex\n");
790 1.72 joerg check_slot = true;
791 1.72 joerg break;
792 1.72 joerg case 0x5:
793 1.72 joerg printf("Upstream Port of PCI Express Switch\n");
794 1.72 joerg break;
795 1.72 joerg case 0x6:
796 1.72 joerg printf("Downstream Port of PCI Express Switch\n");
797 1.72 joerg check_slot = true;
798 1.72 joerg break;
799 1.72 joerg case 0x7:
800 1.72 joerg printf("PCI Express to PCI/PCI-X Bridge\n");
801 1.72 joerg break;
802 1.72 joerg case 0x8:
803 1.72 joerg printf("PCI/PCI-X to PCI Express Bridge\n");
804 1.72 joerg break;
805 1.72 joerg default:
806 1.72 joerg printf("unknown\n");
807 1.72 joerg break;
808 1.72 joerg }
809 1.72 joerg if (check_slot && (regs[o2i(capoff)] & 0x01000000) != 0)
810 1.72 joerg printf(" Slot implemented\n");
811 1.72 joerg printf(" Interrupt Message Number: %x\n",
812 1.72 joerg (unsigned int)((regs[o2i(capoff)] & 0x4e000000) >> 27));
813 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x07ff) != 0) {
814 1.72 joerg printf(" Slot Control Register:\n");
815 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x0001) != 0)
816 1.72 joerg printf(" Attention Button Pressed Enabled\n");
817 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x0002) != 0)
818 1.72 joerg printf(" Power Fault Detected Enabled\n");
819 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x0004) != 0)
820 1.72 joerg printf(" MRL Sensor Changed Enabled\n");
821 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x0008) != 0)
822 1.72 joerg printf(" Presense Detected Changed Enabled\n");
823 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x0010) != 0)
824 1.72 joerg printf(" Command Completed Interrupt Enabled\n");
825 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x0020) != 0)
826 1.72 joerg printf(" Hot-Plug Interrupt Enabled\n");
827 1.78 drochner printf(" Attention Indicator Control: ");
828 1.78 drochner switch ((regs[o2i(capoff + 0x18)] & 0x00c0) >> 6) {
829 1.72 joerg case 0x0:
830 1.72 joerg printf("reserved\n");
831 1.72 joerg break;
832 1.72 joerg case 0x1:
833 1.72 joerg printf("on\n");
834 1.72 joerg break;
835 1.72 joerg case 0x2:
836 1.72 joerg printf("blink\n");
837 1.72 joerg break;
838 1.72 joerg case 0x3:
839 1.72 joerg printf("off\n");
840 1.72 joerg break;
841 1.72 joerg }
842 1.78 drochner printf(" Power Indicator Control: ");
843 1.72 joerg switch ((regs[o2i(capoff + 0x18)] & 0x0300) >> 8) {
844 1.72 joerg case 0x0:
845 1.72 joerg printf("reserved\n");
846 1.72 joerg break;
847 1.72 joerg case 0x1:
848 1.72 joerg printf("on\n");
849 1.72 joerg break;
850 1.72 joerg case 0x2:
851 1.72 joerg printf("blink\n");
852 1.72 joerg break;
853 1.72 joerg case 0x3:
854 1.72 joerg printf("off\n");
855 1.72 joerg break;
856 1.72 joerg }
857 1.72 joerg printf(" Power Controller Control: ");
858 1.72 joerg if ((regs[o2i(capoff + 0x18)] & 0x0400) != 0)
859 1.72 joerg printf("off\n");
860 1.72 joerg else
861 1.72 joerg printf("on\n");
862 1.72 joerg }
863 1.72 joerg }
864 1.72 joerg
865 1.77 jmcneill static const char *
866 1.77 jmcneill pci_conf_print_pcipm_cap_aux(uint16_t caps)
867 1.77 jmcneill {
868 1.77 jmcneill switch ((caps >> 6) & 7) {
869 1.77 jmcneill case 0: return "self-powered";
870 1.77 jmcneill case 1: return "55 mA";
871 1.77 jmcneill case 2: return "100 mA";
872 1.77 jmcneill case 3: return "160 mA";
873 1.77 jmcneill case 4: return "220 mA";
874 1.77 jmcneill case 5: return "270 mA";
875 1.77 jmcneill case 6: return "320 mA";
876 1.77 jmcneill case 7:
877 1.77 jmcneill default: return "375 mA";
878 1.77 jmcneill }
879 1.77 jmcneill }
880 1.77 jmcneill
881 1.77 jmcneill static const char *
882 1.77 jmcneill pci_conf_print_pcipm_cap_pmrev(uint8_t val)
883 1.77 jmcneill {
884 1.77 jmcneill static const char unk[] = "unknown";
885 1.77 jmcneill static const char *pmrev[8] = {
886 1.77 jmcneill unk, "1.0", "1.1", "1.2", unk, unk, unk, unk
887 1.77 jmcneill };
888 1.77 jmcneill if (val > 7)
889 1.77 jmcneill return unk;
890 1.77 jmcneill return pmrev[val];
891 1.77 jmcneill }
892 1.77 jmcneill
893 1.77 jmcneill static void
894 1.77 jmcneill pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff)
895 1.77 jmcneill {
896 1.77 jmcneill uint16_t caps, pmcsr;
897 1.77 jmcneill
898 1.77 jmcneill caps = regs[o2i(capoff)] >> 16;
899 1.77 jmcneill pmcsr = regs[o2i(capoff + 0x04)] & 0xffff;
900 1.77 jmcneill
901 1.77 jmcneill printf("\n PCI Power Management Capabilities Register\n");
902 1.77 jmcneill
903 1.77 jmcneill printf(" Capabilities register: 0x%04x\n", caps);
904 1.77 jmcneill printf(" Version: %s\n",
905 1.77 jmcneill pci_conf_print_pcipm_cap_pmrev(caps & 0x3));
906 1.77 jmcneill printf(" PME# clock: %s\n", caps & 0x4 ? "on" : "off");
907 1.77 jmcneill printf(" Device specific initialization: %s\n",
908 1.77 jmcneill caps & 0x20 ? "on" : "off");
909 1.77 jmcneill printf(" 3.3V auxiliary current: %s\n",
910 1.77 jmcneill pci_conf_print_pcipm_cap_aux(caps));
911 1.77 jmcneill printf(" D1 power management state support: %s\n",
912 1.77 jmcneill (caps >> 9) & 1 ? "on" : "off");
913 1.77 jmcneill printf(" D2 power management state support: %s\n",
914 1.77 jmcneill (caps >> 10) & 1 ? "on" : "off");
915 1.77 jmcneill printf(" PME# support: 0x%02x\n", caps >> 11);
916 1.77 jmcneill
917 1.77 jmcneill printf(" Control/status register: 0x%04x\n", pmcsr);
918 1.77 jmcneill printf(" Power state: D%d\n", pmcsr & 3);
919 1.77 jmcneill printf(" PCI Express reserved: %s\n",
920 1.77 jmcneill (pmcsr >> 2) & 1 ? "on" : "off");
921 1.77 jmcneill printf(" No soft reset: %s\n", (pmcsr >> 3) & 1 ? "on" : "off");
922 1.77 jmcneill printf(" PME# assertion %sabled\n",
923 1.77 jmcneill (pmcsr >> 8) & 1 ? "en" : "dis");
924 1.77 jmcneill printf(" PME# status: %s\n", (pmcsr >> 15) ? "on" : "off");
925 1.77 jmcneill }
926 1.77 jmcneill
927 1.72 joerg static void
928 1.51 drochner pci_conf_print_caplist(
929 1.51 drochner #ifdef _KERNEL
930 1.71 christos pci_chipset_tag_t pc, pcitag_t tag,
931 1.51 drochner #endif
932 1.52 drochner const pcireg_t *regs, int capoff)
933 1.51 drochner {
934 1.51 drochner int off;
935 1.51 drochner pcireg_t rval;
936 1.77 jmcneill int pcie_off = -1, pcipm_off = -1;
937 1.33 kleink
938 1.52 drochner for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]);
939 1.51 drochner off != 0;
940 1.51 drochner off = PCI_CAPLIST_NEXT(regs[o2i(off)])) {
941 1.51 drochner rval = regs[o2i(off)];
942 1.51 drochner printf(" Capability register at 0x%02x\n", off);
943 1.51 drochner
944 1.51 drochner printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval));
945 1.51 drochner switch (PCI_CAPLIST_CAP(rval)) {
946 1.51 drochner case PCI_CAP_RESERVED0:
947 1.51 drochner printf("reserved");
948 1.51 drochner break;
949 1.51 drochner case PCI_CAP_PWRMGMT:
950 1.64 drochner printf("Power Management, rev. %s",
951 1.77 jmcneill pci_conf_print_pcipm_cap_pmrev((rval >> 0) & 0x07));
952 1.77 jmcneill pcipm_off = off;
953 1.51 drochner break;
954 1.51 drochner case PCI_CAP_AGP:
955 1.51 drochner printf("AGP, rev. %d.%d",
956 1.57 soren PCI_CAP_AGP_MAJOR(rval),
957 1.57 soren PCI_CAP_AGP_MINOR(rval));
958 1.51 drochner break;
959 1.51 drochner case PCI_CAP_VPD:
960 1.51 drochner printf("VPD");
961 1.51 drochner break;
962 1.51 drochner case PCI_CAP_SLOTID:
963 1.51 drochner printf("SlotID");
964 1.51 drochner break;
965 1.51 drochner case PCI_CAP_MSI:
966 1.51 drochner printf("MSI");
967 1.51 drochner break;
968 1.51 drochner case PCI_CAP_CPCI_HOTSWAP:
969 1.51 drochner printf("CompactPCI Hot-swapping");
970 1.51 drochner break;
971 1.51 drochner case PCI_CAP_PCIX:
972 1.51 drochner printf("PCI-X");
973 1.51 drochner break;
974 1.51 drochner case PCI_CAP_LDT:
975 1.51 drochner printf("LDT");
976 1.51 drochner break;
977 1.51 drochner case PCI_CAP_VENDSPEC:
978 1.51 drochner printf("Vendor-specific");
979 1.51 drochner break;
980 1.51 drochner case PCI_CAP_DEBUGPORT:
981 1.51 drochner printf("Debug Port");
982 1.51 drochner break;
983 1.51 drochner case PCI_CAP_CPCI_RSRCCTL:
984 1.51 drochner printf("CompactPCI Resource Control");
985 1.51 drochner break;
986 1.51 drochner case PCI_CAP_HOTPLUG:
987 1.51 drochner printf("Hot-Plug");
988 1.51 drochner break;
989 1.51 drochner case PCI_CAP_AGP8:
990 1.51 drochner printf("AGP 8x");
991 1.51 drochner break;
992 1.51 drochner case PCI_CAP_SECURE:
993 1.51 drochner printf("Secure Device");
994 1.51 drochner break;
995 1.51 drochner case PCI_CAP_PCIEXPRESS:
996 1.51 drochner printf("PCI Express");
997 1.72 joerg pcie_off = off;
998 1.51 drochner break;
999 1.51 drochner case PCI_CAP_MSIX:
1000 1.51 drochner printf("MSI-X");
1001 1.51 drochner break;
1002 1.51 drochner default:
1003 1.51 drochner printf("unknown");
1004 1.33 kleink }
1005 1.51 drochner printf(")\n");
1006 1.33 kleink }
1007 1.77 jmcneill if (pcipm_off != -1)
1008 1.77 jmcneill pci_conf_print_pcipm_cap(regs, pcipm_off);
1009 1.72 joerg if (pcie_off != -1)
1010 1.72 joerg pci_conf_print_pcie_cap(regs, pcie_off);
1011 1.26 cgd }
1012 1.26 cgd
1013 1.79 dyoung /* Print the Secondary Status Register. */
1014 1.79 dyoung static void
1015 1.79 dyoung pci_conf_print_ssr(pcireg_t rval)
1016 1.79 dyoung {
1017 1.79 dyoung pcireg_t devsel;
1018 1.79 dyoung
1019 1.79 dyoung printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */
1020 1.79 dyoung onoff("66 MHz capable", __BIT(5));
1021 1.79 dyoung onoff("User Definable Features (UDF) support", __BIT(6));
1022 1.79 dyoung onoff("Fast back-to-back capable", __BIT(7));
1023 1.79 dyoung onoff("Data parity error detected", __BIT(8));
1024 1.79 dyoung
1025 1.79 dyoung printf(" DEVSEL timing: ");
1026 1.79 dyoung devsel = __SHIFTOUT(rval, __BITS(10, 9));
1027 1.79 dyoung switch (devsel) {
1028 1.79 dyoung case 0:
1029 1.79 dyoung printf("fast");
1030 1.79 dyoung break;
1031 1.79 dyoung case 1:
1032 1.79 dyoung printf("medium");
1033 1.79 dyoung break;
1034 1.79 dyoung case 2:
1035 1.79 dyoung printf("slow");
1036 1.79 dyoung break;
1037 1.79 dyoung default:
1038 1.79 dyoung printf("unknown/reserved"); /* XXX */
1039 1.79 dyoung break;
1040 1.79 dyoung }
1041 1.79 dyoung printf(" (0x%x)\n", devsel);
1042 1.79 dyoung
1043 1.79 dyoung onoff("Signalled target abort", __BIT(11));
1044 1.79 dyoung onoff("Received target abort", __BIT(12));
1045 1.79 dyoung onoff("Received master abort", __BIT(13));
1046 1.79 dyoung onoff("Received system error", __BIT(14));
1047 1.79 dyoung onoff("Detected parity error", __BIT(15));
1048 1.79 dyoung }
1049 1.79 dyoung
1050 1.27 cgd static void
1051 1.45 thorpej pci_conf_print_type1(
1052 1.45 thorpej #ifdef _KERNEL
1053 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1054 1.45 thorpej #endif
1055 1.45 thorpej const pcireg_t *regs
1056 1.45 thorpej #ifdef _KERNEL
1057 1.45 thorpej , int sizebars
1058 1.45 thorpej #endif
1059 1.45 thorpej )
1060 1.27 cgd {
1061 1.37 nathanw int off, width;
1062 1.27 cgd pcireg_t rval;
1063 1.27 cgd
1064 1.27 cgd /*
1065 1.27 cgd * XXX these need to be printed in more detail, need to be
1066 1.27 cgd * XXX checked against specs/docs, etc.
1067 1.27 cgd *
1068 1.27 cgd * This layout was cribbed from the TI PCI2030 PCI-to-PCI
1069 1.27 cgd * Bridge chip documentation, and may not be correct with
1070 1.27 cgd * respect to various standards. (XXX)
1071 1.27 cgd */
1072 1.27 cgd
1073 1.45 thorpej for (off = 0x10; off < 0x18; off += width) {
1074 1.45 thorpej #ifdef _KERNEL
1075 1.38 cgd width = pci_conf_print_bar(pc, tag, regs, off, NULL, sizebars);
1076 1.45 thorpej #else
1077 1.45 thorpej width = pci_conf_print_bar(regs, off, NULL);
1078 1.45 thorpej #endif
1079 1.45 thorpej }
1080 1.27 cgd
1081 1.27 cgd printf(" Primary bus number: 0x%02x\n",
1082 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
1083 1.27 cgd printf(" Secondary bus number: 0x%02x\n",
1084 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
1085 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1086 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
1087 1.27 cgd printf(" Secondary bus latency timer: 0x%02x\n",
1088 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
1089 1.27 cgd
1090 1.79 dyoung pci_conf_print_ssr(__SHIFTOUT(regs[o2i(0x1c)], __BITS(31, 16)));
1091 1.27 cgd
1092 1.27 cgd /* XXX Print more prettily */
1093 1.27 cgd printf(" I/O region:\n");
1094 1.27 cgd printf(" base register: 0x%02x\n", (regs[o2i(0x1c)] >> 0) & 0xff);
1095 1.27 cgd printf(" limit register: 0x%02x\n", (regs[o2i(0x1c)] >> 8) & 0xff);
1096 1.27 cgd printf(" base upper 16 bits register: 0x%04x\n",
1097 1.27 cgd (regs[o2i(0x30)] >> 0) & 0xffff);
1098 1.27 cgd printf(" limit upper 16 bits register: 0x%04x\n",
1099 1.27 cgd (regs[o2i(0x30)] >> 16) & 0xffff);
1100 1.27 cgd
1101 1.27 cgd /* XXX Print more prettily */
1102 1.27 cgd printf(" Memory region:\n");
1103 1.27 cgd printf(" base register: 0x%04x\n",
1104 1.27 cgd (regs[o2i(0x20)] >> 0) & 0xffff);
1105 1.27 cgd printf(" limit register: 0x%04x\n",
1106 1.27 cgd (regs[o2i(0x20)] >> 16) & 0xffff);
1107 1.27 cgd
1108 1.27 cgd /* XXX Print more prettily */
1109 1.27 cgd printf(" Prefetchable memory region:\n");
1110 1.27 cgd printf(" base register: 0x%04x\n",
1111 1.27 cgd (regs[o2i(0x24)] >> 0) & 0xffff);
1112 1.27 cgd printf(" limit register: 0x%04x\n",
1113 1.27 cgd (regs[o2i(0x24)] >> 16) & 0xffff);
1114 1.27 cgd printf(" base upper 32 bits register: 0x%08x\n", regs[o2i(0x28)]);
1115 1.27 cgd printf(" limit upper 32 bits register: 0x%08x\n", regs[o2i(0x2c)]);
1116 1.27 cgd
1117 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1118 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
1119 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)]));
1120 1.53 drochner else
1121 1.53 drochner printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]);
1122 1.53 drochner
1123 1.27 cgd /* XXX */
1124 1.27 cgd printf(" Expansion ROM Base Address: 0x%08x\n", regs[o2i(0x38)]);
1125 1.27 cgd
1126 1.27 cgd printf(" Interrupt line: 0x%02x\n",
1127 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
1128 1.27 cgd printf(" Interrupt pin: 0x%02x ",
1129 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
1130 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
1131 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
1132 1.27 cgd printf("(none)");
1133 1.27 cgd break;
1134 1.27 cgd case PCI_INTERRUPT_PIN_A:
1135 1.27 cgd printf("(pin A)");
1136 1.27 cgd break;
1137 1.27 cgd case PCI_INTERRUPT_PIN_B:
1138 1.27 cgd printf("(pin B)");
1139 1.27 cgd break;
1140 1.27 cgd case PCI_INTERRUPT_PIN_C:
1141 1.27 cgd printf("(pin C)");
1142 1.27 cgd break;
1143 1.27 cgd case PCI_INTERRUPT_PIN_D:
1144 1.27 cgd printf("(pin D)");
1145 1.27 cgd break;
1146 1.27 cgd default:
1147 1.36 mrg printf("(? ? ?)");
1148 1.27 cgd break;
1149 1.27 cgd }
1150 1.27 cgd printf("\n");
1151 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
1152 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval); /* XXX bits */
1153 1.27 cgd onoff("Parity error response", 0x0001);
1154 1.27 cgd onoff("Secondary SERR forwarding", 0x0002);
1155 1.27 cgd onoff("ISA enable", 0x0004);
1156 1.27 cgd onoff("VGA enable", 0x0008);
1157 1.27 cgd onoff("Master abort reporting", 0x0020);
1158 1.27 cgd onoff("Secondary bus reset", 0x0040);
1159 1.27 cgd onoff("Fast back-to-back capable", 0x0080);
1160 1.27 cgd }
1161 1.27 cgd
1162 1.27 cgd static void
1163 1.45 thorpej pci_conf_print_type2(
1164 1.45 thorpej #ifdef _KERNEL
1165 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1166 1.45 thorpej #endif
1167 1.45 thorpej const pcireg_t *regs
1168 1.45 thorpej #ifdef _KERNEL
1169 1.45 thorpej , int sizebars
1170 1.45 thorpej #endif
1171 1.45 thorpej )
1172 1.27 cgd {
1173 1.27 cgd pcireg_t rval;
1174 1.27 cgd
1175 1.27 cgd /*
1176 1.27 cgd * XXX these need to be printed in more detail, need to be
1177 1.27 cgd * XXX checked against specs/docs, etc.
1178 1.27 cgd *
1179 1.79 dyoung * This layout was cribbed from the TI PCI1420 PCI-to-CardBus
1180 1.27 cgd * controller chip documentation, and may not be correct with
1181 1.27 cgd * respect to various standards. (XXX)
1182 1.27 cgd */
1183 1.27 cgd
1184 1.45 thorpej #ifdef _KERNEL
1185 1.28 cgd pci_conf_print_bar(pc, tag, regs, 0x10,
1186 1.38 cgd "CardBus socket/ExCA registers", sizebars);
1187 1.45 thorpej #else
1188 1.45 thorpej pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers");
1189 1.45 thorpej #endif
1190 1.27 cgd
1191 1.53 drochner if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1192 1.53 drochner printf(" Capability list pointer: 0x%02x\n",
1193 1.53 drochner PCI_CAPLIST_PTR(regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)]));
1194 1.53 drochner else
1195 1.79 dyoung printf(" Reserved @ 0x14: 0x%04" PRIxMAX "\n",
1196 1.79 dyoung __SHIFTOUT(regs[o2i(0x14)], __BITS(15, 0)));
1197 1.79 dyoung pci_conf_print_ssr(__SHIFTOUT(regs[o2i(0x14)], __BITS(31, 16)));
1198 1.27 cgd
1199 1.27 cgd printf(" PCI bus number: 0x%02x\n",
1200 1.27 cgd (regs[o2i(0x18)] >> 0) & 0xff);
1201 1.27 cgd printf(" CardBus bus number: 0x%02x\n",
1202 1.27 cgd (regs[o2i(0x18)] >> 8) & 0xff);
1203 1.27 cgd printf(" Subordinate bus number: 0x%02x\n",
1204 1.27 cgd (regs[o2i(0x18)] >> 16) & 0xff);
1205 1.27 cgd printf(" CardBus latency timer: 0x%02x\n",
1206 1.27 cgd (regs[o2i(0x18)] >> 24) & 0xff);
1207 1.27 cgd
1208 1.27 cgd /* XXX Print more prettily */
1209 1.27 cgd printf(" CardBus memory region 0:\n");
1210 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x1c)]);
1211 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x20)]);
1212 1.27 cgd printf(" CardBus memory region 1:\n");
1213 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x24)]);
1214 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x28)]);
1215 1.27 cgd printf(" CardBus I/O region 0:\n");
1216 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x2c)]);
1217 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x30)]);
1218 1.27 cgd printf(" CardBus I/O region 1:\n");
1219 1.27 cgd printf(" base register: 0x%08x\n", regs[o2i(0x34)]);
1220 1.27 cgd printf(" limit register: 0x%08x\n", regs[o2i(0x38)]);
1221 1.27 cgd
1222 1.27 cgd printf(" Interrupt line: 0x%02x\n",
1223 1.27 cgd (regs[o2i(0x3c)] >> 0) & 0xff);
1224 1.27 cgd printf(" Interrupt pin: 0x%02x ",
1225 1.27 cgd (regs[o2i(0x3c)] >> 8) & 0xff);
1226 1.27 cgd switch ((regs[o2i(0x3c)] >> 8) & 0xff) {
1227 1.27 cgd case PCI_INTERRUPT_PIN_NONE:
1228 1.27 cgd printf("(none)");
1229 1.27 cgd break;
1230 1.27 cgd case PCI_INTERRUPT_PIN_A:
1231 1.27 cgd printf("(pin A)");
1232 1.27 cgd break;
1233 1.27 cgd case PCI_INTERRUPT_PIN_B:
1234 1.27 cgd printf("(pin B)");
1235 1.27 cgd break;
1236 1.27 cgd case PCI_INTERRUPT_PIN_C:
1237 1.27 cgd printf("(pin C)");
1238 1.27 cgd break;
1239 1.27 cgd case PCI_INTERRUPT_PIN_D:
1240 1.27 cgd printf("(pin D)");
1241 1.27 cgd break;
1242 1.27 cgd default:
1243 1.36 mrg printf("(? ? ?)");
1244 1.27 cgd break;
1245 1.27 cgd }
1246 1.27 cgd printf("\n");
1247 1.27 cgd rval = (regs[o2i(0x3c)] >> 16) & 0xffff;
1248 1.27 cgd printf(" Bridge control register: 0x%04x\n", rval);
1249 1.79 dyoung onoff("Parity error response", __BIT(0));
1250 1.79 dyoung onoff("SERR# enable", __BIT(1));
1251 1.79 dyoung onoff("ISA enable", __BIT(2));
1252 1.79 dyoung onoff("VGA enable", __BIT(3));
1253 1.79 dyoung onoff("Master abort mode", __BIT(5));
1254 1.79 dyoung onoff("Secondary (CardBus) bus reset", __BIT(6));
1255 1.79 dyoung onoff("Functional interrupts routed by ExCA registers", __BIT(7));
1256 1.79 dyoung onoff("Memory window 0 prefetchable", __BIT(8));
1257 1.79 dyoung onoff("Memory window 1 prefetchable", __BIT(9));
1258 1.79 dyoung onoff("Write posting enable", __BIT(10));
1259 1.28 cgd
1260 1.28 cgd rval = regs[o2i(0x40)];
1261 1.28 cgd printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval));
1262 1.28 cgd printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval));
1263 1.28 cgd
1264 1.45 thorpej #ifdef _KERNEL
1265 1.38 cgd pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers",
1266 1.38 cgd sizebars);
1267 1.45 thorpej #else
1268 1.45 thorpej pci_conf_print_bar(regs, 0x44, "legacy-mode registers");
1269 1.45 thorpej #endif
1270 1.27 cgd }
1271 1.27 cgd
1272 1.26 cgd void
1273 1.45 thorpej pci_conf_print(
1274 1.45 thorpej #ifdef _KERNEL
1275 1.45 thorpej pci_chipset_tag_t pc, pcitag_t tag,
1276 1.45 thorpej void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)
1277 1.45 thorpej #else
1278 1.45 thorpej int pcifd, u_int bus, u_int dev, u_int func
1279 1.45 thorpej #endif
1280 1.45 thorpej )
1281 1.26 cgd {
1282 1.26 cgd pcireg_t regs[o2i(256)];
1283 1.52 drochner int off, capoff, endoff, hdrtype;
1284 1.27 cgd const char *typename;
1285 1.45 thorpej #ifdef _KERNEL
1286 1.38 cgd void (*typeprintfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *, int);
1287 1.38 cgd int sizebars;
1288 1.45 thorpej #else
1289 1.45 thorpej void (*typeprintfn)(const pcireg_t *);
1290 1.45 thorpej #endif
1291 1.26 cgd
1292 1.26 cgd printf("PCI configuration registers:\n");
1293 1.26 cgd
1294 1.45 thorpej for (off = 0; off < 256; off += 4) {
1295 1.45 thorpej #ifdef _KERNEL
1296 1.26 cgd regs[o2i(off)] = pci_conf_read(pc, tag, off);
1297 1.45 thorpej #else
1298 1.45 thorpej if (pcibus_conf_read(pcifd, bus, dev, func, off,
1299 1.45 thorpej ®s[o2i(off)]) == -1)
1300 1.45 thorpej regs[o2i(off)] = 0;
1301 1.45 thorpej #endif
1302 1.45 thorpej }
1303 1.26 cgd
1304 1.45 thorpej #ifdef _KERNEL
1305 1.38 cgd sizebars = 1;
1306 1.38 cgd if (PCI_CLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_CLASS_BRIDGE &&
1307 1.38 cgd PCI_SUBCLASS(regs[o2i(PCI_CLASS_REG)]) == PCI_SUBCLASS_BRIDGE_HOST)
1308 1.38 cgd sizebars = 0;
1309 1.45 thorpej #endif
1310 1.38 cgd
1311 1.26 cgd /* common header */
1312 1.26 cgd printf(" Common header:\n");
1313 1.28 cgd pci_conf_print_regs(regs, 0, 16);
1314 1.28 cgd
1315 1.26 cgd printf("\n");
1316 1.45 thorpej #ifdef _KERNEL
1317 1.26 cgd pci_conf_print_common(pc, tag, regs);
1318 1.45 thorpej #else
1319 1.45 thorpej pci_conf_print_common(regs);
1320 1.45 thorpej #endif
1321 1.26 cgd printf("\n");
1322 1.26 cgd
1323 1.26 cgd /* type-dependent header */
1324 1.26 cgd hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]);
1325 1.26 cgd switch (hdrtype) { /* XXX make a table, eventually */
1326 1.26 cgd case 0:
1327 1.27 cgd /* Standard device header */
1328 1.27 cgd typename = "\"normal\" device";
1329 1.27 cgd typeprintfn = &pci_conf_print_type0;
1330 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1331 1.28 cgd endoff = 64;
1332 1.27 cgd break;
1333 1.27 cgd case 1:
1334 1.27 cgd /* PCI-PCI bridge header */
1335 1.27 cgd typename = "PCI-PCI bridge";
1336 1.26 cgd typeprintfn = &pci_conf_print_type1;
1337 1.52 drochner capoff = PCI_CAPLISTPTR_REG;
1338 1.28 cgd endoff = 64;
1339 1.26 cgd break;
1340 1.27 cgd case 2:
1341 1.27 cgd /* PCI-CardBus bridge header */
1342 1.27 cgd typename = "PCI-CardBus bridge";
1343 1.27 cgd typeprintfn = &pci_conf_print_type2;
1344 1.52 drochner capoff = PCI_CARDBUS_CAPLISTPTR_REG;
1345 1.28 cgd endoff = 72;
1346 1.27 cgd break;
1347 1.26 cgd default:
1348 1.27 cgd typename = NULL;
1349 1.26 cgd typeprintfn = 0;
1350 1.52 drochner capoff = -1;
1351 1.28 cgd endoff = 64;
1352 1.28 cgd break;
1353 1.26 cgd }
1354 1.27 cgd printf(" Type %d ", hdrtype);
1355 1.27 cgd if (typename != NULL)
1356 1.27 cgd printf("(%s) ", typename);
1357 1.27 cgd printf("header:\n");
1358 1.28 cgd pci_conf_print_regs(regs, 16, endoff);
1359 1.27 cgd printf("\n");
1360 1.45 thorpej if (typeprintfn) {
1361 1.45 thorpej #ifdef _KERNEL
1362 1.38 cgd (*typeprintfn)(pc, tag, regs, sizebars);
1363 1.45 thorpej #else
1364 1.45 thorpej (*typeprintfn)(regs);
1365 1.45 thorpej #endif
1366 1.45 thorpej } else
1367 1.26 cgd printf(" Don't know how to pretty-print type %d header.\n",
1368 1.26 cgd hdrtype);
1369 1.26 cgd printf("\n");
1370 1.51 drochner
1371 1.55 jdolecek /* capability list, if present */
1372 1.52 drochner if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)
1373 1.52 drochner && (capoff > 0)) {
1374 1.51 drochner #ifdef _KERNEL
1375 1.52 drochner pci_conf_print_caplist(pc, tag, regs, capoff);
1376 1.51 drochner #else
1377 1.52 drochner pci_conf_print_caplist(regs, capoff);
1378 1.51 drochner #endif
1379 1.51 drochner printf("\n");
1380 1.51 drochner }
1381 1.26 cgd
1382 1.26 cgd /* device-dependent header */
1383 1.26 cgd printf(" Device-dependent header:\n");
1384 1.28 cgd pci_conf_print_regs(regs, endoff, 256);
1385 1.26 cgd printf("\n");
1386 1.49 nathanw #ifdef _KERNEL
1387 1.26 cgd if (printfn)
1388 1.26 cgd (*printfn)(pc, tag, regs);
1389 1.26 cgd else
1390 1.26 cgd printf(" Don't know how to pretty-print device-dependent header.\n");
1391 1.26 cgd printf("\n");
1392 1.45 thorpej #endif /* _KERNEL */
1393 1.1 mycroft }
1394