pciconf.c revision 1.2 1 1.2 briggs /* $NetBSD: pciconf.c,v 1.2 2001/02/12 06:24:24 briggs Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright 2001 Wasabi Systems, Inc.
5 1.1 briggs * All rights reserved.
6 1.1 briggs *
7 1.1 briggs * Written by Allen Briggs for Wasabi Systems, Inc.
8 1.1 briggs *
9 1.1 briggs * Redistribution and use in source and binary forms, with or without
10 1.1 briggs * modification, are permitted provided that the following conditions
11 1.1 briggs * are met:
12 1.1 briggs * 1. Redistributions of source code must retain the above copyright
13 1.1 briggs * notice, this list of conditions and the following disclaimer.
14 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 briggs * notice, this list of conditions and the following disclaimer in the
16 1.1 briggs * documentation and/or other materials provided with the distribution.
17 1.1 briggs * 3. All advertising materials mentioning features or use of this software
18 1.1 briggs * must display the following acknowledgement:
19 1.1 briggs * This product includes software developed for the NetBSD Project by
20 1.1 briggs * Wasabi Systems, Inc.
21 1.1 briggs * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 briggs * or promote products derived from this software without specific prior
23 1.1 briggs * written permission.
24 1.1 briggs *
25 1.1 briggs * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 briggs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 briggs * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 briggs * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 briggs * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 briggs * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 briggs * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 briggs * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 briggs * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 briggs * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 briggs * POSSIBILITY OF SUCH DAMAGE.
36 1.1 briggs */
37 1.1 briggs /*
38 1.1 briggs * Derived in part from code from PMON/2000 (http://pmon.groupbsd.org/).
39 1.1 briggs */
40 1.1 briggs
41 1.2 briggs /*
42 1.2 briggs * To do:
43 1.2 briggs * - Deal with "anything can be hot-plugged" -- i.e., carry configuration
44 1.2 briggs * information around & be able to reconfigure on the fly.
45 1.2 briggs * - Deal with segments (See IA64 System Abstraction Layer)
46 1.2 briggs * - Deal with subtractive bridges (& non-spec positive/subtractive decode)
47 1.2 briggs * - Deal with ISA/VGA/VGA palette snooping
48 1.2 briggs * - Deal with device capabilities on bridges
49 1.2 briggs * - Worry about changing a bridge to/from transparency.
50 1.2 briggs */
51 1.2 briggs
52 1.1 briggs #include "opt_pci.h"
53 1.1 briggs
54 1.1 briggs #include <sys/param.h>
55 1.1 briggs #include <sys/extent.h>
56 1.1 briggs #include <sys/queue.h>
57 1.1 briggs #include <sys/systm.h>
58 1.1 briggs #include <sys/malloc.h>
59 1.1 briggs
60 1.1 briggs #include <dev/pci/pcivar.h>
61 1.1 briggs #include <dev/pci/pciconf.h>
62 1.1 briggs #include <dev/pci/pcidevs.h>
63 1.1 briggs
64 1.1 briggs int pci_conf_debug = 0;
65 1.1 briggs
66 1.1 briggs #if !defined(MIN)
67 1.1 briggs #define MIN(a,b) (((a)<(b))?(a):(b))
68 1.1 briggs #define MAX(a,b) (((a)>(b))?(a):(b))
69 1.1 briggs #endif
70 1.1 briggs
71 1.1 briggs /* per-bus constants. */
72 1.1 briggs #define MAX_CONF_DEV 8 /* Arbitrary */
73 1.1 briggs #define MAX_CONF_MEM (3 * MAX_CONF_DEV) /* Avg. 3 per device -- Arb. */
74 1.1 briggs #define MAX_CONF_IO (1 * MAX_CONF_DEV) /* Avg. 1 per device -- Arb. */
75 1.1 briggs
76 1.1 briggs #define PCI_BUSNO_SPACING (1 << 5)
77 1.1 briggs
78 1.1 briggs struct _s_pciconf_bus_t; /* Forward declaration */
79 1.1 briggs
80 1.1 briggs typedef struct _s_pciconf_dev_t {
81 1.1 briggs int ipin;
82 1.1 briggs int iline;
83 1.1 briggs int min_gnt;
84 1.1 briggs int max_lat;
85 1.2 briggs int enable;
86 1.1 briggs pcitag_t tag;
87 1.1 briggs pci_chipset_tag_t pc;
88 1.1 briggs struct _s_pciconf_bus_t *ppb; /* I am really a bridge */
89 1.1 briggs } pciconf_dev_t;
90 1.1 briggs
91 1.1 briggs typedef struct _s_pciconf_win_t {
92 1.1 briggs pciconf_dev_t *dev;
93 1.1 briggs int reg; /* 0 for busses */
94 1.1 briggs int align;
95 1.1 briggs int prefetch;
96 1.1 briggs u_int64_t size;
97 1.1 briggs u_int64_t address;
98 1.1 briggs } pciconf_win_t;
99 1.1 briggs
100 1.1 briggs typedef struct _s_pciconf_bus_t {
101 1.1 briggs int busno;
102 1.1 briggs int next_busno;
103 1.1 briggs int last_busno;
104 1.1 briggs int busno_spacing;
105 1.1 briggs int max_mingnt;
106 1.1 briggs int min_maxlat;
107 1.1 briggs int prefetch;
108 1.1 briggs int fast_b2b;
109 1.1 briggs int freq_66;
110 1.1 briggs int def_ltim;
111 1.1 briggs int max_ltim;
112 1.1 briggs int bandwidth_used;
113 1.1 briggs int swiz;
114 1.2 briggs int io_32bit;
115 1.2 briggs int pmem_64bit;
116 1.1 briggs
117 1.1 briggs int ndevs;
118 1.1 briggs pciconf_dev_t device[MAX_CONF_DEV];
119 1.1 briggs
120 1.1 briggs /* These should be sorted in order of decreasing size */
121 1.1 briggs int nmemwin;
122 1.1 briggs pciconf_win_t pcimemwin[MAX_CONF_MEM];
123 1.1 briggs int niowin;
124 1.1 briggs pciconf_win_t pciiowin[MAX_CONF_IO];
125 1.1 briggs
126 1.1 briggs bus_size_t io_total;
127 1.1 briggs bus_size_t mem_total;
128 1.1 briggs bus_size_t pmem_total;
129 1.1 briggs
130 1.1 briggs struct extent *ioext;
131 1.1 briggs struct extent *memext;
132 1.1 briggs struct extent *pmemext;
133 1.1 briggs
134 1.1 briggs pci_chipset_tag_t pc;
135 1.1 briggs struct _s_pciconf_bus_t *parent_bus;
136 1.1 briggs } pciconf_bus_t;
137 1.1 briggs
138 1.1 briggs static int probe_bus(pciconf_bus_t *);
139 1.1 briggs static void alloc_busno(pciconf_bus_t *, pciconf_bus_t *);
140 1.1 briggs static int pci_do_device_query(pciconf_bus_t *, pcitag_t, int, int);
141 1.1 briggs static int setup_iowins(pciconf_bus_t *);
142 1.1 briggs static int setup_memwins(pciconf_bus_t *);
143 1.1 briggs static int configure_bridge(pciconf_dev_t *);
144 1.1 briggs static int configure_bus(pciconf_bus_t *);
145 1.1 briggs static u_int64_t pci_allocate_range(struct extent *, u_int64_t, int);
146 1.1 briggs static pciconf_win_t *get_io_desc(pciconf_bus_t *, bus_size_t);
147 1.1 briggs static pciconf_win_t *get_mem_desc(pciconf_bus_t *, bus_size_t);
148 1.1 briggs static pciconf_bus_t *query_bus(pciconf_bus_t *, pciconf_dev_t *, int);
149 1.1 briggs
150 1.1 briggs static void print_tag(pci_chipset_tag_t, pcitag_t);
151 1.1 briggs
152 1.1 briggs static void
153 1.1 briggs print_tag(pci_chipset_tag_t pc, pcitag_t tag)
154 1.1 briggs {
155 1.1 briggs int bus, dev, func;
156 1.1 briggs
157 1.1 briggs pci_decompose_tag(pc, tag, &bus, &dev, &func);
158 1.1 briggs printf("PCI: bus %d, device %d, function %d: ", bus, dev, func);
159 1.1 briggs }
160 1.1 briggs
161 1.1 briggs /************************************************************************/
162 1.1 briggs /************************************************************************/
163 1.1 briggs /*********************** Bus probing routines ***********************/
164 1.1 briggs /************************************************************************/
165 1.1 briggs /************************************************************************/
166 1.1 briggs static pciconf_win_t *
167 1.1 briggs get_io_desc(pciconf_bus_t *pb, bus_size_t size)
168 1.1 briggs {
169 1.1 briggs int i, n;
170 1.1 briggs
171 1.1 briggs n = pb->niowin;
172 1.1 briggs for (i=n; i > 0 && size > pb->pciiowin[i-1].size; i--)
173 1.1 briggs pb->pciiowin[i] = pb->pciiowin[i-1]; /* struct copy */
174 1.1 briggs return &pb->pciiowin[i];
175 1.1 briggs }
176 1.1 briggs
177 1.1 briggs static pciconf_win_t *
178 1.1 briggs get_mem_desc(pciconf_bus_t *pb, bus_size_t size)
179 1.1 briggs {
180 1.1 briggs int i, n;
181 1.1 briggs
182 1.1 briggs n = pb->nmemwin;
183 1.1 briggs for (i=n; i > 0 && size > pb->pcimemwin[i-1].size; i--)
184 1.1 briggs pb->pcimemwin[i] = pb->pcimemwin[i-1]; /* struct copy */
185 1.1 briggs return &pb->pcimemwin[i];
186 1.1 briggs }
187 1.1 briggs
188 1.1 briggs /*
189 1.1 briggs * Set up bus common stuff, then loop over devices & functions.
190 1.1 briggs * If we find something, call pci_do_device_query()).
191 1.1 briggs */
192 1.1 briggs static int
193 1.1 briggs probe_bus(pciconf_bus_t *pb)
194 1.1 briggs {
195 1.1 briggs int device, maxdevs;
196 1.1 briggs
197 1.1 briggs maxdevs = pci_bus_maxdevs(pb->pc, pb->busno);
198 1.1 briggs pb->ndevs = 0;
199 1.1 briggs pb->niowin = 0;
200 1.1 briggs pb->nmemwin = 0;
201 1.1 briggs pb->freq_66 = 1;
202 1.1 briggs pb->fast_b2b = 1;
203 1.1 briggs pb->prefetch = 1;
204 1.1 briggs pb->max_mingnt = 0; /* we are looking for the maximum */
205 1.1 briggs pb->min_maxlat = 0x100; /* we are looking for the minimum */
206 1.1 briggs pb->bandwidth_used = 0;
207 1.1 briggs for (device=0; device < maxdevs; device++) {
208 1.1 briggs pcitag_t tag;
209 1.1 briggs pcireg_t id, bhlcr;
210 1.1 briggs int function, nfunction;
211 1.1 briggs
212 1.1 briggs tag = pci_make_tag(pb->pc, pb->busno, device, 0);
213 1.1 briggs if (pci_conf_debug) {
214 1.1 briggs print_tag(pb->pc, tag);
215 1.1 briggs printf("probing.\n");
216 1.1 briggs }
217 1.1 briggs id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
218 1.1 briggs
219 1.1 briggs /* Invalid vendor ID value? */
220 1.1 briggs if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
221 1.1 briggs continue;
222 1.1 briggs
223 1.1 briggs bhlcr = pci_conf_read(pb->pc, tag, PCI_BHLC_REG);
224 1.1 briggs nfunction = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
225 1.1 briggs for (function = 0 ; function < nfunction ; function++) {
226 1.1 briggs tag = pci_make_tag(pb->pc, pb->busno, device, function);
227 1.1 briggs id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
228 1.1 briggs if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
229 1.1 briggs continue;
230 1.1 briggs if (pb->ndevs+1 < MAX_CONF_DEV) {
231 1.1 briggs if (pci_conf_debug) {
232 1.1 briggs print_tag(pb->pc, tag);
233 1.1 briggs printf("Found dev--really probing.\n");
234 1.1 briggs }
235 1.1 briggs if (pci_do_device_query(pb, tag, device,
236 1.1 briggs function))
237 1.1 briggs return -1;
238 1.1 briggs pb->ndevs++;
239 1.1 briggs }
240 1.1 briggs }
241 1.1 briggs }
242 1.1 briggs return 0;
243 1.1 briggs }
244 1.1 briggs
245 1.1 briggs static void
246 1.1 briggs alloc_busno(pciconf_bus_t *parent, pciconf_bus_t *pb)
247 1.1 briggs {
248 1.1 briggs pb->busno = parent->next_busno;
249 1.1 briggs if (parent->next_busno + parent->busno_spacing > parent->last_busno)
250 1.1 briggs panic("Too many PCI busses on bus %d", parent->busno);
251 1.1 briggs parent->next_busno = parent->next_busno + parent->busno_spacing;
252 1.1 briggs pb->next_busno = pb->busno+1;
253 1.1 briggs pb->busno_spacing = parent->busno_spacing >> 1;
254 1.1 briggs if (!pb->busno_spacing)
255 1.1 briggs panic("PCI busses nested too deep.");
256 1.1 briggs pb->last_busno = parent->next_busno - 1;
257 1.1 briggs }
258 1.1 briggs
259 1.1 briggs static pciconf_bus_t *
260 1.1 briggs query_bus(pciconf_bus_t *parent, pciconf_dev_t *pd, int dev)
261 1.1 briggs {
262 1.1 briggs pciconf_bus_t *pb;
263 1.2 briggs pcireg_t busreg, io, pmem;
264 1.1 briggs pciconf_win_t *pi, *pm;
265 1.1 briggs
266 1.1 briggs pb = malloc (sizeof (pciconf_bus_t), M_DEVBUF, M_NOWAIT);
267 1.1 briggs if (!pb)
268 1.1 briggs panic("Unable to allocate memory for PCI configuration.");
269 1.1 briggs
270 1.1 briggs pb->parent_bus = parent;
271 1.1 briggs alloc_busno(parent, pb);
272 1.1 briggs if (pci_conf_debug)
273 1.1 briggs printf("PCI bus bridge covers busses %d-%d\n",
274 1.1 briggs pb->busno, pb->last_busno);
275 1.1 briggs
276 1.1 briggs busreg = parent->busno << PCI_BRIDGE_BUS_PRIMARY_SHIFT;
277 1.1 briggs busreg |= pb->busno << PCI_BRIDGE_BUS_SECONDARY_SHIFT;
278 1.1 briggs busreg |= pb->last_busno << PCI_BRIDGE_BUS_SUBORDINATE_SHIFT;
279 1.1 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_BUS_REG, busreg);
280 1.1 briggs
281 1.1 briggs pb->swiz = parent->swiz + dev;
282 1.1 briggs
283 1.1 briggs pb->ioext = NULL;
284 1.1 briggs pb->memext = NULL;
285 1.1 briggs pb->pmemext = NULL;
286 1.1 briggs pb->pc = parent->pc;
287 1.1 briggs pb->io_total = pb->mem_total = pb->pmem_total = 0;
288 1.1 briggs
289 1.2 briggs pb->io_32bit = 0;
290 1.2 briggs if (parent->io_32bit) {
291 1.2 briggs io = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG);
292 1.2 briggs if (PCI_BRIDGE_IO_32BITS(io)) {
293 1.2 briggs pb->io_32bit = 1;
294 1.2 briggs }
295 1.2 briggs }
296 1.2 briggs
297 1.2 briggs pb->pmem_64bit = 0;
298 1.2 briggs if (parent->pmem_64bit) {
299 1.2 briggs pmem = pci_conf_read(pb->pc, pd->tag,
300 1.2 briggs PCI_BRIDGE_PREFETCHMEM_REG);
301 1.2 briggs if (PCI_BRIDGE_PREFETCHMEM_64BITS(pmem)) {
302 1.2 briggs pb->pmem_64bit = 1;
303 1.2 briggs }
304 1.2 briggs }
305 1.2 briggs
306 1.1 briggs if (probe_bus(pb)) {
307 1.1 briggs printf("Failed to probe bus %d\n", pb->busno);
308 1.1 briggs goto err;
309 1.1 briggs }
310 1.1 briggs
311 1.1 briggs if (pb->io_total > 0) {
312 1.1 briggs if (parent->niowin >= MAX_CONF_IO) {
313 1.1 briggs printf("pciconf: too many I/O windows");
314 1.1 briggs goto err;
315 1.1 briggs }
316 1.1 briggs pb->io_total |= 0xfff; /* Round up */
317 1.1 briggs pi = get_io_desc(parent, pb->io_total);
318 1.1 briggs pi->dev = pd;
319 1.1 briggs pi->reg = 0;
320 1.1 briggs pi->size = pb->io_total;
321 1.1 briggs pi->align = 0x1000; /* 4K alignment */
322 1.1 briggs pi->prefetch = 0;
323 1.1 briggs parent->niowin++;
324 1.1 briggs parent->io_total += pb->io_total;
325 1.1 briggs }
326 1.1 briggs
327 1.1 briggs if (pb->mem_total > 0) {
328 1.1 briggs if (parent->nmemwin >= MAX_CONF_MEM) {
329 1.1 briggs printf("pciconf: too many MEM windows");
330 1.1 briggs goto err;
331 1.1 briggs }
332 1.1 briggs pb->mem_total |= 0xfffff; /* Round up */
333 1.1 briggs pm = get_mem_desc(parent, pb->mem_total);
334 1.1 briggs pm->dev = pd;
335 1.1 briggs pm->reg = 0;
336 1.1 briggs pm->size = pb->mem_total;
337 1.1 briggs pm->align = 0x100000; /* 1M alignment */
338 1.1 briggs pm->prefetch = 0;
339 1.1 briggs parent->nmemwin++;
340 1.1 briggs parent->mem_total += pb->mem_total;
341 1.1 briggs }
342 1.1 briggs
343 1.1 briggs if (pb->pmem_total > 0) {
344 1.1 briggs if (parent->nmemwin >= MAX_CONF_MEM) {
345 1.1 briggs printf("pciconf: too many MEM windows");
346 1.1 briggs goto err;
347 1.1 briggs }
348 1.1 briggs pb->pmem_total |= 0xfffff; /* Round up */
349 1.1 briggs pm = get_mem_desc(parent, pb->pmem_total);
350 1.1 briggs pm->dev = pd;
351 1.1 briggs pm->reg = 0;
352 1.1 briggs pm->size = pb->pmem_total;
353 1.1 briggs pm->align = 0x100000; /* 1M alignment */
354 1.1 briggs pm->prefetch = 1;
355 1.1 briggs parent->nmemwin++;
356 1.1 briggs parent->pmem_total += pb->pmem_total;
357 1.1 briggs }
358 1.1 briggs
359 1.1 briggs return pb;
360 1.1 briggs err:
361 1.1 briggs free(pb, M_DEVBUF);
362 1.1 briggs return NULL;
363 1.1 briggs }
364 1.1 briggs
365 1.1 briggs static int
366 1.1 briggs pci_do_device_query(pciconf_bus_t *pb, pcitag_t tag, int dev, int func)
367 1.1 briggs {
368 1.1 briggs pciconf_dev_t *pd;
369 1.1 briggs pciconf_win_t *pi, *pm;
370 1.1 briggs pcireg_t class, cmd, icr, bar, mask, bar64, mask64;
371 1.1 briggs u_int64_t size;
372 1.1 briggs int br, width;
373 1.1 briggs
374 1.1 briggs pd = &pb->device[pb->ndevs];
375 1.1 briggs pd->pc = pb->pc;
376 1.1 briggs pd->tag = tag;
377 1.1 briggs pd->ppb = NULL;
378 1.2 briggs pd->enable = 1;
379 1.1 briggs
380 1.1 briggs class = pci_conf_read(pb->pc, tag, PCI_CLASS_REG);
381 1.1 briggs
382 1.1 briggs cmd = pci_conf_read(pb->pc, tag, PCI_COMMAND_STATUS_REG);
383 1.1 briggs
384 1.1 briggs if (PCI_CLASS(class) != PCI_CLASS_BRIDGE) {
385 1.1 briggs cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
386 1.1 briggs PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
387 1.1 briggs pci_conf_write(pb->pc, tag, PCI_COMMAND_STATUS_REG, cmd);
388 1.1 briggs }
389 1.1 briggs
390 1.1 briggs if ((cmd & PCI_STATUS_BACKTOBACK_SUPPORT) == 0)
391 1.1 briggs pb->fast_b2b = 0;
392 1.1 briggs
393 1.1 briggs if ((cmd & PCI_STATUS_66MHZ_SUPPORT) == 0)
394 1.1 briggs pb->freq_66 = 0;
395 1.1 briggs
396 1.1 briggs if ( (PCI_CLASS(class) == PCI_CLASS_BRIDGE)
397 1.1 briggs && (PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_PCI)) {
398 1.1 briggs pd->ppb = query_bus(pb, pd, dev);
399 1.1 briggs if (pd->ppb == NULL)
400 1.1 briggs return -1;
401 1.1 briggs return 0;
402 1.1 briggs }
403 1.1 briggs
404 1.1 briggs icr = pci_conf_read(pb->pc, tag, PCI_INTERRUPT_REG);
405 1.1 briggs pd->ipin = PCI_INTERRUPT_PIN(icr);
406 1.1 briggs pd->iline = PCI_INTERRUPT_LINE(icr);
407 1.1 briggs pd->min_gnt = PCI_MIN_GNT(icr);
408 1.1 briggs pd->max_lat = PCI_MAX_LAT(icr);
409 1.1 briggs if (pd->iline || pd->ipin) {
410 1.1 briggs pci_conf_interrupt(pb->pc, pb->busno, dev, func, pb->swiz,
411 1.1 briggs &pd->iline);
412 1.1 briggs icr &= ~(PCI_INTERRUPT_LINE_MASK << PCI_INTERRUPT_LINE_SHIFT);
413 1.1 briggs icr |= (pd->iline << PCI_INTERRUPT_LINE_SHIFT);
414 1.1 briggs pci_conf_write(pb->pc, tag, PCI_INTERRUPT_REG, icr);
415 1.1 briggs }
416 1.1 briggs
417 1.1 briggs if (pd->min_gnt != 0 || pd->max_lat != 0) {
418 1.1 briggs if (pd->min_gnt != 0 && pd->min_gnt > pb->max_mingnt)
419 1.1 briggs pb->max_mingnt = pd->min_gnt;
420 1.1 briggs
421 1.1 briggs if (pd->max_lat != 0 && pd->max_lat < pb->min_maxlat)
422 1.1 briggs pb->min_maxlat = pd->max_lat;
423 1.1 briggs
424 1.1 briggs pb->bandwidth_used += pd->min_gnt * 4000000 /
425 1.1 briggs (pd->min_gnt + pd->max_lat);
426 1.1 briggs }
427 1.1 briggs
428 1.1 briggs width = 4;
429 1.1 briggs for (br = PCI_MAPREG_START; br < PCI_MAPREG_END; br += width) {
430 1.1 briggs if (PCI_CLASS(class) == PCI_CLASS_MASS_STORAGE &&
431 1.1 briggs PCI_SUBCLASS(class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
432 1.1 briggs break;
433 1.1 briggs }
434 1.1 briggs bar = pci_conf_read(pb->pc, tag, br);
435 1.1 briggs pci_conf_write(pb->pc, tag, br, 0xfffffffe);
436 1.1 briggs mask = pci_conf_read(pb->pc, tag, br);
437 1.1 briggs pci_conf_write(pb->pc, tag, br, bar);
438 1.1 briggs width = 4;
439 1.1 briggs
440 1.1 briggs if (mask == 0 || mask == 0xffffffff)
441 1.1 briggs break;
442 1.1 briggs
443 1.1 briggs if (PCI_MAPREG_TYPE(mask) == PCI_MAPREG_TYPE_IO) {
444 1.1 briggs if (pb->niowin >= MAX_CONF_IO) {
445 1.1 briggs printf("pciconf: too many I/O windows");
446 1.1 briggs return -1;
447 1.1 briggs }
448 1.1 briggs
449 1.1 briggs mask |= 0xffff0000;
450 1.1 briggs size = PCI_MAPREG_IO_SIZE(mask);
451 1.1 briggs
452 1.1 briggs pi = get_io_desc(pb, size);
453 1.1 briggs pi->dev = pd;
454 1.1 briggs pi->reg = br;
455 1.1 briggs pi->size = (u_int64_t) size;
456 1.1 briggs pi->align = 4;
457 1.1 briggs pi->prefetch = 0;
458 1.1 briggs if (pci_conf_debug) {
459 1.1 briggs print_tag(pb->pc, tag);
460 1.1 briggs printf("Register %d, I/O size %llu\n",
461 1.1 briggs br, pi->size);
462 1.1 briggs }
463 1.1 briggs pb->niowin++;
464 1.1 briggs pb->io_total += size;
465 1.1 briggs } else {
466 1.1 briggs switch (PCI_MAPREG_MEM_TYPE(mask)) {
467 1.1 briggs case PCI_MAPREG_MEM_TYPE_32BIT:
468 1.1 briggs case PCI_MAPREG_MEM_TYPE_32BIT_1M:
469 1.1 briggs size = (u_int64_t) PCI_MAPREG_MEM_SIZE(mask);
470 1.1 briggs break;
471 1.1 briggs case PCI_MAPREG_MEM_TYPE_64BIT:
472 1.1 briggs bar64 = pci_conf_read(pb->pc, tag, br + 4);
473 1.1 briggs pci_conf_write(pb->pc, tag, br + 4, 0xffffffff);
474 1.1 briggs mask64 = pci_conf_read(pb->pc, tag, br + 4);
475 1.1 briggs pci_conf_write(pb->pc, tag, br + 4, bar64);
476 1.1 briggs size = (u_int64_t) PCI_MAPREG_MEM64_SIZE(
477 1.1 briggs (((u_int64_t) mask64) << 32) | mask);
478 1.1 briggs width = 8;
479 1.1 briggs continue;
480 1.1 briggs default:
481 1.1 briggs print_tag(pb->pc, tag);
482 1.1 briggs printf("reserved mapping type 0x%x\n",
483 1.1 briggs PCI_MAPREG_MEM_TYPE(mask));
484 1.1 briggs continue;
485 1.1 briggs }
486 1.1 briggs
487 1.1 briggs if (pb->nmemwin >= MAX_CONF_MEM) {
488 1.1 briggs printf("pciconf: too many memory windows");
489 1.1 briggs return -1;
490 1.1 briggs }
491 1.1 briggs
492 1.1 briggs
493 1.1 briggs pm = get_mem_desc(pb, size);
494 1.1 briggs pm->dev = pd;
495 1.1 briggs pm->reg = br;
496 1.1 briggs pm->size = size;
497 1.1 briggs pm->align = 4;
498 1.1 briggs pm->prefetch = PCI_MAPREG_MEM_PREFETCHABLE(mask);
499 1.1 briggs if (pci_conf_debug) {
500 1.1 briggs print_tag(pb->pc, tag);
501 1.1 briggs printf("Register %d, memory size %llu\n",
502 1.1 briggs br, pm->size);
503 1.1 briggs }
504 1.1 briggs pb->nmemwin++;
505 1.1 briggs if (pm->prefetch) {
506 1.1 briggs pb->pmem_total += size;
507 1.1 briggs } else {
508 1.1 briggs pb->mem_total += size;
509 1.1 briggs }
510 1.1 briggs }
511 1.1 briggs }
512 1.1 briggs
513 1.1 briggs bar = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
514 1.1 briggs pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, 0xfffffffe);
515 1.1 briggs mask = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
516 1.1 briggs pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, bar);
517 1.1 briggs
518 1.1 briggs if (mask != 0 && mask != 0xffffffff) {
519 1.1 briggs if (pb->nmemwin >= MAX_CONF_MEM) {
520 1.1 briggs printf("pciconf: too many memory windows");
521 1.1 briggs return -1;
522 1.1 briggs }
523 1.1 briggs size = (u_int64_t) PCI_MAPREG_MEM_SIZE(mask);
524 1.1 briggs
525 1.1 briggs pm = get_mem_desc(pb, size);
526 1.1 briggs pm->dev = pd;
527 1.1 briggs pm->reg = PCI_MAPREG_ROM;
528 1.1 briggs pm->size = size;
529 1.1 briggs pm->align = 4;
530 1.1 briggs pm->prefetch = 1;
531 1.1 briggs if (pci_conf_debug) {
532 1.1 briggs print_tag(pb->pc, tag);
533 1.1 briggs printf("Expansion ROM memory size %llu\n", pm->size);
534 1.1 briggs }
535 1.1 briggs pb->nmemwin++;
536 1.1 briggs pb->pmem_total += size;
537 1.1 briggs }
538 1.1 briggs
539 1.1 briggs return 0;
540 1.1 briggs }
541 1.1 briggs
542 1.1 briggs /************************************************************************/
543 1.1 briggs /************************************************************************/
544 1.1 briggs /******************** Bus configuration routines ********************/
545 1.1 briggs /************************************************************************/
546 1.1 briggs /************************************************************************/
547 1.1 briggs static u_int64_t
548 1.1 briggs pci_allocate_range(struct extent *ex, u_int64_t amt, int align)
549 1.1 briggs {
550 1.1 briggs int r;
551 1.1 briggs u_long addr;
552 1.1 briggs
553 1.1 briggs r = extent_alloc(ex, amt, align, 0, EX_NOWAIT, &addr);
554 1.1 briggs if (r) {
555 1.1 briggs addr = (u_long) -1;
556 1.1 briggs printf("extent_alloc() returned %d\n", r);
557 1.1 briggs }
558 1.1 briggs return (pcireg_t) addr;
559 1.1 briggs }
560 1.1 briggs
561 1.1 briggs static int
562 1.1 briggs setup_iowins(pciconf_bus_t *pb)
563 1.1 briggs {
564 1.1 briggs pciconf_win_t *pi;
565 1.1 briggs pciconf_dev_t *pd;
566 1.1 briggs
567 1.1 briggs for (pi=pb->pciiowin; pi < &pb->pciiowin[pb->niowin] ; pi++) {
568 1.1 briggs if (pi->size == 0)
569 1.1 briggs continue;
570 1.1 briggs
571 1.1 briggs pd = pi->dev;
572 1.1 briggs pi->address = pci_allocate_range(pb->ioext, pi->size,
573 1.1 briggs pi->align);
574 1.1 briggs if (pi->address == -1) {
575 1.1 briggs print_tag(pd->pc, pd->tag);
576 1.1 briggs printf("Failed to allocate PCI I/O space (%llu req)\n",
577 1.1 briggs pi->size);
578 1.1 briggs return -1;
579 1.1 briggs }
580 1.2 briggs if (!pb->io_32bit && pi->address > 0xFFFF) {
581 1.2 briggs pi->address = 0;
582 1.2 briggs pd->enable = 0;
583 1.2 briggs }
584 1.1 briggs if (pd->ppb && pi->reg == 0) {
585 1.1 briggs pd->ppb->ioext = extent_create("pciconf", pi->address,
586 1.1 briggs pi->address + pi->size, M_DEVBUF, NULL, 0,
587 1.1 briggs EX_NOWAIT);
588 1.1 briggs if (pd->ppb->ioext == NULL) {
589 1.1 briggs print_tag(pd->pc, pd->tag);
590 1.1 briggs printf("Failed to alloc I/O ext. for bus %d\n",
591 1.1 briggs pd->ppb->busno);
592 1.1 briggs return -1;
593 1.1 briggs }
594 1.1 briggs continue;
595 1.1 briggs }
596 1.1 briggs if (pci_conf_debug) {
597 1.1 briggs print_tag(pd->pc, pd->tag);
598 1.1 briggs printf("Putting %llu I/O bytes @ %#llx (reg %x)\n",
599 1.1 briggs pi->size, pi->address, pi->reg);
600 1.1 briggs }
601 1.1 briggs pci_conf_write(pd->pc, pd->tag, pi->reg,
602 1.1 briggs PCI_MAPREG_IO_ADDR(pi->address) | PCI_MAPREG_TYPE_IO);
603 1.1 briggs }
604 1.1 briggs return 0;
605 1.1 briggs }
606 1.1 briggs
607 1.1 briggs static int
608 1.1 briggs setup_memwins(pciconf_bus_t *pb)
609 1.1 briggs {
610 1.1 briggs pciconf_win_t *pm;
611 1.1 briggs pciconf_dev_t *pd;
612 1.1 briggs pcireg_t base;
613 1.1 briggs struct extent *ex;
614 1.1 briggs
615 1.1 briggs for (pm=pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin] ; pm++) {
616 1.1 briggs if (pm->size == 0)
617 1.1 briggs continue;
618 1.1 briggs
619 1.1 briggs pd = pm->dev;
620 1.1 briggs ex = (pm->prefetch) ? pb->pmemext : pb->memext;
621 1.1 briggs pm->address = pci_allocate_range(ex, pm->size, pm->align);
622 1.1 briggs if (pm->address == -1) {
623 1.1 briggs print_tag(pd->pc, pd->tag);
624 1.1 briggs printf(
625 1.1 briggs "Failed to allocate PCI memory space (%llu req)\n",
626 1.1 briggs pm->size);
627 1.1 briggs return -1;
628 1.1 briggs }
629 1.1 briggs if (pd->ppb && pm->reg == 0) {
630 1.1 briggs ex = extent_create("pciconf", pm->address,
631 1.1 briggs pm->address + pm->size, M_DEVBUF, NULL, 0,
632 1.1 briggs EX_NOWAIT);
633 1.1 briggs if (ex == NULL) {
634 1.1 briggs print_tag(pd->pc, pd->tag);
635 1.1 briggs printf("Failed to alloc MEM ext. for bus %d\n",
636 1.1 briggs pd->ppb->busno);
637 1.1 briggs return -1;
638 1.1 briggs }
639 1.1 briggs if (pm->prefetch) {
640 1.1 briggs pd->ppb->pmemext = ex;
641 1.1 briggs } else {
642 1.1 briggs pd->ppb->memext = ex;
643 1.1 briggs }
644 1.1 briggs continue;
645 1.1 briggs }
646 1.2 briggs if (pm->prefetch && !pb->pmem_64bit &&
647 1.2 briggs pm->address > 0xFFFFFFFFULL) {
648 1.2 briggs pm->address = 0;
649 1.2 briggs pd->enable = 0;
650 1.2 briggs }
651 1.1 briggs if (pm->reg != PCI_MAPREG_ROM) {
652 1.1 briggs if (pci_conf_debug) {
653 1.1 briggs print_tag(pd->pc, pd->tag);
654 1.1 briggs printf(
655 1.1 briggs "Putting %llu MEM bytes @ %#llx (reg %x)\n",
656 1.1 briggs pm->size, pm->address, pm->reg);
657 1.1 briggs }
658 1.1 briggs base = pci_conf_read(pd->pc, pd->tag, pm->reg);
659 1.1 briggs base = PCI_MAPREG_MEM_ADDR(pm->address) |
660 1.1 briggs PCI_MAPREG_MEM_TYPE(base);
661 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg, base);
662 1.1 briggs if (PCI_MAPREG_MEM_TYPE(base) ==
663 1.1 briggs PCI_MAPREG_MEM_TYPE_64BIT) {
664 1.1 briggs base = (pcireg_t)
665 1.1 briggs (PCI_MAPREG_MEM64_ADDR(pm->address) >> 32);
666 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg + 4,
667 1.1 briggs base);
668 1.1 briggs }
669 1.1 briggs }
670 1.1 briggs }
671 1.1 briggs for (pm=pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin] ; pm++) {
672 1.1 briggs if (pm->reg == PCI_MAPREG_ROM && pm->address != -1) {
673 1.1 briggs pd = pm->dev;
674 1.1 briggs if (pci_conf_debug) {
675 1.1 briggs print_tag(pd->pc, pd->tag);
676 1.1 briggs printf(
677 1.1 briggs "Putting %llu ROM bytes @ %#llx (reg %x)\n",
678 1.1 briggs pm->size, pm->address, pm->reg);
679 1.1 briggs }
680 1.1 briggs base = ((pcireg_t) pm->address) | PCI_MAPREG_TYPE_ROM;
681 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg, base);
682 1.1 briggs }
683 1.1 briggs }
684 1.1 briggs return 0;
685 1.1 briggs }
686 1.1 briggs
687 1.1 briggs /*
688 1.1 briggs * Configure I/O, memory, and prefetcable memory spaces, then make
689 1.1 briggs * a call to configure_bus().
690 1.1 briggs */
691 1.1 briggs static int
692 1.1 briggs configure_bridge(pciconf_dev_t *pd)
693 1.1 briggs {
694 1.1 briggs unsigned long io_base, io_limit, mem_base, mem_limit;
695 1.1 briggs pciconf_bus_t *pb;
696 1.1 briggs pcireg_t io, iohigh, mem, cmd;
697 1.1 briggs int rv;
698 1.1 briggs
699 1.1 briggs pb = pd->ppb;
700 1.1 briggs /* Configure I/O base & limit*/
701 1.1 briggs if (pb->ioext) {
702 1.1 briggs io_base = pb->ioext->ex_start;
703 1.1 briggs io_limit = pb->ioext->ex_end;
704 1.2 briggs } else {
705 1.2 briggs io_base = 0x1000; /* 4K */
706 1.2 briggs io_limit = 0x0000;
707 1.1 briggs }
708 1.2 briggs if (pb->io_32bit) {
709 1.2 briggs iohigh =
710 1.2 briggs ((io_base >> 16) << PCI_BRIDGE_IOHIGH_BASE_SHIFT) |
711 1.2 briggs ((io_limit >> 16) << PCI_BRIDGE_IOHIGH_LIMIT_SHIFT);
712 1.2 briggs } else {
713 1.2 briggs if (io_limit > 0xFFFF) {
714 1.2 briggs printf("Bus %d bridge does not support 32-bit I/O. ",
715 1.2 briggs pb->busno);
716 1.2 briggs printf("Disabling I/O accesses\n");
717 1.2 briggs io_base = 0x1000; /* 4K */
718 1.2 briggs io_limit = 0x0000;
719 1.2 briggs }
720 1.2 briggs iohigh = 0;
721 1.2 briggs }
722 1.2 briggs io &= (PCI_BRIDGE_STATIO_STATUS_MASK <<
723 1.2 briggs PCI_BRIDGE_STATIO_STATUS_SHIFT);
724 1.2 briggs io |= (((io_base >> 8) & PCI_BRIDGE_STATIO_IOBASE_MASK)
725 1.2 briggs << PCI_BRIDGE_STATIO_IOBASE_SHIFT);
726 1.2 briggs io |= (((io_limit >> 8) & PCI_BRIDGE_STATIO_IOLIMIT_MASK)
727 1.2 briggs << PCI_BRIDGE_STATIO_IOLIMIT_SHIFT);
728 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG, io);
729 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_IOHIGH_REG, iohigh);
730 1.1 briggs
731 1.1 briggs /* Configure mem base & limit */
732 1.1 briggs if (pb->memext) {
733 1.1 briggs mem_base = pb->memext->ex_start;
734 1.1 briggs mem_limit = pb->memext->ex_end;
735 1.2 briggs } else {
736 1.2 briggs mem_base = 0x100000; /* 1M */
737 1.2 briggs mem_limit = 0x000000;
738 1.1 briggs }
739 1.2 briggs if (mem_limit > 0xFFFFFFFFULL) {
740 1.2 briggs printf("Bus %d bridge MEM range out of range. ", pb->busno);
741 1.2 briggs printf("Disabling MEM accesses\n");
742 1.2 briggs mem_base = 0x100000; /* 1M */
743 1.2 briggs mem_limit = 0x000000;
744 1.2 briggs }
745 1.2 briggs mem = (((mem_base >> 20) & PCI_BRIDGE_MEMORY_BASE_MASK)
746 1.2 briggs << PCI_BRIDGE_MEMORY_BASE_SHIFT);
747 1.2 briggs mem |= (((mem_limit >> 20) & PCI_BRIDGE_MEMORY_LIMIT_MASK)
748 1.2 briggs << PCI_BRIDGE_MEMORY_LIMIT_SHIFT);
749 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_MEMORY_REG, mem);
750 1.1 briggs
751 1.1 briggs /* Configure prefetchable mem base & limit */
752 1.1 briggs if (pb->pmemext) {
753 1.1 briggs mem_base = pb->pmemext->ex_start;
754 1.1 briggs mem_limit = pb->pmemext->ex_end;
755 1.2 briggs } else {
756 1.2 briggs mem_base = 0x100000; /* 1M */
757 1.2 briggs mem_limit = 0x000000;
758 1.1 briggs }
759 1.2 briggs mem = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG);
760 1.2 briggs if (!PCI_BRIDGE_PREFETCHMEM_64BITS(mem) && mem_limit > 0xFFFFFFFFULL) {
761 1.2 briggs printf("Bus %d bridge does not support 64-bit PMEM. ",
762 1.2 briggs pb->busno);
763 1.2 briggs printf("Disabling prefetchable-MEM accesses\n");
764 1.2 briggs mem_base = 0x100000; /* 1M */
765 1.2 briggs mem_limit = 0x000000;
766 1.2 briggs }
767 1.2 briggs mem = (((mem_base >> 20) & PCI_BRIDGE_PREFETCHMEM_BASE_MASK)
768 1.2 briggs << PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT);
769 1.2 briggs mem |= (((mem_limit >> 20) & PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK)
770 1.2 briggs << PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT);
771 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG, mem);
772 1.2 briggs /*
773 1.2 briggs * XXX -- 64-bit systems need a lot more than just this...
774 1.2 briggs */
775 1.2 briggs if (sizeof(u_long) > 4) {
776 1.2 briggs mem_base = (int64_t) mem_base >> 32;
777 1.2 briggs mem_limit = (int64_t) mem_limit >> 32;
778 1.2 briggs }
779 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHBASE32_REG,
780 1.2 briggs mem_base & 0xffffffff);
781 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHLIMIT32_REG,
782 1.2 briggs mem_limit & 0xffffffff);
783 1.1 briggs
784 1.1 briggs rv = configure_bus(pb);
785 1.1 briggs
786 1.1 briggs if (pb->ioext)
787 1.1 briggs extent_destroy(pb->ioext);
788 1.1 briggs if (pb->memext)
789 1.1 briggs extent_destroy(pb->memext);
790 1.1 briggs if (pb->pmemext)
791 1.1 briggs extent_destroy(pb->pmemext);
792 1.1 briggs if (rv == 0) {
793 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG);
794 1.1 briggs cmd &= PCI_BRIDGE_CONTROL_MASK;
795 1.1 briggs cmd |= (PCI_BRIDGE_CONTROL_PERE | PCI_BRIDGE_CONTROL_SERR)
796 1.1 briggs << PCI_BRIDGE_CONTROL_SHIFT;
797 1.1 briggs if (pb->fast_b2b) {
798 1.1 briggs cmd |= PCI_BRIDGE_CONTROL_SECFASTB2B
799 1.1 briggs << PCI_BRIDGE_CONTROL_SHIFT;
800 1.1 briggs }
801 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG, cmd);
802 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
803 1.1 briggs cmd |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE;
804 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
805 1.1 briggs }
806 1.1 briggs
807 1.1 briggs return rv;
808 1.1 briggs }
809 1.1 briggs
810 1.1 briggs /*
811 1.1 briggs * Calculate latency values, allocate I/O and MEM segments, then set them
812 1.1 briggs * up. If a PCI-PCI bridge is found, configure the bridge separately,
813 1.1 briggs * which will cause a recursive call back here.
814 1.1 briggs */
815 1.1 briggs static int
816 1.1 briggs configure_bus(pciconf_bus_t *pb)
817 1.1 briggs {
818 1.1 briggs pciconf_dev_t *pd;
819 1.1 briggs int def_ltim, max_ltim, band;
820 1.1 briggs
821 1.1 briggs /* MIN_GNT assumes a clock rate of 33MHz */
822 1.1 briggs max_ltim = pb->max_mingnt * 33 / 4; /* cvt to cycle count */
823 1.1 briggs band = 40000000; /* 0.25us cycles/sec */
824 1.1 briggs if (band < pb->bandwidth_used) {
825 1.1 briggs printf("PCI bus %d: Warning: Total bandwidth exceeded!?\n",
826 1.1 briggs pb->busno);
827 1.1 briggs def_ltim = -1;
828 1.1 briggs } else {
829 1.1 briggs def_ltim = (band - pb->bandwidth_used) / pb->ndevs;
830 1.1 briggs if (def_ltim > pb->min_maxlat)
831 1.1 briggs def_ltim = pb->min_maxlat;
832 1.1 briggs def_ltim = def_ltim * 33 / 4;
833 1.1 briggs }
834 1.1 briggs def_ltim = (def_ltim + 7) & ~7;
835 1.1 briggs max_ltim = (max_ltim + 7) & ~7;
836 1.1 briggs
837 1.1 briggs pb->def_ltim = MIN( def_ltim, 255 );
838 1.1 briggs pb->max_ltim = MIN( MAX(max_ltim, def_ltim ), 255 );
839 1.1 briggs
840 1.1 briggs /*
841 1.1 briggs * Now we have what we need to initialize the devices.
842 1.1 briggs * It would probably be better if we could allocate all of these
843 1.1 briggs * for all busses at once, but "not right now". First, get a list
844 1.1 briggs * of free memory ranges from the m.d. system.
845 1.1 briggs */
846 1.1 briggs if (setup_iowins(pb) || setup_memwins(pb)) {
847 1.1 briggs printf("PCI bus configuration failed: ");
848 1.1 briggs printf("unable to assign all I/O and memory ranges.");
849 1.1 briggs return -1;
850 1.1 briggs }
851 1.1 briggs
852 1.1 briggs /*
853 1.1 briggs * Configure the latency for the devices, and enable them.
854 1.1 briggs */
855 1.1 briggs for (pd=pb->device ; pd < &pb->device[pb->ndevs] ; pd++) {
856 1.1 briggs pcireg_t cmd, class, misc;
857 1.1 briggs int ltim;
858 1.1 briggs
859 1.1 briggs if (pci_conf_debug) {
860 1.1 briggs print_tag(pd->pc, pd->tag);
861 1.1 briggs printf("Configuring device.\n");
862 1.1 briggs }
863 1.1 briggs class = pci_conf_read(pd->pc, pd->tag, PCI_CLASS_REG);
864 1.1 briggs misc = pci_conf_read(pd->pc, pd->tag, PCI_BHLC_REG);
865 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
866 1.1 briggs cmd |= PCI_COMMAND_MASTER_ENABLE
867 1.1 briggs | PCI_COMMAND_SERR_ENABLE
868 1.1 briggs | PCI_COMMAND_PARITY_ENABLE;
869 1.1 briggs if (pb->fast_b2b)
870 1.1 briggs cmd |= PCI_COMMAND_BACKTOBACK_ENABLE;
871 1.1 briggs if (PCI_CLASS(class) != PCI_CLASS_BRIDGE ||
872 1.1 briggs PCI_SUBCLASS(class) != PCI_SUBCLASS_BRIDGE_PCI) {
873 1.1 briggs cmd |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE;
874 1.1 briggs ltim = pd->min_gnt * 33 / 4;
875 1.1 briggs ltim = MIN (MAX (pb->def_ltim, ltim), pb->max_ltim);
876 1.1 briggs } else {
877 1.1 briggs ltim = MIN (pb->def_ltim, pb->max_ltim);
878 1.1 briggs }
879 1.2 briggs if (!pd->enable) {
880 1.2 briggs print_tag(pd->pc, pd->tag);
881 1.2 briggs printf("Disabled due to lack of resources.\n");
882 1.2 briggs cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
883 1.2 briggs PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
884 1.2 briggs }
885 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
886 1.1 briggs
887 1.1 briggs misc = (misc & ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT))
888 1.1 briggs | ((ltim & 0xff) << PCI_LATTIMER_SHIFT);
889 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_BHLC_REG, misc);
890 1.1 briggs
891 1.1 briggs if (pd->ppb) {
892 1.1 briggs if (configure_bridge(pd) < 0)
893 1.1 briggs return -1;
894 1.1 briggs continue;
895 1.1 briggs }
896 1.1 briggs }
897 1.1 briggs
898 1.1 briggs if (pci_conf_debug) {
899 1.1 briggs printf("PCI bus %d configured\n", pb->busno);
900 1.1 briggs }
901 1.1 briggs
902 1.1 briggs return 0;
903 1.1 briggs }
904 1.1 briggs
905 1.1 briggs /*
906 1.1 briggs * Let's configure the PCI bus.
907 1.1 briggs * This consists of basically scanning for all existing devices,
908 1.1 briggs * identifying their needs, and then making another pass over them
909 1.1 briggs * to set:
910 1.1 briggs * 1. I/O addresses
911 1.1 briggs * 2. Memory addresses (Prefetchable and not)
912 1.1 briggs * 3. PCI command register
913 1.1 briggs * 4. The latency part of the PCI BHLC (BIST (Built-In Self Test),
914 1.1 briggs * Header type, Latency timer, Cache line size) register
915 1.1 briggs *
916 1.1 briggs * The command register is set to enable fast back-to-back transactions
917 1.1 briggs * if the host bridge says it can handle it. We also configure
918 1.1 briggs * Master Enable, SERR enable, parity enable, and (if this is not a
919 1.1 briggs * PCI-PCI bridge) the I/O and Memory spaces. Apparently some devices
920 1.1 briggs * will not report some I/O space.
921 1.1 briggs *
922 1.1 briggs * The latency is computed to be a "fair share" of the bus bandwidth.
923 1.1 briggs * The bus bandwidth variable is initialized to the number of PCI cycles
924 1.1 briggs * in one second. The number of cycles taken for one transaction by each
925 1.1 briggs * device (MAX_LAT + MIN_GNT) is then subtracted from the bandwidth.
926 1.1 briggs * Care is taken to ensure that the latency timer won't be set such that
927 1.1 briggs * it would exceed the critical time for any device.
928 1.1 briggs *
929 1.1 briggs * This is complicated somewhat due to the presence of bridges. PCI-PCI
930 1.1 briggs * bridges are probed and configured recursively.
931 1.1 briggs */
932 1.1 briggs int
933 1.1 briggs pci_configure_bus(pci_chipset_tag_t pc, struct extent *ioext,
934 1.1 briggs struct extent *memext, struct extent *pmemext)
935 1.1 briggs {
936 1.1 briggs pciconf_bus_t *pb;
937 1.1 briggs int rv;
938 1.1 briggs
939 1.1 briggs pb = malloc (sizeof (pciconf_bus_t), M_DEVBUF, M_NOWAIT);
940 1.1 briggs pb->busno = 0;
941 1.1 briggs pb->busno_spacing = PCI_BUSNO_SPACING;
942 1.1 briggs pb->next_busno = pb->busno + 1;
943 1.1 briggs pb->last_busno = 255;
944 1.1 briggs pb->parent_bus = NULL;
945 1.1 briggs pb->swiz = 0;
946 1.2 briggs pb->io_32bit = 1;
947 1.2 briggs pb->pmem_64bit = 0;
948 1.1 briggs pb->ioext = ioext;
949 1.1 briggs pb->memext = memext;
950 1.1 briggs if (pmemext == NULL) {
951 1.1 briggs pb->pmemext = memext;
952 1.1 briggs } else {
953 1.1 briggs pb->pmemext = pmemext;
954 1.1 briggs }
955 1.1 briggs pb->pc = pc;
956 1.1 briggs pb->io_total = pb->mem_total = pb->pmem_total = 0;
957 1.1 briggs
958 1.1 briggs rv = probe_bus(pb);
959 1.1 briggs if (rv == 0) {
960 1.1 briggs rv = configure_bus(pb);
961 1.1 briggs }
962 1.1 briggs
963 1.1 briggs /*
964 1.1 briggs * All done!
965 1.1 briggs */
966 1.1 briggs free(pb, M_DEVBUF);
967 1.1 briggs return rv;
968 1.1 briggs }
969