pciconf.c revision 1.23 1 1.23 scw /* $NetBSD: pciconf.c,v 1.23 2004/03/17 20:27:57 scw Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright 2001 Wasabi Systems, Inc.
5 1.1 briggs * All rights reserved.
6 1.1 briggs *
7 1.1 briggs * Written by Allen Briggs for Wasabi Systems, Inc.
8 1.1 briggs *
9 1.1 briggs * Redistribution and use in source and binary forms, with or without
10 1.1 briggs * modification, are permitted provided that the following conditions
11 1.1 briggs * are met:
12 1.1 briggs * 1. Redistributions of source code must retain the above copyright
13 1.1 briggs * notice, this list of conditions and the following disclaimer.
14 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 briggs * notice, this list of conditions and the following disclaimer in the
16 1.1 briggs * documentation and/or other materials provided with the distribution.
17 1.1 briggs * 3. All advertising materials mentioning features or use of this software
18 1.1 briggs * must display the following acknowledgement:
19 1.1 briggs * This product includes software developed for the NetBSD Project by
20 1.1 briggs * Wasabi Systems, Inc.
21 1.1 briggs * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 briggs * or promote products derived from this software without specific prior
23 1.1 briggs * written permission.
24 1.1 briggs *
25 1.1 briggs * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 briggs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 briggs * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 briggs * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 briggs * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 briggs * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 briggs * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 briggs * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 briggs * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 briggs * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 briggs * POSSIBILITY OF SUCH DAMAGE.
36 1.1 briggs */
37 1.1 briggs /*
38 1.1 briggs * Derived in part from code from PMON/2000 (http://pmon.groupbsd.org/).
39 1.1 briggs */
40 1.1 briggs
41 1.2 briggs /*
42 1.2 briggs * To do:
43 1.10 thorpej * - Perform all data structure allocation dynamically, don't have
44 1.10 thorpej * statically-sized arrays ("oops, you lose because you have too
45 1.10 thorpej * many slots filled!")
46 1.7 thorpej * - Do this in 2 passes, with an MD hook to control the behavior:
47 1.7 thorpej * (1) Configure the bus (possibly including expansion
48 1.7 thorpej * ROMs.
49 1.7 thorpej * (2) Another pass to disable expansion ROMs if they're
50 1.7 thorpej * mapped (since you're not supposed to leave them
51 1.7 thorpej * mapped when you're not using them).
52 1.7 thorpej * This would facilitate MD code executing the expansion ROMs
53 1.7 thorpej * if necessary (possibly with an x86 emulator) to configure
54 1.7 thorpej * devices (e.g. VGA cards).
55 1.2 briggs * - Deal with "anything can be hot-plugged" -- i.e., carry configuration
56 1.8 briggs * information around & be able to reconfigure on the fly
57 1.2 briggs * - Deal with segments (See IA64 System Abstraction Layer)
58 1.2 briggs * - Deal with subtractive bridges (& non-spec positive/subtractive decode)
59 1.2 briggs * - Deal with ISA/VGA/VGA palette snooping
60 1.2 briggs * - Deal with device capabilities on bridges
61 1.8 briggs * - Worry about changing a bridge to/from transparency
62 1.8 briggs * From thorpej (05/25/01)
63 1.8 briggs * - Try to handle devices that are already configured (perhaps using that
64 1.8 briggs * as a hint to where we put other devices)
65 1.2 briggs */
66 1.13 lukem
67 1.13 lukem #include <sys/cdefs.h>
68 1.23 scw __KERNEL_RCSID(0, "$NetBSD: pciconf.c,v 1.23 2004/03/17 20:27:57 scw Exp $");
69 1.2 briggs
70 1.1 briggs #include "opt_pci.h"
71 1.1 briggs
72 1.1 briggs #include <sys/param.h>
73 1.1 briggs #include <sys/extent.h>
74 1.1 briggs #include <sys/queue.h>
75 1.1 briggs #include <sys/systm.h>
76 1.1 briggs #include <sys/malloc.h>
77 1.1 briggs
78 1.1 briggs #include <dev/pci/pcivar.h>
79 1.1 briggs #include <dev/pci/pciconf.h>
80 1.1 briggs #include <dev/pci/pcidevs.h>
81 1.22 briggs #include <dev/pci/pccbbreg.h>
82 1.1 briggs
83 1.1 briggs int pci_conf_debug = 0;
84 1.1 briggs
85 1.1 briggs #if !defined(MIN)
86 1.1 briggs #define MIN(a,b) (((a)<(b))?(a):(b))
87 1.1 briggs #define MAX(a,b) (((a)>(b))?(a):(b))
88 1.1 briggs #endif
89 1.1 briggs
90 1.1 briggs /* per-bus constants. */
91 1.10 thorpej #define MAX_CONF_DEV 32 /* Arbitrary */
92 1.1 briggs #define MAX_CONF_MEM (3 * MAX_CONF_DEV) /* Avg. 3 per device -- Arb. */
93 1.8 briggs #define MAX_CONF_IO (3 * MAX_CONF_DEV) /* Avg. 1 per device -- Arb. */
94 1.1 briggs
95 1.1 briggs struct _s_pciconf_bus_t; /* Forward declaration */
96 1.1 briggs
97 1.1 briggs typedef struct _s_pciconf_dev_t {
98 1.1 briggs int ipin;
99 1.1 briggs int iline;
100 1.1 briggs int min_gnt;
101 1.1 briggs int max_lat;
102 1.2 briggs int enable;
103 1.1 briggs pcitag_t tag;
104 1.1 briggs pci_chipset_tag_t pc;
105 1.1 briggs struct _s_pciconf_bus_t *ppb; /* I am really a bridge */
106 1.1 briggs } pciconf_dev_t;
107 1.1 briggs
108 1.1 briggs typedef struct _s_pciconf_win_t {
109 1.1 briggs pciconf_dev_t *dev;
110 1.1 briggs int reg; /* 0 for busses */
111 1.1 briggs int align;
112 1.1 briggs int prefetch;
113 1.1 briggs u_int64_t size;
114 1.1 briggs u_int64_t address;
115 1.1 briggs } pciconf_win_t;
116 1.1 briggs
117 1.1 briggs typedef struct _s_pciconf_bus_t {
118 1.1 briggs int busno;
119 1.1 briggs int next_busno;
120 1.1 briggs int last_busno;
121 1.1 briggs int max_mingnt;
122 1.1 briggs int min_maxlat;
123 1.14 thorpej int cacheline_size;
124 1.1 briggs int prefetch;
125 1.1 briggs int fast_b2b;
126 1.1 briggs int freq_66;
127 1.1 briggs int def_ltim;
128 1.1 briggs int max_ltim;
129 1.1 briggs int bandwidth_used;
130 1.1 briggs int swiz;
131 1.2 briggs int io_32bit;
132 1.2 briggs int pmem_64bit;
133 1.1 briggs
134 1.1 briggs int ndevs;
135 1.1 briggs pciconf_dev_t device[MAX_CONF_DEV];
136 1.1 briggs
137 1.1 briggs /* These should be sorted in order of decreasing size */
138 1.1 briggs int nmemwin;
139 1.1 briggs pciconf_win_t pcimemwin[MAX_CONF_MEM];
140 1.1 briggs int niowin;
141 1.1 briggs pciconf_win_t pciiowin[MAX_CONF_IO];
142 1.1 briggs
143 1.1 briggs bus_size_t io_total;
144 1.1 briggs bus_size_t mem_total;
145 1.1 briggs bus_size_t pmem_total;
146 1.1 briggs
147 1.1 briggs struct extent *ioext;
148 1.1 briggs struct extent *memext;
149 1.1 briggs struct extent *pmemext;
150 1.1 briggs
151 1.1 briggs pci_chipset_tag_t pc;
152 1.1 briggs struct _s_pciconf_bus_t *parent_bus;
153 1.1 briggs } pciconf_bus_t;
154 1.1 briggs
155 1.1 briggs static int probe_bus(pciconf_bus_t *);
156 1.1 briggs static void alloc_busno(pciconf_bus_t *, pciconf_bus_t *);
157 1.18 simonb static void set_busreg(pci_chipset_tag_t, pcitag_t, int, int, int);
158 1.4 simonb static int pci_do_device_query(pciconf_bus_t *, pcitag_t, int, int, int);
159 1.1 briggs static int setup_iowins(pciconf_bus_t *);
160 1.1 briggs static int setup_memwins(pciconf_bus_t *);
161 1.1 briggs static int configure_bridge(pciconf_dev_t *);
162 1.1 briggs static int configure_bus(pciconf_bus_t *);
163 1.1 briggs static u_int64_t pci_allocate_range(struct extent *, u_int64_t, int);
164 1.1 briggs static pciconf_win_t *get_io_desc(pciconf_bus_t *, bus_size_t);
165 1.1 briggs static pciconf_win_t *get_mem_desc(pciconf_bus_t *, bus_size_t);
166 1.1 briggs static pciconf_bus_t *query_bus(pciconf_bus_t *, pciconf_dev_t *, int);
167 1.1 briggs
168 1.1 briggs static void print_tag(pci_chipset_tag_t, pcitag_t);
169 1.1 briggs
170 1.1 briggs static void
171 1.1 briggs print_tag(pci_chipset_tag_t pc, pcitag_t tag)
172 1.1 briggs {
173 1.1 briggs int bus, dev, func;
174 1.1 briggs
175 1.1 briggs pci_decompose_tag(pc, tag, &bus, &dev, &func);
176 1.1 briggs printf("PCI: bus %d, device %d, function %d: ", bus, dev, func);
177 1.1 briggs }
178 1.1 briggs
179 1.1 briggs /************************************************************************/
180 1.1 briggs /************************************************************************/
181 1.1 briggs /*********************** Bus probing routines ***********************/
182 1.1 briggs /************************************************************************/
183 1.1 briggs /************************************************************************/
184 1.1 briggs static pciconf_win_t *
185 1.1 briggs get_io_desc(pciconf_bus_t *pb, bus_size_t size)
186 1.1 briggs {
187 1.1 briggs int i, n;
188 1.1 briggs
189 1.1 briggs n = pb->niowin;
190 1.1 briggs for (i=n; i > 0 && size > pb->pciiowin[i-1].size; i--)
191 1.1 briggs pb->pciiowin[i] = pb->pciiowin[i-1]; /* struct copy */
192 1.1 briggs return &pb->pciiowin[i];
193 1.1 briggs }
194 1.1 briggs
195 1.1 briggs static pciconf_win_t *
196 1.1 briggs get_mem_desc(pciconf_bus_t *pb, bus_size_t size)
197 1.1 briggs {
198 1.1 briggs int i, n;
199 1.1 briggs
200 1.1 briggs n = pb->nmemwin;
201 1.1 briggs for (i=n; i > 0 && size > pb->pcimemwin[i-1].size; i--)
202 1.1 briggs pb->pcimemwin[i] = pb->pcimemwin[i-1]; /* struct copy */
203 1.1 briggs return &pb->pcimemwin[i];
204 1.1 briggs }
205 1.1 briggs
206 1.1 briggs /*
207 1.1 briggs * Set up bus common stuff, then loop over devices & functions.
208 1.1 briggs * If we find something, call pci_do_device_query()).
209 1.1 briggs */
210 1.1 briggs static int
211 1.1 briggs probe_bus(pciconf_bus_t *pb)
212 1.1 briggs {
213 1.1 briggs int device, maxdevs;
214 1.8 briggs #ifdef __PCI_BUS_DEVORDER
215 1.8 briggs char devs[32];
216 1.8 briggs int i;
217 1.8 briggs #endif
218 1.1 briggs
219 1.1 briggs maxdevs = pci_bus_maxdevs(pb->pc, pb->busno);
220 1.1 briggs pb->ndevs = 0;
221 1.1 briggs pb->niowin = 0;
222 1.1 briggs pb->nmemwin = 0;
223 1.1 briggs pb->freq_66 = 1;
224 1.21 augustss #ifdef PCICONF_NO_FAST_B2B
225 1.21 augustss pb->fast_b2b = 0;
226 1.21 augustss #else
227 1.1 briggs pb->fast_b2b = 1;
228 1.21 augustss #endif
229 1.1 briggs pb->prefetch = 1;
230 1.1 briggs pb->max_mingnt = 0; /* we are looking for the maximum */
231 1.1 briggs pb->min_maxlat = 0x100; /* we are looking for the minimum */
232 1.1 briggs pb->bandwidth_used = 0;
233 1.4 simonb
234 1.8 briggs #ifdef __PCI_BUS_DEVORDER
235 1.8 briggs pci_bus_devorder(pb->pc, pb->busno, devs);
236 1.18 simonb for (i = 0; (device = devs[i]) < 32 && device >= 0; i++) {
237 1.8 briggs #else
238 1.18 simonb for (device = 0; device < maxdevs; device++) {
239 1.8 briggs #endif
240 1.1 briggs pcitag_t tag;
241 1.1 briggs pcireg_t id, bhlcr;
242 1.1 briggs int function, nfunction;
243 1.4 simonb int confmode;
244 1.1 briggs
245 1.1 briggs tag = pci_make_tag(pb->pc, pb->busno, device, 0);
246 1.1 briggs if (pci_conf_debug) {
247 1.1 briggs print_tag(pb->pc, tag);
248 1.1 briggs }
249 1.1 briggs id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
250 1.1 briggs
251 1.4 simonb if (pci_conf_debug) {
252 1.4 simonb printf("id=%x: Vendor=%x, Product=%x\n",
253 1.4 simonb id, PCI_VENDOR(id),PCI_PRODUCT(id));
254 1.4 simonb }
255 1.1 briggs /* Invalid vendor ID value? */
256 1.1 briggs if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
257 1.1 briggs continue;
258 1.1 briggs
259 1.1 briggs bhlcr = pci_conf_read(pb->pc, tag, PCI_BHLC_REG);
260 1.1 briggs nfunction = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
261 1.1 briggs for (function = 0 ; function < nfunction ; function++) {
262 1.1 briggs tag = pci_make_tag(pb->pc, pb->busno, device, function);
263 1.1 briggs id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
264 1.1 briggs if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
265 1.1 briggs continue;
266 1.1 briggs if (pb->ndevs+1 < MAX_CONF_DEV) {
267 1.1 briggs if (pci_conf_debug) {
268 1.1 briggs print_tag(pb->pc, tag);
269 1.3 thorpej printf("Found dev 0x%04x 0x%04x -- "
270 1.3 thorpej "really probing.\n",
271 1.3 thorpej PCI_VENDOR(id), PCI_PRODUCT(id));
272 1.1 briggs }
273 1.4 simonb #ifdef __HAVE_PCI_CONF_HOOK
274 1.4 simonb confmode = pci_conf_hook(pb->pc, pb->busno,
275 1.4 simonb device, function, id);
276 1.4 simonb if (confmode == 0)
277 1.4 simonb continue;
278 1.4 simonb #else
279 1.6 thorpej /*
280 1.6 thorpej * Don't enable expansion ROMS -- some cards
281 1.6 thorpej * share address decoders between the EXPROM
282 1.6 thorpej * and PCI memory space, and enabling the ROM
283 1.6 thorpej * when not needed will cause all sorts of
284 1.6 thorpej * lossage.
285 1.6 thorpej */
286 1.6 thorpej confmode = PCI_CONF_ALL & ~PCI_CONF_MAP_ROM;
287 1.4 simonb #endif
288 1.1 briggs if (pci_do_device_query(pb, tag, device,
289 1.4 simonb function, confmode))
290 1.1 briggs return -1;
291 1.1 briggs pb->ndevs++;
292 1.1 briggs }
293 1.1 briggs }
294 1.1 briggs }
295 1.1 briggs return 0;
296 1.1 briggs }
297 1.1 briggs
298 1.1 briggs static void
299 1.1 briggs alloc_busno(pciconf_bus_t *parent, pciconf_bus_t *pb)
300 1.1 briggs {
301 1.1 briggs pb->busno = parent->next_busno;
302 1.17 augustss pb->next_busno = pb->busno + 1;
303 1.17 augustss }
304 1.17 augustss
305 1.17 augustss static void
306 1.17 augustss set_busreg(pci_chipset_tag_t pc, pcitag_t tag, int prim, int sec, int sub)
307 1.17 augustss {
308 1.17 augustss pcireg_t busreg;
309 1.17 augustss
310 1.17 augustss busreg = prim << PCI_BRIDGE_BUS_PRIMARY_SHIFT;
311 1.17 augustss busreg |= sec << PCI_BRIDGE_BUS_SECONDARY_SHIFT;
312 1.17 augustss busreg |= sub << PCI_BRIDGE_BUS_SUBORDINATE_SHIFT;
313 1.17 augustss pci_conf_write(pc, tag, PCI_BRIDGE_BUS_REG, busreg);
314 1.1 briggs }
315 1.1 briggs
316 1.1 briggs static pciconf_bus_t *
317 1.1 briggs query_bus(pciconf_bus_t *parent, pciconf_dev_t *pd, int dev)
318 1.1 briggs {
319 1.1 briggs pciconf_bus_t *pb;
320 1.17 augustss pcireg_t io, pmem;
321 1.1 briggs pciconf_win_t *pi, *pm;
322 1.1 briggs
323 1.1 briggs pb = malloc (sizeof (pciconf_bus_t), M_DEVBUF, M_NOWAIT);
324 1.1 briggs if (!pb)
325 1.1 briggs panic("Unable to allocate memory for PCI configuration.");
326 1.1 briggs
327 1.14 thorpej pb->cacheline_size = parent->cacheline_size;
328 1.1 briggs pb->parent_bus = parent;
329 1.1 briggs alloc_busno(parent, pb);
330 1.1 briggs
331 1.17 augustss set_busreg(parent->pc, pd->tag, parent->busno, pb->busno, 0xff);
332 1.1 briggs
333 1.1 briggs pb->swiz = parent->swiz + dev;
334 1.1 briggs
335 1.1 briggs pb->ioext = NULL;
336 1.1 briggs pb->memext = NULL;
337 1.1 briggs pb->pmemext = NULL;
338 1.1 briggs pb->pc = parent->pc;
339 1.1 briggs pb->io_total = pb->mem_total = pb->pmem_total = 0;
340 1.1 briggs
341 1.2 briggs pb->io_32bit = 0;
342 1.2 briggs if (parent->io_32bit) {
343 1.11 thorpej io = pci_conf_read(parent->pc, pd->tag, PCI_BRIDGE_STATIO_REG);
344 1.2 briggs if (PCI_BRIDGE_IO_32BITS(io)) {
345 1.2 briggs pb->io_32bit = 1;
346 1.2 briggs }
347 1.2 briggs }
348 1.2 briggs
349 1.2 briggs pb->pmem_64bit = 0;
350 1.2 briggs if (parent->pmem_64bit) {
351 1.11 thorpej pmem = pci_conf_read(parent->pc, pd->tag,
352 1.2 briggs PCI_BRIDGE_PREFETCHMEM_REG);
353 1.2 briggs if (PCI_BRIDGE_PREFETCHMEM_64BITS(pmem)) {
354 1.2 briggs pb->pmem_64bit = 1;
355 1.2 briggs }
356 1.2 briggs }
357 1.2 briggs
358 1.1 briggs if (probe_bus(pb)) {
359 1.1 briggs printf("Failed to probe bus %d\n", pb->busno);
360 1.1 briggs goto err;
361 1.1 briggs }
362 1.1 briggs
363 1.17 augustss /* We have found all subordinate busses now, reprogram busreg. */
364 1.17 augustss pb->last_busno = pb->next_busno-1;
365 1.17 augustss parent->next_busno = pb->next_busno;
366 1.17 augustss set_busreg(parent->pc, pd->tag, parent->busno, pb->busno,
367 1.17 augustss pb->last_busno);
368 1.17 augustss if (pci_conf_debug)
369 1.17 augustss printf("PCI bus bridge (parent %d) covers busses %d-%d\n",
370 1.17 augustss parent->busno, pb->busno, pb->last_busno);
371 1.17 augustss
372 1.1 briggs if (pb->io_total > 0) {
373 1.1 briggs if (parent->niowin >= MAX_CONF_IO) {
374 1.10 thorpej printf("pciconf: too many I/O windows\n");
375 1.1 briggs goto err;
376 1.1 briggs }
377 1.1 briggs pb->io_total |= 0xfff; /* Round up */
378 1.1 briggs pi = get_io_desc(parent, pb->io_total);
379 1.1 briggs pi->dev = pd;
380 1.1 briggs pi->reg = 0;
381 1.1 briggs pi->size = pb->io_total;
382 1.1 briggs pi->align = 0x1000; /* 4K alignment */
383 1.1 briggs pi->prefetch = 0;
384 1.1 briggs parent->niowin++;
385 1.1 briggs parent->io_total += pb->io_total;
386 1.1 briggs }
387 1.1 briggs
388 1.1 briggs if (pb->mem_total > 0) {
389 1.1 briggs if (parent->nmemwin >= MAX_CONF_MEM) {
390 1.10 thorpej printf("pciconf: too many MEM windows\n");
391 1.1 briggs goto err;
392 1.1 briggs }
393 1.1 briggs pb->mem_total |= 0xfffff; /* Round up */
394 1.1 briggs pm = get_mem_desc(parent, pb->mem_total);
395 1.1 briggs pm->dev = pd;
396 1.1 briggs pm->reg = 0;
397 1.1 briggs pm->size = pb->mem_total;
398 1.1 briggs pm->align = 0x100000; /* 1M alignment */
399 1.1 briggs pm->prefetch = 0;
400 1.1 briggs parent->nmemwin++;
401 1.1 briggs parent->mem_total += pb->mem_total;
402 1.1 briggs }
403 1.1 briggs
404 1.1 briggs if (pb->pmem_total > 0) {
405 1.1 briggs if (parent->nmemwin >= MAX_CONF_MEM) {
406 1.10 thorpej printf("pciconf: too many MEM windows\n");
407 1.1 briggs goto err;
408 1.1 briggs }
409 1.1 briggs pb->pmem_total |= 0xfffff; /* Round up */
410 1.1 briggs pm = get_mem_desc(parent, pb->pmem_total);
411 1.1 briggs pm->dev = pd;
412 1.1 briggs pm->reg = 0;
413 1.1 briggs pm->size = pb->pmem_total;
414 1.1 briggs pm->align = 0x100000; /* 1M alignment */
415 1.1 briggs pm->prefetch = 1;
416 1.1 briggs parent->nmemwin++;
417 1.1 briggs parent->pmem_total += pb->pmem_total;
418 1.1 briggs }
419 1.1 briggs
420 1.1 briggs return pb;
421 1.1 briggs err:
422 1.1 briggs free(pb, M_DEVBUF);
423 1.1 briggs return NULL;
424 1.1 briggs }
425 1.1 briggs
426 1.1 briggs static int
427 1.4 simonb pci_do_device_query(pciconf_bus_t *pb, pcitag_t tag, int dev, int func, int mode)
428 1.1 briggs {
429 1.1 briggs pciconf_dev_t *pd;
430 1.1 briggs pciconf_win_t *pi, *pm;
431 1.22 briggs pcireg_t class, cmd, icr, bhlc, bar, mask, bar64, mask64, busreg;
432 1.1 briggs u_int64_t size;
433 1.22 briggs int br, width, reg_start, reg_end;
434 1.1 briggs
435 1.1 briggs pd = &pb->device[pb->ndevs];
436 1.1 briggs pd->pc = pb->pc;
437 1.1 briggs pd->tag = tag;
438 1.1 briggs pd->ppb = NULL;
439 1.4 simonb pd->enable = mode;
440 1.1 briggs
441 1.1 briggs class = pci_conf_read(pb->pc, tag, PCI_CLASS_REG);
442 1.1 briggs
443 1.1 briggs cmd = pci_conf_read(pb->pc, tag, PCI_COMMAND_STATUS_REG);
444 1.1 briggs
445 1.1 briggs if (PCI_CLASS(class) != PCI_CLASS_BRIDGE) {
446 1.1 briggs cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
447 1.1 briggs PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
448 1.1 briggs pci_conf_write(pb->pc, tag, PCI_COMMAND_STATUS_REG, cmd);
449 1.3 thorpej } else if (pci_conf_debug) {
450 1.3 thorpej print_tag(pb->pc, tag);
451 1.3 thorpej printf("device is a bridge; not clearing enables\n");
452 1.1 briggs }
453 1.1 briggs
454 1.1 briggs if ((cmd & PCI_STATUS_BACKTOBACK_SUPPORT) == 0)
455 1.1 briggs pb->fast_b2b = 0;
456 1.1 briggs
457 1.1 briggs if ((cmd & PCI_STATUS_66MHZ_SUPPORT) == 0)
458 1.1 briggs pb->freq_66 = 0;
459 1.1 briggs
460 1.22 briggs bhlc = pci_conf_read(pb->pc, tag, PCI_BHLC_REG);
461 1.22 briggs switch (PCI_HDRTYPE_TYPE(bhlc)) {
462 1.22 briggs case PCI_HDRTYPE_DEVICE:
463 1.22 briggs reg_start = PCI_MAPREG_START;
464 1.22 briggs reg_end = PCI_MAPREG_END;
465 1.22 briggs break;
466 1.22 briggs case PCI_HDRTYPE_PPB:
467 1.1 briggs pd->ppb = query_bus(pb, pd, dev);
468 1.1 briggs if (pd->ppb == NULL)
469 1.1 briggs return -1;
470 1.1 briggs return 0;
471 1.22 briggs case PCI_HDRTYPE_PCB:
472 1.22 briggs reg_start = PCI_MAPREG_START;
473 1.22 briggs reg_end = PCI_MAPREG_PCB_END;
474 1.22 briggs
475 1.22 briggs busreg = pci_conf_read(pb->pc, tag, PCI_BUSNUM);
476 1.22 briggs busreg = (busreg & 0xff000000) |
477 1.22 briggs pb->busno << PCI_BRIDGE_BUS_PRIMARY_SHIFT |
478 1.22 briggs pb->next_busno << PCI_BRIDGE_BUS_SECONDARY_SHIFT |
479 1.22 briggs pb->next_busno << PCI_BRIDGE_BUS_SUBORDINATE_SHIFT;
480 1.22 briggs pci_conf_write(pb->pc, tag, PCI_BUSNUM, busreg);
481 1.22 briggs
482 1.22 briggs pb->next_busno ++;
483 1.22 briggs break;
484 1.22 briggs default:
485 1.22 briggs return -1;
486 1.1 briggs }
487 1.1 briggs
488 1.1 briggs icr = pci_conf_read(pb->pc, tag, PCI_INTERRUPT_REG);
489 1.1 briggs pd->ipin = PCI_INTERRUPT_PIN(icr);
490 1.1 briggs pd->iline = PCI_INTERRUPT_LINE(icr);
491 1.1 briggs pd->min_gnt = PCI_MIN_GNT(icr);
492 1.1 briggs pd->max_lat = PCI_MAX_LAT(icr);
493 1.1 briggs if (pd->iline || pd->ipin) {
494 1.8 briggs pci_conf_interrupt(pb->pc, pb->busno, dev, pd->ipin, pb->swiz,
495 1.1 briggs &pd->iline);
496 1.1 briggs icr &= ~(PCI_INTERRUPT_LINE_MASK << PCI_INTERRUPT_LINE_SHIFT);
497 1.1 briggs icr |= (pd->iline << PCI_INTERRUPT_LINE_SHIFT);
498 1.1 briggs pci_conf_write(pb->pc, tag, PCI_INTERRUPT_REG, icr);
499 1.1 briggs }
500 1.1 briggs
501 1.1 briggs if (pd->min_gnt != 0 || pd->max_lat != 0) {
502 1.1 briggs if (pd->min_gnt != 0 && pd->min_gnt > pb->max_mingnt)
503 1.1 briggs pb->max_mingnt = pd->min_gnt;
504 1.1 briggs
505 1.1 briggs if (pd->max_lat != 0 && pd->max_lat < pb->min_maxlat)
506 1.1 briggs pb->min_maxlat = pd->max_lat;
507 1.1 briggs
508 1.1 briggs pb->bandwidth_used += pd->min_gnt * 4000000 /
509 1.1 briggs (pd->min_gnt + pd->max_lat);
510 1.1 briggs }
511 1.1 briggs
512 1.1 briggs width = 4;
513 1.22 briggs for (br = reg_start; br < reg_end; br += width) {
514 1.3 thorpej #if 0
515 1.8 briggs /* XXX Should only ignore if IDE not in legacy mode? */
516 1.1 briggs if (PCI_CLASS(class) == PCI_CLASS_MASS_STORAGE &&
517 1.1 briggs PCI_SUBCLASS(class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
518 1.1 briggs break;
519 1.1 briggs }
520 1.3 thorpej #endif
521 1.1 briggs bar = pci_conf_read(pb->pc, tag, br);
522 1.3 thorpej pci_conf_write(pb->pc, tag, br, 0xffffffff);
523 1.1 briggs mask = pci_conf_read(pb->pc, tag, br);
524 1.1 briggs pci_conf_write(pb->pc, tag, br, bar);
525 1.1 briggs width = 4;
526 1.1 briggs
527 1.8 briggs if ( (mode & PCI_CONF_MAP_IO)
528 1.8 briggs && (PCI_MAPREG_TYPE(mask) == PCI_MAPREG_TYPE_IO)) {
529 1.8 briggs /*
530 1.8 briggs * Upper 16 bits must be one. Devices may hardwire
531 1.8 briggs * them to zero, though, per PCI 2.2, 6.2.5.1, p 203.
532 1.8 briggs */
533 1.3 thorpej mask |= 0xffff0000;
534 1.3 thorpej
535 1.3 thorpej size = PCI_MAPREG_IO_SIZE(mask);
536 1.3 thorpej if (size == 0) {
537 1.3 thorpej if (pci_conf_debug) {
538 1.3 thorpej print_tag(pb->pc, tag);
539 1.3 thorpej printf("I/O BAR 0x%x is void\n", br);
540 1.3 thorpej }
541 1.3 thorpej continue;
542 1.3 thorpej }
543 1.1 briggs
544 1.1 briggs if (pb->niowin >= MAX_CONF_IO) {
545 1.10 thorpej printf("pciconf: too many I/O windows\n");
546 1.1 briggs return -1;
547 1.1 briggs }
548 1.1 briggs
549 1.1 briggs pi = get_io_desc(pb, size);
550 1.1 briggs pi->dev = pd;
551 1.1 briggs pi->reg = br;
552 1.1 briggs pi->size = (u_int64_t) size;
553 1.1 briggs pi->align = 4;
554 1.1 briggs pi->prefetch = 0;
555 1.1 briggs if (pci_conf_debug) {
556 1.1 briggs print_tag(pb->pc, tag);
557 1.23 scw printf("Register 0x%x, I/O size %" PRIu64 "\n",
558 1.1 briggs br, pi->size);
559 1.1 briggs }
560 1.1 briggs pb->niowin++;
561 1.1 briggs pb->io_total += size;
562 1.4 simonb } else if ((mode & PCI_CONF_MAP_MEM)
563 1.4 simonb && (PCI_MAPREG_TYPE(mask) == PCI_MAPREG_TYPE_MEM)) {
564 1.1 briggs switch (PCI_MAPREG_MEM_TYPE(mask)) {
565 1.1 briggs case PCI_MAPREG_MEM_TYPE_32BIT:
566 1.1 briggs case PCI_MAPREG_MEM_TYPE_32BIT_1M:
567 1.1 briggs size = (u_int64_t) PCI_MAPREG_MEM_SIZE(mask);
568 1.1 briggs break;
569 1.1 briggs case PCI_MAPREG_MEM_TYPE_64BIT:
570 1.1 briggs bar64 = pci_conf_read(pb->pc, tag, br + 4);
571 1.1 briggs pci_conf_write(pb->pc, tag, br + 4, 0xffffffff);
572 1.1 briggs mask64 = pci_conf_read(pb->pc, tag, br + 4);
573 1.1 briggs pci_conf_write(pb->pc, tag, br + 4, bar64);
574 1.1 briggs size = (u_int64_t) PCI_MAPREG_MEM64_SIZE(
575 1.1 briggs (((u_int64_t) mask64) << 32) | mask);
576 1.1 briggs width = 8;
577 1.16 briggs break;
578 1.1 briggs default:
579 1.1 briggs print_tag(pb->pc, tag);
580 1.1 briggs printf("reserved mapping type 0x%x\n",
581 1.1 briggs PCI_MAPREG_MEM_TYPE(mask));
582 1.1 briggs continue;
583 1.1 briggs }
584 1.1 briggs
585 1.3 thorpej if (size == 0) {
586 1.3 thorpej if (pci_conf_debug) {
587 1.3 thorpej print_tag(pb->pc, tag);
588 1.3 thorpej printf("MEM%d BAR 0x%x is void\n",
589 1.3 thorpej PCI_MAPREG_MEM_TYPE(mask) ==
590 1.3 thorpej PCI_MAPREG_MEM_TYPE_64BIT ?
591 1.3 thorpej 64 : 32, br);
592 1.3 thorpej }
593 1.3 thorpej continue;
594 1.16 briggs } else {
595 1.16 briggs if (pci_conf_debug) {
596 1.16 briggs print_tag(pb->pc, tag);
597 1.16 briggs printf("MEM%d BAR 0x%x has size %lx\n",
598 1.16 briggs PCI_MAPREG_MEM_TYPE(mask) ==
599 1.16 briggs PCI_MAPREG_MEM_TYPE_64BIT ?
600 1.16 briggs 64 : 32, br, (unsigned long)size);
601 1.16 briggs }
602 1.3 thorpej }
603 1.3 thorpej
604 1.1 briggs if (pb->nmemwin >= MAX_CONF_MEM) {
605 1.10 thorpej printf("pciconf: too many memory windows\n");
606 1.1 briggs return -1;
607 1.1 briggs }
608 1.1 briggs
609 1.1 briggs pm = get_mem_desc(pb, size);
610 1.1 briggs pm->dev = pd;
611 1.1 briggs pm->reg = br;
612 1.1 briggs pm->size = size;
613 1.1 briggs pm->align = 4;
614 1.1 briggs pm->prefetch = PCI_MAPREG_MEM_PREFETCHABLE(mask);
615 1.1 briggs if (pci_conf_debug) {
616 1.1 briggs print_tag(pb->pc, tag);
617 1.23 scw printf("Register 0x%x, memory size %"
618 1.23 scw PRIu64 "\n", br, pm->size);
619 1.1 briggs }
620 1.1 briggs pb->nmemwin++;
621 1.1 briggs if (pm->prefetch) {
622 1.1 briggs pb->pmem_total += size;
623 1.1 briggs } else {
624 1.1 briggs pb->mem_total += size;
625 1.1 briggs }
626 1.1 briggs }
627 1.1 briggs }
628 1.1 briggs
629 1.4 simonb if (mode & PCI_CONF_MAP_ROM) {
630 1.4 simonb bar = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
631 1.4 simonb pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, 0xfffffffe);
632 1.4 simonb mask = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
633 1.4 simonb pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, bar);
634 1.4 simonb
635 1.4 simonb if (mask != 0 && mask != 0xffffffff) {
636 1.4 simonb if (pb->nmemwin >= MAX_CONF_MEM) {
637 1.10 thorpej printf("pciconf: too many memory windows\n");
638 1.4 simonb return -1;
639 1.4 simonb }
640 1.4 simonb size = (u_int64_t) PCI_MAPREG_MEM_SIZE(mask);
641 1.1 briggs
642 1.4 simonb pm = get_mem_desc(pb, size);
643 1.4 simonb pm->dev = pd;
644 1.4 simonb pm->reg = PCI_MAPREG_ROM;
645 1.4 simonb pm->size = size;
646 1.4 simonb pm->align = 4;
647 1.4 simonb pm->prefetch = 1;
648 1.4 simonb if (pci_conf_debug) {
649 1.4 simonb print_tag(pb->pc, tag);
650 1.23 scw printf("Expansion ROM memory size %"
651 1.23 scw PRIu64 "\n", pm->size);
652 1.4 simonb }
653 1.4 simonb pb->nmemwin++;
654 1.4 simonb pb->pmem_total += size;
655 1.1 briggs }
656 1.8 briggs } else {
657 1.8 briggs /* Ensure ROM is disabled */
658 1.8 briggs bar = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
659 1.8 briggs pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, 0xfffffffe);
660 1.8 briggs mask = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
661 1.8 briggs pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM,
662 1.8 briggs bar & ~PCI_MAPREG_ROM_ENABLE);
663 1.1 briggs }
664 1.1 briggs
665 1.1 briggs return 0;
666 1.1 briggs }
667 1.1 briggs
668 1.1 briggs /************************************************************************/
669 1.1 briggs /************************************************************************/
670 1.1 briggs /******************** Bus configuration routines ********************/
671 1.1 briggs /************************************************************************/
672 1.1 briggs /************************************************************************/
673 1.1 briggs static u_int64_t
674 1.1 briggs pci_allocate_range(struct extent *ex, u_int64_t amt, int align)
675 1.1 briggs {
676 1.1 briggs int r;
677 1.1 briggs u_long addr;
678 1.1 briggs
679 1.1 briggs r = extent_alloc(ex, amt, align, 0, EX_NOWAIT, &addr);
680 1.1 briggs if (r) {
681 1.1 briggs addr = (u_long) -1;
682 1.23 scw printf("extent_alloc(%p, %" PRIu64 ", %d) returned %d\n",
683 1.4 simonb ex, amt, align, r);
684 1.4 simonb extent_print(ex);
685 1.1 briggs }
686 1.1 briggs return (pcireg_t) addr;
687 1.1 briggs }
688 1.1 briggs
689 1.1 briggs static int
690 1.1 briggs setup_iowins(pciconf_bus_t *pb)
691 1.1 briggs {
692 1.1 briggs pciconf_win_t *pi;
693 1.1 briggs pciconf_dev_t *pd;
694 1.1 briggs
695 1.1 briggs for (pi=pb->pciiowin; pi < &pb->pciiowin[pb->niowin] ; pi++) {
696 1.1 briggs if (pi->size == 0)
697 1.1 briggs continue;
698 1.1 briggs
699 1.1 briggs pd = pi->dev;
700 1.1 briggs pi->address = pci_allocate_range(pb->ioext, pi->size,
701 1.1 briggs pi->align);
702 1.1 briggs if (pi->address == -1) {
703 1.1 briggs print_tag(pd->pc, pd->tag);
704 1.23 scw printf("Failed to allocate PCI I/O space (%"
705 1.23 scw PRIu64 " req)\n", pi->size);
706 1.1 briggs return -1;
707 1.1 briggs }
708 1.2 briggs if (!pb->io_32bit && pi->address > 0xFFFF) {
709 1.2 briggs pi->address = 0;
710 1.2 briggs pd->enable = 0;
711 1.2 briggs }
712 1.1 briggs if (pd->ppb && pi->reg == 0) {
713 1.1 briggs pd->ppb->ioext = extent_create("pciconf", pi->address,
714 1.1 briggs pi->address + pi->size, M_DEVBUF, NULL, 0,
715 1.1 briggs EX_NOWAIT);
716 1.1 briggs if (pd->ppb->ioext == NULL) {
717 1.1 briggs print_tag(pd->pc, pd->tag);
718 1.1 briggs printf("Failed to alloc I/O ext. for bus %d\n",
719 1.1 briggs pd->ppb->busno);
720 1.1 briggs return -1;
721 1.1 briggs }
722 1.1 briggs continue;
723 1.1 briggs }
724 1.8 briggs pd->enable |= PCI_CONF_ENABLE_IO;
725 1.1 briggs if (pci_conf_debug) {
726 1.1 briggs print_tag(pd->pc, pd->tag);
727 1.23 scw printf("Putting %" PRIu64 " I/O bytes @ %#" PRIx64
728 1.23 scw " (reg %x)\n", pi->size, pi->address, pi->reg);
729 1.1 briggs }
730 1.1 briggs pci_conf_write(pd->pc, pd->tag, pi->reg,
731 1.1 briggs PCI_MAPREG_IO_ADDR(pi->address) | PCI_MAPREG_TYPE_IO);
732 1.1 briggs }
733 1.1 briggs return 0;
734 1.1 briggs }
735 1.1 briggs
736 1.1 briggs static int
737 1.1 briggs setup_memwins(pciconf_bus_t *pb)
738 1.1 briggs {
739 1.1 briggs pciconf_win_t *pm;
740 1.1 briggs pciconf_dev_t *pd;
741 1.1 briggs pcireg_t base;
742 1.1 briggs struct extent *ex;
743 1.1 briggs
744 1.1 briggs for (pm=pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin] ; pm++) {
745 1.1 briggs if (pm->size == 0)
746 1.1 briggs continue;
747 1.1 briggs
748 1.1 briggs pd = pm->dev;
749 1.1 briggs ex = (pm->prefetch) ? pb->pmemext : pb->memext;
750 1.1 briggs pm->address = pci_allocate_range(ex, pm->size, pm->align);
751 1.1 briggs if (pm->address == -1) {
752 1.1 briggs print_tag(pd->pc, pd->tag);
753 1.1 briggs printf(
754 1.23 scw "Failed to allocate PCI memory space (%" PRIu64
755 1.23 scw " req)\n", pm->size);
756 1.1 briggs return -1;
757 1.1 briggs }
758 1.1 briggs if (pd->ppb && pm->reg == 0) {
759 1.1 briggs ex = extent_create("pciconf", pm->address,
760 1.1 briggs pm->address + pm->size, M_DEVBUF, NULL, 0,
761 1.1 briggs EX_NOWAIT);
762 1.1 briggs if (ex == NULL) {
763 1.1 briggs print_tag(pd->pc, pd->tag);
764 1.1 briggs printf("Failed to alloc MEM ext. for bus %d\n",
765 1.1 briggs pd->ppb->busno);
766 1.1 briggs return -1;
767 1.1 briggs }
768 1.1 briggs if (pm->prefetch) {
769 1.1 briggs pd->ppb->pmemext = ex;
770 1.1 briggs } else {
771 1.1 briggs pd->ppb->memext = ex;
772 1.1 briggs }
773 1.1 briggs continue;
774 1.1 briggs }
775 1.2 briggs if (pm->prefetch && !pb->pmem_64bit &&
776 1.2 briggs pm->address > 0xFFFFFFFFULL) {
777 1.2 briggs pm->address = 0;
778 1.2 briggs pd->enable = 0;
779 1.8 briggs } else {
780 1.8 briggs pd->enable |= PCI_CONF_ENABLE_MEM;
781 1.2 briggs }
782 1.1 briggs if (pm->reg != PCI_MAPREG_ROM) {
783 1.1 briggs if (pci_conf_debug) {
784 1.1 briggs print_tag(pd->pc, pd->tag);
785 1.1 briggs printf(
786 1.23 scw "Putting %" PRIu64 " MEM bytes @ %#"
787 1.23 scw PRIx64 " (reg %x)\n", pm->size,
788 1.23 scw pm->address, pm->reg);
789 1.1 briggs }
790 1.1 briggs base = pci_conf_read(pd->pc, pd->tag, pm->reg);
791 1.1 briggs base = PCI_MAPREG_MEM_ADDR(pm->address) |
792 1.1 briggs PCI_MAPREG_MEM_TYPE(base);
793 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg, base);
794 1.1 briggs if (PCI_MAPREG_MEM_TYPE(base) ==
795 1.1 briggs PCI_MAPREG_MEM_TYPE_64BIT) {
796 1.1 briggs base = (pcireg_t)
797 1.1 briggs (PCI_MAPREG_MEM64_ADDR(pm->address) >> 32);
798 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg + 4,
799 1.1 briggs base);
800 1.1 briggs }
801 1.1 briggs }
802 1.1 briggs }
803 1.1 briggs for (pm=pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin] ; pm++) {
804 1.1 briggs if (pm->reg == PCI_MAPREG_ROM && pm->address != -1) {
805 1.1 briggs pd = pm->dev;
806 1.1 briggs if (pci_conf_debug) {
807 1.1 briggs print_tag(pd->pc, pd->tag);
808 1.1 briggs printf(
809 1.23 scw "Putting %" PRIu64 " ROM bytes @ %#"
810 1.23 scw PRIx64 " (reg %x)\n", pm->size,
811 1.23 scw pm->address, pm->reg);
812 1.1 briggs }
813 1.8 briggs base = (pcireg_t) (pm->address | PCI_MAPREG_ROM_ENABLE);
814 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg, base);
815 1.1 briggs }
816 1.1 briggs }
817 1.1 briggs return 0;
818 1.1 briggs }
819 1.1 briggs
820 1.1 briggs /*
821 1.1 briggs * Configure I/O, memory, and prefetcable memory spaces, then make
822 1.1 briggs * a call to configure_bus().
823 1.1 briggs */
824 1.1 briggs static int
825 1.1 briggs configure_bridge(pciconf_dev_t *pd)
826 1.1 briggs {
827 1.1 briggs unsigned long io_base, io_limit, mem_base, mem_limit;
828 1.1 briggs pciconf_bus_t *pb;
829 1.1 briggs pcireg_t io, iohigh, mem, cmd;
830 1.1 briggs int rv;
831 1.1 briggs
832 1.1 briggs pb = pd->ppb;
833 1.1 briggs /* Configure I/O base & limit*/
834 1.1 briggs if (pb->ioext) {
835 1.1 briggs io_base = pb->ioext->ex_start;
836 1.1 briggs io_limit = pb->ioext->ex_end;
837 1.2 briggs } else {
838 1.2 briggs io_base = 0x1000; /* 4K */
839 1.2 briggs io_limit = 0x0000;
840 1.1 briggs }
841 1.2 briggs if (pb->io_32bit) {
842 1.2 briggs iohigh =
843 1.2 briggs ((io_base >> 16) << PCI_BRIDGE_IOHIGH_BASE_SHIFT) |
844 1.2 briggs ((io_limit >> 16) << PCI_BRIDGE_IOHIGH_LIMIT_SHIFT);
845 1.2 briggs } else {
846 1.2 briggs if (io_limit > 0xFFFF) {
847 1.2 briggs printf("Bus %d bridge does not support 32-bit I/O. ",
848 1.2 briggs pb->busno);
849 1.2 briggs printf("Disabling I/O accesses\n");
850 1.2 briggs io_base = 0x1000; /* 4K */
851 1.2 briggs io_limit = 0x0000;
852 1.2 briggs }
853 1.2 briggs iohigh = 0;
854 1.2 briggs }
855 1.9 briggs io = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG) &
856 1.9 briggs (PCI_BRIDGE_STATIO_STATUS_MASK << PCI_BRIDGE_STATIO_STATUS_SHIFT);
857 1.2 briggs io |= (((io_base >> 8) & PCI_BRIDGE_STATIO_IOBASE_MASK)
858 1.2 briggs << PCI_BRIDGE_STATIO_IOBASE_SHIFT);
859 1.2 briggs io |= (((io_limit >> 8) & PCI_BRIDGE_STATIO_IOLIMIT_MASK)
860 1.2 briggs << PCI_BRIDGE_STATIO_IOLIMIT_SHIFT);
861 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG, io);
862 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_IOHIGH_REG, iohigh);
863 1.1 briggs
864 1.1 briggs /* Configure mem base & limit */
865 1.1 briggs if (pb->memext) {
866 1.1 briggs mem_base = pb->memext->ex_start;
867 1.1 briggs mem_limit = pb->memext->ex_end;
868 1.2 briggs } else {
869 1.2 briggs mem_base = 0x100000; /* 1M */
870 1.2 briggs mem_limit = 0x000000;
871 1.1 briggs }
872 1.19 thorpej #if ULONG_MAX > 0xffffffff
873 1.2 briggs if (mem_limit > 0xFFFFFFFFULL) {
874 1.2 briggs printf("Bus %d bridge MEM range out of range. ", pb->busno);
875 1.2 briggs printf("Disabling MEM accesses\n");
876 1.2 briggs mem_base = 0x100000; /* 1M */
877 1.2 briggs mem_limit = 0x000000;
878 1.2 briggs }
879 1.19 thorpej #endif
880 1.2 briggs mem = (((mem_base >> 20) & PCI_BRIDGE_MEMORY_BASE_MASK)
881 1.2 briggs << PCI_BRIDGE_MEMORY_BASE_SHIFT);
882 1.2 briggs mem |= (((mem_limit >> 20) & PCI_BRIDGE_MEMORY_LIMIT_MASK)
883 1.2 briggs << PCI_BRIDGE_MEMORY_LIMIT_SHIFT);
884 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_MEMORY_REG, mem);
885 1.1 briggs
886 1.1 briggs /* Configure prefetchable mem base & limit */
887 1.1 briggs if (pb->pmemext) {
888 1.1 briggs mem_base = pb->pmemext->ex_start;
889 1.1 briggs mem_limit = pb->pmemext->ex_end;
890 1.2 briggs } else {
891 1.2 briggs mem_base = 0x100000; /* 1M */
892 1.2 briggs mem_limit = 0x000000;
893 1.1 briggs }
894 1.2 briggs mem = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG);
895 1.19 thorpej #if ULONG_MAX > 0xffffffff
896 1.2 briggs if (!PCI_BRIDGE_PREFETCHMEM_64BITS(mem) && mem_limit > 0xFFFFFFFFULL) {
897 1.2 briggs printf("Bus %d bridge does not support 64-bit PMEM. ",
898 1.2 briggs pb->busno);
899 1.2 briggs printf("Disabling prefetchable-MEM accesses\n");
900 1.2 briggs mem_base = 0x100000; /* 1M */
901 1.2 briggs mem_limit = 0x000000;
902 1.2 briggs }
903 1.19 thorpej #endif
904 1.2 briggs mem = (((mem_base >> 20) & PCI_BRIDGE_PREFETCHMEM_BASE_MASK)
905 1.2 briggs << PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT);
906 1.2 briggs mem |= (((mem_limit >> 20) & PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK)
907 1.2 briggs << PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT);
908 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG, mem);
909 1.2 briggs /*
910 1.2 briggs * XXX -- 64-bit systems need a lot more than just this...
911 1.2 briggs */
912 1.2 briggs if (sizeof(u_long) > 4) {
913 1.2 briggs mem_base = (int64_t) mem_base >> 32;
914 1.2 briggs mem_limit = (int64_t) mem_limit >> 32;
915 1.2 briggs }
916 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHBASE32_REG,
917 1.2 briggs mem_base & 0xffffffff);
918 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHLIMIT32_REG,
919 1.2 briggs mem_limit & 0xffffffff);
920 1.1 briggs
921 1.1 briggs rv = configure_bus(pb);
922 1.1 briggs
923 1.1 briggs if (pb->ioext)
924 1.1 briggs extent_destroy(pb->ioext);
925 1.1 briggs if (pb->memext)
926 1.1 briggs extent_destroy(pb->memext);
927 1.1 briggs if (pb->pmemext)
928 1.1 briggs extent_destroy(pb->pmemext);
929 1.1 briggs if (rv == 0) {
930 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG);
931 1.1 briggs cmd &= PCI_BRIDGE_CONTROL_MASK;
932 1.1 briggs cmd |= (PCI_BRIDGE_CONTROL_PERE | PCI_BRIDGE_CONTROL_SERR)
933 1.1 briggs << PCI_BRIDGE_CONTROL_SHIFT;
934 1.1 briggs if (pb->fast_b2b) {
935 1.1 briggs cmd |= PCI_BRIDGE_CONTROL_SECFASTB2B
936 1.1 briggs << PCI_BRIDGE_CONTROL_SHIFT;
937 1.1 briggs }
938 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG, cmd);
939 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
940 1.1 briggs cmd |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE;
941 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
942 1.1 briggs }
943 1.1 briggs
944 1.1 briggs return rv;
945 1.1 briggs }
946 1.1 briggs
947 1.1 briggs /*
948 1.1 briggs * Calculate latency values, allocate I/O and MEM segments, then set them
949 1.1 briggs * up. If a PCI-PCI bridge is found, configure the bridge separately,
950 1.1 briggs * which will cause a recursive call back here.
951 1.1 briggs */
952 1.1 briggs static int
953 1.1 briggs configure_bus(pciconf_bus_t *pb)
954 1.1 briggs {
955 1.1 briggs pciconf_dev_t *pd;
956 1.8 briggs int def_ltim, max_ltim, band, bus_mhz;
957 1.1 briggs
958 1.20 simonb if (pb->ndevs == 0) {
959 1.20 simonb if (pci_conf_debug)
960 1.20 simonb printf("PCI bus %d - no devices\n", pb->busno);
961 1.20 simonb return (1);
962 1.20 simonb }
963 1.8 briggs bus_mhz = pb->freq_66 ? 66 : 33;
964 1.8 briggs max_ltim = pb->max_mingnt * bus_mhz / 4; /* cvt to cycle count */
965 1.1 briggs band = 40000000; /* 0.25us cycles/sec */
966 1.1 briggs if (band < pb->bandwidth_used) {
967 1.1 briggs printf("PCI bus %d: Warning: Total bandwidth exceeded!?\n",
968 1.1 briggs pb->busno);
969 1.1 briggs def_ltim = -1;
970 1.1 briggs } else {
971 1.1 briggs def_ltim = (band - pb->bandwidth_used) / pb->ndevs;
972 1.1 briggs if (def_ltim > pb->min_maxlat)
973 1.1 briggs def_ltim = pb->min_maxlat;
974 1.8 briggs def_ltim = def_ltim * bus_mhz / 4;
975 1.1 briggs }
976 1.1 briggs def_ltim = (def_ltim + 7) & ~7;
977 1.1 briggs max_ltim = (max_ltim + 7) & ~7;
978 1.1 briggs
979 1.1 briggs pb->def_ltim = MIN( def_ltim, 255 );
980 1.1 briggs pb->max_ltim = MIN( MAX(max_ltim, def_ltim ), 255 );
981 1.1 briggs
982 1.1 briggs /*
983 1.1 briggs * Now we have what we need to initialize the devices.
984 1.1 briggs * It would probably be better if we could allocate all of these
985 1.1 briggs * for all busses at once, but "not right now". First, get a list
986 1.1 briggs * of free memory ranges from the m.d. system.
987 1.1 briggs */
988 1.1 briggs if (setup_iowins(pb) || setup_memwins(pb)) {
989 1.1 briggs printf("PCI bus configuration failed: ");
990 1.1 briggs printf("unable to assign all I/O and memory ranges.");
991 1.1 briggs return -1;
992 1.1 briggs }
993 1.1 briggs
994 1.1 briggs /*
995 1.1 briggs * Configure the latency for the devices, and enable them.
996 1.1 briggs */
997 1.1 briggs for (pd=pb->device ; pd < &pb->device[pb->ndevs] ; pd++) {
998 1.1 briggs pcireg_t cmd, class, misc;
999 1.1 briggs int ltim;
1000 1.1 briggs
1001 1.1 briggs if (pci_conf_debug) {
1002 1.1 briggs print_tag(pd->pc, pd->tag);
1003 1.1 briggs printf("Configuring device.\n");
1004 1.1 briggs }
1005 1.1 briggs class = pci_conf_read(pd->pc, pd->tag, PCI_CLASS_REG);
1006 1.1 briggs misc = pci_conf_read(pd->pc, pd->tag, PCI_BHLC_REG);
1007 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
1008 1.8 briggs cmd |= PCI_COMMAND_SERR_ENABLE | PCI_COMMAND_PARITY_ENABLE;
1009 1.1 briggs if (pb->fast_b2b)
1010 1.1 briggs cmd |= PCI_COMMAND_BACKTOBACK_ENABLE;
1011 1.1 briggs if (PCI_CLASS(class) != PCI_CLASS_BRIDGE ||
1012 1.1 briggs PCI_SUBCLASS(class) != PCI_SUBCLASS_BRIDGE_PCI) {
1013 1.8 briggs if (pd->enable & PCI_CONF_ENABLE_IO)
1014 1.8 briggs cmd |= PCI_COMMAND_IO_ENABLE;
1015 1.8 briggs if (pd->enable & PCI_CONF_ENABLE_MEM)
1016 1.8 briggs cmd |= PCI_COMMAND_MEM_ENABLE;
1017 1.8 briggs if (pd->enable & PCI_CONF_ENABLE_BM)
1018 1.8 briggs cmd |= PCI_COMMAND_MASTER_ENABLE;
1019 1.8 briggs ltim = pd->min_gnt * bus_mhz / 4;
1020 1.1 briggs ltim = MIN (MAX (pb->def_ltim, ltim), pb->max_ltim);
1021 1.1 briggs } else {
1022 1.8 briggs cmd |= PCI_COMMAND_MASTER_ENABLE;
1023 1.1 briggs ltim = MIN (pb->def_ltim, pb->max_ltim);
1024 1.1 briggs }
1025 1.8 briggs if (!(pd->enable)) {
1026 1.2 briggs print_tag(pd->pc, pd->tag);
1027 1.2 briggs printf("Disabled due to lack of resources.\n");
1028 1.2 briggs cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
1029 1.2 briggs PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
1030 1.2 briggs }
1031 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
1032 1.1 briggs
1033 1.14 thorpej misc &= ~((PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT) |
1034 1.14 thorpej (PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT));
1035 1.14 thorpej misc |= (ltim & PCI_LATTIMER_MASK) << PCI_LATTIMER_SHIFT;
1036 1.15 kleink misc |= ((pb->cacheline_size >> 2) & PCI_CACHELINE_MASK) <<
1037 1.14 thorpej PCI_CACHELINE_SHIFT;
1038 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_BHLC_REG, misc);
1039 1.1 briggs
1040 1.1 briggs if (pd->ppb) {
1041 1.1 briggs if (configure_bridge(pd) < 0)
1042 1.1 briggs return -1;
1043 1.1 briggs continue;
1044 1.1 briggs }
1045 1.1 briggs }
1046 1.1 briggs
1047 1.1 briggs if (pci_conf_debug) {
1048 1.1 briggs printf("PCI bus %d configured\n", pb->busno);
1049 1.1 briggs }
1050 1.1 briggs
1051 1.1 briggs return 0;
1052 1.1 briggs }
1053 1.1 briggs
1054 1.1 briggs /*
1055 1.1 briggs * Let's configure the PCI bus.
1056 1.1 briggs * This consists of basically scanning for all existing devices,
1057 1.1 briggs * identifying their needs, and then making another pass over them
1058 1.1 briggs * to set:
1059 1.1 briggs * 1. I/O addresses
1060 1.1 briggs * 2. Memory addresses (Prefetchable and not)
1061 1.1 briggs * 3. PCI command register
1062 1.1 briggs * 4. The latency part of the PCI BHLC (BIST (Built-In Self Test),
1063 1.1 briggs * Header type, Latency timer, Cache line size) register
1064 1.1 briggs *
1065 1.1 briggs * The command register is set to enable fast back-to-back transactions
1066 1.1 briggs * if the host bridge says it can handle it. We also configure
1067 1.1 briggs * Master Enable, SERR enable, parity enable, and (if this is not a
1068 1.1 briggs * PCI-PCI bridge) the I/O and Memory spaces. Apparently some devices
1069 1.1 briggs * will not report some I/O space.
1070 1.1 briggs *
1071 1.1 briggs * The latency is computed to be a "fair share" of the bus bandwidth.
1072 1.1 briggs * The bus bandwidth variable is initialized to the number of PCI cycles
1073 1.1 briggs * in one second. The number of cycles taken for one transaction by each
1074 1.1 briggs * device (MAX_LAT + MIN_GNT) is then subtracted from the bandwidth.
1075 1.1 briggs * Care is taken to ensure that the latency timer won't be set such that
1076 1.1 briggs * it would exceed the critical time for any device.
1077 1.1 briggs *
1078 1.1 briggs * This is complicated somewhat due to the presence of bridges. PCI-PCI
1079 1.1 briggs * bridges are probed and configured recursively.
1080 1.1 briggs */
1081 1.1 briggs int
1082 1.1 briggs pci_configure_bus(pci_chipset_tag_t pc, struct extent *ioext,
1083 1.14 thorpej struct extent *memext, struct extent *pmemext, int firstbus,
1084 1.14 thorpej int cacheline_size)
1085 1.1 briggs {
1086 1.1 briggs pciconf_bus_t *pb;
1087 1.1 briggs int rv;
1088 1.1 briggs
1089 1.1 briggs pb = malloc (sizeof (pciconf_bus_t), M_DEVBUF, M_NOWAIT);
1090 1.12 thorpej pb->busno = firstbus;
1091 1.1 briggs pb->next_busno = pb->busno + 1;
1092 1.1 briggs pb->last_busno = 255;
1093 1.14 thorpej pb->cacheline_size = cacheline_size;
1094 1.1 briggs pb->parent_bus = NULL;
1095 1.1 briggs pb->swiz = 0;
1096 1.2 briggs pb->io_32bit = 1;
1097 1.2 briggs pb->pmem_64bit = 0;
1098 1.1 briggs pb->ioext = ioext;
1099 1.1 briggs pb->memext = memext;
1100 1.1 briggs if (pmemext == NULL) {
1101 1.1 briggs pb->pmemext = memext;
1102 1.1 briggs } else {
1103 1.1 briggs pb->pmemext = pmemext;
1104 1.1 briggs }
1105 1.1 briggs pb->pc = pc;
1106 1.1 briggs pb->io_total = pb->mem_total = pb->pmem_total = 0;
1107 1.1 briggs
1108 1.1 briggs rv = probe_bus(pb);
1109 1.17 augustss pb->last_busno = pb->next_busno-1;
1110 1.1 briggs if (rv == 0) {
1111 1.1 briggs rv = configure_bus(pb);
1112 1.1 briggs }
1113 1.1 briggs
1114 1.1 briggs /*
1115 1.1 briggs * All done!
1116 1.1 briggs */
1117 1.1 briggs free(pb, M_DEVBUF);
1118 1.1 briggs return rv;
1119 1.1 briggs }
1120