Home | History | Annotate | Line # | Download | only in pci
pciconf.c revision 1.30.52.1
      1  1.30.52.1      matt /*	$NetBSD: pciconf.c,v 1.30.52.1 2011/12/24 01:25:51 matt Exp $	*/
      2        1.1    briggs 
      3        1.1    briggs /*
      4        1.1    briggs  * Copyright 2001 Wasabi Systems, Inc.
      5        1.1    briggs  * All rights reserved.
      6        1.1    briggs  *
      7        1.1    briggs  * Written by Allen Briggs for Wasabi Systems, Inc.
      8        1.1    briggs  *
      9        1.1    briggs  * Redistribution and use in source and binary forms, with or without
     10        1.1    briggs  * modification, are permitted provided that the following conditions
     11        1.1    briggs  * are met:
     12        1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     13        1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     14        1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     16        1.1    briggs  *    documentation and/or other materials provided with the distribution.
     17        1.1    briggs  * 3. All advertising materials mentioning features or use of this software
     18        1.1    briggs  *    must display the following acknowledgement:
     19        1.1    briggs  *      This product includes software developed for the NetBSD Project by
     20        1.1    briggs  *      Wasabi Systems, Inc.
     21        1.1    briggs  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.1    briggs  *    or promote products derived from this software without specific prior
     23        1.1    briggs  *    written permission.
     24        1.1    briggs  *
     25        1.1    briggs  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.1    briggs  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.1    briggs  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.1    briggs  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.1    briggs  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.1    briggs  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.1    briggs  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.1    briggs  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.1    briggs  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.1    briggs  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.1    briggs  * POSSIBILITY OF SUCH DAMAGE.
     36        1.1    briggs  */
     37        1.1    briggs /*
     38        1.1    briggs  * Derived in part from code from PMON/2000 (http://pmon.groupbsd.org/).
     39        1.1    briggs  */
     40        1.1    briggs 
     41        1.2    briggs /*
     42        1.2    briggs  * To do:
     43       1.10   thorpej  *    - Perform all data structure allocation dynamically, don't have
     44       1.10   thorpej  *	statically-sized arrays ("oops, you lose because you have too
     45       1.10   thorpej  *	many slots filled!")
     46        1.7   thorpej  *    - Do this in 2 passes, with an MD hook to control the behavior:
     47        1.7   thorpej  *		(1) Configure the bus (possibly including expansion
     48        1.7   thorpej  *		    ROMs.
     49        1.7   thorpej  *		(2) Another pass to disable expansion ROMs if they're
     50        1.7   thorpej  *		    mapped (since you're not supposed to leave them
     51        1.7   thorpej  *		    mapped when you're not using them).
     52        1.7   thorpej  *	This would facilitate MD code executing the expansion ROMs
     53        1.7   thorpej  *	if necessary (possibly with an x86 emulator) to configure
     54        1.7   thorpej  *	devices (e.g. VGA cards).
     55        1.2    briggs  *    - Deal with "anything can be hot-plugged" -- i.e., carry configuration
     56        1.8    briggs  *	information around & be able to reconfigure on the fly
     57        1.2    briggs  *    - Deal with segments (See IA64 System Abstraction Layer)
     58        1.2    briggs  *    - Deal with subtractive bridges (& non-spec positive/subtractive decode)
     59        1.2    briggs  *    - Deal with ISA/VGA/VGA palette snooping
     60        1.2    briggs  *    - Deal with device capabilities on bridges
     61        1.8    briggs  *    - Worry about changing a bridge to/from transparency
     62        1.8    briggs  * From thorpej (05/25/01)
     63        1.8    briggs  *    - Try to handle devices that are already configured (perhaps using that
     64        1.8    briggs  *      as a hint to where we put other devices)
     65        1.2    briggs  */
     66       1.13     lukem 
     67       1.13     lukem #include <sys/cdefs.h>
     68  1.30.52.1      matt __KERNEL_RCSID(0, "$NetBSD: pciconf.c,v 1.30.52.1 2011/12/24 01:25:51 matt Exp $");
     69        1.2    briggs 
     70        1.1    briggs #include "opt_pci.h"
     71        1.1    briggs 
     72        1.1    briggs #include <sys/param.h>
     73        1.1    briggs #include <sys/extent.h>
     74        1.1    briggs #include <sys/queue.h>
     75        1.1    briggs #include <sys/systm.h>
     76        1.1    briggs #include <sys/malloc.h>
     77        1.1    briggs 
     78        1.1    briggs #include <dev/pci/pcivar.h>
     79        1.1    briggs #include <dev/pci/pciconf.h>
     80        1.1    briggs #include <dev/pci/pcidevs.h>
     81       1.22    briggs #include <dev/pci/pccbbreg.h>
     82        1.1    briggs 
     83        1.1    briggs int pci_conf_debug = 0;
     84        1.1    briggs 
     85        1.1    briggs #if !defined(MIN)
     86        1.1    briggs #define	MIN(a,b) (((a)<(b))?(a):(b))
     87        1.1    briggs #define	MAX(a,b) (((a)>(b))?(a):(b))
     88        1.1    briggs #endif
     89        1.1    briggs 
     90        1.1    briggs /* per-bus constants. */
     91       1.10   thorpej #define MAX_CONF_DEV	32			/* Arbitrary */
     92        1.1    briggs #define MAX_CONF_MEM	(3 * MAX_CONF_DEV)	/* Avg. 3 per device -- Arb. */
     93        1.8    briggs #define MAX_CONF_IO	(3 * MAX_CONF_DEV)	/* Avg. 1 per device -- Arb. */
     94        1.1    briggs 
     95        1.1    briggs struct _s_pciconf_bus_t;			/* Forward declaration */
     96        1.1    briggs 
     97        1.1    briggs typedef struct _s_pciconf_dev_t {
     98        1.1    briggs 	int		ipin;
     99        1.1    briggs 	int		iline;
    100        1.1    briggs 	int		min_gnt;
    101        1.1    briggs 	int		max_lat;
    102        1.2    briggs 	int		enable;
    103        1.1    briggs 	pcitag_t	tag;
    104        1.1    briggs 	pci_chipset_tag_t	pc;
    105        1.1    briggs 	struct _s_pciconf_bus_t	*ppb;		/* I am really a bridge */
    106        1.1    briggs } pciconf_dev_t;
    107        1.1    briggs 
    108        1.1    briggs typedef struct _s_pciconf_win_t {
    109        1.1    briggs 	pciconf_dev_t	*dev;
    110        1.1    briggs 	int		reg;			/* 0 for busses */
    111        1.1    briggs 	int		align;
    112        1.1    briggs 	int		prefetch;
    113        1.1    briggs 	u_int64_t	size;
    114        1.1    briggs 	u_int64_t	address;
    115        1.1    briggs } pciconf_win_t;
    116        1.1    briggs 
    117        1.1    briggs typedef struct _s_pciconf_bus_t {
    118        1.1    briggs 	int		busno;
    119        1.1    briggs 	int		next_busno;
    120        1.1    briggs 	int		last_busno;
    121        1.1    briggs 	int		max_mingnt;
    122        1.1    briggs 	int		min_maxlat;
    123       1.14   thorpej 	int		cacheline_size;
    124        1.1    briggs 	int		prefetch;
    125        1.1    briggs 	int		fast_b2b;
    126        1.1    briggs 	int		freq_66;
    127        1.1    briggs 	int		def_ltim;
    128        1.1    briggs 	int		max_ltim;
    129        1.1    briggs 	int		bandwidth_used;
    130        1.1    briggs 	int		swiz;
    131        1.2    briggs 	int		io_32bit;
    132        1.2    briggs 	int		pmem_64bit;
    133  1.30.52.1      matt 	int		io_align;
    134  1.30.52.1      matt 	int		mem_align;
    135  1.30.52.1      matt 	int		pmem_align;
    136        1.1    briggs 
    137        1.1    briggs 	int		ndevs;
    138        1.1    briggs 	pciconf_dev_t	device[MAX_CONF_DEV];
    139        1.1    briggs 
    140        1.1    briggs 	/* These should be sorted in order of decreasing size */
    141        1.1    briggs 	int		nmemwin;
    142        1.1    briggs 	pciconf_win_t	pcimemwin[MAX_CONF_MEM];
    143        1.1    briggs 	int		niowin;
    144        1.1    briggs 	pciconf_win_t	pciiowin[MAX_CONF_IO];
    145        1.1    briggs 
    146        1.1    briggs 	bus_size_t	io_total;
    147        1.1    briggs 	bus_size_t	mem_total;
    148        1.1    briggs 	bus_size_t	pmem_total;
    149        1.1    briggs 
    150        1.1    briggs 	struct extent	*ioext;
    151        1.1    briggs 	struct extent	*memext;
    152        1.1    briggs 	struct extent	*pmemext;
    153        1.1    briggs 
    154        1.1    briggs 	pci_chipset_tag_t	pc;
    155        1.1    briggs 	struct _s_pciconf_bus_t *parent_bus;
    156        1.1    briggs } pciconf_bus_t;
    157        1.1    briggs 
    158        1.1    briggs static int	probe_bus(pciconf_bus_t *);
    159        1.1    briggs static void	alloc_busno(pciconf_bus_t *, pciconf_bus_t *);
    160       1.18    simonb static void	set_busreg(pci_chipset_tag_t, pcitag_t, int, int, int);
    161        1.4    simonb static int	pci_do_device_query(pciconf_bus_t *, pcitag_t, int, int, int);
    162        1.1    briggs static int	setup_iowins(pciconf_bus_t *);
    163        1.1    briggs static int	setup_memwins(pciconf_bus_t *);
    164        1.1    briggs static int	configure_bridge(pciconf_dev_t *);
    165        1.1    briggs static int	configure_bus(pciconf_bus_t *);
    166        1.1    briggs static u_int64_t	pci_allocate_range(struct extent *, u_int64_t, int);
    167        1.1    briggs static pciconf_win_t	*get_io_desc(pciconf_bus_t *, bus_size_t);
    168        1.1    briggs static pciconf_win_t	*get_mem_desc(pciconf_bus_t *, bus_size_t);
    169        1.1    briggs static pciconf_bus_t	*query_bus(pciconf_bus_t *, pciconf_dev_t *, int);
    170        1.1    briggs 
    171        1.1    briggs static void	print_tag(pci_chipset_tag_t, pcitag_t);
    172        1.1    briggs 
    173        1.1    briggs static void
    174        1.1    briggs print_tag(pci_chipset_tag_t pc, pcitag_t tag)
    175        1.1    briggs {
    176        1.1    briggs 	int	bus, dev, func;
    177        1.1    briggs 
    178        1.1    briggs 	pci_decompose_tag(pc, tag, &bus, &dev, &func);
    179        1.1    briggs 	printf("PCI: bus %d, device %d, function %d: ", bus, dev, func);
    180        1.1    briggs }
    181        1.1    briggs 
    182        1.1    briggs /************************************************************************/
    183        1.1    briggs /************************************************************************/
    184        1.1    briggs /***********************   Bus probing routines   ***********************/
    185        1.1    briggs /************************************************************************/
    186        1.1    briggs /************************************************************************/
    187        1.1    briggs static pciconf_win_t *
    188        1.1    briggs get_io_desc(pciconf_bus_t *pb, bus_size_t size)
    189        1.1    briggs {
    190        1.1    briggs 	int	i, n;
    191        1.1    briggs 
    192        1.1    briggs 	n = pb->niowin;
    193        1.1    briggs 	for (i=n; i > 0 && size > pb->pciiowin[i-1].size; i--)
    194        1.1    briggs 		pb->pciiowin[i] = pb->pciiowin[i-1]; /* struct copy */
    195        1.1    briggs 	return &pb->pciiowin[i];
    196        1.1    briggs }
    197        1.1    briggs 
    198        1.1    briggs static pciconf_win_t *
    199        1.1    briggs get_mem_desc(pciconf_bus_t *pb, bus_size_t size)
    200        1.1    briggs {
    201        1.1    briggs 	int	i, n;
    202        1.1    briggs 
    203        1.1    briggs 	n = pb->nmemwin;
    204        1.1    briggs 	for (i=n; i > 0 && size > pb->pcimemwin[i-1].size; i--)
    205        1.1    briggs 		pb->pcimemwin[i] = pb->pcimemwin[i-1]; /* struct copy */
    206        1.1    briggs 	return &pb->pcimemwin[i];
    207        1.1    briggs }
    208        1.1    briggs 
    209        1.1    briggs /*
    210        1.1    briggs  * Set up bus common stuff, then loop over devices & functions.
    211        1.1    briggs  * If we find something, call pci_do_device_query()).
    212        1.1    briggs  */
    213        1.1    briggs static int
    214        1.1    briggs probe_bus(pciconf_bus_t *pb)
    215        1.1    briggs {
    216        1.1    briggs 	int device, maxdevs;
    217        1.8    briggs #ifdef __PCI_BUS_DEVORDER
    218        1.8    briggs 	char devs[32];
    219        1.8    briggs 	int  i;
    220        1.8    briggs #endif
    221        1.1    briggs 
    222        1.1    briggs 	maxdevs = pci_bus_maxdevs(pb->pc, pb->busno);
    223        1.1    briggs 	pb->ndevs = 0;
    224        1.1    briggs 	pb->niowin = 0;
    225        1.1    briggs 	pb->nmemwin = 0;
    226        1.1    briggs 	pb->freq_66 = 1;
    227       1.21  augustss #ifdef PCICONF_NO_FAST_B2B
    228       1.21  augustss 	pb->fast_b2b = 0;
    229       1.21  augustss #else
    230        1.1    briggs 	pb->fast_b2b = 1;
    231       1.21  augustss #endif
    232        1.1    briggs 	pb->prefetch = 1;
    233        1.1    briggs 	pb->max_mingnt = 0;	/* we are looking for the maximum */
    234        1.1    briggs 	pb->min_maxlat = 0x100;	/* we are looking for the minimum */
    235        1.1    briggs 	pb->bandwidth_used = 0;
    236        1.4    simonb 
    237        1.8    briggs #ifdef __PCI_BUS_DEVORDER
    238        1.8    briggs 	pci_bus_devorder(pb->pc, pb->busno, devs);
    239       1.18    simonb 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++) {
    240        1.8    briggs #else
    241       1.18    simonb 	for (device = 0; device < maxdevs; device++) {
    242        1.8    briggs #endif
    243        1.1    briggs 		pcitag_t tag;
    244        1.1    briggs 		pcireg_t id, bhlcr;
    245        1.1    briggs 		int function, nfunction;
    246        1.4    simonb 		int confmode;
    247        1.1    briggs 
    248        1.1    briggs 		tag = pci_make_tag(pb->pc, pb->busno, device, 0);
    249        1.1    briggs 		if (pci_conf_debug) {
    250        1.1    briggs 			print_tag(pb->pc, tag);
    251        1.1    briggs 		}
    252        1.1    briggs 		id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
    253        1.1    briggs 
    254        1.4    simonb 		if (pci_conf_debug) {
    255        1.4    simonb 			printf("id=%x: Vendor=%x, Product=%x\n",
    256        1.4    simonb 			    id, PCI_VENDOR(id),PCI_PRODUCT(id));
    257        1.4    simonb 		}
    258        1.1    briggs 		/* Invalid vendor ID value? */
    259        1.1    briggs 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    260        1.1    briggs 			continue;
    261        1.1    briggs 
    262        1.1    briggs 		bhlcr = pci_conf_read(pb->pc, tag, PCI_BHLC_REG);
    263        1.1    briggs 		nfunction = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    264        1.1    briggs 		for (function = 0 ; function < nfunction ; function++) {
    265        1.1    briggs 			tag = pci_make_tag(pb->pc, pb->busno, device, function);
    266        1.1    briggs 			id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
    267        1.1    briggs 			if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    268        1.1    briggs 				continue;
    269        1.1    briggs 			if (pb->ndevs+1 < MAX_CONF_DEV) {
    270        1.1    briggs 				if (pci_conf_debug) {
    271        1.1    briggs 					print_tag(pb->pc, tag);
    272        1.3   thorpej 					printf("Found dev 0x%04x 0x%04x -- "
    273        1.3   thorpej 					    "really probing.\n",
    274        1.3   thorpej 					PCI_VENDOR(id), PCI_PRODUCT(id));
    275        1.1    briggs 				}
    276        1.4    simonb #ifdef __HAVE_PCI_CONF_HOOK
    277        1.4    simonb 				confmode = pci_conf_hook(pb->pc, pb->busno,
    278        1.4    simonb 				    device, function, id);
    279        1.4    simonb 				if (confmode == 0)
    280        1.4    simonb 					continue;
    281        1.4    simonb #else
    282        1.6   thorpej 				/*
    283        1.6   thorpej 				 * Don't enable expansion ROMS -- some cards
    284        1.6   thorpej 				 * share address decoders between the EXPROM
    285        1.6   thorpej 				 * and PCI memory space, and enabling the ROM
    286        1.6   thorpej 				 * when not needed will cause all sorts of
    287        1.6   thorpej 				 * lossage.
    288        1.6   thorpej 				 */
    289       1.28   gdamore 				confmode = PCI_CONF_DEFAULT;
    290        1.4    simonb #endif
    291        1.1    briggs 				if (pci_do_device_query(pb, tag, device,
    292        1.4    simonb 				    function, confmode))
    293        1.1    briggs 					return -1;
    294        1.1    briggs 				pb->ndevs++;
    295        1.1    briggs 			}
    296        1.1    briggs 		}
    297        1.1    briggs 	}
    298        1.1    briggs 	return 0;
    299        1.1    briggs }
    300        1.1    briggs 
    301        1.1    briggs static void
    302        1.1    briggs alloc_busno(pciconf_bus_t *parent, pciconf_bus_t *pb)
    303        1.1    briggs {
    304        1.1    briggs 	pb->busno = parent->next_busno;
    305       1.17  augustss 	pb->next_busno = pb->busno + 1;
    306       1.17  augustss }
    307       1.17  augustss 
    308       1.17  augustss static void
    309       1.17  augustss set_busreg(pci_chipset_tag_t pc, pcitag_t tag, int prim, int sec, int sub)
    310       1.17  augustss {
    311       1.17  augustss 	pcireg_t	busreg;
    312       1.17  augustss 
    313       1.17  augustss 	busreg  =  prim << PCI_BRIDGE_BUS_PRIMARY_SHIFT;
    314       1.17  augustss 	busreg |=   sec << PCI_BRIDGE_BUS_SECONDARY_SHIFT;
    315       1.17  augustss 	busreg |=   sub << PCI_BRIDGE_BUS_SUBORDINATE_SHIFT;
    316       1.17  augustss 	pci_conf_write(pc, tag, PCI_BRIDGE_BUS_REG, busreg);
    317        1.1    briggs }
    318        1.1    briggs 
    319        1.1    briggs static pciconf_bus_t *
    320        1.1    briggs query_bus(pciconf_bus_t *parent, pciconf_dev_t *pd, int dev)
    321        1.1    briggs {
    322        1.1    briggs 	pciconf_bus_t	*pb;
    323       1.17  augustss 	pcireg_t	io, pmem;
    324        1.1    briggs 	pciconf_win_t	*pi, *pm;
    325        1.1    briggs 
    326        1.1    briggs 	pb = malloc (sizeof (pciconf_bus_t), M_DEVBUF, M_NOWAIT);
    327        1.1    briggs 	if (!pb)
    328        1.1    briggs 		panic("Unable to allocate memory for PCI configuration.");
    329        1.1    briggs 
    330       1.14   thorpej 	pb->cacheline_size = parent->cacheline_size;
    331        1.1    briggs 	pb->parent_bus = parent;
    332        1.1    briggs 	alloc_busno(parent, pb);
    333        1.1    briggs 
    334  1.30.52.1      matt 	pb->mem_align = 0x100000;	/* 1M alignment */
    335  1.30.52.1      matt 	pb->pmem_align = 0x100000;	/* 1M alignment */
    336  1.30.52.1      matt 	pb->io_align = 0x1000;		/* 4K alignment */
    337  1.30.52.1      matt 
    338       1.17  augustss 	set_busreg(parent->pc, pd->tag, parent->busno, pb->busno, 0xff);
    339        1.1    briggs 
    340        1.1    briggs 	pb->swiz = parent->swiz + dev;
    341        1.1    briggs 
    342        1.1    briggs 	pb->ioext = NULL;
    343        1.1    briggs 	pb->memext = NULL;
    344        1.1    briggs 	pb->pmemext = NULL;
    345        1.1    briggs 	pb->pc = parent->pc;
    346        1.1    briggs 	pb->io_total = pb->mem_total = pb->pmem_total = 0;
    347        1.1    briggs 
    348        1.2    briggs 	pb->io_32bit = 0;
    349        1.2    briggs 	if (parent->io_32bit) {
    350       1.11   thorpej 		io = pci_conf_read(parent->pc, pd->tag, PCI_BRIDGE_STATIO_REG);
    351        1.2    briggs 		if (PCI_BRIDGE_IO_32BITS(io)) {
    352        1.2    briggs 			pb->io_32bit = 1;
    353        1.2    briggs 		}
    354        1.2    briggs 	}
    355        1.2    briggs 
    356        1.2    briggs 	pb->pmem_64bit = 0;
    357        1.2    briggs 	if (parent->pmem_64bit) {
    358       1.11   thorpej 		pmem = pci_conf_read(parent->pc, pd->tag,
    359        1.2    briggs 		    PCI_BRIDGE_PREFETCHMEM_REG);
    360        1.2    briggs 		if (PCI_BRIDGE_PREFETCHMEM_64BITS(pmem)) {
    361        1.2    briggs 			pb->pmem_64bit = 1;
    362        1.2    briggs 		}
    363        1.2    briggs 	}
    364        1.2    briggs 
    365        1.1    briggs 	if (probe_bus(pb)) {
    366        1.1    briggs 		printf("Failed to probe bus %d\n", pb->busno);
    367        1.1    briggs 		goto err;
    368        1.1    briggs 	}
    369        1.1    briggs 
    370       1.17  augustss 	/* We have found all subordinate busses now, reprogram busreg. */
    371       1.17  augustss 	pb->last_busno = pb->next_busno-1;
    372       1.17  augustss 	parent->next_busno = pb->next_busno;
    373       1.17  augustss 	set_busreg(parent->pc, pd->tag, parent->busno, pb->busno,
    374       1.17  augustss 		   pb->last_busno);
    375       1.17  augustss 	if (pci_conf_debug)
    376       1.17  augustss 		printf("PCI bus bridge (parent %d) covers busses %d-%d\n",
    377       1.17  augustss 			parent->busno, pb->busno, pb->last_busno);
    378       1.17  augustss 
    379        1.1    briggs 	if (pb->io_total > 0) {
    380        1.1    briggs 		if (parent->niowin >= MAX_CONF_IO) {
    381       1.10   thorpej 			printf("pciconf: too many I/O windows\n");
    382        1.1    briggs 			goto err;
    383        1.1    briggs 		}
    384  1.30.52.1      matt 		pb->io_total |= pb->io_align - 1; /* Round up */
    385        1.1    briggs 		pi = get_io_desc(parent, pb->io_total);
    386        1.1    briggs 		pi->dev = pd;
    387        1.1    briggs 		pi->reg = 0;
    388        1.1    briggs 		pi->size = pb->io_total;
    389  1.30.52.1      matt 		pi->align = pb->io_align;	/* 4K min alignment */
    390  1.30.52.1      matt 		if (parent->io_align < pb->io_align)
    391  1.30.52.1      matt 			parent->io_align = pb->io_align;
    392        1.1    briggs 		pi->prefetch = 0;
    393        1.1    briggs 		parent->niowin++;
    394        1.1    briggs 		parent->io_total += pb->io_total;
    395        1.1    briggs 	}
    396        1.1    briggs 
    397        1.1    briggs 	if (pb->mem_total > 0) {
    398        1.1    briggs 		if (parent->nmemwin >= MAX_CONF_MEM) {
    399       1.10   thorpej 			printf("pciconf: too many MEM windows\n");
    400        1.1    briggs 			goto err;
    401        1.1    briggs 		}
    402  1.30.52.1      matt 		pb->mem_total |= pb->mem_align-1; /* Round up */
    403        1.1    briggs 		pm = get_mem_desc(parent, pb->mem_total);
    404        1.1    briggs 		pm->dev = pd;
    405        1.1    briggs 		pm->reg = 0;
    406        1.1    briggs 		pm->size = pb->mem_total;
    407  1.30.52.1      matt 		pm->align = pb->mem_align;	/* 1M min alignment */
    408  1.30.52.1      matt 		if (parent->mem_align < pb->mem_align)
    409  1.30.52.1      matt 			parent->mem_align = pb->mem_align;
    410        1.1    briggs 		pm->prefetch = 0;
    411        1.1    briggs 		parent->nmemwin++;
    412        1.1    briggs 		parent->mem_total += pb->mem_total;
    413        1.1    briggs 	}
    414        1.1    briggs 
    415        1.1    briggs 	if (pb->pmem_total > 0) {
    416        1.1    briggs 		if (parent->nmemwin >= MAX_CONF_MEM) {
    417       1.10   thorpej 			printf("pciconf: too many MEM windows\n");
    418        1.1    briggs 			goto err;
    419        1.1    briggs 		}
    420  1.30.52.1      matt 		pb->pmem_total |= pb->pmem_align-1; /* Round up */
    421        1.1    briggs 		pm = get_mem_desc(parent, pb->pmem_total);
    422        1.1    briggs 		pm->dev = pd;
    423        1.1    briggs 		pm->reg = 0;
    424        1.1    briggs 		pm->size = pb->pmem_total;
    425  1.30.52.1      matt 		pm->align = pb->pmem_align;	/* 1M alignment */
    426  1.30.52.1      matt 		if (parent->pmem_align < pb->pmem_align)
    427  1.30.52.1      matt 			parent->pmem_align = pb->pmem_align;
    428        1.1    briggs 		pm->prefetch = 1;
    429        1.1    briggs 		parent->nmemwin++;
    430        1.1    briggs 		parent->pmem_total += pb->pmem_total;
    431        1.1    briggs 	}
    432        1.1    briggs 
    433        1.1    briggs 	return pb;
    434        1.1    briggs err:
    435        1.1    briggs 	free(pb, M_DEVBUF);
    436        1.1    briggs 	return NULL;
    437        1.1    briggs }
    438        1.1    briggs 
    439        1.1    briggs static int
    440        1.4    simonb pci_do_device_query(pciconf_bus_t *pb, pcitag_t tag, int dev, int func, int mode)
    441        1.1    briggs {
    442        1.1    briggs 	pciconf_dev_t	*pd;
    443        1.1    briggs 	pciconf_win_t	*pi, *pm;
    444       1.22    briggs 	pcireg_t	class, cmd, icr, bhlc, bar, mask, bar64, mask64, busreg;
    445        1.1    briggs 	u_int64_t	size;
    446       1.22    briggs 	int		br, width, reg_start, reg_end;
    447        1.1    briggs 
    448        1.1    briggs 	pd = &pb->device[pb->ndevs];
    449        1.1    briggs 	pd->pc = pb->pc;
    450        1.1    briggs 	pd->tag = tag;
    451        1.1    briggs 	pd->ppb = NULL;
    452        1.4    simonb 	pd->enable = mode;
    453        1.1    briggs 
    454        1.1    briggs 	class = pci_conf_read(pb->pc, tag, PCI_CLASS_REG);
    455        1.1    briggs 
    456        1.1    briggs 	cmd = pci_conf_read(pb->pc, tag, PCI_COMMAND_STATUS_REG);
    457        1.1    briggs 
    458        1.1    briggs 	if (PCI_CLASS(class) != PCI_CLASS_BRIDGE) {
    459        1.1    briggs 		cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
    460        1.1    briggs 		    PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
    461        1.1    briggs 		pci_conf_write(pb->pc, tag, PCI_COMMAND_STATUS_REG, cmd);
    462        1.3   thorpej 	} else if (pci_conf_debug) {
    463        1.3   thorpej 		print_tag(pb->pc, tag);
    464        1.3   thorpej 		printf("device is a bridge; not clearing enables\n");
    465        1.1    briggs 	}
    466        1.1    briggs 
    467        1.1    briggs 	if ((cmd & PCI_STATUS_BACKTOBACK_SUPPORT) == 0)
    468        1.1    briggs 		pb->fast_b2b = 0;
    469        1.1    briggs 
    470        1.1    briggs 	if ((cmd & PCI_STATUS_66MHZ_SUPPORT) == 0)
    471        1.1    briggs 		pb->freq_66 = 0;
    472        1.1    briggs 
    473       1.22    briggs 	bhlc = pci_conf_read(pb->pc, tag, PCI_BHLC_REG);
    474       1.22    briggs 	switch (PCI_HDRTYPE_TYPE(bhlc)) {
    475       1.22    briggs 	case PCI_HDRTYPE_DEVICE:
    476       1.22    briggs 		reg_start = PCI_MAPREG_START;
    477       1.22    briggs 		reg_end = PCI_MAPREG_END;
    478       1.22    briggs 		break;
    479       1.22    briggs 	case PCI_HDRTYPE_PPB:
    480        1.1    briggs 		pd->ppb = query_bus(pb, pd, dev);
    481        1.1    briggs 		if (pd->ppb == NULL)
    482        1.1    briggs 			return -1;
    483        1.1    briggs 		return 0;
    484       1.22    briggs 	case PCI_HDRTYPE_PCB:
    485       1.22    briggs 		reg_start = PCI_MAPREG_START;
    486       1.22    briggs 		reg_end = PCI_MAPREG_PCB_END;
    487       1.22    briggs 
    488       1.22    briggs 		busreg = pci_conf_read(pb->pc, tag, PCI_BUSNUM);
    489       1.22    briggs 		busreg  =  (busreg & 0xff000000) |
    490       1.22    briggs 		    pb->busno << PCI_BRIDGE_BUS_PRIMARY_SHIFT |
    491       1.22    briggs 		    pb->next_busno << PCI_BRIDGE_BUS_SECONDARY_SHIFT |
    492       1.22    briggs 		    pb->next_busno << PCI_BRIDGE_BUS_SUBORDINATE_SHIFT;
    493       1.22    briggs 		pci_conf_write(pb->pc, tag, PCI_BUSNUM, busreg);
    494       1.22    briggs 
    495       1.24    simonb 		pb->next_busno++;
    496       1.22    briggs 		break;
    497       1.22    briggs 	default:
    498       1.22    briggs 		return -1;
    499        1.1    briggs 	}
    500        1.1    briggs 
    501        1.1    briggs 	icr = pci_conf_read(pb->pc, tag, PCI_INTERRUPT_REG);
    502        1.1    briggs 	pd->ipin = PCI_INTERRUPT_PIN(icr);
    503        1.1    briggs 	pd->iline = PCI_INTERRUPT_LINE(icr);
    504        1.1    briggs 	pd->min_gnt = PCI_MIN_GNT(icr);
    505        1.1    briggs 	pd->max_lat = PCI_MAX_LAT(icr);
    506        1.1    briggs 	if (pd->iline || pd->ipin) {
    507        1.8    briggs 		pci_conf_interrupt(pb->pc, pb->busno, dev, pd->ipin, pb->swiz,
    508        1.1    briggs 		    &pd->iline);
    509        1.1    briggs 		icr &= ~(PCI_INTERRUPT_LINE_MASK << PCI_INTERRUPT_LINE_SHIFT);
    510        1.1    briggs 		icr |= (pd->iline << PCI_INTERRUPT_LINE_SHIFT);
    511        1.1    briggs 		pci_conf_write(pb->pc, tag, PCI_INTERRUPT_REG, icr);
    512        1.1    briggs 	}
    513        1.1    briggs 
    514        1.1    briggs 	if (pd->min_gnt != 0 || pd->max_lat != 0) {
    515        1.1    briggs 		if (pd->min_gnt != 0 && pd->min_gnt > pb->max_mingnt)
    516        1.1    briggs 			pb->max_mingnt = pd->min_gnt;
    517        1.1    briggs 
    518        1.1    briggs 		if (pd->max_lat != 0 && pd->max_lat < pb->min_maxlat)
    519        1.1    briggs 			pb->min_maxlat = pd->max_lat;
    520        1.1    briggs 
    521        1.1    briggs 		pb->bandwidth_used += pd->min_gnt * 4000000 /
    522        1.1    briggs 				(pd->min_gnt + pd->max_lat);
    523        1.1    briggs 	}
    524        1.1    briggs 
    525        1.1    briggs 	width = 4;
    526       1.22    briggs 	for (br = reg_start; br < reg_end; br += width) {
    527        1.3   thorpej #if 0
    528        1.8    briggs /* XXX Should only ignore if IDE not in legacy mode? */
    529        1.1    briggs 		if (PCI_CLASS(class) == PCI_CLASS_MASS_STORAGE &&
    530        1.1    briggs 		    PCI_SUBCLASS(class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    531        1.1    briggs 			break;
    532        1.1    briggs 		}
    533        1.3   thorpej #endif
    534        1.1    briggs 		bar = pci_conf_read(pb->pc, tag, br);
    535        1.3   thorpej 		pci_conf_write(pb->pc, tag, br, 0xffffffff);
    536        1.1    briggs 		mask = pci_conf_read(pb->pc, tag, br);
    537        1.1    briggs 		pci_conf_write(pb->pc, tag, br, bar);
    538        1.1    briggs 		width = 4;
    539        1.1    briggs 
    540        1.8    briggs 		if (   (mode & PCI_CONF_MAP_IO)
    541        1.8    briggs 		    && (PCI_MAPREG_TYPE(mask) == PCI_MAPREG_TYPE_IO)) {
    542        1.8    briggs 			/*
    543        1.8    briggs 			 * Upper 16 bits must be one.  Devices may hardwire
    544        1.8    briggs 			 * them to zero, though, per PCI 2.2, 6.2.5.1, p 203.
    545        1.8    briggs 			 */
    546        1.3   thorpej 			mask |= 0xffff0000;
    547        1.3   thorpej 
    548        1.3   thorpej 			size = PCI_MAPREG_IO_SIZE(mask);
    549        1.3   thorpej 			if (size == 0) {
    550        1.3   thorpej 				if (pci_conf_debug) {
    551        1.3   thorpej 					print_tag(pb->pc, tag);
    552        1.3   thorpej 					printf("I/O BAR 0x%x is void\n", br);
    553        1.3   thorpej 				}
    554        1.3   thorpej 				continue;
    555        1.3   thorpej 			}
    556        1.1    briggs 
    557        1.1    briggs 			if (pb->niowin >= MAX_CONF_IO) {
    558       1.10   thorpej 				printf("pciconf: too many I/O windows\n");
    559        1.1    briggs 				return -1;
    560        1.1    briggs 			}
    561        1.1    briggs 
    562        1.1    briggs 			pi = get_io_desc(pb, size);
    563        1.1    briggs 			pi->dev = pd;
    564        1.1    briggs 			pi->reg = br;
    565        1.1    briggs 			pi->size = (u_int64_t) size;
    566        1.1    briggs 			pi->align = 4;
    567  1.30.52.1      matt 			if (pb->io_align < pi->size)
    568  1.30.52.1      matt 				pb->io_align = pi->size;
    569        1.1    briggs 			pi->prefetch = 0;
    570        1.1    briggs 			if (pci_conf_debug) {
    571        1.1    briggs 				print_tag(pb->pc, tag);
    572       1.23       scw 				printf("Register 0x%x, I/O size %" PRIu64 "\n",
    573        1.1    briggs 				    br, pi->size);
    574        1.1    briggs 			}
    575        1.1    briggs 			pb->niowin++;
    576        1.1    briggs 			pb->io_total += size;
    577        1.4    simonb 		} else if ((mode & PCI_CONF_MAP_MEM)
    578        1.4    simonb 			   && (PCI_MAPREG_TYPE(mask) == PCI_MAPREG_TYPE_MEM)) {
    579        1.1    briggs 			switch (PCI_MAPREG_MEM_TYPE(mask)) {
    580        1.1    briggs 			case PCI_MAPREG_MEM_TYPE_32BIT:
    581        1.1    briggs 			case PCI_MAPREG_MEM_TYPE_32BIT_1M:
    582        1.1    briggs 				size = (u_int64_t) PCI_MAPREG_MEM_SIZE(mask);
    583        1.1    briggs 				break;
    584        1.1    briggs 			case PCI_MAPREG_MEM_TYPE_64BIT:
    585        1.1    briggs 				bar64 = pci_conf_read(pb->pc, tag, br + 4);
    586        1.1    briggs 				pci_conf_write(pb->pc, tag, br + 4, 0xffffffff);
    587        1.1    briggs 				mask64 = pci_conf_read(pb->pc, tag, br + 4);
    588        1.1    briggs 				pci_conf_write(pb->pc, tag, br + 4, bar64);
    589        1.1    briggs 				size = (u_int64_t) PCI_MAPREG_MEM64_SIZE(
    590        1.1    briggs 				      (((u_int64_t) mask64) << 32) | mask);
    591        1.1    briggs 				width = 8;
    592       1.16    briggs 				break;
    593        1.1    briggs 			default:
    594        1.1    briggs 				print_tag(pb->pc, tag);
    595        1.1    briggs 				printf("reserved mapping type 0x%x\n",
    596        1.1    briggs 					PCI_MAPREG_MEM_TYPE(mask));
    597        1.1    briggs 				continue;
    598        1.1    briggs 			}
    599        1.1    briggs 
    600        1.3   thorpej 			if (size == 0) {
    601        1.3   thorpej 				if (pci_conf_debug) {
    602        1.3   thorpej 					print_tag(pb->pc, tag);
    603        1.3   thorpej 					printf("MEM%d BAR 0x%x is void\n",
    604        1.3   thorpej 					    PCI_MAPREG_MEM_TYPE(mask) ==
    605        1.3   thorpej 						PCI_MAPREG_MEM_TYPE_64BIT ?
    606        1.3   thorpej 						64 : 32, br);
    607        1.3   thorpej 				}
    608        1.3   thorpej 				continue;
    609       1.16    briggs 			} else {
    610       1.16    briggs 				if (pci_conf_debug) {
    611       1.16    briggs 					print_tag(pb->pc, tag);
    612  1.30.52.1      matt 					printf("MEM%d BAR 0x%x has size %#lx\n",
    613       1.16    briggs 					    PCI_MAPREG_MEM_TYPE(mask) ==
    614       1.16    briggs 						PCI_MAPREG_MEM_TYPE_64BIT ?
    615       1.16    briggs 						64 : 32, br, (unsigned long)size);
    616       1.16    briggs 				}
    617        1.3   thorpej 			}
    618        1.3   thorpej 
    619        1.1    briggs 			if (pb->nmemwin >= MAX_CONF_MEM) {
    620       1.10   thorpej 				printf("pciconf: too many memory windows\n");
    621        1.1    briggs 				return -1;
    622        1.1    briggs 			}
    623        1.1    briggs 
    624        1.1    briggs 			pm = get_mem_desc(pb, size);
    625        1.1    briggs 			pm->dev = pd;
    626        1.1    briggs 			pm->reg = br;
    627        1.1    briggs 			pm->size = size;
    628        1.1    briggs 			pm->align = 4;
    629        1.1    briggs 			pm->prefetch = PCI_MAPREG_MEM_PREFETCHABLE(mask);
    630        1.1    briggs 			if (pci_conf_debug) {
    631        1.1    briggs 				print_tag(pb->pc, tag);
    632       1.23       scw 				printf("Register 0x%x, memory size %"
    633       1.23       scw 				    PRIu64 "\n", br, pm->size);
    634        1.1    briggs 			}
    635        1.1    briggs 			pb->nmemwin++;
    636        1.1    briggs 			if (pm->prefetch) {
    637        1.1    briggs 				pb->pmem_total += size;
    638  1.30.52.1      matt 				if (pb->pmem_align < pm->size)
    639  1.30.52.1      matt 					pb->pmem_align = pm->size;
    640        1.1    briggs 			} else {
    641        1.1    briggs 				pb->mem_total += size;
    642  1.30.52.1      matt 				if (pb->mem_align < pm->size)
    643  1.30.52.1      matt 					pb->mem_align = pm->size;
    644        1.1    briggs 			}
    645        1.1    briggs 		}
    646        1.1    briggs 	}
    647        1.1    briggs 
    648        1.4    simonb 	if (mode & PCI_CONF_MAP_ROM) {
    649        1.4    simonb 		bar = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
    650        1.4    simonb 		pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, 0xfffffffe);
    651        1.4    simonb 		mask = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
    652        1.4    simonb 		pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, bar);
    653        1.4    simonb 
    654        1.4    simonb 		if (mask != 0 && mask != 0xffffffff) {
    655        1.4    simonb 			if (pb->nmemwin >= MAX_CONF_MEM) {
    656       1.10   thorpej 				printf("pciconf: too many memory windows\n");
    657        1.4    simonb 				return -1;
    658        1.4    simonb 			}
    659        1.4    simonb 			size = (u_int64_t) PCI_MAPREG_MEM_SIZE(mask);
    660        1.1    briggs 
    661        1.4    simonb 			pm = get_mem_desc(pb, size);
    662        1.4    simonb 			pm->dev = pd;
    663        1.4    simonb 			pm->reg = PCI_MAPREG_ROM;
    664        1.4    simonb 			pm->size = size;
    665        1.4    simonb 			pm->align = 4;
    666        1.4    simonb 			pm->prefetch = 1;
    667        1.4    simonb 			if (pci_conf_debug) {
    668        1.4    simonb 				print_tag(pb->pc, tag);
    669       1.23       scw 				printf("Expansion ROM memory size %"
    670       1.23       scw 				    PRIu64 "\n", pm->size);
    671        1.4    simonb 			}
    672        1.4    simonb 			pb->nmemwin++;
    673        1.4    simonb 			pb->pmem_total += size;
    674        1.1    briggs 		}
    675        1.8    briggs 	} else {
    676       1.28   gdamore 		/* Don't enable ROMs if we aren't going to map them. */
    677       1.28   gdamore 		mode &= ~PCI_CONF_ENABLE_ROM;
    678       1.28   gdamore 		pd->enable &= ~PCI_CONF_ENABLE_ROM;
    679       1.28   gdamore 	}
    680       1.28   gdamore 
    681       1.28   gdamore 	if (!(mode & PCI_CONF_ENABLE_ROM)) {
    682        1.8    briggs 		/* Ensure ROM is disabled */
    683        1.8    briggs 		bar = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
    684        1.8    briggs 		pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM,
    685        1.8    briggs 		    bar & ~PCI_MAPREG_ROM_ENABLE);
    686        1.1    briggs 	}
    687        1.1    briggs 
    688        1.1    briggs 	return 0;
    689        1.1    briggs }
    690        1.1    briggs 
    691        1.1    briggs /************************************************************************/
    692        1.1    briggs /************************************************************************/
    693        1.1    briggs /********************   Bus configuration routines   ********************/
    694        1.1    briggs /************************************************************************/
    695        1.1    briggs /************************************************************************/
    696        1.1    briggs static u_int64_t
    697        1.1    briggs pci_allocate_range(struct extent *ex, u_int64_t amt, int align)
    698        1.1    briggs {
    699        1.1    briggs 	int	r;
    700        1.1    briggs 	u_long	addr;
    701        1.1    briggs 
    702        1.1    briggs 	r = extent_alloc(ex, amt, align, 0, EX_NOWAIT, &addr);
    703        1.1    briggs 	if (r) {
    704  1.30.52.1      matt 		printf("extent_alloc(%p, %#" PRIx64 ", %#x) returned %d\n",
    705        1.4    simonb 		    ex, amt, align, r);
    706        1.4    simonb 		extent_print(ex);
    707  1.30.52.1      matt 		return ~0ULL;
    708        1.1    briggs 	}
    709  1.30.52.1      matt 	return addr;
    710        1.1    briggs }
    711        1.1    briggs 
    712        1.1    briggs static int
    713        1.1    briggs setup_iowins(pciconf_bus_t *pb)
    714        1.1    briggs {
    715        1.1    briggs 	pciconf_win_t	*pi;
    716        1.1    briggs 	pciconf_dev_t	*pd;
    717        1.1    briggs 
    718        1.1    briggs 	for (pi=pb->pciiowin; pi < &pb->pciiowin[pb->niowin] ; pi++) {
    719        1.1    briggs 		if (pi->size == 0)
    720        1.1    briggs 			continue;
    721        1.1    briggs 
    722        1.1    briggs 		pd = pi->dev;
    723        1.1    briggs 		pi->address = pci_allocate_range(pb->ioext, pi->size,
    724        1.1    briggs 		    pi->align);
    725  1.30.52.1      matt 		if (~pi->address == 0) {
    726        1.1    briggs 			print_tag(pd->pc, pd->tag);
    727       1.23       scw 			printf("Failed to allocate PCI I/O space (%"
    728       1.23       scw 			    PRIu64 " req)\n", pi->size);
    729        1.1    briggs 			return -1;
    730        1.1    briggs 		}
    731        1.1    briggs 		if (pd->ppb && pi->reg == 0) {
    732        1.1    briggs 			pd->ppb->ioext = extent_create("pciconf", pi->address,
    733        1.1    briggs 			    pi->address + pi->size, M_DEVBUF, NULL, 0,
    734        1.1    briggs 			    EX_NOWAIT);
    735        1.1    briggs 			if (pd->ppb->ioext == NULL) {
    736        1.1    briggs 				print_tag(pd->pc, pd->tag);
    737        1.1    briggs 				printf("Failed to alloc I/O ext. for bus %d\n",
    738        1.1    briggs 				    pd->ppb->busno);
    739        1.1    briggs 				return -1;
    740        1.1    briggs 			}
    741        1.1    briggs 			continue;
    742        1.1    briggs 		}
    743       1.26   tsutsui 		if (!pb->io_32bit && pi->address > 0xFFFF) {
    744       1.26   tsutsui 			pi->address = 0;
    745       1.26   tsutsui 			pd->enable &= ~PCI_CONF_ENABLE_IO;
    746       1.26   tsutsui 		} else {
    747       1.26   tsutsui 			pd->enable |= PCI_CONF_ENABLE_IO;
    748       1.26   tsutsui 		}
    749        1.1    briggs 		if (pci_conf_debug) {
    750        1.1    briggs 			print_tag(pd->pc, pd->tag);
    751       1.23       scw 			printf("Putting %" PRIu64 " I/O bytes @ %#" PRIx64
    752       1.23       scw 			    " (reg %x)\n", pi->size, pi->address, pi->reg);
    753        1.1    briggs 		}
    754        1.1    briggs 		pci_conf_write(pd->pc, pd->tag, pi->reg,
    755        1.1    briggs 		    PCI_MAPREG_IO_ADDR(pi->address) | PCI_MAPREG_TYPE_IO);
    756        1.1    briggs 	}
    757        1.1    briggs 	return 0;
    758        1.1    briggs }
    759        1.1    briggs 
    760        1.1    briggs static int
    761        1.1    briggs setup_memwins(pciconf_bus_t *pb)
    762        1.1    briggs {
    763        1.1    briggs 	pciconf_win_t	*pm;
    764        1.1    briggs 	pciconf_dev_t	*pd;
    765        1.1    briggs 	pcireg_t	base;
    766        1.1    briggs 	struct extent	*ex;
    767        1.1    briggs 
    768        1.1    briggs 	for (pm=pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin] ; pm++) {
    769        1.1    briggs 		if (pm->size == 0)
    770        1.1    briggs 			continue;
    771        1.1    briggs 
    772        1.1    briggs 		pd = pm->dev;
    773        1.1    briggs 		ex = (pm->prefetch) ? pb->pmemext : pb->memext;
    774        1.1    briggs 		pm->address = pci_allocate_range(ex, pm->size, pm->align);
    775  1.30.52.1      matt 		if (~pm->address == 0) {
    776        1.1    briggs 			print_tag(pd->pc, pd->tag);
    777        1.1    briggs 			printf(
    778       1.23       scw 			   "Failed to allocate PCI memory space (%" PRIu64
    779       1.23       scw 			   " req)\n", pm->size);
    780        1.1    briggs 			return -1;
    781        1.1    briggs 		}
    782        1.1    briggs 		if (pd->ppb && pm->reg == 0) {
    783        1.1    briggs 			ex = extent_create("pciconf", pm->address,
    784        1.1    briggs 			    pm->address + pm->size, M_DEVBUF, NULL, 0,
    785        1.1    briggs 			    EX_NOWAIT);
    786        1.1    briggs 			if (ex == NULL) {
    787        1.1    briggs 				print_tag(pd->pc, pd->tag);
    788        1.1    briggs 				printf("Failed to alloc MEM ext. for bus %d\n",
    789        1.1    briggs 				    pd->ppb->busno);
    790        1.1    briggs 				return -1;
    791        1.1    briggs 			}
    792        1.1    briggs 			if (pm->prefetch) {
    793        1.1    briggs 				pd->ppb->pmemext = ex;
    794        1.1    briggs 			} else {
    795        1.1    briggs 				pd->ppb->memext = ex;
    796        1.1    briggs 			}
    797        1.1    briggs 			continue;
    798        1.1    briggs 		}
    799        1.2    briggs 		if (pm->prefetch && !pb->pmem_64bit &&
    800        1.2    briggs 		    pm->address > 0xFFFFFFFFULL) {
    801        1.2    briggs 			pm->address = 0;
    802       1.26   tsutsui 			pd->enable &= ~PCI_CONF_ENABLE_MEM;
    803        1.8    briggs 		} else {
    804        1.8    briggs 			pd->enable |= PCI_CONF_ENABLE_MEM;
    805        1.2    briggs 		}
    806        1.1    briggs 		if (pm->reg != PCI_MAPREG_ROM) {
    807        1.1    briggs 			if (pci_conf_debug) {
    808        1.1    briggs 				print_tag(pd->pc, pd->tag);
    809        1.1    briggs 				printf(
    810       1.23       scw 				    "Putting %" PRIu64 " MEM bytes @ %#"
    811       1.23       scw 				    PRIx64 " (reg %x)\n", pm->size,
    812       1.23       scw 				    pm->address, pm->reg);
    813        1.1    briggs 			}
    814        1.1    briggs 			base = pci_conf_read(pd->pc, pd->tag, pm->reg);
    815        1.1    briggs 			base = PCI_MAPREG_MEM_ADDR(pm->address) |
    816        1.1    briggs 			    PCI_MAPREG_MEM_TYPE(base);
    817        1.1    briggs 			pci_conf_write(pd->pc, pd->tag, pm->reg, base);
    818        1.1    briggs 			if (PCI_MAPREG_MEM_TYPE(base) ==
    819        1.1    briggs 			    PCI_MAPREG_MEM_TYPE_64BIT) {
    820        1.1    briggs 				base = (pcireg_t)
    821        1.1    briggs 				    (PCI_MAPREG_MEM64_ADDR(pm->address) >> 32);
    822        1.1    briggs 				pci_conf_write(pd->pc, pd->tag, pm->reg + 4,
    823        1.1    briggs 				    base);
    824        1.1    briggs 			}
    825        1.1    briggs 		}
    826        1.1    briggs 	}
    827        1.1    briggs 	for (pm=pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin] ; pm++) {
    828        1.1    briggs 		if (pm->reg == PCI_MAPREG_ROM && pm->address != -1) {
    829        1.1    briggs 			pd = pm->dev;
    830       1.29   gdamore 			if (!(pd->enable & PCI_CONF_MAP_ROM))
    831       1.28   gdamore 				continue;
    832        1.1    briggs 			if (pci_conf_debug) {
    833        1.1    briggs 				print_tag(pd->pc, pd->tag);
    834        1.1    briggs 				printf(
    835       1.23       scw 				    "Putting %" PRIu64 " ROM bytes @ %#"
    836       1.23       scw 				    PRIx64 " (reg %x)\n", pm->size,
    837       1.23       scw 				    pm->address, pm->reg);
    838        1.1    briggs 			}
    839       1.29   gdamore 			base = (pcireg_t) pm->address;
    840       1.29   gdamore 			if (pd->enable & PCI_CONF_ENABLE_ROM)
    841       1.29   gdamore 				base |= PCI_MAPREG_ROM_ENABLE;
    842       1.29   gdamore 
    843        1.1    briggs 			pci_conf_write(pd->pc, pd->tag, pm->reg, base);
    844        1.1    briggs 		}
    845        1.1    briggs 	}
    846        1.1    briggs 	return 0;
    847        1.1    briggs }
    848        1.1    briggs 
    849        1.1    briggs /*
    850        1.1    briggs  * Configure I/O, memory, and prefetcable memory spaces, then make
    851        1.1    briggs  * a call to configure_bus().
    852        1.1    briggs  */
    853        1.1    briggs static int
    854        1.1    briggs configure_bridge(pciconf_dev_t *pd)
    855        1.1    briggs {
    856        1.1    briggs 	unsigned long	io_base, io_limit, mem_base, mem_limit;
    857        1.1    briggs 	pciconf_bus_t	*pb;
    858        1.1    briggs 	pcireg_t	io, iohigh, mem, cmd;
    859        1.1    briggs 	int		rv;
    860        1.1    briggs 
    861        1.1    briggs 	pb = pd->ppb;
    862        1.1    briggs 	/* Configure I/O base & limit*/
    863        1.1    briggs 	if (pb->ioext) {
    864        1.1    briggs 		io_base = pb->ioext->ex_start;
    865        1.1    briggs 		io_limit = pb->ioext->ex_end;
    866        1.2    briggs 	} else {
    867        1.2    briggs 		io_base  = 0x1000;	/* 4K */
    868        1.2    briggs 		io_limit = 0x0000;
    869        1.1    briggs 	}
    870        1.2    briggs 	if (pb->io_32bit) {
    871        1.2    briggs 		iohigh =
    872        1.2    briggs 		    ((io_base >> 16) << PCI_BRIDGE_IOHIGH_BASE_SHIFT) |
    873        1.2    briggs 		    ((io_limit >> 16) << PCI_BRIDGE_IOHIGH_LIMIT_SHIFT);
    874        1.2    briggs 	} else {
    875        1.2    briggs 		if (io_limit > 0xFFFF) {
    876        1.2    briggs 			printf("Bus %d bridge does not support 32-bit I/O.  ",
    877        1.2    briggs 			    pb->busno);
    878        1.2    briggs 			printf("Disabling I/O accesses\n");
    879        1.2    briggs 			io_base  = 0x1000;	/* 4K */
    880        1.2    briggs 			io_limit = 0x0000;
    881        1.2    briggs 		}
    882        1.2    briggs 		iohigh = 0;
    883        1.2    briggs 	}
    884        1.9    briggs 	io = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG) &
    885        1.9    briggs 	    (PCI_BRIDGE_STATIO_STATUS_MASK << PCI_BRIDGE_STATIO_STATUS_SHIFT);
    886        1.2    briggs 	io |= (((io_base >> 8) & PCI_BRIDGE_STATIO_IOBASE_MASK)
    887        1.2    briggs 	    << PCI_BRIDGE_STATIO_IOBASE_SHIFT);
    888        1.2    briggs 	io |= (((io_limit >> 8) & PCI_BRIDGE_STATIO_IOLIMIT_MASK)
    889        1.2    briggs 	    << PCI_BRIDGE_STATIO_IOLIMIT_SHIFT);
    890        1.2    briggs 	pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG, io);
    891        1.2    briggs 	pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_IOHIGH_REG, iohigh);
    892        1.1    briggs 
    893        1.1    briggs 	/* Configure mem base & limit */
    894        1.1    briggs 	if (pb->memext) {
    895        1.1    briggs 		mem_base = pb->memext->ex_start;
    896        1.1    briggs 		mem_limit = pb->memext->ex_end;
    897        1.2    briggs 	} else {
    898        1.2    briggs 		mem_base  = 0x100000;	/* 1M */
    899        1.2    briggs 		mem_limit = 0x000000;
    900        1.1    briggs 	}
    901       1.19   thorpej #if ULONG_MAX > 0xffffffff
    902        1.2    briggs 	if (mem_limit > 0xFFFFFFFFULL) {
    903        1.2    briggs 		printf("Bus %d bridge MEM range out of range.  ", pb->busno);
    904        1.2    briggs 		printf("Disabling MEM accesses\n");
    905        1.2    briggs 		mem_base  = 0x100000;	/* 1M */
    906        1.2    briggs 		mem_limit = 0x000000;
    907        1.2    briggs 	}
    908       1.19   thorpej #endif
    909        1.2    briggs 	mem = (((mem_base >> 20) & PCI_BRIDGE_MEMORY_BASE_MASK)
    910        1.2    briggs 	    << PCI_BRIDGE_MEMORY_BASE_SHIFT);
    911        1.2    briggs 	mem |= (((mem_limit >> 20) & PCI_BRIDGE_MEMORY_LIMIT_MASK)
    912        1.2    briggs 	    << PCI_BRIDGE_MEMORY_LIMIT_SHIFT);
    913        1.2    briggs 	pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_MEMORY_REG, mem);
    914        1.1    briggs 
    915        1.1    briggs 	/* Configure prefetchable mem base & limit */
    916        1.1    briggs 	if (pb->pmemext) {
    917        1.1    briggs 		mem_base = pb->pmemext->ex_start;
    918        1.1    briggs 		mem_limit = pb->pmemext->ex_end;
    919        1.2    briggs 	} else {
    920        1.2    briggs 		mem_base  = 0x100000;	/* 1M */
    921        1.2    briggs 		mem_limit = 0x000000;
    922        1.1    briggs 	}
    923        1.2    briggs 	mem = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG);
    924       1.19   thorpej #if ULONG_MAX > 0xffffffff
    925        1.2    briggs 	if (!PCI_BRIDGE_PREFETCHMEM_64BITS(mem) && mem_limit > 0xFFFFFFFFULL) {
    926        1.2    briggs 		printf("Bus %d bridge does not support 64-bit PMEM.  ",
    927        1.2    briggs 		    pb->busno);
    928        1.2    briggs 		printf("Disabling prefetchable-MEM accesses\n");
    929        1.2    briggs 		mem_base  = 0x100000;	/* 1M */
    930        1.2    briggs 		mem_limit = 0x000000;
    931        1.2    briggs 	}
    932       1.19   thorpej #endif
    933        1.2    briggs 	mem = (((mem_base >> 20) & PCI_BRIDGE_PREFETCHMEM_BASE_MASK)
    934        1.2    briggs 	    << PCI_BRIDGE_PREFETCHMEM_BASE_SHIFT);
    935        1.2    briggs 	mem |= (((mem_limit >> 20) & PCI_BRIDGE_PREFETCHMEM_LIMIT_MASK)
    936        1.2    briggs 	    << PCI_BRIDGE_PREFETCHMEM_LIMIT_SHIFT);
    937        1.2    briggs 	pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG, mem);
    938        1.2    briggs 	/*
    939        1.2    briggs 	 * XXX -- 64-bit systems need a lot more than just this...
    940        1.2    briggs 	 */
    941        1.2    briggs 	if (sizeof(u_long) > 4) {
    942        1.2    briggs 		mem_base  = (int64_t) mem_base  >> 32;
    943        1.2    briggs 		mem_limit = (int64_t) mem_limit >> 32;
    944        1.2    briggs 	}
    945        1.2    briggs 	pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHBASE32_REG,
    946        1.2    briggs 	    mem_base & 0xffffffff);
    947        1.2    briggs 	pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHLIMIT32_REG,
    948        1.2    briggs 	    mem_limit & 0xffffffff);
    949        1.1    briggs 
    950        1.1    briggs 	rv = configure_bus(pb);
    951        1.1    briggs 
    952        1.1    briggs 	if (pb->ioext)
    953        1.1    briggs 		extent_destroy(pb->ioext);
    954        1.1    briggs 	if (pb->memext)
    955        1.1    briggs 		extent_destroy(pb->memext);
    956        1.1    briggs 	if (pb->pmemext)
    957        1.1    briggs 		extent_destroy(pb->pmemext);
    958        1.1    briggs 	if (rv == 0) {
    959        1.1    briggs 		cmd = pci_conf_read(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG);
    960        1.1    briggs 		cmd &= PCI_BRIDGE_CONTROL_MASK;
    961        1.1    briggs 		cmd |= (PCI_BRIDGE_CONTROL_PERE | PCI_BRIDGE_CONTROL_SERR)
    962        1.1    briggs 		    << PCI_BRIDGE_CONTROL_SHIFT;
    963        1.1    briggs 		if (pb->fast_b2b) {
    964        1.1    briggs 			cmd |= PCI_BRIDGE_CONTROL_SECFASTB2B
    965        1.1    briggs 			    << PCI_BRIDGE_CONTROL_SHIFT;
    966        1.1    briggs 		}
    967        1.1    briggs 		pci_conf_write(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG, cmd);
    968        1.1    briggs 		cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
    969        1.1    briggs 		cmd |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE;
    970        1.1    briggs 		pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
    971        1.1    briggs 	}
    972        1.1    briggs 
    973        1.1    briggs 	return rv;
    974        1.1    briggs }
    975        1.1    briggs 
    976        1.1    briggs /*
    977        1.1    briggs  * Calculate latency values, allocate I/O and MEM segments, then set them
    978        1.1    briggs  * up.  If a PCI-PCI bridge is found, configure the bridge separately,
    979        1.1    briggs  * which will cause a recursive call back here.
    980        1.1    briggs  */
    981        1.1    briggs static int
    982        1.1    briggs configure_bus(pciconf_bus_t *pb)
    983        1.1    briggs {
    984        1.1    briggs 	pciconf_dev_t	*pd;
    985        1.8    briggs 	int		def_ltim, max_ltim, band, bus_mhz;
    986        1.1    briggs 
    987       1.20    simonb 	if (pb->ndevs == 0) {
    988       1.20    simonb 		if (pci_conf_debug)
    989       1.20    simonb 			printf("PCI bus %d - no devices\n", pb->busno);
    990       1.20    simonb 		return (1);
    991       1.20    simonb 	}
    992        1.8    briggs 	bus_mhz = pb->freq_66 ? 66 : 33;
    993        1.8    briggs 	max_ltim = pb->max_mingnt * bus_mhz / 4;	/* cvt to cycle count */
    994       1.30    briggs 	band = 4000000;					/* 0.25us cycles/sec */
    995        1.1    briggs 	if (band < pb->bandwidth_used) {
    996        1.1    briggs 		printf("PCI bus %d: Warning: Total bandwidth exceeded!?\n",
    997        1.1    briggs 		    pb->busno);
    998        1.1    briggs 		def_ltim = -1;
    999        1.1    briggs 	} else {
   1000        1.1    briggs 		def_ltim = (band - pb->bandwidth_used) / pb->ndevs;
   1001        1.1    briggs 		if (def_ltim > pb->min_maxlat)
   1002        1.1    briggs 			def_ltim = pb->min_maxlat;
   1003        1.8    briggs 		def_ltim = def_ltim * bus_mhz / 4;
   1004        1.1    briggs 	}
   1005        1.1    briggs 	def_ltim = (def_ltim + 7) & ~7;
   1006        1.1    briggs 	max_ltim = (max_ltim + 7) & ~7;
   1007        1.1    briggs 
   1008        1.1    briggs 	pb->def_ltim = MIN( def_ltim, 255 );
   1009        1.1    briggs 	pb->max_ltim = MIN( MAX(max_ltim, def_ltim ), 255 );
   1010        1.1    briggs 
   1011        1.1    briggs 	/*
   1012        1.1    briggs 	 * Now we have what we need to initialize the devices.
   1013        1.1    briggs 	 * It would probably be better if we could allocate all of these
   1014        1.1    briggs 	 * for all busses at once, but "not right now".  First, get a list
   1015        1.1    briggs 	 * of free memory ranges from the m.d. system.
   1016        1.1    briggs 	 */
   1017        1.1    briggs 	if (setup_iowins(pb) || setup_memwins(pb)) {
   1018  1.30.52.1      matt 		printf("PCI bus configuration failed: "
   1019  1.30.52.1      matt 		"unable to assign all I/O and memory ranges.\n");
   1020        1.1    briggs 		return -1;
   1021        1.1    briggs 	}
   1022        1.1    briggs 
   1023        1.1    briggs 	/*
   1024        1.1    briggs 	 * Configure the latency for the devices, and enable them.
   1025        1.1    briggs 	 */
   1026        1.1    briggs 	for (pd=pb->device ; pd < &pb->device[pb->ndevs] ; pd++) {
   1027        1.1    briggs 		pcireg_t cmd, class, misc;
   1028        1.1    briggs 		int	ltim;
   1029        1.1    briggs 
   1030        1.1    briggs 		if (pci_conf_debug) {
   1031        1.1    briggs 			print_tag(pd->pc, pd->tag);
   1032        1.1    briggs 			printf("Configuring device.\n");
   1033        1.1    briggs 		}
   1034        1.1    briggs 		class = pci_conf_read(pd->pc, pd->tag, PCI_CLASS_REG);
   1035        1.1    briggs 		misc = pci_conf_read(pd->pc, pd->tag, PCI_BHLC_REG);
   1036        1.1    briggs 		cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
   1037       1.26   tsutsui 		if (pd->enable & PCI_CONF_ENABLE_PARITY)
   1038       1.26   tsutsui 			cmd |= PCI_COMMAND_PARITY_ENABLE;
   1039       1.26   tsutsui 		if (pd->enable & PCI_CONF_ENABLE_SERR)
   1040       1.26   tsutsui 			cmd |= PCI_COMMAND_SERR_ENABLE;
   1041        1.1    briggs 		if (pb->fast_b2b)
   1042        1.1    briggs 			cmd |= PCI_COMMAND_BACKTOBACK_ENABLE;
   1043        1.1    briggs 		if (PCI_CLASS(class) != PCI_CLASS_BRIDGE ||
   1044        1.1    briggs 		    PCI_SUBCLASS(class) != PCI_SUBCLASS_BRIDGE_PCI) {
   1045        1.8    briggs 			if (pd->enable & PCI_CONF_ENABLE_IO)
   1046        1.8    briggs 				cmd |= PCI_COMMAND_IO_ENABLE;
   1047        1.8    briggs 			if (pd->enable & PCI_CONF_ENABLE_MEM)
   1048        1.8    briggs 				cmd |= PCI_COMMAND_MEM_ENABLE;
   1049        1.8    briggs 			if (pd->enable & PCI_CONF_ENABLE_BM)
   1050        1.8    briggs 				cmd |= PCI_COMMAND_MASTER_ENABLE;
   1051        1.8    briggs 			ltim = pd->min_gnt * bus_mhz / 4;
   1052        1.1    briggs 			ltim = MIN (MAX (pb->def_ltim, ltim), pb->max_ltim);
   1053        1.1    briggs 		} else {
   1054        1.8    briggs 			cmd |= PCI_COMMAND_MASTER_ENABLE;
   1055        1.1    briggs 			ltim = MIN (pb->def_ltim, pb->max_ltim);
   1056        1.1    briggs 		}
   1057       1.26   tsutsui 		if ((pd->enable &
   1058       1.26   tsutsui 		    (PCI_CONF_ENABLE_MEM|PCI_CONF_ENABLE_IO)) == 0) {
   1059        1.2    briggs 			print_tag(pd->pc, pd->tag);
   1060        1.2    briggs 			printf("Disabled due to lack of resources.\n");
   1061        1.2    briggs 			cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
   1062        1.2    briggs 			    PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
   1063        1.2    briggs 		}
   1064        1.1    briggs 		pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
   1065        1.1    briggs 
   1066       1.14   thorpej 		misc &= ~((PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT) |
   1067       1.14   thorpej 		    (PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT));
   1068       1.14   thorpej 		misc |= (ltim & PCI_LATTIMER_MASK) << PCI_LATTIMER_SHIFT;
   1069       1.15    kleink 		misc |= ((pb->cacheline_size >> 2) & PCI_CACHELINE_MASK) <<
   1070       1.14   thorpej 		    PCI_CACHELINE_SHIFT;
   1071        1.1    briggs 		pci_conf_write(pd->pc, pd->tag, PCI_BHLC_REG, misc);
   1072        1.1    briggs 
   1073        1.1    briggs 		if (pd->ppb) {
   1074        1.1    briggs 			if (configure_bridge(pd) < 0)
   1075        1.1    briggs 				return -1;
   1076        1.1    briggs 			continue;
   1077        1.1    briggs 		}
   1078        1.1    briggs 	}
   1079        1.1    briggs 
   1080        1.1    briggs 	if (pci_conf_debug) {
   1081        1.1    briggs 		printf("PCI bus %d configured\n", pb->busno);
   1082        1.1    briggs 	}
   1083        1.1    briggs 
   1084        1.1    briggs 	return 0;
   1085        1.1    briggs }
   1086        1.1    briggs 
   1087        1.1    briggs /*
   1088        1.1    briggs  * Let's configure the PCI bus.
   1089        1.1    briggs  * This consists of basically scanning for all existing devices,
   1090        1.1    briggs  * identifying their needs, and then making another pass over them
   1091        1.1    briggs  * to set:
   1092        1.1    briggs  *	1. I/O addresses
   1093        1.1    briggs  *	2. Memory addresses (Prefetchable and not)
   1094        1.1    briggs  *	3. PCI command register
   1095        1.1    briggs  *	4. The latency part of the PCI BHLC (BIST (Built-In Self Test),
   1096        1.1    briggs  *	    Header type, Latency timer, Cache line size) register
   1097        1.1    briggs  *
   1098        1.1    briggs  * The command register is set to enable fast back-to-back transactions
   1099       1.25     perry  * if the host bridge says it can handle it.  We also configure
   1100        1.1    briggs  * Master Enable, SERR enable, parity enable, and (if this is not a
   1101        1.1    briggs  * PCI-PCI bridge) the I/O and Memory spaces.  Apparently some devices
   1102        1.1    briggs  * will not report some I/O space.
   1103        1.1    briggs  *
   1104        1.1    briggs  * The latency is computed to be a "fair share" of the bus bandwidth.
   1105        1.1    briggs  * The bus bandwidth variable is initialized to the number of PCI cycles
   1106        1.1    briggs  * in one second.  The number of cycles taken for one transaction by each
   1107        1.1    briggs  * device (MAX_LAT + MIN_GNT) is then subtracted from the bandwidth.
   1108        1.1    briggs  * Care is taken to ensure that the latency timer won't be set such that
   1109        1.1    briggs  * it would exceed the critical time for any device.
   1110        1.1    briggs  *
   1111        1.1    briggs  * This is complicated somewhat due to the presence of bridges.  PCI-PCI
   1112        1.1    briggs  * bridges are probed and configured recursively.
   1113        1.1    briggs  */
   1114        1.1    briggs int
   1115        1.1    briggs pci_configure_bus(pci_chipset_tag_t pc, struct extent *ioext,
   1116       1.14   thorpej     struct extent *memext, struct extent *pmemext, int firstbus,
   1117       1.14   thorpej     int cacheline_size)
   1118        1.1    briggs {
   1119        1.1    briggs 	pciconf_bus_t	*pb;
   1120        1.1    briggs 	int		rv;
   1121        1.1    briggs 
   1122        1.1    briggs 	pb = malloc (sizeof (pciconf_bus_t), M_DEVBUF, M_NOWAIT);
   1123       1.12   thorpej 	pb->busno = firstbus;
   1124        1.1    briggs 	pb->next_busno = pb->busno + 1;
   1125        1.1    briggs 	pb->last_busno = 255;
   1126       1.14   thorpej 	pb->cacheline_size = cacheline_size;
   1127        1.1    briggs 	pb->parent_bus = NULL;
   1128        1.1    briggs 	pb->swiz = 0;
   1129        1.2    briggs 	pb->io_32bit = 1;
   1130        1.2    briggs 	pb->pmem_64bit = 0;
   1131        1.1    briggs 	pb->ioext = ioext;
   1132        1.1    briggs 	pb->memext = memext;
   1133        1.1    briggs 	if (pmemext == NULL) {
   1134        1.1    briggs 		pb->pmemext = memext;
   1135        1.1    briggs 	} else {
   1136        1.1    briggs 		pb->pmemext = pmemext;
   1137        1.1    briggs 	}
   1138        1.1    briggs 	pb->pc = pc;
   1139        1.1    briggs 	pb->io_total = pb->mem_total = pb->pmem_total = 0;
   1140        1.1    briggs 
   1141        1.1    briggs 	rv = probe_bus(pb);
   1142       1.17  augustss 	pb->last_busno = pb->next_busno-1;
   1143        1.1    briggs 	if (rv == 0) {
   1144        1.1    briggs 		rv = configure_bus(pb);
   1145        1.1    briggs 	}
   1146        1.1    briggs 
   1147        1.1    briggs 	/*
   1148        1.1    briggs 	 * All done!
   1149        1.1    briggs 	 */
   1150        1.1    briggs 	free(pb, M_DEVBUF);
   1151        1.1    briggs 	return rv;
   1152        1.1    briggs }
   1153