pciconf.c revision 1.48 1 1.48 thorpej /* $NetBSD: pciconf.c,v 1.48 2020/07/08 13:12:35 thorpej Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright 2001 Wasabi Systems, Inc.
5 1.1 briggs * All rights reserved.
6 1.1 briggs *
7 1.1 briggs * Written by Allen Briggs for Wasabi Systems, Inc.
8 1.1 briggs *
9 1.1 briggs * Redistribution and use in source and binary forms, with or without
10 1.1 briggs * modification, are permitted provided that the following conditions
11 1.1 briggs * are met:
12 1.1 briggs * 1. Redistributions of source code must retain the above copyright
13 1.1 briggs * notice, this list of conditions and the following disclaimer.
14 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 briggs * notice, this list of conditions and the following disclaimer in the
16 1.1 briggs * documentation and/or other materials provided with the distribution.
17 1.1 briggs * 3. All advertising materials mentioning features or use of this software
18 1.1 briggs * must display the following acknowledgement:
19 1.1 briggs * This product includes software developed for the NetBSD Project by
20 1.1 briggs * Wasabi Systems, Inc.
21 1.1 briggs * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 briggs * or promote products derived from this software without specific prior
23 1.1 briggs * written permission.
24 1.1 briggs *
25 1.1 briggs * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 briggs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 briggs * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 briggs * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 briggs * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 briggs * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 briggs * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 briggs * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 briggs * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 briggs * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 briggs * POSSIBILITY OF SUCH DAMAGE.
36 1.1 briggs */
37 1.1 briggs /*
38 1.1 briggs * Derived in part from code from PMON/2000 (http://pmon.groupbsd.org/).
39 1.1 briggs */
40 1.1 briggs
41 1.2 briggs /*
42 1.2 briggs * To do:
43 1.10 thorpej * - Perform all data structure allocation dynamically, don't have
44 1.10 thorpej * statically-sized arrays ("oops, you lose because you have too
45 1.10 thorpej * many slots filled!")
46 1.7 thorpej * - Do this in 2 passes, with an MD hook to control the behavior:
47 1.7 thorpej * (1) Configure the bus (possibly including expansion
48 1.7 thorpej * ROMs.
49 1.7 thorpej * (2) Another pass to disable expansion ROMs if they're
50 1.7 thorpej * mapped (since you're not supposed to leave them
51 1.7 thorpej * mapped when you're not using them).
52 1.7 thorpej * This would facilitate MD code executing the expansion ROMs
53 1.7 thorpej * if necessary (possibly with an x86 emulator) to configure
54 1.7 thorpej * devices (e.g. VGA cards).
55 1.2 briggs * - Deal with "anything can be hot-plugged" -- i.e., carry configuration
56 1.8 briggs * information around & be able to reconfigure on the fly
57 1.2 briggs * - Deal with segments (See IA64 System Abstraction Layer)
58 1.2 briggs * - Deal with subtractive bridges (& non-spec positive/subtractive decode)
59 1.2 briggs * - Deal with ISA/VGA/VGA palette snooping
60 1.2 briggs * - Deal with device capabilities on bridges
61 1.8 briggs * - Worry about changing a bridge to/from transparency
62 1.8 briggs * From thorpej (05/25/01)
63 1.8 briggs * - Try to handle devices that are already configured (perhaps using that
64 1.8 briggs * as a hint to where we put other devices)
65 1.2 briggs */
66 1.13 lukem
67 1.13 lukem #include <sys/cdefs.h>
68 1.48 thorpej __KERNEL_RCSID(0, "$NetBSD: pciconf.c,v 1.48 2020/07/08 13:12:35 thorpej Exp $");
69 1.2 briggs
70 1.1 briggs #include "opt_pci.h"
71 1.1 briggs
72 1.1 briggs #include <sys/param.h>
73 1.1 briggs #include <sys/queue.h>
74 1.1 briggs #include <sys/systm.h>
75 1.1 briggs #include <sys/malloc.h>
76 1.32 matt #include <sys/kmem.h>
77 1.47 thorpej #include <sys/vmem.h>
78 1.1 briggs
79 1.1 briggs #include <dev/pci/pcivar.h>
80 1.1 briggs #include <dev/pci/pciconf.h>
81 1.1 briggs #include <dev/pci/pcidevs.h>
82 1.22 briggs #include <dev/pci/pccbbreg.h>
83 1.1 briggs
84 1.48 thorpej int pci_conf_debug = 0;
85 1.1 briggs
86 1.1 briggs #if !defined(MIN)
87 1.1 briggs #define MIN(a,b) (((a)<(b))?(a):(b))
88 1.1 briggs #define MAX(a,b) (((a)>(b))?(a):(b))
89 1.1 briggs #endif
90 1.1 briggs
91 1.1 briggs /* per-bus constants. */
92 1.10 thorpej #define MAX_CONF_DEV 32 /* Arbitrary */
93 1.1 briggs #define MAX_CONF_MEM (3 * MAX_CONF_DEV) /* Avg. 3 per device -- Arb. */
94 1.8 briggs #define MAX_CONF_IO (3 * MAX_CONF_DEV) /* Avg. 1 per device -- Arb. */
95 1.1 briggs
96 1.1 briggs struct _s_pciconf_bus_t; /* Forward declaration */
97 1.1 briggs
98 1.47 thorpej struct pciconf_resource {
99 1.47 thorpej vmem_t *arena;
100 1.47 thorpej bus_addr_t min_addr;
101 1.47 thorpej bus_addr_t max_addr;
102 1.47 thorpej bus_size_t total_size;
103 1.47 thorpej };
104 1.47 thorpej
105 1.47 thorpej #define PCICONF_RESOURCE_NTYPES 3
106 1.47 thorpej CTASSERT(PCICONF_RESOURCE_IO < PCICONF_RESOURCE_NTYPES);
107 1.47 thorpej CTASSERT(PCICONF_RESOURCE_MEM < PCICONF_RESOURCE_NTYPES);
108 1.47 thorpej CTASSERT(PCICONF_RESOURCE_PREFETCHABLE_MEM < PCICONF_RESOURCE_NTYPES);
109 1.47 thorpej
110 1.47 thorpej static const char *pciconf_resource_names[] = {
111 1.47 thorpej [PCICONF_RESOURCE_IO] = "pci-io",
112 1.47 thorpej [PCICONF_RESOURCE_MEM] = "pci-mem",
113 1.47 thorpej [PCICONF_RESOURCE_PREFETCHABLE_MEM] = "pci-pmem",
114 1.47 thorpej };
115 1.47 thorpej
116 1.47 thorpej struct pciconf_resources {
117 1.47 thorpej struct pciconf_resource resources[PCICONF_RESOURCE_NTYPES];
118 1.47 thorpej };
119 1.47 thorpej
120 1.1 briggs typedef struct _s_pciconf_dev_t {
121 1.1 briggs int ipin;
122 1.1 briggs int iline;
123 1.1 briggs int min_gnt;
124 1.1 briggs int max_lat;
125 1.2 briggs int enable;
126 1.1 briggs pcitag_t tag;
127 1.1 briggs pci_chipset_tag_t pc;
128 1.1 briggs struct _s_pciconf_bus_t *ppb; /* I am really a bridge */
129 1.1 briggs } pciconf_dev_t;
130 1.1 briggs
131 1.1 briggs typedef struct _s_pciconf_win_t {
132 1.1 briggs pciconf_dev_t *dev;
133 1.1 briggs int reg; /* 0 for busses */
134 1.1 briggs int align;
135 1.1 briggs int prefetch;
136 1.39 msaitoh uint64_t size;
137 1.39 msaitoh uint64_t address;
138 1.1 briggs } pciconf_win_t;
139 1.1 briggs
140 1.1 briggs typedef struct _s_pciconf_bus_t {
141 1.1 briggs int busno;
142 1.1 briggs int next_busno;
143 1.1 briggs int last_busno;
144 1.1 briggs int max_mingnt;
145 1.1 briggs int min_maxlat;
146 1.14 thorpej int cacheline_size;
147 1.1 briggs int prefetch;
148 1.1 briggs int fast_b2b;
149 1.1 briggs int freq_66;
150 1.1 briggs int def_ltim;
151 1.1 briggs int max_ltim;
152 1.1 briggs int bandwidth_used;
153 1.1 briggs int swiz;
154 1.2 briggs int io_32bit;
155 1.2 briggs int pmem_64bit;
156 1.44 thorpej int mem_64bit;
157 1.36 matt int io_align;
158 1.36 matt int mem_align;
159 1.36 matt int pmem_align;
160 1.1 briggs
161 1.1 briggs int ndevs;
162 1.1 briggs pciconf_dev_t device[MAX_CONF_DEV];
163 1.1 briggs
164 1.1 briggs /* These should be sorted in order of decreasing size */
165 1.1 briggs int nmemwin;
166 1.1 briggs pciconf_win_t pcimemwin[MAX_CONF_MEM];
167 1.1 briggs int niowin;
168 1.1 briggs pciconf_win_t pciiowin[MAX_CONF_IO];
169 1.1 briggs
170 1.1 briggs bus_size_t io_total;
171 1.1 briggs bus_size_t mem_total;
172 1.1 briggs bus_size_t pmem_total;
173 1.1 briggs
174 1.47 thorpej struct pciconf_resource io_res;
175 1.47 thorpej struct pciconf_resource mem_res;
176 1.47 thorpej struct pciconf_resource pmem_res;
177 1.1 briggs
178 1.1 briggs pci_chipset_tag_t pc;
179 1.1 briggs struct _s_pciconf_bus_t *parent_bus;
180 1.1 briggs } pciconf_bus_t;
181 1.1 briggs
182 1.1 briggs static int probe_bus(pciconf_bus_t *);
183 1.1 briggs static void alloc_busno(pciconf_bus_t *, pciconf_bus_t *);
184 1.18 simonb static void set_busreg(pci_chipset_tag_t, pcitag_t, int, int, int);
185 1.4 simonb static int pci_do_device_query(pciconf_bus_t *, pcitag_t, int, int, int);
186 1.1 briggs static int setup_iowins(pciconf_bus_t *);
187 1.1 briggs static int setup_memwins(pciconf_bus_t *);
188 1.1 briggs static int configure_bridge(pciconf_dev_t *);
189 1.1 briggs static int configure_bus(pciconf_bus_t *);
190 1.47 thorpej static uint64_t pci_allocate_range(struct pciconf_resource *, uint64_t, int,
191 1.47 thorpej bool);
192 1.1 briggs static pciconf_win_t *get_io_desc(pciconf_bus_t *, bus_size_t);
193 1.1 briggs static pciconf_win_t *get_mem_desc(pciconf_bus_t *, bus_size_t);
194 1.1 briggs static pciconf_bus_t *query_bus(pciconf_bus_t *, pciconf_dev_t *, int);
195 1.1 briggs
196 1.1 briggs static void print_tag(pci_chipset_tag_t, pcitag_t);
197 1.1 briggs
198 1.47 thorpej static vmem_t *
199 1.47 thorpej create_vmem_arena(const char *name, bus_addr_t start, bus_size_t size,
200 1.47 thorpej int flags)
201 1.47 thorpej {
202 1.47 thorpej KASSERT(start < VMEM_ADDR_MAX);
203 1.47 thorpej KASSERT(size == 0 ||
204 1.47 thorpej (VMEM_ADDR_MAX - start) >= (size - 1));
205 1.47 thorpej
206 1.47 thorpej return vmem_create(name, start, size,
207 1.47 thorpej 1, /*quantum*/
208 1.47 thorpej NULL, /*importfn*/
209 1.47 thorpej NULL, /*releasefn*/
210 1.47 thorpej NULL, /*source*/
211 1.47 thorpej 0, /*qcache_max*/
212 1.47 thorpej flags,
213 1.47 thorpej IPL_NONE);
214 1.47 thorpej }
215 1.47 thorpej
216 1.47 thorpej static int
217 1.47 thorpej init_range_resource(struct pciconf_resource *r, const char *name,
218 1.47 thorpej bus_addr_t start, bus_addr_t size)
219 1.47 thorpej {
220 1.47 thorpej r->arena = create_vmem_arena(name, start, size, VM_NOSLEEP);
221 1.47 thorpej if (r->arena == NULL)
222 1.47 thorpej return ENOMEM;
223 1.47 thorpej
224 1.47 thorpej r->min_addr = start;
225 1.47 thorpej r->max_addr = start + (size - 1);
226 1.47 thorpej r->total_size = size;
227 1.47 thorpej
228 1.47 thorpej return 0;
229 1.47 thorpej }
230 1.47 thorpej
231 1.47 thorpej static void
232 1.47 thorpej fini_range_resource(struct pciconf_resource *r)
233 1.47 thorpej {
234 1.47 thorpej if (r->arena) {
235 1.47 thorpej vmem_xfreeall(r->arena);
236 1.47 thorpej vmem_destroy(r->arena);
237 1.47 thorpej }
238 1.47 thorpej memset(r, 0, sizeof(*r));
239 1.47 thorpej }
240 1.47 thorpej
241 1.1 briggs static void
242 1.1 briggs print_tag(pci_chipset_tag_t pc, pcitag_t tag)
243 1.1 briggs {
244 1.1 briggs int bus, dev, func;
245 1.1 briggs
246 1.1 briggs pci_decompose_tag(pc, tag, &bus, &dev, &func);
247 1.1 briggs printf("PCI: bus %d, device %d, function %d: ", bus, dev, func);
248 1.1 briggs }
249 1.1 briggs
250 1.44 thorpej #ifdef _LP64
251 1.44 thorpej #define __used_only_lp64 __unused
252 1.44 thorpej #else
253 1.44 thorpej #define __used_only_lp64 /* nothing */
254 1.44 thorpej #endif /* _LP64 */
255 1.44 thorpej
256 1.1 briggs /************************************************************************/
257 1.1 briggs /************************************************************************/
258 1.1 briggs /*********************** Bus probing routines ***********************/
259 1.1 briggs /************************************************************************/
260 1.1 briggs /************************************************************************/
261 1.1 briggs static pciconf_win_t *
262 1.1 briggs get_io_desc(pciconf_bus_t *pb, bus_size_t size)
263 1.1 briggs {
264 1.1 briggs int i, n;
265 1.1 briggs
266 1.1 briggs n = pb->niowin;
267 1.40 msaitoh for (i = n; i > 0 && size > pb->pciiowin[i-1].size; i--)
268 1.1 briggs pb->pciiowin[i] = pb->pciiowin[i-1]; /* struct copy */
269 1.1 briggs return &pb->pciiowin[i];
270 1.1 briggs }
271 1.1 briggs
272 1.1 briggs static pciconf_win_t *
273 1.1 briggs get_mem_desc(pciconf_bus_t *pb, bus_size_t size)
274 1.1 briggs {
275 1.1 briggs int i, n;
276 1.1 briggs
277 1.1 briggs n = pb->nmemwin;
278 1.40 msaitoh for (i = n; i > 0 && size > pb->pcimemwin[i-1].size; i--)
279 1.1 briggs pb->pcimemwin[i] = pb->pcimemwin[i-1]; /* struct copy */
280 1.1 briggs return &pb->pcimemwin[i];
281 1.1 briggs }
282 1.1 briggs
283 1.1 briggs /*
284 1.1 briggs * Set up bus common stuff, then loop over devices & functions.
285 1.1 briggs * If we find something, call pci_do_device_query()).
286 1.1 briggs */
287 1.1 briggs static int
288 1.1 briggs probe_bus(pciconf_bus_t *pb)
289 1.1 briggs {
290 1.33 dyoung int device;
291 1.33 dyoung uint8_t devs[32];
292 1.33 dyoung int i, n;
293 1.1 briggs
294 1.1 briggs pb->ndevs = 0;
295 1.1 briggs pb->niowin = 0;
296 1.1 briggs pb->nmemwin = 0;
297 1.1 briggs pb->freq_66 = 1;
298 1.21 augustss #ifdef PCICONF_NO_FAST_B2B
299 1.21 augustss pb->fast_b2b = 0;
300 1.21 augustss #else
301 1.1 briggs pb->fast_b2b = 1;
302 1.21 augustss #endif
303 1.1 briggs pb->prefetch = 1;
304 1.1 briggs pb->max_mingnt = 0; /* we are looking for the maximum */
305 1.1 briggs pb->min_maxlat = 0x100; /* we are looking for the minimum */
306 1.1 briggs pb->bandwidth_used = 0;
307 1.4 simonb
308 1.33 dyoung n = pci_bus_devorder(pb->pc, pb->busno, devs, __arraycount(devs));
309 1.33 dyoung for (i = 0; i < n; i++) {
310 1.1 briggs pcitag_t tag;
311 1.1 briggs pcireg_t id, bhlcr;
312 1.1 briggs int function, nfunction;
313 1.4 simonb int confmode;
314 1.1 briggs
315 1.33 dyoung device = devs[i];
316 1.33 dyoung
317 1.1 briggs tag = pci_make_tag(pb->pc, pb->busno, device, 0);
318 1.1 briggs if (pci_conf_debug) {
319 1.1 briggs print_tag(pb->pc, tag);
320 1.1 briggs }
321 1.1 briggs id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
322 1.1 briggs
323 1.4 simonb if (pci_conf_debug) {
324 1.4 simonb printf("id=%x: Vendor=%x, Product=%x\n",
325 1.40 msaitoh id, PCI_VENDOR(id), PCI_PRODUCT(id));
326 1.4 simonb }
327 1.1 briggs /* Invalid vendor ID value? */
328 1.1 briggs if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
329 1.1 briggs continue;
330 1.1 briggs
331 1.1 briggs bhlcr = pci_conf_read(pb->pc, tag, PCI_BHLC_REG);
332 1.1 briggs nfunction = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
333 1.40 msaitoh for (function = 0; function < nfunction; function++) {
334 1.1 briggs tag = pci_make_tag(pb->pc, pb->busno, device, function);
335 1.1 briggs id = pci_conf_read(pb->pc, tag, PCI_ID_REG);
336 1.1 briggs if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
337 1.1 briggs continue;
338 1.40 msaitoh if (pb->ndevs + 1 < MAX_CONF_DEV) {
339 1.1 briggs if (pci_conf_debug) {
340 1.1 briggs print_tag(pb->pc, tag);
341 1.3 thorpej printf("Found dev 0x%04x 0x%04x -- "
342 1.3 thorpej "really probing.\n",
343 1.3 thorpej PCI_VENDOR(id), PCI_PRODUCT(id));
344 1.1 briggs }
345 1.4 simonb #ifdef __HAVE_PCI_CONF_HOOK
346 1.4 simonb confmode = pci_conf_hook(pb->pc, pb->busno,
347 1.4 simonb device, function, id);
348 1.4 simonb if (confmode == 0)
349 1.4 simonb continue;
350 1.4 simonb #else
351 1.6 thorpej /*
352 1.6 thorpej * Don't enable expansion ROMS -- some cards
353 1.6 thorpej * share address decoders between the EXPROM
354 1.6 thorpej * and PCI memory space, and enabling the ROM
355 1.6 thorpej * when not needed will cause all sorts of
356 1.6 thorpej * lossage.
357 1.6 thorpej */
358 1.28 gdamore confmode = PCI_CONF_DEFAULT;
359 1.4 simonb #endif
360 1.1 briggs if (pci_do_device_query(pb, tag, device,
361 1.4 simonb function, confmode))
362 1.1 briggs return -1;
363 1.1 briggs pb->ndevs++;
364 1.1 briggs }
365 1.1 briggs }
366 1.1 briggs }
367 1.1 briggs return 0;
368 1.1 briggs }
369 1.1 briggs
370 1.1 briggs static void
371 1.1 briggs alloc_busno(pciconf_bus_t *parent, pciconf_bus_t *pb)
372 1.1 briggs {
373 1.1 briggs pb->busno = parent->next_busno;
374 1.17 augustss pb->next_busno = pb->busno + 1;
375 1.17 augustss }
376 1.17 augustss
377 1.17 augustss static void
378 1.17 augustss set_busreg(pci_chipset_tag_t pc, pcitag_t tag, int prim, int sec, int sub)
379 1.17 augustss {
380 1.17 augustss pcireg_t busreg;
381 1.17 augustss
382 1.41 msaitoh busreg = __SHIFTIN(prim, PCI_BRIDGE_BUS_PRIMARY);
383 1.41 msaitoh busreg |= __SHIFTIN(sec, PCI_BRIDGE_BUS_SECONDARY);
384 1.41 msaitoh busreg |= __SHIFTIN(sub, PCI_BRIDGE_BUS_SUBORDINATE);
385 1.17 augustss pci_conf_write(pc, tag, PCI_BRIDGE_BUS_REG, busreg);
386 1.1 briggs }
387 1.1 briggs
388 1.1 briggs static pciconf_bus_t *
389 1.1 briggs query_bus(pciconf_bus_t *parent, pciconf_dev_t *pd, int dev)
390 1.1 briggs {
391 1.1 briggs pciconf_bus_t *pb;
392 1.17 augustss pcireg_t io, pmem;
393 1.1 briggs pciconf_win_t *pi, *pm;
394 1.1 briggs
395 1.42 chs pb = kmem_zalloc(sizeof (pciconf_bus_t), KM_SLEEP);
396 1.14 thorpej pb->cacheline_size = parent->cacheline_size;
397 1.1 briggs pb->parent_bus = parent;
398 1.1 briggs alloc_busno(parent, pb);
399 1.1 briggs
400 1.36 matt pb->mem_align = 0x100000; /* 1M alignment */
401 1.36 matt pb->pmem_align = 0x100000; /* 1M alignment */
402 1.36 matt pb->io_align = 0x1000; /* 4K alignment */
403 1.36 matt
404 1.17 augustss set_busreg(parent->pc, pd->tag, parent->busno, pb->busno, 0xff);
405 1.1 briggs
406 1.1 briggs pb->swiz = parent->swiz + dev;
407 1.1 briggs
408 1.47 thorpej memset(&pb->io_res, 0, sizeof(pb->io_res));
409 1.47 thorpej memset(&pb->mem_res, 0, sizeof(pb->mem_res));
410 1.47 thorpej memset(&pb->pmem_res, 0, sizeof(pb->pmem_res));
411 1.47 thorpej
412 1.1 briggs pb->pc = parent->pc;
413 1.1 briggs pb->io_total = pb->mem_total = pb->pmem_total = 0;
414 1.1 briggs
415 1.2 briggs pb->io_32bit = 0;
416 1.2 briggs if (parent->io_32bit) {
417 1.11 thorpej io = pci_conf_read(parent->pc, pd->tag, PCI_BRIDGE_STATIO_REG);
418 1.40 msaitoh if (PCI_BRIDGE_IO_32BITS(io))
419 1.2 briggs pb->io_32bit = 1;
420 1.2 briggs }
421 1.2 briggs
422 1.2 briggs pb->pmem_64bit = 0;
423 1.2 briggs if (parent->pmem_64bit) {
424 1.11 thorpej pmem = pci_conf_read(parent->pc, pd->tag,
425 1.2 briggs PCI_BRIDGE_PREFETCHMEM_REG);
426 1.40 msaitoh if (PCI_BRIDGE_PREFETCHMEM_64BITS(pmem))
427 1.2 briggs pb->pmem_64bit = 1;
428 1.2 briggs }
429 1.2 briggs
430 1.44 thorpej /* Bridges only forward a 32-bit range of non-prefetcable memory. */
431 1.44 thorpej pb->mem_64bit = 0;
432 1.44 thorpej
433 1.1 briggs if (probe_bus(pb)) {
434 1.1 briggs printf("Failed to probe bus %d\n", pb->busno);
435 1.1 briggs goto err;
436 1.1 briggs }
437 1.1 briggs
438 1.17 augustss /* We have found all subordinate busses now, reprogram busreg. */
439 1.40 msaitoh pb->last_busno = pb->next_busno - 1;
440 1.17 augustss parent->next_busno = pb->next_busno;
441 1.17 augustss set_busreg(parent->pc, pd->tag, parent->busno, pb->busno,
442 1.17 augustss pb->last_busno);
443 1.17 augustss if (pci_conf_debug)
444 1.17 augustss printf("PCI bus bridge (parent %d) covers busses %d-%d\n",
445 1.17 augustss parent->busno, pb->busno, pb->last_busno);
446 1.17 augustss
447 1.1 briggs if (pb->io_total > 0) {
448 1.1 briggs if (parent->niowin >= MAX_CONF_IO) {
449 1.35 matt printf("pciconf: too many (%d) I/O windows\n",
450 1.35 matt parent->niowin);
451 1.1 briggs goto err;
452 1.1 briggs }
453 1.36 matt pb->io_total |= pb->io_align - 1; /* Round up */
454 1.1 briggs pi = get_io_desc(parent, pb->io_total);
455 1.1 briggs pi->dev = pd;
456 1.1 briggs pi->reg = 0;
457 1.1 briggs pi->size = pb->io_total;
458 1.36 matt pi->align = pb->io_align; /* 4K min alignment */
459 1.36 matt if (parent->io_align < pb->io_align)
460 1.36 matt parent->io_align = pb->io_align;
461 1.1 briggs pi->prefetch = 0;
462 1.1 briggs parent->niowin++;
463 1.1 briggs parent->io_total += pb->io_total;
464 1.1 briggs }
465 1.1 briggs
466 1.1 briggs if (pb->mem_total > 0) {
467 1.1 briggs if (parent->nmemwin >= MAX_CONF_MEM) {
468 1.35 matt printf("pciconf: too many (%d) MEM windows\n",
469 1.35 matt parent->nmemwin);
470 1.1 briggs goto err;
471 1.1 briggs }
472 1.40 msaitoh pb->mem_total |= pb->mem_align - 1; /* Round up */
473 1.1 briggs pm = get_mem_desc(parent, pb->mem_total);
474 1.1 briggs pm->dev = pd;
475 1.1 briggs pm->reg = 0;
476 1.1 briggs pm->size = pb->mem_total;
477 1.36 matt pm->align = pb->mem_align; /* 1M min alignment */
478 1.36 matt if (parent->mem_align < pb->mem_align)
479 1.36 matt parent->mem_align = pb->mem_align;
480 1.1 briggs pm->prefetch = 0;
481 1.1 briggs parent->nmemwin++;
482 1.1 briggs parent->mem_total += pb->mem_total;
483 1.1 briggs }
484 1.1 briggs
485 1.1 briggs if (pb->pmem_total > 0) {
486 1.1 briggs if (parent->nmemwin >= MAX_CONF_MEM) {
487 1.10 thorpej printf("pciconf: too many MEM windows\n");
488 1.1 briggs goto err;
489 1.1 briggs }
490 1.40 msaitoh pb->pmem_total |= pb->pmem_align - 1; /* Round up */
491 1.1 briggs pm = get_mem_desc(parent, pb->pmem_total);
492 1.1 briggs pm->dev = pd;
493 1.1 briggs pm->reg = 0;
494 1.1 briggs pm->size = pb->pmem_total;
495 1.36 matt pm->align = pb->pmem_align; /* 1M alignment */
496 1.36 matt if (parent->pmem_align < pb->pmem_align)
497 1.36 matt parent->pmem_align = pb->pmem_align;
498 1.1 briggs pm->prefetch = 1;
499 1.1 briggs parent->nmemwin++;
500 1.1 briggs parent->pmem_total += pb->pmem_total;
501 1.1 briggs }
502 1.1 briggs
503 1.1 briggs return pb;
504 1.1 briggs err:
505 1.32 matt kmem_free(pb, sizeof(*pb));
506 1.1 briggs return NULL;
507 1.1 briggs }
508 1.1 briggs
509 1.1 briggs static int
510 1.39 msaitoh pci_do_device_query(pciconf_bus_t *pb, pcitag_t tag, int dev, int func,
511 1.39 msaitoh int mode)
512 1.1 briggs {
513 1.1 briggs pciconf_dev_t *pd;
514 1.1 briggs pciconf_win_t *pi, *pm;
515 1.39 msaitoh pcireg_t classreg, cmd, icr, bhlc, bar, mask, bar64, mask64,
516 1.39 msaitoh busreg;
517 1.39 msaitoh uint64_t size;
518 1.22 briggs int br, width, reg_start, reg_end;
519 1.1 briggs
520 1.1 briggs pd = &pb->device[pb->ndevs];
521 1.1 briggs pd->pc = pb->pc;
522 1.1 briggs pd->tag = tag;
523 1.1 briggs pd->ppb = NULL;
524 1.4 simonb pd->enable = mode;
525 1.1 briggs
526 1.37 matt classreg = pci_conf_read(pb->pc, tag, PCI_CLASS_REG);
527 1.1 briggs
528 1.1 briggs cmd = pci_conf_read(pb->pc, tag, PCI_COMMAND_STATUS_REG);
529 1.32 matt bhlc = pci_conf_read(pb->pc, tag, PCI_BHLC_REG);
530 1.1 briggs
531 1.37 matt if (PCI_CLASS(classreg) != PCI_CLASS_BRIDGE
532 1.32 matt && PCI_HDRTYPE_TYPE(bhlc) != PCI_HDRTYPE_PPB) {
533 1.1 briggs cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
534 1.1 briggs PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
535 1.1 briggs pci_conf_write(pb->pc, tag, PCI_COMMAND_STATUS_REG, cmd);
536 1.3 thorpej } else if (pci_conf_debug) {
537 1.3 thorpej print_tag(pb->pc, tag);
538 1.3 thorpej printf("device is a bridge; not clearing enables\n");
539 1.1 briggs }
540 1.1 briggs
541 1.1 briggs if ((cmd & PCI_STATUS_BACKTOBACK_SUPPORT) == 0)
542 1.1 briggs pb->fast_b2b = 0;
543 1.1 briggs
544 1.1 briggs if ((cmd & PCI_STATUS_66MHZ_SUPPORT) == 0)
545 1.1 briggs pb->freq_66 = 0;
546 1.1 briggs
547 1.22 briggs switch (PCI_HDRTYPE_TYPE(bhlc)) {
548 1.22 briggs case PCI_HDRTYPE_DEVICE:
549 1.22 briggs reg_start = PCI_MAPREG_START;
550 1.22 briggs reg_end = PCI_MAPREG_END;
551 1.22 briggs break;
552 1.22 briggs case PCI_HDRTYPE_PPB:
553 1.1 briggs pd->ppb = query_bus(pb, pd, dev);
554 1.1 briggs if (pd->ppb == NULL)
555 1.1 briggs return -1;
556 1.1 briggs return 0;
557 1.22 briggs case PCI_HDRTYPE_PCB:
558 1.22 briggs reg_start = PCI_MAPREG_START;
559 1.22 briggs reg_end = PCI_MAPREG_PCB_END;
560 1.22 briggs
561 1.22 briggs busreg = pci_conf_read(pb->pc, tag, PCI_BUSNUM);
562 1.22 briggs busreg = (busreg & 0xff000000) |
563 1.41 msaitoh __SHIFTIN(pb->busno, PCI_BRIDGE_BUS_PRIMARY) |
564 1.41 msaitoh __SHIFTIN(pb->next_busno, PCI_BRIDGE_BUS_SECONDARY) |
565 1.41 msaitoh __SHIFTIN(pb->next_busno, PCI_BRIDGE_BUS_SUBORDINATE);
566 1.22 briggs pci_conf_write(pb->pc, tag, PCI_BUSNUM, busreg);
567 1.22 briggs
568 1.24 simonb pb->next_busno++;
569 1.22 briggs break;
570 1.22 briggs default:
571 1.22 briggs return -1;
572 1.1 briggs }
573 1.1 briggs
574 1.1 briggs icr = pci_conf_read(pb->pc, tag, PCI_INTERRUPT_REG);
575 1.1 briggs pd->ipin = PCI_INTERRUPT_PIN(icr);
576 1.1 briggs pd->iline = PCI_INTERRUPT_LINE(icr);
577 1.1 briggs pd->min_gnt = PCI_MIN_GNT(icr);
578 1.1 briggs pd->max_lat = PCI_MAX_LAT(icr);
579 1.1 briggs if (pd->iline || pd->ipin) {
580 1.8 briggs pci_conf_interrupt(pb->pc, pb->busno, dev, pd->ipin, pb->swiz,
581 1.1 briggs &pd->iline);
582 1.1 briggs icr &= ~(PCI_INTERRUPT_LINE_MASK << PCI_INTERRUPT_LINE_SHIFT);
583 1.1 briggs icr |= (pd->iline << PCI_INTERRUPT_LINE_SHIFT);
584 1.1 briggs pci_conf_write(pb->pc, tag, PCI_INTERRUPT_REG, icr);
585 1.1 briggs }
586 1.1 briggs
587 1.1 briggs if (pd->min_gnt != 0 || pd->max_lat != 0) {
588 1.1 briggs if (pd->min_gnt != 0 && pd->min_gnt > pb->max_mingnt)
589 1.1 briggs pb->max_mingnt = pd->min_gnt;
590 1.1 briggs
591 1.1 briggs if (pd->max_lat != 0 && pd->max_lat < pb->min_maxlat)
592 1.1 briggs pb->min_maxlat = pd->max_lat;
593 1.1 briggs
594 1.1 briggs pb->bandwidth_used += pd->min_gnt * 4000000 /
595 1.1 briggs (pd->min_gnt + pd->max_lat);
596 1.1 briggs }
597 1.1 briggs
598 1.1 briggs width = 4;
599 1.22 briggs for (br = reg_start; br < reg_end; br += width) {
600 1.3 thorpej #if 0
601 1.8 briggs /* XXX Should only ignore if IDE not in legacy mode? */
602 1.37 matt if (PCI_CLASS(classreg) == PCI_CLASS_MASS_STORAGE &&
603 1.37 matt PCI_SUBCLASS(classreg) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
604 1.1 briggs break;
605 1.1 briggs }
606 1.3 thorpej #endif
607 1.1 briggs bar = pci_conf_read(pb->pc, tag, br);
608 1.3 thorpej pci_conf_write(pb->pc, tag, br, 0xffffffff);
609 1.1 briggs mask = pci_conf_read(pb->pc, tag, br);
610 1.1 briggs pci_conf_write(pb->pc, tag, br, bar);
611 1.1 briggs width = 4;
612 1.1 briggs
613 1.8 briggs if ( (mode & PCI_CONF_MAP_IO)
614 1.8 briggs && (PCI_MAPREG_TYPE(mask) == PCI_MAPREG_TYPE_IO)) {
615 1.8 briggs /*
616 1.8 briggs * Upper 16 bits must be one. Devices may hardwire
617 1.8 briggs * them to zero, though, per PCI 2.2, 6.2.5.1, p 203.
618 1.8 briggs */
619 1.3 thorpej mask |= 0xffff0000;
620 1.3 thorpej
621 1.3 thorpej size = PCI_MAPREG_IO_SIZE(mask);
622 1.3 thorpej if (size == 0) {
623 1.3 thorpej if (pci_conf_debug) {
624 1.3 thorpej print_tag(pb->pc, tag);
625 1.3 thorpej printf("I/O BAR 0x%x is void\n", br);
626 1.3 thorpej }
627 1.3 thorpej continue;
628 1.3 thorpej }
629 1.1 briggs
630 1.1 briggs if (pb->niowin >= MAX_CONF_IO) {
631 1.10 thorpej printf("pciconf: too many I/O windows\n");
632 1.1 briggs return -1;
633 1.1 briggs }
634 1.1 briggs
635 1.1 briggs pi = get_io_desc(pb, size);
636 1.1 briggs pi->dev = pd;
637 1.1 briggs pi->reg = br;
638 1.43 msaitoh pi->size = (uint64_t)size;
639 1.1 briggs pi->align = 4;
640 1.36 matt if (pb->io_align < pi->size)
641 1.36 matt pb->io_align = pi->size;
642 1.1 briggs pi->prefetch = 0;
643 1.1 briggs if (pci_conf_debug) {
644 1.1 briggs print_tag(pb->pc, tag);
645 1.23 scw printf("Register 0x%x, I/O size %" PRIu64 "\n",
646 1.1 briggs br, pi->size);
647 1.1 briggs }
648 1.1 briggs pb->niowin++;
649 1.1 briggs pb->io_total += size;
650 1.4 simonb } else if ((mode & PCI_CONF_MAP_MEM)
651 1.4 simonb && (PCI_MAPREG_TYPE(mask) == PCI_MAPREG_TYPE_MEM)) {
652 1.1 briggs switch (PCI_MAPREG_MEM_TYPE(mask)) {
653 1.1 briggs case PCI_MAPREG_MEM_TYPE_32BIT:
654 1.1 briggs case PCI_MAPREG_MEM_TYPE_32BIT_1M:
655 1.43 msaitoh size = (uint64_t)PCI_MAPREG_MEM_SIZE(mask);
656 1.1 briggs break;
657 1.1 briggs case PCI_MAPREG_MEM_TYPE_64BIT:
658 1.1 briggs bar64 = pci_conf_read(pb->pc, tag, br + 4);
659 1.1 briggs pci_conf_write(pb->pc, tag, br + 4, 0xffffffff);
660 1.1 briggs mask64 = pci_conf_read(pb->pc, tag, br + 4);
661 1.1 briggs pci_conf_write(pb->pc, tag, br + 4, bar64);
662 1.43 msaitoh size = (uint64_t)PCI_MAPREG_MEM64_SIZE(
663 1.43 msaitoh (((uint64_t)mask64) << 32) | mask);
664 1.1 briggs width = 8;
665 1.16 briggs break;
666 1.1 briggs default:
667 1.1 briggs print_tag(pb->pc, tag);
668 1.1 briggs printf("reserved mapping type 0x%x\n",
669 1.1 briggs PCI_MAPREG_MEM_TYPE(mask));
670 1.1 briggs continue;
671 1.1 briggs }
672 1.1 briggs
673 1.3 thorpej if (size == 0) {
674 1.3 thorpej if (pci_conf_debug) {
675 1.3 thorpej print_tag(pb->pc, tag);
676 1.3 thorpej printf("MEM%d BAR 0x%x is void\n",
677 1.3 thorpej PCI_MAPREG_MEM_TYPE(mask) ==
678 1.3 thorpej PCI_MAPREG_MEM_TYPE_64BIT ?
679 1.3 thorpej 64 : 32, br);
680 1.3 thorpej }
681 1.3 thorpej continue;
682 1.16 briggs } else {
683 1.16 briggs if (pci_conf_debug) {
684 1.16 briggs print_tag(pb->pc, tag);
685 1.36 matt printf("MEM%d BAR 0x%x has size %#lx\n",
686 1.16 briggs PCI_MAPREG_MEM_TYPE(mask) ==
687 1.16 briggs PCI_MAPREG_MEM_TYPE_64BIT ?
688 1.43 msaitoh 64 : 32,
689 1.43 msaitoh br, (unsigned long)size);
690 1.16 briggs }
691 1.3 thorpej }
692 1.3 thorpej
693 1.1 briggs if (pb->nmemwin >= MAX_CONF_MEM) {
694 1.10 thorpej printf("pciconf: too many memory windows\n");
695 1.1 briggs return -1;
696 1.1 briggs }
697 1.1 briggs
698 1.1 briggs pm = get_mem_desc(pb, size);
699 1.1 briggs pm->dev = pd;
700 1.1 briggs pm->reg = br;
701 1.1 briggs pm->size = size;
702 1.1 briggs pm->align = 4;
703 1.1 briggs pm->prefetch = PCI_MAPREG_MEM_PREFETCHABLE(mask);
704 1.1 briggs if (pci_conf_debug) {
705 1.1 briggs print_tag(pb->pc, tag);
706 1.23 scw printf("Register 0x%x, memory size %"
707 1.23 scw PRIu64 "\n", br, pm->size);
708 1.1 briggs }
709 1.1 briggs pb->nmemwin++;
710 1.1 briggs if (pm->prefetch) {
711 1.1 briggs pb->pmem_total += size;
712 1.36 matt if (pb->pmem_align < pm->size)
713 1.36 matt pb->pmem_align = pm->size;
714 1.1 briggs } else {
715 1.1 briggs pb->mem_total += size;
716 1.36 matt if (pb->mem_align < pm->size)
717 1.36 matt pb->mem_align = pm->size;
718 1.1 briggs }
719 1.1 briggs }
720 1.1 briggs }
721 1.1 briggs
722 1.4 simonb if (mode & PCI_CONF_MAP_ROM) {
723 1.4 simonb bar = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
724 1.4 simonb pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, 0xfffffffe);
725 1.4 simonb mask = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
726 1.4 simonb pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM, bar);
727 1.4 simonb
728 1.4 simonb if (mask != 0 && mask != 0xffffffff) {
729 1.4 simonb if (pb->nmemwin >= MAX_CONF_MEM) {
730 1.10 thorpej printf("pciconf: too many memory windows\n");
731 1.4 simonb return -1;
732 1.4 simonb }
733 1.43 msaitoh size = (uint64_t)PCI_MAPREG_MEM_SIZE(mask);
734 1.1 briggs
735 1.4 simonb pm = get_mem_desc(pb, size);
736 1.4 simonb pm->dev = pd;
737 1.4 simonb pm->reg = PCI_MAPREG_ROM;
738 1.4 simonb pm->size = size;
739 1.4 simonb pm->align = 4;
740 1.44 thorpej pm->prefetch = 0;
741 1.4 simonb if (pci_conf_debug) {
742 1.4 simonb print_tag(pb->pc, tag);
743 1.23 scw printf("Expansion ROM memory size %"
744 1.23 scw PRIu64 "\n", pm->size);
745 1.4 simonb }
746 1.4 simonb pb->nmemwin++;
747 1.44 thorpej if (pm->prefetch) {
748 1.44 thorpej pb->pmem_total += size;
749 1.44 thorpej if (pb->pmem_align < pm->size)
750 1.44 thorpej pb->pmem_align = pm->size;
751 1.44 thorpej } else {
752 1.44 thorpej pb->mem_total += size;
753 1.44 thorpej if (pb->mem_align < pm->size)
754 1.44 thorpej pb->mem_align = pm->size;
755 1.44 thorpej }
756 1.1 briggs }
757 1.8 briggs } else {
758 1.28 gdamore /* Don't enable ROMs if we aren't going to map them. */
759 1.28 gdamore mode &= ~PCI_CONF_ENABLE_ROM;
760 1.28 gdamore pd->enable &= ~PCI_CONF_ENABLE_ROM;
761 1.28 gdamore }
762 1.28 gdamore
763 1.28 gdamore if (!(mode & PCI_CONF_ENABLE_ROM)) {
764 1.8 briggs /* Ensure ROM is disabled */
765 1.8 briggs bar = pci_conf_read(pb->pc, tag, PCI_MAPREG_ROM);
766 1.8 briggs pci_conf_write(pb->pc, tag, PCI_MAPREG_ROM,
767 1.8 briggs bar & ~PCI_MAPREG_ROM_ENABLE);
768 1.1 briggs }
769 1.1 briggs
770 1.1 briggs return 0;
771 1.1 briggs }
772 1.1 briggs
773 1.1 briggs /************************************************************************/
774 1.1 briggs /************************************************************************/
775 1.1 briggs /******************** Bus configuration routines ********************/
776 1.1 briggs /************************************************************************/
777 1.1 briggs /************************************************************************/
778 1.39 msaitoh static uint64_t
779 1.47 thorpej pci_allocate_range(struct pciconf_resource * const r, const uint64_t amt,
780 1.44 thorpej const int align, const bool ok64 __used_only_lp64)
781 1.1 briggs {
782 1.47 thorpej vmem_size_t const size = (vmem_size_t) amt;
783 1.47 thorpej vmem_addr_t result;
784 1.47 thorpej int error;
785 1.44 thorpej
786 1.44 thorpej #ifdef _LP64
787 1.44 thorpej /*
788 1.44 thorpej * If a 64-bit range IS OK, then we prefer allocating above 4GB.
789 1.44 thorpej *
790 1.47 thorpej * XXX We guard this with _LP64 because vmem uses uintptr_t
791 1.44 thorpej * internally.
792 1.44 thorpej */
793 1.44 thorpej if (!ok64) {
794 1.47 thorpej error = vmem_xalloc(r->arena, size, align, 0, 0,
795 1.47 thorpej VMEM_ADDR_MIN, 0xffffffffUL,
796 1.47 thorpej VM_BESTFIT | VM_NOSLEEP,
797 1.47 thorpej &result);
798 1.47 thorpej } else {
799 1.47 thorpej error = vmem_xalloc(r->arena, size, align, 0, 0,
800 1.47 thorpej (1UL << 32), VMEM_ADDR_MAX,
801 1.47 thorpej VM_BESTFIT | VM_NOSLEEP,
802 1.47 thorpej &result);
803 1.47 thorpej if (error) {
804 1.47 thorpej error = vmem_xalloc(r->arena, size, align, 0, 0,
805 1.47 thorpej VMEM_ADDR_MIN, VMEM_ADDR_MAX,
806 1.47 thorpej VM_BESTFIT | VM_NOSLEEP,
807 1.47 thorpej &result);
808 1.44 thorpej }
809 1.44 thorpej }
810 1.47 thorpej #else
811 1.47 thorpej error = vmem_xalloc(r->arena, size, align, 0, 0,
812 1.47 thorpej VMEM_ADDR_MIN, 0xffffffffUL,
813 1.47 thorpej VM_BESTFIT | VM_NOSLEEP,
814 1.47 thorpej &result);
815 1.44 thorpej #endif /* _L64 */
816 1.44 thorpej
817 1.47 thorpej if (error)
818 1.36 matt return ~0ULL;
819 1.47 thorpej
820 1.47 thorpej return result;
821 1.1 briggs }
822 1.1 briggs
823 1.1 briggs static int
824 1.1 briggs setup_iowins(pciconf_bus_t *pb)
825 1.1 briggs {
826 1.1 briggs pciconf_win_t *pi;
827 1.1 briggs pciconf_dev_t *pd;
828 1.47 thorpej int error;
829 1.1 briggs
830 1.40 msaitoh for (pi = pb->pciiowin; pi < &pb->pciiowin[pb->niowin]; pi++) {
831 1.1 briggs if (pi->size == 0)
832 1.1 briggs continue;
833 1.1 briggs
834 1.1 briggs pd = pi->dev;
835 1.47 thorpej if (pb->io_res.arena == NULL) {
836 1.46 jmcneill /* Bus has no IO ranges, disable IO BAR */
837 1.46 jmcneill pi->address = 0;
838 1.46 jmcneill pd->enable &= ~PCI_CONF_ENABLE_IO;
839 1.46 jmcneill goto write_ioaddr;
840 1.46 jmcneill }
841 1.47 thorpej pi->address = pci_allocate_range(&pb->io_res, pi->size,
842 1.44 thorpej pi->align, false);
843 1.36 matt if (~pi->address == 0) {
844 1.1 briggs print_tag(pd->pc, pd->tag);
845 1.23 scw printf("Failed to allocate PCI I/O space (%"
846 1.23 scw PRIu64 " req)\n", pi->size);
847 1.1 briggs return -1;
848 1.1 briggs }
849 1.1 briggs if (pd->ppb && pi->reg == 0) {
850 1.47 thorpej error = init_range_resource(&pd->ppb->io_res,
851 1.47 thorpej "ppb-io", pi->address, pi->size);
852 1.47 thorpej if (error) {
853 1.1 briggs print_tag(pd->pc, pd->tag);
854 1.47 thorpej printf("Failed to alloc I/O arena for bus %d\n",
855 1.1 briggs pd->ppb->busno);
856 1.1 briggs return -1;
857 1.1 briggs }
858 1.1 briggs continue;
859 1.1 briggs }
860 1.26 tsutsui if (!pb->io_32bit && pi->address > 0xFFFF) {
861 1.26 tsutsui pi->address = 0;
862 1.26 tsutsui pd->enable &= ~PCI_CONF_ENABLE_IO;
863 1.26 tsutsui } else {
864 1.26 tsutsui pd->enable |= PCI_CONF_ENABLE_IO;
865 1.26 tsutsui }
866 1.46 jmcneill write_ioaddr:
867 1.1 briggs if (pci_conf_debug) {
868 1.1 briggs print_tag(pd->pc, pd->tag);
869 1.23 scw printf("Putting %" PRIu64 " I/O bytes @ %#" PRIx64
870 1.23 scw " (reg %x)\n", pi->size, pi->address, pi->reg);
871 1.1 briggs }
872 1.1 briggs pci_conf_write(pd->pc, pd->tag, pi->reg,
873 1.1 briggs PCI_MAPREG_IO_ADDR(pi->address) | PCI_MAPREG_TYPE_IO);
874 1.1 briggs }
875 1.1 briggs return 0;
876 1.1 briggs }
877 1.1 briggs
878 1.1 briggs static int
879 1.1 briggs setup_memwins(pciconf_bus_t *pb)
880 1.1 briggs {
881 1.1 briggs pciconf_win_t *pm;
882 1.1 briggs pciconf_dev_t *pd;
883 1.1 briggs pcireg_t base;
884 1.47 thorpej struct pciconf_resource *r;
885 1.44 thorpej bool ok64;
886 1.47 thorpej int error;
887 1.1 briggs
888 1.40 msaitoh for (pm = pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin]; pm++) {
889 1.1 briggs if (pm->size == 0)
890 1.1 briggs continue;
891 1.1 briggs
892 1.44 thorpej ok64 = false;
893 1.1 briggs pd = pm->dev;
894 1.44 thorpej if (pm->prefetch) {
895 1.47 thorpej r = &pb->pmem_res;
896 1.44 thorpej ok64 = pb->pmem_64bit;
897 1.44 thorpej } else {
898 1.47 thorpej r = &pb->mem_res;
899 1.44 thorpej ok64 = pb->mem_64bit && pd->ppb == NULL;
900 1.44 thorpej }
901 1.44 thorpej
902 1.44 thorpej /*
903 1.44 thorpej * We need to figure out if the memory BAR is 64-bit
904 1.44 thorpej * capable or not. If it's not, then we need to constrain
905 1.44 thorpej * the address allocation.
906 1.44 thorpej */
907 1.44 thorpej if (pm->reg == PCI_MAPREG_ROM) {
908 1.44 thorpej ok64 = false;
909 1.44 thorpej } else if (ok64) {
910 1.44 thorpej base = pci_conf_read(pd->pc, pd->tag, pm->reg);
911 1.44 thorpej ok64 = PCI_MAPREG_MEM_TYPE(base) ==
912 1.44 thorpej PCI_MAPREG_MEM_TYPE_64BIT;
913 1.44 thorpej }
914 1.44 thorpej
915 1.47 thorpej pm->address = pci_allocate_range(r, pm->size, pm->align,
916 1.44 thorpej ok64);
917 1.36 matt if (~pm->address == 0) {
918 1.1 briggs print_tag(pd->pc, pd->tag);
919 1.1 briggs printf(
920 1.23 scw "Failed to allocate PCI memory space (%" PRIu64
921 1.44 thorpej " req, prefetch=%d ok64=%d)\n", pm->size,
922 1.44 thorpej pm->prefetch, (int)ok64);
923 1.1 briggs return -1;
924 1.1 briggs }
925 1.1 briggs if (pd->ppb && pm->reg == 0) {
926 1.47 thorpej const char *name = pm->prefetch ? "ppb-pmem"
927 1.47 thorpej : "ppb-mem";
928 1.47 thorpej r = pm->prefetch ? &pd->ppb->pmem_res
929 1.47 thorpej : &pd->ppb->mem_res;
930 1.47 thorpej error = init_range_resource(r, name,
931 1.47 thorpej pm->address, pm->size);
932 1.47 thorpej if (error) {
933 1.1 briggs print_tag(pd->pc, pd->tag);
934 1.47 thorpej printf("Failed to alloc MEM arena for bus %d\n",
935 1.1 briggs pd->ppb->busno);
936 1.1 briggs return -1;
937 1.1 briggs }
938 1.1 briggs continue;
939 1.1 briggs }
940 1.44 thorpej if (!ok64 && pm->address > 0xFFFFFFFFULL) {
941 1.2 briggs pm->address = 0;
942 1.26 tsutsui pd->enable &= ~PCI_CONF_ENABLE_MEM;
943 1.39 msaitoh } else
944 1.8 briggs pd->enable |= PCI_CONF_ENABLE_MEM;
945 1.39 msaitoh
946 1.1 briggs if (pm->reg != PCI_MAPREG_ROM) {
947 1.1 briggs if (pci_conf_debug) {
948 1.1 briggs print_tag(pd->pc, pd->tag);
949 1.1 briggs printf(
950 1.23 scw "Putting %" PRIu64 " MEM bytes @ %#"
951 1.23 scw PRIx64 " (reg %x)\n", pm->size,
952 1.23 scw pm->address, pm->reg);
953 1.1 briggs }
954 1.1 briggs base = pci_conf_read(pd->pc, pd->tag, pm->reg);
955 1.1 briggs base = PCI_MAPREG_MEM_ADDR(pm->address) |
956 1.1 briggs PCI_MAPREG_MEM_TYPE(base);
957 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg, base);
958 1.1 briggs if (PCI_MAPREG_MEM_TYPE(base) ==
959 1.1 briggs PCI_MAPREG_MEM_TYPE_64BIT) {
960 1.1 briggs base = (pcireg_t)
961 1.1 briggs (PCI_MAPREG_MEM64_ADDR(pm->address) >> 32);
962 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg + 4,
963 1.1 briggs base);
964 1.1 briggs }
965 1.1 briggs }
966 1.1 briggs }
967 1.40 msaitoh for (pm = pb->pcimemwin; pm < &pb->pcimemwin[pb->nmemwin]; pm++) {
968 1.1 briggs if (pm->reg == PCI_MAPREG_ROM && pm->address != -1) {
969 1.1 briggs pd = pm->dev;
970 1.29 gdamore if (!(pd->enable & PCI_CONF_MAP_ROM))
971 1.28 gdamore continue;
972 1.1 briggs if (pci_conf_debug) {
973 1.1 briggs print_tag(pd->pc, pd->tag);
974 1.1 briggs printf(
975 1.23 scw "Putting %" PRIu64 " ROM bytes @ %#"
976 1.23 scw PRIx64 " (reg %x)\n", pm->size,
977 1.23 scw pm->address, pm->reg);
978 1.1 briggs }
979 1.29 gdamore base = (pcireg_t) pm->address;
980 1.29 gdamore if (pd->enable & PCI_CONF_ENABLE_ROM)
981 1.29 gdamore base |= PCI_MAPREG_ROM_ENABLE;
982 1.29 gdamore
983 1.1 briggs pci_conf_write(pd->pc, pd->tag, pm->reg, base);
984 1.1 briggs }
985 1.1 briggs }
986 1.1 briggs return 0;
987 1.1 briggs }
988 1.1 briggs
989 1.44 thorpej static bool
990 1.47 thorpej constrain_bridge_mem_range(struct pciconf_resource * const r,
991 1.44 thorpej u_long * const base,
992 1.44 thorpej u_long * const limit,
993 1.44 thorpej const bool ok64 __used_only_lp64)
994 1.44 thorpej {
995 1.44 thorpej
996 1.47 thorpej *base = r->min_addr;
997 1.47 thorpej *limit = r->max_addr;
998 1.44 thorpej
999 1.44 thorpej #ifdef _LP64
1000 1.44 thorpej if (!ok64) {
1001 1.47 thorpej if (r->min_addr >= (1UL << 32)) {
1002 1.44 thorpej return true;
1003 1.44 thorpej }
1004 1.47 thorpej if (r->max_addr > 0xffffffffUL) {
1005 1.44 thorpej *limit = 0xffffffffUL;
1006 1.44 thorpej }
1007 1.44 thorpej }
1008 1.44 thorpej #endif /* _LP64 */
1009 1.44 thorpej
1010 1.44 thorpej return false;
1011 1.44 thorpej }
1012 1.44 thorpej
1013 1.1 briggs /*
1014 1.1 briggs * Configure I/O, memory, and prefetcable memory spaces, then make
1015 1.1 briggs * a call to configure_bus().
1016 1.1 briggs */
1017 1.1 briggs static int
1018 1.1 briggs configure_bridge(pciconf_dev_t *pd)
1019 1.1 briggs {
1020 1.1 briggs unsigned long io_base, io_limit, mem_base, mem_limit;
1021 1.1 briggs pciconf_bus_t *pb;
1022 1.1 briggs pcireg_t io, iohigh, mem, cmd;
1023 1.1 briggs int rv;
1024 1.38 msaitoh bool isprefetchmem64;
1025 1.44 thorpej bool bad_range;
1026 1.1 briggs
1027 1.1 briggs pb = pd->ppb;
1028 1.1 briggs /* Configure I/O base & limit*/
1029 1.47 thorpej if (pb->io_res.arena) {
1030 1.47 thorpej io_base = pb->io_res.min_addr;
1031 1.47 thorpej io_limit = pb->io_res.max_addr;
1032 1.2 briggs } else {
1033 1.2 briggs io_base = 0x1000; /* 4K */
1034 1.2 briggs io_limit = 0x0000;
1035 1.1 briggs }
1036 1.2 briggs if (pb->io_32bit) {
1037 1.41 msaitoh iohigh = __SHIFTIN(io_base >> 16, PCI_BRIDGE_IOHIGH_BASE) |
1038 1.41 msaitoh __SHIFTIN(io_limit >> 16, PCI_BRIDGE_IOHIGH_LIMIT);
1039 1.2 briggs } else {
1040 1.2 briggs if (io_limit > 0xFFFF) {
1041 1.2 briggs printf("Bus %d bridge does not support 32-bit I/O. ",
1042 1.2 briggs pb->busno);
1043 1.2 briggs printf("Disabling I/O accesses\n");
1044 1.2 briggs io_base = 0x1000; /* 4K */
1045 1.2 briggs io_limit = 0x0000;
1046 1.2 briggs }
1047 1.2 briggs iohigh = 0;
1048 1.2 briggs }
1049 1.9 briggs io = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG) &
1050 1.41 msaitoh PCI_BRIDGE_STATIO_STATUS;
1051 1.41 msaitoh io |= __SHIFTIN((io_base >> 8) & PCI_BRIDGE_STATIO_IOADDR,
1052 1.41 msaitoh PCI_BRIDGE_STATIO_IOBASE);
1053 1.41 msaitoh io |= __SHIFTIN((io_limit >> 8) & PCI_BRIDGE_STATIO_IOADDR,
1054 1.41 msaitoh PCI_BRIDGE_STATIO_IOLIMIT);
1055 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_STATIO_REG, io);
1056 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_IOHIGH_REG, iohigh);
1057 1.1 briggs
1058 1.1 briggs /* Configure mem base & limit */
1059 1.44 thorpej bad_range = false;
1060 1.47 thorpej if (pb->mem_res.arena) {
1061 1.47 thorpej bad_range = constrain_bridge_mem_range(&pb->mem_res,
1062 1.44 thorpej &mem_base,
1063 1.44 thorpej &mem_limit,
1064 1.44 thorpej false);
1065 1.2 briggs } else {
1066 1.2 briggs mem_base = 0x100000; /* 1M */
1067 1.2 briggs mem_limit = 0x000000;
1068 1.1 briggs }
1069 1.44 thorpej if (bad_range) {
1070 1.2 briggs printf("Bus %d bridge MEM range out of range. ", pb->busno);
1071 1.2 briggs printf("Disabling MEM accesses\n");
1072 1.2 briggs mem_base = 0x100000; /* 1M */
1073 1.2 briggs mem_limit = 0x000000;
1074 1.2 briggs }
1075 1.41 msaitoh mem = __SHIFTIN((mem_base >> 16) & PCI_BRIDGE_MEMORY_ADDR,
1076 1.41 msaitoh PCI_BRIDGE_MEMORY_BASE);
1077 1.41 msaitoh mem |= __SHIFTIN((mem_limit >> 16) & PCI_BRIDGE_MEMORY_ADDR,
1078 1.41 msaitoh PCI_BRIDGE_MEMORY_LIMIT);
1079 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_MEMORY_REG, mem);
1080 1.1 briggs
1081 1.1 briggs /* Configure prefetchable mem base & limit */
1082 1.44 thorpej mem = pci_conf_read(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG);
1083 1.44 thorpej isprefetchmem64 = PCI_BRIDGE_PREFETCHMEM_64BITS(mem);
1084 1.44 thorpej bad_range = false;
1085 1.47 thorpej if (pb->pmem_res.arena) {
1086 1.47 thorpej bad_range = constrain_bridge_mem_range(&pb->pmem_res,
1087 1.44 thorpej &mem_base,
1088 1.44 thorpej &mem_limit,
1089 1.44 thorpej isprefetchmem64);
1090 1.2 briggs } else {
1091 1.2 briggs mem_base = 0x100000; /* 1M */
1092 1.2 briggs mem_limit = 0x000000;
1093 1.1 briggs }
1094 1.44 thorpej if (bad_range) {
1095 1.2 briggs printf("Bus %d bridge does not support 64-bit PMEM. ",
1096 1.2 briggs pb->busno);
1097 1.2 briggs printf("Disabling prefetchable-MEM accesses\n");
1098 1.2 briggs mem_base = 0x100000; /* 1M */
1099 1.2 briggs mem_limit = 0x000000;
1100 1.2 briggs }
1101 1.41 msaitoh mem = __SHIFTIN((mem_base >> 16) & PCI_BRIDGE_PREFETCHMEM_ADDR,
1102 1.41 msaitoh PCI_BRIDGE_PREFETCHMEM_BASE);
1103 1.41 msaitoh mem |= __SHIFTIN((mem_limit >> 16) & PCI_BRIDGE_PREFETCHMEM_ADDR,
1104 1.41 msaitoh PCI_BRIDGE_PREFETCHMEM_LIMIT);
1105 1.2 briggs pci_conf_write(pb->pc, pd->tag, PCI_BRIDGE_PREFETCHMEM_REG, mem);
1106 1.2 briggs /*
1107 1.2 briggs * XXX -- 64-bit systems need a lot more than just this...
1108 1.2 briggs */
1109 1.38 msaitoh if (isprefetchmem64) {
1110 1.39 msaitoh mem_base = (uint64_t)mem_base >> 32;
1111 1.39 msaitoh mem_limit = (uint64_t)mem_limit >> 32;
1112 1.41 msaitoh pci_conf_write(pb->pc, pd->tag,
1113 1.41 msaitoh PCI_BRIDGE_PREFETCHBASEUP32_REG, mem_base & 0xffffffff);
1114 1.41 msaitoh pci_conf_write(pb->pc, pd->tag,
1115 1.41 msaitoh PCI_BRIDGE_PREFETCHLIMITUP32_REG, mem_limit & 0xffffffff);
1116 1.32 matt }
1117 1.1 briggs
1118 1.1 briggs rv = configure_bus(pb);
1119 1.1 briggs
1120 1.47 thorpej fini_range_resource(&pb->io_res);
1121 1.47 thorpej fini_range_resource(&pb->mem_res);
1122 1.47 thorpej fini_range_resource(&pb->pmem_res);
1123 1.47 thorpej
1124 1.1 briggs if (rv == 0) {
1125 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG);
1126 1.41 msaitoh cmd &= ~PCI_BRIDGE_CONTROL; /* Clear control bit first */
1127 1.41 msaitoh cmd |= PCI_BRIDGE_CONTROL_PERE | PCI_BRIDGE_CONTROL_SERR;
1128 1.41 msaitoh if (pb->fast_b2b)
1129 1.41 msaitoh cmd |= PCI_BRIDGE_CONTROL_SECFASTB2B;
1130 1.41 msaitoh
1131 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_BRIDGE_CONTROL_REG, cmd);
1132 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
1133 1.1 briggs cmd |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE;
1134 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
1135 1.1 briggs }
1136 1.1 briggs
1137 1.1 briggs return rv;
1138 1.1 briggs }
1139 1.1 briggs
1140 1.1 briggs /*
1141 1.1 briggs * Calculate latency values, allocate I/O and MEM segments, then set them
1142 1.1 briggs * up. If a PCI-PCI bridge is found, configure the bridge separately,
1143 1.1 briggs * which will cause a recursive call back here.
1144 1.1 briggs */
1145 1.1 briggs static int
1146 1.1 briggs configure_bus(pciconf_bus_t *pb)
1147 1.1 briggs {
1148 1.1 briggs pciconf_dev_t *pd;
1149 1.8 briggs int def_ltim, max_ltim, band, bus_mhz;
1150 1.1 briggs
1151 1.20 simonb if (pb->ndevs == 0) {
1152 1.20 simonb if (pci_conf_debug)
1153 1.20 simonb printf("PCI bus %d - no devices\n", pb->busno);
1154 1.39 msaitoh return 1;
1155 1.20 simonb }
1156 1.8 briggs bus_mhz = pb->freq_66 ? 66 : 33;
1157 1.8 briggs max_ltim = pb->max_mingnt * bus_mhz / 4; /* cvt to cycle count */
1158 1.30 briggs band = 4000000; /* 0.25us cycles/sec */
1159 1.1 briggs if (band < pb->bandwidth_used) {
1160 1.31 gavan printf("PCI bus %d: Warning: Total bandwidth exceeded!? (%d)\n",
1161 1.31 gavan pb->busno, pb->bandwidth_used);
1162 1.1 briggs def_ltim = -1;
1163 1.1 briggs } else {
1164 1.1 briggs def_ltim = (band - pb->bandwidth_used) / pb->ndevs;
1165 1.1 briggs if (def_ltim > pb->min_maxlat)
1166 1.1 briggs def_ltim = pb->min_maxlat;
1167 1.8 briggs def_ltim = def_ltim * bus_mhz / 4;
1168 1.1 briggs }
1169 1.1 briggs def_ltim = (def_ltim + 7) & ~7;
1170 1.1 briggs max_ltim = (max_ltim + 7) & ~7;
1171 1.1 briggs
1172 1.43 msaitoh pb->def_ltim = MIN(def_ltim, 255);
1173 1.43 msaitoh pb->max_ltim = MIN(MAX(max_ltim, def_ltim), 255);
1174 1.1 briggs
1175 1.1 briggs /*
1176 1.1 briggs * Now we have what we need to initialize the devices.
1177 1.1 briggs * It would probably be better if we could allocate all of these
1178 1.1 briggs * for all busses at once, but "not right now". First, get a list
1179 1.1 briggs * of free memory ranges from the m.d. system.
1180 1.1 briggs */
1181 1.1 briggs if (setup_iowins(pb) || setup_memwins(pb)) {
1182 1.36 matt printf("PCI bus configuration failed: "
1183 1.36 matt "unable to assign all I/O and memory ranges.\n");
1184 1.1 briggs return -1;
1185 1.1 briggs }
1186 1.1 briggs
1187 1.1 briggs /*
1188 1.1 briggs * Configure the latency for the devices, and enable them.
1189 1.1 briggs */
1190 1.40 msaitoh for (pd = pb->device; pd < &pb->device[pb->ndevs]; pd++) {
1191 1.37 matt pcireg_t cmd, classreg, misc;
1192 1.1 briggs int ltim;
1193 1.1 briggs
1194 1.1 briggs if (pci_conf_debug) {
1195 1.1 briggs print_tag(pd->pc, pd->tag);
1196 1.1 briggs printf("Configuring device.\n");
1197 1.1 briggs }
1198 1.37 matt classreg = pci_conf_read(pd->pc, pd->tag, PCI_CLASS_REG);
1199 1.1 briggs misc = pci_conf_read(pd->pc, pd->tag, PCI_BHLC_REG);
1200 1.1 briggs cmd = pci_conf_read(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG);
1201 1.26 tsutsui if (pd->enable & PCI_CONF_ENABLE_PARITY)
1202 1.26 tsutsui cmd |= PCI_COMMAND_PARITY_ENABLE;
1203 1.26 tsutsui if (pd->enable & PCI_CONF_ENABLE_SERR)
1204 1.26 tsutsui cmd |= PCI_COMMAND_SERR_ENABLE;
1205 1.1 briggs if (pb->fast_b2b)
1206 1.1 briggs cmd |= PCI_COMMAND_BACKTOBACK_ENABLE;
1207 1.37 matt if (PCI_CLASS(classreg) != PCI_CLASS_BRIDGE ||
1208 1.37 matt PCI_SUBCLASS(classreg) != PCI_SUBCLASS_BRIDGE_PCI) {
1209 1.8 briggs if (pd->enable & PCI_CONF_ENABLE_IO)
1210 1.8 briggs cmd |= PCI_COMMAND_IO_ENABLE;
1211 1.8 briggs if (pd->enable & PCI_CONF_ENABLE_MEM)
1212 1.8 briggs cmd |= PCI_COMMAND_MEM_ENABLE;
1213 1.8 briggs if (pd->enable & PCI_CONF_ENABLE_BM)
1214 1.8 briggs cmd |= PCI_COMMAND_MASTER_ENABLE;
1215 1.8 briggs ltim = pd->min_gnt * bus_mhz / 4;
1216 1.1 briggs ltim = MIN (MAX (pb->def_ltim, ltim), pb->max_ltim);
1217 1.1 briggs } else {
1218 1.8 briggs cmd |= PCI_COMMAND_MASTER_ENABLE;
1219 1.1 briggs ltim = MIN (pb->def_ltim, pb->max_ltim);
1220 1.1 briggs }
1221 1.26 tsutsui if ((pd->enable &
1222 1.43 msaitoh (PCI_CONF_ENABLE_MEM | PCI_CONF_ENABLE_IO)) == 0) {
1223 1.2 briggs print_tag(pd->pc, pd->tag);
1224 1.2 briggs printf("Disabled due to lack of resources.\n");
1225 1.2 briggs cmd &= ~(PCI_COMMAND_MASTER_ENABLE |
1226 1.2 briggs PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE);
1227 1.2 briggs }
1228 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_COMMAND_STATUS_REG, cmd);
1229 1.1 briggs
1230 1.14 thorpej misc &= ~((PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT) |
1231 1.14 thorpej (PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT));
1232 1.14 thorpej misc |= (ltim & PCI_LATTIMER_MASK) << PCI_LATTIMER_SHIFT;
1233 1.15 kleink misc |= ((pb->cacheline_size >> 2) & PCI_CACHELINE_MASK) <<
1234 1.14 thorpej PCI_CACHELINE_SHIFT;
1235 1.1 briggs pci_conf_write(pd->pc, pd->tag, PCI_BHLC_REG, misc);
1236 1.1 briggs
1237 1.1 briggs if (pd->ppb) {
1238 1.1 briggs if (configure_bridge(pd) < 0)
1239 1.1 briggs return -1;
1240 1.1 briggs continue;
1241 1.1 briggs }
1242 1.1 briggs }
1243 1.1 briggs
1244 1.39 msaitoh if (pci_conf_debug)
1245 1.1 briggs printf("PCI bus %d configured\n", pb->busno);
1246 1.1 briggs
1247 1.1 briggs return 0;
1248 1.1 briggs }
1249 1.1 briggs
1250 1.44 thorpej static bool
1251 1.47 thorpej mem_region_ok64(struct pciconf_resource * const r __used_only_lp64)
1252 1.44 thorpej {
1253 1.44 thorpej bool rv = false;
1254 1.44 thorpej
1255 1.44 thorpej #ifdef _LP64
1256 1.44 thorpej /*
1257 1.47 thorpej * XXX We need to guard this with _LP64 because vmem uses
1258 1.47 thorpej * uintptr_t internally.
1259 1.44 thorpej */
1260 1.47 thorpej vmem_size_t result;
1261 1.47 thorpej if (vmem_xalloc(r->arena, 1/*size*/, 1/*align*/, 0/*phase*/,
1262 1.47 thorpej 0/*nocross*/, (1UL << 32), VMEM_ADDR_MAX,
1263 1.47 thorpej VM_INSTANTFIT | VM_NOSLEEP, &result) == 0) {
1264 1.47 thorpej vmem_free(r->arena, result, 1);
1265 1.44 thorpej rv = true;
1266 1.44 thorpej }
1267 1.44 thorpej #endif /* _LP64 */
1268 1.44 thorpej
1269 1.44 thorpej return rv;
1270 1.44 thorpej }
1271 1.44 thorpej
1272 1.1 briggs /*
1273 1.47 thorpej * pciconf_resource_init:
1274 1.47 thorpej *
1275 1.47 thorpej * Allocate and initilize a pci configuration resources container.
1276 1.47 thorpej */
1277 1.47 thorpej struct pciconf_resources *
1278 1.47 thorpej pciconf_resource_init(void)
1279 1.47 thorpej {
1280 1.47 thorpej struct pciconf_resources *rs;
1281 1.47 thorpej
1282 1.47 thorpej rs = kmem_zalloc(sizeof(*rs), KM_SLEEP);
1283 1.47 thorpej
1284 1.47 thorpej return (rs);
1285 1.47 thorpej }
1286 1.47 thorpej
1287 1.47 thorpej /*
1288 1.47 thorpej * pciconf_resource_fini:
1289 1.47 thorpej *
1290 1.47 thorpej * Dispose of a pci configuration resources container.
1291 1.47 thorpej */
1292 1.47 thorpej void
1293 1.47 thorpej pciconf_resource_fini(struct pciconf_resources *rs)
1294 1.47 thorpej {
1295 1.47 thorpej int i;
1296 1.47 thorpej
1297 1.47 thorpej for (i = 0; i < PCICONF_RESOURCE_NTYPES; i++) {
1298 1.47 thorpej fini_range_resource(&rs->resources[i]);
1299 1.47 thorpej }
1300 1.47 thorpej
1301 1.47 thorpej kmem_free(rs, sizeof(*rs));
1302 1.47 thorpej }
1303 1.47 thorpej
1304 1.47 thorpej /*
1305 1.47 thorpej * pciconf_resource_add:
1306 1.47 thorpej *
1307 1.47 thorpej * Add a pci configuration resource to a container.
1308 1.47 thorpej */
1309 1.47 thorpej int
1310 1.47 thorpej pciconf_resource_add(struct pciconf_resources *rs, int type,
1311 1.47 thorpej bus_addr_t start, bus_size_t size)
1312 1.47 thorpej {
1313 1.47 thorpej bus_addr_t end = start + (size - 1);
1314 1.47 thorpej struct pciconf_resource *r;
1315 1.47 thorpej int error;
1316 1.47 thorpej bool first;
1317 1.47 thorpej
1318 1.47 thorpej if (size == 0 || end <= start)
1319 1.47 thorpej return EINVAL;
1320 1.47 thorpej
1321 1.47 thorpej if (type < 0 || type >= PCICONF_RESOURCE_NTYPES)
1322 1.47 thorpej return EINVAL;
1323 1.47 thorpej
1324 1.47 thorpej r = &rs->resources[type];
1325 1.47 thorpej
1326 1.47 thorpej first = r->arena == NULL;
1327 1.47 thorpej if (first) {
1328 1.47 thorpej r->arena = create_vmem_arena(pciconf_resource_names[type],
1329 1.47 thorpej 0, 0, VM_SLEEP);
1330 1.47 thorpej r->min_addr = VMEM_ADDR_MAX;
1331 1.47 thorpej r->max_addr = VMEM_ADDR_MIN;
1332 1.47 thorpej }
1333 1.47 thorpej
1334 1.47 thorpej error = vmem_add(r->arena, start, size, VM_SLEEP);
1335 1.47 thorpej if (error == 0) {
1336 1.47 thorpej if (start < r->min_addr)
1337 1.47 thorpej r->min_addr = start;
1338 1.47 thorpej if (end > r->max_addr)
1339 1.47 thorpej r->max_addr = end;
1340 1.47 thorpej }
1341 1.47 thorpej
1342 1.47 thorpej r->total_size += size;
1343 1.47 thorpej
1344 1.47 thorpej return 0;
1345 1.47 thorpej }
1346 1.47 thorpej
1347 1.47 thorpej /*
1348 1.1 briggs * Let's configure the PCI bus.
1349 1.1 briggs * This consists of basically scanning for all existing devices,
1350 1.1 briggs * identifying their needs, and then making another pass over them
1351 1.1 briggs * to set:
1352 1.1 briggs * 1. I/O addresses
1353 1.1 briggs * 2. Memory addresses (Prefetchable and not)
1354 1.1 briggs * 3. PCI command register
1355 1.1 briggs * 4. The latency part of the PCI BHLC (BIST (Built-In Self Test),
1356 1.1 briggs * Header type, Latency timer, Cache line size) register
1357 1.1 briggs *
1358 1.1 briggs * The command register is set to enable fast back-to-back transactions
1359 1.25 perry * if the host bridge says it can handle it. We also configure
1360 1.1 briggs * Master Enable, SERR enable, parity enable, and (if this is not a
1361 1.1 briggs * PCI-PCI bridge) the I/O and Memory spaces. Apparently some devices
1362 1.1 briggs * will not report some I/O space.
1363 1.1 briggs *
1364 1.1 briggs * The latency is computed to be a "fair share" of the bus bandwidth.
1365 1.1 briggs * The bus bandwidth variable is initialized to the number of PCI cycles
1366 1.1 briggs * in one second. The number of cycles taken for one transaction by each
1367 1.1 briggs * device (MAX_LAT + MIN_GNT) is then subtracted from the bandwidth.
1368 1.1 briggs * Care is taken to ensure that the latency timer won't be set such that
1369 1.1 briggs * it would exceed the critical time for any device.
1370 1.1 briggs *
1371 1.1 briggs * This is complicated somewhat due to the presence of bridges. PCI-PCI
1372 1.1 briggs * bridges are probed and configured recursively.
1373 1.1 briggs */
1374 1.1 briggs int
1375 1.47 thorpej pci_configure_bus(pci_chipset_tag_t pc, struct pciconf_resources *rs,
1376 1.47 thorpej int firstbus, int cacheline_size)
1377 1.1 briggs {
1378 1.1 briggs pciconf_bus_t *pb;
1379 1.1 briggs int rv;
1380 1.1 briggs
1381 1.42 chs pb = kmem_zalloc(sizeof (pciconf_bus_t), KM_SLEEP);
1382 1.12 thorpej pb->busno = firstbus;
1383 1.1 briggs pb->next_busno = pb->busno + 1;
1384 1.1 briggs pb->last_busno = 255;
1385 1.14 thorpej pb->cacheline_size = cacheline_size;
1386 1.1 briggs pb->parent_bus = NULL;
1387 1.1 briggs pb->swiz = 0;
1388 1.2 briggs pb->io_32bit = 1;
1389 1.47 thorpej pb->io_res = rs->resources[PCICONF_RESOURCE_IO];
1390 1.47 thorpej
1391 1.47 thorpej pb->mem_res = rs->resources[PCICONF_RESOURCE_MEM];
1392 1.47 thorpej if (pb->mem_res.arena == NULL)
1393 1.47 thorpej pb->mem_res = rs->resources[PCICONF_RESOURCE_PREFETCHABLE_MEM];
1394 1.47 thorpej
1395 1.47 thorpej pb->pmem_res = rs->resources[PCICONF_RESOURCE_PREFETCHABLE_MEM];
1396 1.47 thorpej if (pb->pmem_res.arena == NULL)
1397 1.47 thorpej pb->pmem_res = rs->resources[PCICONF_RESOURCE_MEM];
1398 1.39 msaitoh
1399 1.44 thorpej /*
1400 1.47 thorpej * Probe the memory region arenas to see if allocation of
1401 1.47 thorpej * 64-bit addresses is possible.
1402 1.44 thorpej */
1403 1.47 thorpej pb->mem_64bit = mem_region_ok64(&pb->mem_res);
1404 1.47 thorpej pb->pmem_64bit = mem_region_ok64(&pb->pmem_res);
1405 1.44 thorpej
1406 1.1 briggs pb->pc = pc;
1407 1.1 briggs pb->io_total = pb->mem_total = pb->pmem_total = 0;
1408 1.1 briggs
1409 1.1 briggs rv = probe_bus(pb);
1410 1.40 msaitoh pb->last_busno = pb->next_busno - 1;
1411 1.39 msaitoh if (rv == 0)
1412 1.1 briggs rv = configure_bus(pb);
1413 1.1 briggs
1414 1.1 briggs /*
1415 1.1 briggs * All done!
1416 1.1 briggs */
1417 1.32 matt kmem_free(pb, sizeof(*pb));
1418 1.1 briggs return rv;
1419 1.1 briggs }
1420